sdio.c 117 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_ids.h>
  26. #include <linux/mmc/sdio_func.h>
  27. #include <linux/mmc/card.h>
  28. #include <linux/semaphore.h>
  29. #include <linux/firmware.h>
  30. #include <linux/module.h>
  31. #include <linux/bcma/bcma.h>
  32. #include <linux/debugfs.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/platform_data/brcmfmac-sdio.h>
  35. #include <linux/moduleparam.h>
  36. #include <asm/unaligned.h>
  37. #include <defs.h>
  38. #include <brcmu_wifi.h>
  39. #include <brcmu_utils.h>
  40. #include <brcm_hw_ids.h>
  41. #include <soc.h>
  42. #include "sdio.h"
  43. #include "chip.h"
  44. #include "firmware.h"
  45. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  46. #define CTL_DONE_TIMEOUT 2000 /* In milli second */
  47. #ifdef DEBUG
  48. #define BRCMF_TRAP_INFO_SIZE 80
  49. #define CBUF_LEN (128)
  50. /* Device console log buffer state */
  51. #define CONSOLE_BUFFER_MAX 2024
  52. struct rte_log_le {
  53. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  54. __le32 buf_size;
  55. __le32 idx;
  56. char *_buf_compat; /* Redundant pointer for backward compat. */
  57. };
  58. struct rte_console {
  59. /* Virtual UART
  60. * When there is no UART (e.g. Quickturn),
  61. * the host should write a complete
  62. * input line directly into cbuf and then write
  63. * the length into vcons_in.
  64. * This may also be used when there is a real UART
  65. * (at risk of conflicting with
  66. * the real UART). vcons_out is currently unused.
  67. */
  68. uint vcons_in;
  69. uint vcons_out;
  70. /* Output (logging) buffer
  71. * Console output is written to a ring buffer log_buf at index log_idx.
  72. * The host may read the output when it sees log_idx advance.
  73. * Output will be lost if the output wraps around faster than the host
  74. * polls.
  75. */
  76. struct rte_log_le log_le;
  77. /* Console input line buffer
  78. * Characters are read one at a time into cbuf
  79. * until <CR> is received, then
  80. * the buffer is processed as a command line.
  81. * Also used for virtual UART.
  82. */
  83. uint cbuf_idx;
  84. char cbuf[CBUF_LEN];
  85. };
  86. #endif /* DEBUG */
  87. #include <chipcommon.h>
  88. #include "bus.h"
  89. #include "debug.h"
  90. #include "tracepoint.h"
  91. #define TXQLEN 2048 /* bulk tx queue length */
  92. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  93. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  94. #define PRIOMASK 7
  95. #define TXRETRIES 2 /* # of retries for tx frames */
  96. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  97. one scheduling */
  98. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  99. one scheduling */
  100. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  101. #define MEMBLOCK 2048 /* Block size used for downloading
  102. of dongle image */
  103. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  104. biggest possible glom */
  105. #define BRCMF_FIRSTREAD (1 << 6)
  106. /* SBSDIO_DEVICE_CTL */
  107. /* 1: device will assert busy signal when receiving CMD53 */
  108. #define SBSDIO_DEVCTL_SETBUSY 0x01
  109. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  110. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  111. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  112. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  113. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  114. * sdio bus power cycle to clear (rev 9) */
  115. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  116. /* Force SD->SB reset mapping (rev 11) */
  117. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  118. /* Determined by CoreControl bit */
  119. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  120. /* Force backplane reset */
  121. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  122. /* Force no backplane reset */
  123. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  124. /* direct(mapped) cis space */
  125. /* MAPPED common CIS address */
  126. #define SBSDIO_CIS_BASE_COMMON 0x1000
  127. /* maximum bytes in one CIS */
  128. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  129. /* cis offset addr is < 17 bits */
  130. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  131. /* manfid tuple length, include tuple, link bytes */
  132. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  133. #define CORE_BUS_REG(base, field) \
  134. (base + offsetof(struct sdpcmd_regs, field))
  135. /* SDIO function 1 register CHIPCLKCSR */
  136. /* Force ALP request to backplane */
  137. #define SBSDIO_FORCE_ALP 0x01
  138. /* Force HT request to backplane */
  139. #define SBSDIO_FORCE_HT 0x02
  140. /* Force ILP request to backplane */
  141. #define SBSDIO_FORCE_ILP 0x04
  142. /* Make ALP ready (power up xtal) */
  143. #define SBSDIO_ALP_AVAIL_REQ 0x08
  144. /* Make HT ready (power up PLL) */
  145. #define SBSDIO_HT_AVAIL_REQ 0x10
  146. /* Squelch clock requests from HW */
  147. #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
  148. /* Status: ALP is ready */
  149. #define SBSDIO_ALP_AVAIL 0x40
  150. /* Status: HT is ready */
  151. #define SBSDIO_HT_AVAIL 0x80
  152. #define SBSDIO_CSR_MASK 0x1F
  153. #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
  154. #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
  155. #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
  156. #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
  157. #define SBSDIO_CLKAV(regval, alponly) \
  158. (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
  159. /* intstatus */
  160. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  161. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  162. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  163. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  164. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  165. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  166. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  167. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  168. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  169. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  170. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  171. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  172. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  173. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  174. #define I_PC (1 << 10) /* descriptor error */
  175. #define I_PD (1 << 11) /* data error */
  176. #define I_DE (1 << 12) /* Descriptor protocol Error */
  177. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  178. #define I_RO (1 << 14) /* Receive fifo Overflow */
  179. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  180. #define I_RI (1 << 16) /* Receive Interrupt */
  181. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  182. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  183. #define I_XI (1 << 24) /* Transmit Interrupt */
  184. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  185. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  186. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  187. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  188. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  189. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  190. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  191. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  192. #define I_DMA (I_RI | I_XI | I_ERRORS)
  193. /* corecontrol */
  194. #define CC_CISRDY (1 << 0) /* CIS Ready */
  195. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  196. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  197. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  198. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  199. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  200. /* SDA_FRAMECTRL */
  201. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  202. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  203. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  204. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  205. /*
  206. * Software allocation of To SB Mailbox resources
  207. */
  208. /* tosbmailbox bits corresponding to intstatus bits */
  209. #define SMB_NAK (1 << 0) /* Frame NAK */
  210. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  211. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  212. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  213. /* tosbmailboxdata */
  214. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  215. /*
  216. * Software allocation of To Host Mailbox resources
  217. */
  218. /* intstatus bits */
  219. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  220. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  221. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  222. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  223. /* tohostmailboxdata */
  224. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  225. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  226. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  227. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  228. #define HMB_DATA_FCDATA_MASK 0xff000000
  229. #define HMB_DATA_FCDATA_SHIFT 24
  230. #define HMB_DATA_VERSION_MASK 0x00ff0000
  231. #define HMB_DATA_VERSION_SHIFT 16
  232. /*
  233. * Software-defined protocol header
  234. */
  235. /* Current protocol version */
  236. #define SDPCM_PROT_VERSION 4
  237. /*
  238. * Shared structure between dongle and the host.
  239. * The structure contains pointers to trap or assert information.
  240. */
  241. #define SDPCM_SHARED_VERSION 0x0003
  242. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  243. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  244. #define SDPCM_SHARED_ASSERT 0x0200
  245. #define SDPCM_SHARED_TRAP 0x0400
  246. /* Space for header read, limit for data packets */
  247. #define MAX_HDR_READ (1 << 6)
  248. #define MAX_RX_DATASZ 2048
  249. /* Bump up limit on waiting for HT to account for first startup;
  250. * if the image is doing a CRC calculation before programming the PMU
  251. * for HT availability, it could take a couple hundred ms more, so
  252. * max out at a 1 second (1000000us).
  253. */
  254. #undef PMU_MAX_TRANSITION_DLY
  255. #define PMU_MAX_TRANSITION_DLY 1000000
  256. /* Value for ChipClockCSR during initial setup */
  257. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  258. SBSDIO_ALP_AVAIL_REQ)
  259. /* Flags for SDH calls */
  260. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  261. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  262. * when idle
  263. */
  264. #define BRCMF_IDLE_INTERVAL 1
  265. #define KSO_WAIT_US 50
  266. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  267. /*
  268. * Conversion of 802.1D priority to precedence level
  269. */
  270. static uint prio2prec(u32 prio)
  271. {
  272. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  273. (prio^2) : prio;
  274. }
  275. #ifdef DEBUG
  276. /* Device console log buffer state */
  277. struct brcmf_console {
  278. uint count; /* Poll interval msec counter */
  279. uint log_addr; /* Log struct address (fixed) */
  280. struct rte_log_le log_le; /* Log struct (host copy) */
  281. uint bufsize; /* Size of log buffer */
  282. u8 *buf; /* Log buffer (host copy) */
  283. uint last; /* Last buffer read index */
  284. };
  285. struct brcmf_trap_info {
  286. __le32 type;
  287. __le32 epc;
  288. __le32 cpsr;
  289. __le32 spsr;
  290. __le32 r0; /* a1 */
  291. __le32 r1; /* a2 */
  292. __le32 r2; /* a3 */
  293. __le32 r3; /* a4 */
  294. __le32 r4; /* v1 */
  295. __le32 r5; /* v2 */
  296. __le32 r6; /* v3 */
  297. __le32 r7; /* v4 */
  298. __le32 r8; /* v5 */
  299. __le32 r9; /* sb/v6 */
  300. __le32 r10; /* sl/v7 */
  301. __le32 r11; /* fp/v8 */
  302. __le32 r12; /* ip */
  303. __le32 r13; /* sp */
  304. __le32 r14; /* lr */
  305. __le32 pc; /* r15 */
  306. };
  307. #endif /* DEBUG */
  308. struct sdpcm_shared {
  309. u32 flags;
  310. u32 trap_addr;
  311. u32 assert_exp_addr;
  312. u32 assert_file_addr;
  313. u32 assert_line;
  314. u32 console_addr; /* Address of struct rte_console */
  315. u32 msgtrace_addr;
  316. u8 tag[32];
  317. u32 brpt_addr;
  318. };
  319. struct sdpcm_shared_le {
  320. __le32 flags;
  321. __le32 trap_addr;
  322. __le32 assert_exp_addr;
  323. __le32 assert_file_addr;
  324. __le32 assert_line;
  325. __le32 console_addr; /* Address of struct rte_console */
  326. __le32 msgtrace_addr;
  327. u8 tag[32];
  328. __le32 brpt_addr;
  329. };
  330. /* dongle SDIO bus specific header info */
  331. struct brcmf_sdio_hdrinfo {
  332. u8 seq_num;
  333. u8 channel;
  334. u16 len;
  335. u16 len_left;
  336. u16 len_nxtfrm;
  337. u8 dat_offset;
  338. bool lastfrm;
  339. u16 tail_pad;
  340. };
  341. /*
  342. * hold counter variables
  343. */
  344. struct brcmf_sdio_count {
  345. uint intrcount; /* Count of device interrupt callbacks */
  346. uint lastintrs; /* Count as of last watchdog timer */
  347. uint pollcnt; /* Count of active polls */
  348. uint regfails; /* Count of R_REG failures */
  349. uint tx_sderrs; /* Count of tx attempts with sd errors */
  350. uint fcqueued; /* Tx packets that got queued */
  351. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  352. uint rx_toolong; /* Receive frames too long to receive */
  353. uint rxc_errors; /* SDIO errors when reading control frames */
  354. uint rx_hdrfail; /* SDIO errors on header reads */
  355. uint rx_badhdr; /* Bad received headers (roosync?) */
  356. uint rx_badseq; /* Mismatched rx sequence number */
  357. uint fc_rcvd; /* Number of flow-control events received */
  358. uint fc_xoff; /* Number which turned on flow-control */
  359. uint fc_xon; /* Number which turned off flow-control */
  360. uint rxglomfail; /* Failed deglom attempts */
  361. uint rxglomframes; /* Number of glom frames (superframes) */
  362. uint rxglompkts; /* Number of packets from glom frames */
  363. uint f2rxhdrs; /* Number of header reads */
  364. uint f2rxdata; /* Number of frame data reads */
  365. uint f2txdata; /* Number of f2 frame writes */
  366. uint f1regdata; /* Number of f1 register accesses */
  367. uint tickcnt; /* Number of watchdog been schedule */
  368. ulong tx_ctlerrs; /* Err of sending ctrl frames */
  369. ulong tx_ctlpkts; /* Ctrl frames sent to dongle */
  370. ulong rx_ctlerrs; /* Err of processing rx ctrl frames */
  371. ulong rx_ctlpkts; /* Ctrl frames processed from dongle */
  372. ulong rx_readahead_cnt; /* packets where header read-ahead was used */
  373. };
  374. /* misc chip info needed by some of the routines */
  375. /* Private data for SDIO bus interaction */
  376. struct brcmf_sdio {
  377. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  378. struct brcmf_chip *ci; /* Chip info struct */
  379. u32 hostintmask; /* Copy of Host Interrupt Mask */
  380. atomic_t intstatus; /* Intstatus bits (events) pending */
  381. atomic_t fcstate; /* State of dongle flow-control */
  382. uint blocksize; /* Block size of SDIO transfers */
  383. uint roundup; /* Max roundup limit */
  384. struct pktq txq; /* Queue length used for flow-control */
  385. u8 flowcontrol; /* per prio flow control bitmask */
  386. u8 tx_seq; /* Transmit sequence number (next) */
  387. u8 tx_max; /* Maximum transmit sequence allowed */
  388. u8 *hdrbuf; /* buffer for handling rx frame */
  389. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  390. u8 rx_seq; /* Receive sequence number (expected) */
  391. struct brcmf_sdio_hdrinfo cur_read;
  392. /* info of current read frame */
  393. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  394. bool rxpending; /* Data frame pending in dongle */
  395. uint rxbound; /* Rx frames to read before resched */
  396. uint txbound; /* Tx frames to send before resched */
  397. uint txminmax;
  398. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  399. struct sk_buff_head glom; /* Packet list for glommed superframe */
  400. uint glomerr; /* Glom packet read errors */
  401. u8 *rxbuf; /* Buffer for receiving control packets */
  402. uint rxblen; /* Allocated length of rxbuf */
  403. u8 *rxctl; /* Aligned pointer into rxbuf */
  404. u8 *rxctl_orig; /* pointer for freeing rxctl */
  405. uint rxlen; /* Length of valid data in buffer */
  406. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  407. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  408. bool intr; /* Use interrupts */
  409. bool poll; /* Use polling */
  410. atomic_t ipend; /* Device interrupt is pending */
  411. uint spurious; /* Count of spurious interrupts */
  412. uint pollrate; /* Ticks between device polls */
  413. uint polltick; /* Tick counter */
  414. #ifdef DEBUG
  415. uint console_interval;
  416. struct brcmf_console console; /* Console output polling support */
  417. uint console_addr; /* Console address from shared struct */
  418. #endif /* DEBUG */
  419. uint clkstate; /* State of sd and backplane clock(s) */
  420. s32 idletime; /* Control for activity timeout */
  421. s32 idlecount; /* Activity timeout counter */
  422. s32 idleclock; /* How to set bus driver when idle */
  423. bool rxflow_mode; /* Rx flow control mode */
  424. bool rxflow; /* Is rx flow control on */
  425. bool alp_only; /* Don't use HT clock (ALP only) */
  426. u8 *ctrl_frame_buf;
  427. u16 ctrl_frame_len;
  428. bool ctrl_frame_stat;
  429. int ctrl_frame_err;
  430. spinlock_t txq_lock; /* protect bus->txq */
  431. wait_queue_head_t ctrl_wait;
  432. wait_queue_head_t dcmd_resp_wait;
  433. struct timer_list timer;
  434. struct completion watchdog_wait;
  435. struct task_struct *watchdog_tsk;
  436. bool wd_timer_valid;
  437. uint save_ms;
  438. struct workqueue_struct *brcmf_wq;
  439. struct work_struct datawork;
  440. bool dpc_triggered;
  441. bool dpc_running;
  442. bool txoff; /* Transmit flow-controlled */
  443. struct brcmf_sdio_count sdcnt;
  444. bool sr_enabled; /* SaveRestore enabled */
  445. bool sleeping;
  446. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  447. bool txglom; /* host tx glomming enable flag */
  448. u16 head_align; /* buffer pointer alignment */
  449. u16 sgentry_align; /* scatter-gather buffer alignment */
  450. };
  451. /* clkstate */
  452. #define CLK_NONE 0
  453. #define CLK_SDONLY 1
  454. #define CLK_PENDING 2
  455. #define CLK_AVAIL 3
  456. #ifdef DEBUG
  457. static int qcount[NUMPRIO];
  458. #endif /* DEBUG */
  459. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  460. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  461. /* Retry count for register access failures */
  462. static const uint retry_limit = 2;
  463. /* Limit on rounding up frames */
  464. static const uint max_roundup = 512;
  465. #define ALIGNMENT 4
  466. enum brcmf_sdio_frmtype {
  467. BRCMF_SDIO_FT_NORMAL,
  468. BRCMF_SDIO_FT_SUPER,
  469. BRCMF_SDIO_FT_SUB,
  470. };
  471. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  472. /* SDIO Pad drive strength to select value mappings */
  473. struct sdiod_drive_str {
  474. u8 strength; /* Pad Drive Strength in mA */
  475. u8 sel; /* Chip-specific select value */
  476. };
  477. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  478. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  479. {32, 0x6},
  480. {26, 0x7},
  481. {22, 0x4},
  482. {16, 0x5},
  483. {12, 0x2},
  484. {8, 0x3},
  485. {4, 0x0},
  486. {0, 0x1}
  487. };
  488. /* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
  489. static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
  490. {6, 0x7},
  491. {5, 0x6},
  492. {4, 0x5},
  493. {3, 0x4},
  494. {2, 0x2},
  495. {1, 0x1},
  496. {0, 0x0}
  497. };
  498. /* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
  499. static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
  500. {3, 0x3},
  501. {2, 0x2},
  502. {1, 0x1},
  503. {0, 0x0} };
  504. /* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
  505. static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
  506. {16, 0x7},
  507. {12, 0x5},
  508. {8, 0x3},
  509. {4, 0x1}
  510. };
  511. #define BCM43143_FIRMWARE_NAME "brcm/brcmfmac43143-sdio.bin"
  512. #define BCM43143_NVRAM_NAME "brcm/brcmfmac43143-sdio.txt"
  513. #define BCM43241B0_FIRMWARE_NAME "brcm/brcmfmac43241b0-sdio.bin"
  514. #define BCM43241B0_NVRAM_NAME "brcm/brcmfmac43241b0-sdio.txt"
  515. #define BCM43241B4_FIRMWARE_NAME "brcm/brcmfmac43241b4-sdio.bin"
  516. #define BCM43241B4_NVRAM_NAME "brcm/brcmfmac43241b4-sdio.txt"
  517. #define BCM43241B5_FIRMWARE_NAME "brcm/brcmfmac43241b5-sdio.bin"
  518. #define BCM43241B5_NVRAM_NAME "brcm/brcmfmac43241b5-sdio.txt"
  519. #define BCM4329_FIRMWARE_NAME "brcm/brcmfmac4329-sdio.bin"
  520. #define BCM4329_NVRAM_NAME "brcm/brcmfmac4329-sdio.txt"
  521. #define BCM4330_FIRMWARE_NAME "brcm/brcmfmac4330-sdio.bin"
  522. #define BCM4330_NVRAM_NAME "brcm/brcmfmac4330-sdio.txt"
  523. #define BCM4334_FIRMWARE_NAME "brcm/brcmfmac4334-sdio.bin"
  524. #define BCM4334_NVRAM_NAME "brcm/brcmfmac4334-sdio.txt"
  525. #define BCM43340_FIRMWARE_NAME "brcm/brcmfmac43340-sdio.bin"
  526. #define BCM43340_NVRAM_NAME "brcm/brcmfmac43340-sdio.txt"
  527. #define BCM4335_FIRMWARE_NAME "brcm/brcmfmac4335-sdio.bin"
  528. #define BCM4335_NVRAM_NAME "brcm/brcmfmac4335-sdio.txt"
  529. #define BCM43362_FIRMWARE_NAME "brcm/brcmfmac43362-sdio.bin"
  530. #define BCM43362_NVRAM_NAME "brcm/brcmfmac43362-sdio.txt"
  531. #define BCM4339_FIRMWARE_NAME "brcm/brcmfmac4339-sdio.bin"
  532. #define BCM4339_NVRAM_NAME "brcm/brcmfmac4339-sdio.txt"
  533. #define BCM43430_FIRMWARE_NAME "brcm/brcmfmac43430-sdio.bin"
  534. #define BCM43430_NVRAM_NAME "brcm/brcmfmac43430-sdio.txt"
  535. #define BCM43455_FIRMWARE_NAME "brcm/brcmfmac43455-sdio.bin"
  536. #define BCM43455_NVRAM_NAME "brcm/brcmfmac43455-sdio.txt"
  537. #define BCM4354_FIRMWARE_NAME "brcm/brcmfmac4354-sdio.bin"
  538. #define BCM4354_NVRAM_NAME "brcm/brcmfmac4354-sdio.txt"
  539. MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
  540. MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
  541. MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
  542. MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
  543. MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
  544. MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
  545. MODULE_FIRMWARE(BCM43241B5_FIRMWARE_NAME);
  546. MODULE_FIRMWARE(BCM43241B5_NVRAM_NAME);
  547. MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
  548. MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
  549. MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
  550. MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
  551. MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
  552. MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
  553. MODULE_FIRMWARE(BCM43340_FIRMWARE_NAME);
  554. MODULE_FIRMWARE(BCM43340_NVRAM_NAME);
  555. MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
  556. MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
  557. MODULE_FIRMWARE(BCM43362_FIRMWARE_NAME);
  558. MODULE_FIRMWARE(BCM43362_NVRAM_NAME);
  559. MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
  560. MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
  561. MODULE_FIRMWARE(BCM43430_FIRMWARE_NAME);
  562. MODULE_FIRMWARE(BCM43430_NVRAM_NAME);
  563. MODULE_FIRMWARE(BCM43455_FIRMWARE_NAME);
  564. MODULE_FIRMWARE(BCM43455_NVRAM_NAME);
  565. MODULE_FIRMWARE(BCM4354_FIRMWARE_NAME);
  566. MODULE_FIRMWARE(BCM4354_NVRAM_NAME);
  567. struct brcmf_firmware_names {
  568. u32 chipid;
  569. u32 revmsk;
  570. const char *bin;
  571. const char *nv;
  572. };
  573. enum brcmf_firmware_type {
  574. BRCMF_FIRMWARE_BIN,
  575. BRCMF_FIRMWARE_NVRAM
  576. };
  577. #define BRCMF_FIRMWARE_NVRAM(name) \
  578. name ## _FIRMWARE_NAME, name ## _NVRAM_NAME
  579. static const struct brcmf_firmware_names brcmf_fwname_data[] = {
  580. { BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
  581. { BRCM_CC_43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
  582. { BRCM_CC_43241_CHIP_ID, 0x00000020, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
  583. { BRCM_CC_43241_CHIP_ID, 0xFFFFFFC0, BRCMF_FIRMWARE_NVRAM(BCM43241B5) },
  584. { BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
  585. { BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
  586. { BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
  587. { BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43340) },
  588. { BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
  589. { BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, BRCMF_FIRMWARE_NVRAM(BCM43362) },
  590. { BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) },
  591. { BRCM_CC_43430_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43430) },
  592. { BRCM_CC_4345_CHIP_ID, 0xFFFFFFC0, BRCMF_FIRMWARE_NVRAM(BCM43455) },
  593. { BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4354) }
  594. };
  595. static int brcmf_sdio_get_fwnames(struct brcmf_chip *ci,
  596. struct brcmf_sdio_dev *sdiodev)
  597. {
  598. int i;
  599. char end;
  600. for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
  601. if (brcmf_fwname_data[i].chipid == ci->chip &&
  602. brcmf_fwname_data[i].revmsk & BIT(ci->chiprev))
  603. break;
  604. }
  605. if (i == ARRAY_SIZE(brcmf_fwname_data)) {
  606. brcmf_err("Unknown chipid %d [%d]\n", ci->chip, ci->chiprev);
  607. return -ENODEV;
  608. }
  609. /* check if firmware path is provided by module parameter */
  610. if (brcmf_firmware_path[0] != '\0') {
  611. strlcpy(sdiodev->fw_name, brcmf_firmware_path,
  612. sizeof(sdiodev->fw_name));
  613. strlcpy(sdiodev->nvram_name, brcmf_firmware_path,
  614. sizeof(sdiodev->nvram_name));
  615. end = brcmf_firmware_path[strlen(brcmf_firmware_path) - 1];
  616. if (end != '/') {
  617. strlcat(sdiodev->fw_name, "/",
  618. sizeof(sdiodev->fw_name));
  619. strlcat(sdiodev->nvram_name, "/",
  620. sizeof(sdiodev->nvram_name));
  621. }
  622. }
  623. strlcat(sdiodev->fw_name, brcmf_fwname_data[i].bin,
  624. sizeof(sdiodev->fw_name));
  625. strlcat(sdiodev->nvram_name, brcmf_fwname_data[i].nv,
  626. sizeof(sdiodev->nvram_name));
  627. return 0;
  628. }
  629. static void pkt_align(struct sk_buff *p, int len, int align)
  630. {
  631. uint datalign;
  632. datalign = (unsigned long)(p->data);
  633. datalign = roundup(datalign, (align)) - datalign;
  634. if (datalign)
  635. skb_pull(p, datalign);
  636. __skb_trim(p, len);
  637. }
  638. /* To check if there's window offered */
  639. static bool data_ok(struct brcmf_sdio *bus)
  640. {
  641. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  642. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  643. }
  644. /*
  645. * Reads a register in the SDIO hardware block. This block occupies a series of
  646. * adresses on the 32 bit backplane bus.
  647. */
  648. static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  649. {
  650. struct brcmf_core *core;
  651. int ret;
  652. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  653. *regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
  654. return ret;
  655. }
  656. static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  657. {
  658. struct brcmf_core *core;
  659. int ret;
  660. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  661. brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
  662. return ret;
  663. }
  664. static int
  665. brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
  666. {
  667. u8 wr_val = 0, rd_val, cmp_val, bmask;
  668. int err = 0;
  669. int try_cnt = 0;
  670. brcmf_dbg(TRACE, "Enter: on=%d\n", on);
  671. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  672. /* 1st KSO write goes to AOS wake up core if device is asleep */
  673. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  674. wr_val, &err);
  675. if (on) {
  676. /* device WAKEUP through KSO:
  677. * write bit 0 & read back until
  678. * both bits 0 (kso bit) & 1 (dev on status) are set
  679. */
  680. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  681. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  682. bmask = cmp_val;
  683. usleep_range(2000, 3000);
  684. } else {
  685. /* Put device to sleep, turn off KSO */
  686. cmp_val = 0;
  687. /* only check for bit0, bit1(dev on status) may not
  688. * get cleared right away
  689. */
  690. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  691. }
  692. do {
  693. /* reliable KSO bit set/clr:
  694. * the sdiod sleep write access is synced to PMU 32khz clk
  695. * just one write attempt may fail,
  696. * read it back until it matches written value
  697. */
  698. rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  699. &err);
  700. if (((rd_val & bmask) == cmp_val) && !err)
  701. break;
  702. udelay(KSO_WAIT_US);
  703. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  704. wr_val, &err);
  705. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  706. if (try_cnt > 2)
  707. brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
  708. rd_val, err);
  709. if (try_cnt > MAX_KSO_ATTEMPTS)
  710. brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);
  711. return err;
  712. }
  713. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  714. /* Turn backplane clock on or off */
  715. static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  716. {
  717. int err;
  718. u8 clkctl, clkreq, devctl;
  719. unsigned long timeout;
  720. brcmf_dbg(SDIO, "Enter\n");
  721. clkctl = 0;
  722. if (bus->sr_enabled) {
  723. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  724. return 0;
  725. }
  726. if (on) {
  727. /* Request HT Avail */
  728. clkreq =
  729. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  730. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  731. clkreq, &err);
  732. if (err) {
  733. brcmf_err("HT Avail request error: %d\n", err);
  734. return -EBADE;
  735. }
  736. /* Check current status */
  737. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  738. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  739. if (err) {
  740. brcmf_err("HT Avail read error: %d\n", err);
  741. return -EBADE;
  742. }
  743. /* Go to pending and await interrupt if appropriate */
  744. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  745. /* Allow only clock-available interrupt */
  746. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  747. SBSDIO_DEVICE_CTL, &err);
  748. if (err) {
  749. brcmf_err("Devctl error setting CA: %d\n",
  750. err);
  751. return -EBADE;
  752. }
  753. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  754. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  755. devctl, &err);
  756. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  757. bus->clkstate = CLK_PENDING;
  758. return 0;
  759. } else if (bus->clkstate == CLK_PENDING) {
  760. /* Cancel CA-only interrupt filter */
  761. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  762. SBSDIO_DEVICE_CTL, &err);
  763. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  764. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  765. devctl, &err);
  766. }
  767. /* Otherwise, wait here (polling) for HT Avail */
  768. timeout = jiffies +
  769. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  770. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  771. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  772. SBSDIO_FUNC1_CHIPCLKCSR,
  773. &err);
  774. if (time_after(jiffies, timeout))
  775. break;
  776. else
  777. usleep_range(5000, 10000);
  778. }
  779. if (err) {
  780. brcmf_err("HT Avail request error: %d\n", err);
  781. return -EBADE;
  782. }
  783. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  784. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  785. PMU_MAX_TRANSITION_DLY, clkctl);
  786. return -EBADE;
  787. }
  788. /* Mark clock available */
  789. bus->clkstate = CLK_AVAIL;
  790. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  791. #if defined(DEBUG)
  792. if (!bus->alp_only) {
  793. if (SBSDIO_ALPONLY(clkctl))
  794. brcmf_err("HT Clock should be on\n");
  795. }
  796. #endif /* defined (DEBUG) */
  797. } else {
  798. clkreq = 0;
  799. if (bus->clkstate == CLK_PENDING) {
  800. /* Cancel CA-only interrupt filter */
  801. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  802. SBSDIO_DEVICE_CTL, &err);
  803. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  804. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  805. devctl, &err);
  806. }
  807. bus->clkstate = CLK_SDONLY;
  808. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  809. clkreq, &err);
  810. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  811. if (err) {
  812. brcmf_err("Failed access turning clock off: %d\n",
  813. err);
  814. return -EBADE;
  815. }
  816. }
  817. return 0;
  818. }
  819. /* Change idle/active SD state */
  820. static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
  821. {
  822. brcmf_dbg(SDIO, "Enter\n");
  823. if (on)
  824. bus->clkstate = CLK_SDONLY;
  825. else
  826. bus->clkstate = CLK_NONE;
  827. return 0;
  828. }
  829. /* Transition SD and backplane clock readiness */
  830. static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  831. {
  832. #ifdef DEBUG
  833. uint oldstate = bus->clkstate;
  834. #endif /* DEBUG */
  835. brcmf_dbg(SDIO, "Enter\n");
  836. /* Early exit if we're already there */
  837. if (bus->clkstate == target)
  838. return 0;
  839. switch (target) {
  840. case CLK_AVAIL:
  841. /* Make sure SD clock is available */
  842. if (bus->clkstate == CLK_NONE)
  843. brcmf_sdio_sdclk(bus, true);
  844. /* Now request HT Avail on the backplane */
  845. brcmf_sdio_htclk(bus, true, pendok);
  846. break;
  847. case CLK_SDONLY:
  848. /* Remove HT request, or bring up SD clock */
  849. if (bus->clkstate == CLK_NONE)
  850. brcmf_sdio_sdclk(bus, true);
  851. else if (bus->clkstate == CLK_AVAIL)
  852. brcmf_sdio_htclk(bus, false, false);
  853. else
  854. brcmf_err("request for %d -> %d\n",
  855. bus->clkstate, target);
  856. break;
  857. case CLK_NONE:
  858. /* Make sure to remove HT request */
  859. if (bus->clkstate == CLK_AVAIL)
  860. brcmf_sdio_htclk(bus, false, false);
  861. /* Now remove the SD clock */
  862. brcmf_sdio_sdclk(bus, false);
  863. break;
  864. }
  865. #ifdef DEBUG
  866. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  867. #endif /* DEBUG */
  868. return 0;
  869. }
  870. static int
  871. brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  872. {
  873. int err = 0;
  874. u8 clkcsr;
  875. brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
  876. (sleep ? "SLEEP" : "WAKE"),
  877. (bus->sleeping ? "SLEEP" : "WAKE"));
  878. /* If SR is enabled control bus state with KSO */
  879. if (bus->sr_enabled) {
  880. /* Done if we're already in the requested state */
  881. if (sleep == bus->sleeping)
  882. goto end;
  883. /* Going to sleep */
  884. if (sleep) {
  885. clkcsr = brcmf_sdiod_regrb(bus->sdiodev,
  886. SBSDIO_FUNC1_CHIPCLKCSR,
  887. &err);
  888. if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
  889. brcmf_dbg(SDIO, "no clock, set ALP\n");
  890. brcmf_sdiod_regwb(bus->sdiodev,
  891. SBSDIO_FUNC1_CHIPCLKCSR,
  892. SBSDIO_ALP_AVAIL_REQ, &err);
  893. }
  894. err = brcmf_sdio_kso_control(bus, false);
  895. } else {
  896. err = brcmf_sdio_kso_control(bus, true);
  897. }
  898. if (err) {
  899. brcmf_err("error while changing bus sleep state %d\n",
  900. err);
  901. goto done;
  902. }
  903. }
  904. end:
  905. /* control clocks */
  906. if (sleep) {
  907. if (!bus->sr_enabled)
  908. brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
  909. } else {
  910. brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
  911. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  912. }
  913. bus->sleeping = sleep;
  914. brcmf_dbg(SDIO, "new state %s\n",
  915. (sleep ? "SLEEP" : "WAKE"));
  916. done:
  917. brcmf_dbg(SDIO, "Exit: err=%d\n", err);
  918. return err;
  919. }
  920. #ifdef DEBUG
  921. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  922. {
  923. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  924. }
  925. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  926. struct sdpcm_shared *sh)
  927. {
  928. u32 addr = 0;
  929. int rv;
  930. u32 shaddr = 0;
  931. struct sdpcm_shared_le sh_le;
  932. __le32 addr_le;
  933. sdio_claim_host(bus->sdiodev->func[1]);
  934. brcmf_sdio_bus_sleep(bus, false, false);
  935. /*
  936. * Read last word in socram to determine
  937. * address of sdpcm_shared structure
  938. */
  939. shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
  940. if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
  941. shaddr -= bus->ci->srsize;
  942. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
  943. (u8 *)&addr_le, 4);
  944. if (rv < 0)
  945. goto fail;
  946. /*
  947. * Check if addr is valid.
  948. * NVRAM length at the end of memory should have been overwritten.
  949. */
  950. addr = le32_to_cpu(addr_le);
  951. if (!brcmf_sdio_valid_shared_address(addr)) {
  952. brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
  953. rv = -EINVAL;
  954. goto fail;
  955. }
  956. brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
  957. /* Read hndrte_shared structure */
  958. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  959. sizeof(struct sdpcm_shared_le));
  960. if (rv < 0)
  961. goto fail;
  962. sdio_release_host(bus->sdiodev->func[1]);
  963. /* Endianness */
  964. sh->flags = le32_to_cpu(sh_le.flags);
  965. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  966. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  967. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  968. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  969. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  970. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  971. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  972. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  973. SDPCM_SHARED_VERSION,
  974. sh->flags & SDPCM_SHARED_VERSION_MASK);
  975. return -EPROTO;
  976. }
  977. return 0;
  978. fail:
  979. brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
  980. rv, addr);
  981. sdio_release_host(bus->sdiodev->func[1]);
  982. return rv;
  983. }
  984. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  985. {
  986. struct sdpcm_shared sh;
  987. if (brcmf_sdio_readshared(bus, &sh) == 0)
  988. bus->console_addr = sh.console_addr;
  989. }
  990. #else
  991. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  992. {
  993. }
  994. #endif /* DEBUG */
  995. static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
  996. {
  997. u32 intstatus = 0;
  998. u32 hmb_data;
  999. u8 fcbits;
  1000. int ret;
  1001. brcmf_dbg(SDIO, "Enter\n");
  1002. /* Read mailbox data and ack that we did so */
  1003. ret = r_sdreg32(bus, &hmb_data,
  1004. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  1005. if (ret == 0)
  1006. w_sdreg32(bus, SMB_INT_ACK,
  1007. offsetof(struct sdpcmd_regs, tosbmailbox));
  1008. bus->sdcnt.f1regdata += 2;
  1009. /* Dongle recomposed rx frames, accept them again */
  1010. if (hmb_data & HMB_DATA_NAKHANDLED) {
  1011. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  1012. bus->rx_seq);
  1013. if (!bus->rxskip)
  1014. brcmf_err("unexpected NAKHANDLED!\n");
  1015. bus->rxskip = false;
  1016. intstatus |= I_HMB_FRAME_IND;
  1017. }
  1018. /*
  1019. * DEVREADY does not occur with gSPI.
  1020. */
  1021. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  1022. bus->sdpcm_ver =
  1023. (hmb_data & HMB_DATA_VERSION_MASK) >>
  1024. HMB_DATA_VERSION_SHIFT;
  1025. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  1026. brcmf_err("Version mismatch, dongle reports %d, "
  1027. "expecting %d\n",
  1028. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  1029. else
  1030. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  1031. bus->sdpcm_ver);
  1032. /*
  1033. * Retrieve console state address now that firmware should have
  1034. * updated it.
  1035. */
  1036. brcmf_sdio_get_console_addr(bus);
  1037. }
  1038. /*
  1039. * Flow Control has been moved into the RX headers and this out of band
  1040. * method isn't used any more.
  1041. * remaining backward compatible with older dongles.
  1042. */
  1043. if (hmb_data & HMB_DATA_FC) {
  1044. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  1045. HMB_DATA_FCDATA_SHIFT;
  1046. if (fcbits & ~bus->flowcontrol)
  1047. bus->sdcnt.fc_xoff++;
  1048. if (bus->flowcontrol & ~fcbits)
  1049. bus->sdcnt.fc_xon++;
  1050. bus->sdcnt.fc_rcvd++;
  1051. bus->flowcontrol = fcbits;
  1052. }
  1053. /* Shouldn't be any others */
  1054. if (hmb_data & ~(HMB_DATA_DEVREADY |
  1055. HMB_DATA_NAKHANDLED |
  1056. HMB_DATA_FC |
  1057. HMB_DATA_FWREADY |
  1058. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  1059. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  1060. hmb_data);
  1061. return intstatus;
  1062. }
  1063. static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  1064. {
  1065. uint retries = 0;
  1066. u16 lastrbc;
  1067. u8 hi, lo;
  1068. int err;
  1069. brcmf_err("%sterminate frame%s\n",
  1070. abort ? "abort command, " : "",
  1071. rtx ? ", send NAK" : "");
  1072. if (abort)
  1073. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  1074. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1075. SFC_RF_TERM, &err);
  1076. bus->sdcnt.f1regdata++;
  1077. /* Wait until the packet has been flushed (device/FIFO stable) */
  1078. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  1079. hi = brcmf_sdiod_regrb(bus->sdiodev,
  1080. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  1081. lo = brcmf_sdiod_regrb(bus->sdiodev,
  1082. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  1083. bus->sdcnt.f1regdata += 2;
  1084. if ((hi == 0) && (lo == 0))
  1085. break;
  1086. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  1087. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  1088. lastrbc, (hi << 8) + lo);
  1089. }
  1090. lastrbc = (hi << 8) + lo;
  1091. }
  1092. if (!retries)
  1093. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  1094. else
  1095. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  1096. if (rtx) {
  1097. bus->sdcnt.rxrtx++;
  1098. err = w_sdreg32(bus, SMB_NAK,
  1099. offsetof(struct sdpcmd_regs, tosbmailbox));
  1100. bus->sdcnt.f1regdata++;
  1101. if (err == 0)
  1102. bus->rxskip = true;
  1103. }
  1104. /* Clear partial in any case */
  1105. bus->cur_read.len = 0;
  1106. }
  1107. static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
  1108. {
  1109. struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
  1110. u8 i, hi, lo;
  1111. /* On failure, abort the command and terminate the frame */
  1112. brcmf_err("sdio error, abort command and terminate frame\n");
  1113. bus->sdcnt.tx_sderrs++;
  1114. brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
  1115. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
  1116. bus->sdcnt.f1regdata++;
  1117. for (i = 0; i < 3; i++) {
  1118. hi = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1119. lo = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1120. bus->sdcnt.f1regdata += 2;
  1121. if ((hi == 0) && (lo == 0))
  1122. break;
  1123. }
  1124. }
  1125. /* return total length of buffer chain */
  1126. static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
  1127. {
  1128. struct sk_buff *p;
  1129. uint total;
  1130. total = 0;
  1131. skb_queue_walk(&bus->glom, p)
  1132. total += p->len;
  1133. return total;
  1134. }
  1135. static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
  1136. {
  1137. struct sk_buff *cur, *next;
  1138. skb_queue_walk_safe(&bus->glom, cur, next) {
  1139. skb_unlink(cur, &bus->glom);
  1140. brcmu_pkt_buf_free_skb(cur);
  1141. }
  1142. }
  1143. /**
  1144. * brcmfmac sdio bus specific header
  1145. * This is the lowest layer header wrapped on the packets transmitted between
  1146. * host and WiFi dongle which contains information needed for SDIO core and
  1147. * firmware
  1148. *
  1149. * It consists of 3 parts: hardware header, hardware extension header and
  1150. * software header
  1151. * hardware header (frame tag) - 4 bytes
  1152. * Byte 0~1: Frame length
  1153. * Byte 2~3: Checksum, bit-wise inverse of frame length
  1154. * hardware extension header - 8 bytes
  1155. * Tx glom mode only, N/A for Rx or normal Tx
  1156. * Byte 0~1: Packet length excluding hw frame tag
  1157. * Byte 2: Reserved
  1158. * Byte 3: Frame flags, bit 0: last frame indication
  1159. * Byte 4~5: Reserved
  1160. * Byte 6~7: Tail padding length
  1161. * software header - 8 bytes
  1162. * Byte 0: Rx/Tx sequence number
  1163. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  1164. * Byte 2: Length of next data frame, reserved for Tx
  1165. * Byte 3: Data offset
  1166. * Byte 4: Flow control bits, reserved for Tx
  1167. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  1168. * Byte 6~7: Reserved
  1169. */
  1170. #define SDPCM_HWHDR_LEN 4
  1171. #define SDPCM_HWEXT_LEN 8
  1172. #define SDPCM_SWHDR_LEN 8
  1173. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  1174. /* software header */
  1175. #define SDPCM_SEQ_MASK 0x000000ff
  1176. #define SDPCM_SEQ_WRAP 256
  1177. #define SDPCM_CHANNEL_MASK 0x00000f00
  1178. #define SDPCM_CHANNEL_SHIFT 8
  1179. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  1180. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  1181. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  1182. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  1183. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  1184. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  1185. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  1186. #define SDPCM_NEXTLEN_SHIFT 16
  1187. #define SDPCM_DOFFSET_MASK 0xff000000
  1188. #define SDPCM_DOFFSET_SHIFT 24
  1189. #define SDPCM_FCMASK_MASK 0x000000ff
  1190. #define SDPCM_WINDOW_MASK 0x0000ff00
  1191. #define SDPCM_WINDOW_SHIFT 8
  1192. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  1193. {
  1194. u32 hdrvalue;
  1195. hdrvalue = *(u32 *)swheader;
  1196. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  1197. }
  1198. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  1199. struct brcmf_sdio_hdrinfo *rd,
  1200. enum brcmf_sdio_frmtype type)
  1201. {
  1202. u16 len, checksum;
  1203. u8 rx_seq, fc, tx_seq_max;
  1204. u32 swheader;
  1205. trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
  1206. /* hw header */
  1207. len = get_unaligned_le16(header);
  1208. checksum = get_unaligned_le16(header + sizeof(u16));
  1209. /* All zero means no more to read */
  1210. if (!(len | checksum)) {
  1211. bus->rxpending = false;
  1212. return -ENODATA;
  1213. }
  1214. if ((u16)(~(len ^ checksum))) {
  1215. brcmf_err("HW header checksum error\n");
  1216. bus->sdcnt.rx_badhdr++;
  1217. brcmf_sdio_rxfail(bus, false, false);
  1218. return -EIO;
  1219. }
  1220. if (len < SDPCM_HDRLEN) {
  1221. brcmf_err("HW header length error\n");
  1222. return -EPROTO;
  1223. }
  1224. if (type == BRCMF_SDIO_FT_SUPER &&
  1225. (roundup(len, bus->blocksize) != rd->len)) {
  1226. brcmf_err("HW superframe header length error\n");
  1227. return -EPROTO;
  1228. }
  1229. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1230. brcmf_err("HW subframe header length error\n");
  1231. return -EPROTO;
  1232. }
  1233. rd->len = len;
  1234. /* software header */
  1235. header += SDPCM_HWHDR_LEN;
  1236. swheader = le32_to_cpu(*(__le32 *)header);
  1237. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1238. brcmf_err("Glom descriptor found in superframe head\n");
  1239. rd->len = 0;
  1240. return -EINVAL;
  1241. }
  1242. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1243. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1244. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1245. type != BRCMF_SDIO_FT_SUPER) {
  1246. brcmf_err("HW header length too long\n");
  1247. bus->sdcnt.rx_toolong++;
  1248. brcmf_sdio_rxfail(bus, false, false);
  1249. rd->len = 0;
  1250. return -EPROTO;
  1251. }
  1252. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1253. brcmf_err("Wrong channel for superframe\n");
  1254. rd->len = 0;
  1255. return -EINVAL;
  1256. }
  1257. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1258. rd->channel != SDPCM_EVENT_CHANNEL) {
  1259. brcmf_err("Wrong channel for subframe\n");
  1260. rd->len = 0;
  1261. return -EINVAL;
  1262. }
  1263. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1264. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1265. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1266. bus->sdcnt.rx_badhdr++;
  1267. brcmf_sdio_rxfail(bus, false, false);
  1268. rd->len = 0;
  1269. return -ENXIO;
  1270. }
  1271. if (rd->seq_num != rx_seq) {
  1272. brcmf_err("seq %d: sequence number error, expect %d\n",
  1273. rx_seq, rd->seq_num);
  1274. bus->sdcnt.rx_badseq++;
  1275. rd->seq_num = rx_seq;
  1276. }
  1277. /* no need to check the reset for subframe */
  1278. if (type == BRCMF_SDIO_FT_SUB)
  1279. return 0;
  1280. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1281. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1282. /* only warm for NON glom packet */
  1283. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1284. brcmf_err("seq %d: next length error\n", rx_seq);
  1285. rd->len_nxtfrm = 0;
  1286. }
  1287. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1288. fc = swheader & SDPCM_FCMASK_MASK;
  1289. if (bus->flowcontrol != fc) {
  1290. if (~bus->flowcontrol & fc)
  1291. bus->sdcnt.fc_xoff++;
  1292. if (bus->flowcontrol & ~fc)
  1293. bus->sdcnt.fc_xon++;
  1294. bus->sdcnt.fc_rcvd++;
  1295. bus->flowcontrol = fc;
  1296. }
  1297. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1298. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1299. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1300. tx_seq_max = bus->tx_seq + 2;
  1301. }
  1302. bus->tx_max = tx_seq_max;
  1303. return 0;
  1304. }
  1305. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1306. {
  1307. *(__le16 *)header = cpu_to_le16(frm_length);
  1308. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1309. }
  1310. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1311. struct brcmf_sdio_hdrinfo *hd_info)
  1312. {
  1313. u32 hdrval;
  1314. u8 hdr_offset;
  1315. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1316. hdr_offset = SDPCM_HWHDR_LEN;
  1317. if (bus->txglom) {
  1318. hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
  1319. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1320. hdrval = (u16)hd_info->tail_pad << 16;
  1321. *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
  1322. hdr_offset += SDPCM_HWEXT_LEN;
  1323. }
  1324. hdrval = hd_info->seq_num;
  1325. hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1326. SDPCM_CHANNEL_MASK;
  1327. hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1328. SDPCM_DOFFSET_MASK;
  1329. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1330. *(((__le32 *)(header + hdr_offset)) + 1) = 0;
  1331. trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
  1332. }
  1333. static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1334. {
  1335. u16 dlen, totlen;
  1336. u8 *dptr, num = 0;
  1337. u16 sublen;
  1338. struct sk_buff *pfirst, *pnext;
  1339. int errcode;
  1340. u8 doff, sfdoff;
  1341. struct brcmf_sdio_hdrinfo rd_new;
  1342. /* If packets, issue read(s) and send up packet chain */
  1343. /* Return sequence numbers consumed? */
  1344. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1345. bus->glomd, skb_peek(&bus->glom));
  1346. /* If there's a descriptor, generate the packet chain */
  1347. if (bus->glomd) {
  1348. pfirst = pnext = NULL;
  1349. dlen = (u16) (bus->glomd->len);
  1350. dptr = bus->glomd->data;
  1351. if (!dlen || (dlen & 1)) {
  1352. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1353. dlen);
  1354. dlen = 0;
  1355. }
  1356. for (totlen = num = 0; dlen; num++) {
  1357. /* Get (and move past) next length */
  1358. sublen = get_unaligned_le16(dptr);
  1359. dlen -= sizeof(u16);
  1360. dptr += sizeof(u16);
  1361. if ((sublen < SDPCM_HDRLEN) ||
  1362. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1363. brcmf_err("descriptor len %d bad: %d\n",
  1364. num, sublen);
  1365. pnext = NULL;
  1366. break;
  1367. }
  1368. if (sublen % bus->sgentry_align) {
  1369. brcmf_err("sublen %d not multiple of %d\n",
  1370. sublen, bus->sgentry_align);
  1371. }
  1372. totlen += sublen;
  1373. /* For last frame, adjust read len so total
  1374. is a block multiple */
  1375. if (!dlen) {
  1376. sublen +=
  1377. (roundup(totlen, bus->blocksize) - totlen);
  1378. totlen = roundup(totlen, bus->blocksize);
  1379. }
  1380. /* Allocate/chain packet for next subframe */
  1381. pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
  1382. if (pnext == NULL) {
  1383. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1384. num, sublen);
  1385. break;
  1386. }
  1387. skb_queue_tail(&bus->glom, pnext);
  1388. /* Adhere to start alignment requirements */
  1389. pkt_align(pnext, sublen, bus->sgentry_align);
  1390. }
  1391. /* If all allocations succeeded, save packet chain
  1392. in bus structure */
  1393. if (pnext) {
  1394. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1395. totlen, num);
  1396. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1397. totlen != bus->cur_read.len) {
  1398. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1399. bus->cur_read.len, totlen, rxseq);
  1400. }
  1401. pfirst = pnext = NULL;
  1402. } else {
  1403. brcmf_sdio_free_glom(bus);
  1404. num = 0;
  1405. }
  1406. /* Done with descriptor packet */
  1407. brcmu_pkt_buf_free_skb(bus->glomd);
  1408. bus->glomd = NULL;
  1409. bus->cur_read.len = 0;
  1410. }
  1411. /* Ok -- either we just generated a packet chain,
  1412. or had one from before */
  1413. if (!skb_queue_empty(&bus->glom)) {
  1414. if (BRCMF_GLOM_ON()) {
  1415. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1416. skb_queue_walk(&bus->glom, pnext) {
  1417. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1418. pnext, (u8 *) (pnext->data),
  1419. pnext->len, pnext->len);
  1420. }
  1421. }
  1422. pfirst = skb_peek(&bus->glom);
  1423. dlen = (u16) brcmf_sdio_glom_len(bus);
  1424. /* Do an SDIO read for the superframe. Configurable iovar to
  1425. * read directly into the chained packet, or allocate a large
  1426. * packet and and copy into the chain.
  1427. */
  1428. sdio_claim_host(bus->sdiodev->func[1]);
  1429. errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
  1430. &bus->glom, dlen);
  1431. sdio_release_host(bus->sdiodev->func[1]);
  1432. bus->sdcnt.f2rxdata++;
  1433. /* On failure, kill the superframe, allow a couple retries */
  1434. if (errcode < 0) {
  1435. brcmf_err("glom read of %d bytes failed: %d\n",
  1436. dlen, errcode);
  1437. sdio_claim_host(bus->sdiodev->func[1]);
  1438. if (bus->glomerr++ < 3) {
  1439. brcmf_sdio_rxfail(bus, true, true);
  1440. } else {
  1441. bus->glomerr = 0;
  1442. brcmf_sdio_rxfail(bus, true, false);
  1443. bus->sdcnt.rxglomfail++;
  1444. brcmf_sdio_free_glom(bus);
  1445. }
  1446. sdio_release_host(bus->sdiodev->func[1]);
  1447. return 0;
  1448. }
  1449. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1450. pfirst->data, min_t(int, pfirst->len, 48),
  1451. "SUPERFRAME:\n");
  1452. rd_new.seq_num = rxseq;
  1453. rd_new.len = dlen;
  1454. sdio_claim_host(bus->sdiodev->func[1]);
  1455. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1456. BRCMF_SDIO_FT_SUPER);
  1457. sdio_release_host(bus->sdiodev->func[1]);
  1458. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1459. /* Remove superframe header, remember offset */
  1460. skb_pull(pfirst, rd_new.dat_offset);
  1461. sfdoff = rd_new.dat_offset;
  1462. num = 0;
  1463. /* Validate all the subframe headers */
  1464. skb_queue_walk(&bus->glom, pnext) {
  1465. /* leave when invalid subframe is found */
  1466. if (errcode)
  1467. break;
  1468. rd_new.len = pnext->len;
  1469. rd_new.seq_num = rxseq++;
  1470. sdio_claim_host(bus->sdiodev->func[1]);
  1471. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1472. BRCMF_SDIO_FT_SUB);
  1473. sdio_release_host(bus->sdiodev->func[1]);
  1474. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1475. pnext->data, 32, "subframe:\n");
  1476. num++;
  1477. }
  1478. if (errcode) {
  1479. /* Terminate frame on error, request
  1480. a couple retries */
  1481. sdio_claim_host(bus->sdiodev->func[1]);
  1482. if (bus->glomerr++ < 3) {
  1483. /* Restore superframe header space */
  1484. skb_push(pfirst, sfdoff);
  1485. brcmf_sdio_rxfail(bus, true, true);
  1486. } else {
  1487. bus->glomerr = 0;
  1488. brcmf_sdio_rxfail(bus, true, false);
  1489. bus->sdcnt.rxglomfail++;
  1490. brcmf_sdio_free_glom(bus);
  1491. }
  1492. sdio_release_host(bus->sdiodev->func[1]);
  1493. bus->cur_read.len = 0;
  1494. return 0;
  1495. }
  1496. /* Basic SD framing looks ok - process each packet (header) */
  1497. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1498. dptr = (u8 *) (pfirst->data);
  1499. sublen = get_unaligned_le16(dptr);
  1500. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1501. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1502. dptr, pfirst->len,
  1503. "Rx Subframe Data:\n");
  1504. __skb_trim(pfirst, sublen);
  1505. skb_pull(pfirst, doff);
  1506. if (pfirst->len == 0) {
  1507. skb_unlink(pfirst, &bus->glom);
  1508. brcmu_pkt_buf_free_skb(pfirst);
  1509. continue;
  1510. }
  1511. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1512. pfirst->data,
  1513. min_t(int, pfirst->len, 32),
  1514. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1515. bus->glom.qlen, pfirst, pfirst->data,
  1516. pfirst->len, pfirst->next,
  1517. pfirst->prev);
  1518. skb_unlink(pfirst, &bus->glom);
  1519. brcmf_rx_frame(bus->sdiodev->dev, pfirst);
  1520. bus->sdcnt.rxglompkts++;
  1521. }
  1522. bus->sdcnt.rxglomframes++;
  1523. }
  1524. return num;
  1525. }
  1526. static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1527. bool *pending)
  1528. {
  1529. DECLARE_WAITQUEUE(wait, current);
  1530. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1531. /* Wait until control frame is available */
  1532. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1533. set_current_state(TASK_INTERRUPTIBLE);
  1534. while (!(*condition) && (!signal_pending(current) && timeout))
  1535. timeout = schedule_timeout(timeout);
  1536. if (signal_pending(current))
  1537. *pending = true;
  1538. set_current_state(TASK_RUNNING);
  1539. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1540. return timeout;
  1541. }
  1542. static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
  1543. {
  1544. if (waitqueue_active(&bus->dcmd_resp_wait))
  1545. wake_up_interruptible(&bus->dcmd_resp_wait);
  1546. return 0;
  1547. }
  1548. static void
  1549. brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1550. {
  1551. uint rdlen, pad;
  1552. u8 *buf = NULL, *rbuf;
  1553. int sdret;
  1554. brcmf_dbg(TRACE, "Enter\n");
  1555. if (bus->rxblen)
  1556. buf = vzalloc(bus->rxblen);
  1557. if (!buf)
  1558. goto done;
  1559. rbuf = bus->rxbuf;
  1560. pad = ((unsigned long)rbuf % bus->head_align);
  1561. if (pad)
  1562. rbuf += (bus->head_align - pad);
  1563. /* Copy the already-read portion over */
  1564. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1565. if (len <= BRCMF_FIRSTREAD)
  1566. goto gotpkt;
  1567. /* Raise rdlen to next SDIO block to avoid tail command */
  1568. rdlen = len - BRCMF_FIRSTREAD;
  1569. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1570. pad = bus->blocksize - (rdlen % bus->blocksize);
  1571. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1572. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1573. rdlen += pad;
  1574. } else if (rdlen % bus->head_align) {
  1575. rdlen += bus->head_align - (rdlen % bus->head_align);
  1576. }
  1577. /* Drop if the read is too big or it exceeds our maximum */
  1578. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1579. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1580. rdlen, bus->sdiodev->bus_if->maxctl);
  1581. brcmf_sdio_rxfail(bus, false, false);
  1582. goto done;
  1583. }
  1584. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1585. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1586. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1587. bus->sdcnt.rx_toolong++;
  1588. brcmf_sdio_rxfail(bus, false, false);
  1589. goto done;
  1590. }
  1591. /* Read remain of frame body */
  1592. sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
  1593. bus->sdcnt.f2rxdata++;
  1594. /* Control frame failures need retransmission */
  1595. if (sdret < 0) {
  1596. brcmf_err("read %d control bytes failed: %d\n",
  1597. rdlen, sdret);
  1598. bus->sdcnt.rxc_errors++;
  1599. brcmf_sdio_rxfail(bus, true, true);
  1600. goto done;
  1601. } else
  1602. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1603. gotpkt:
  1604. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1605. buf, len, "RxCtrl:\n");
  1606. /* Point to valid data and indicate its length */
  1607. spin_lock_bh(&bus->rxctl_lock);
  1608. if (bus->rxctl) {
  1609. brcmf_err("last control frame is being processed.\n");
  1610. spin_unlock_bh(&bus->rxctl_lock);
  1611. vfree(buf);
  1612. goto done;
  1613. }
  1614. bus->rxctl = buf + doff;
  1615. bus->rxctl_orig = buf;
  1616. bus->rxlen = len - doff;
  1617. spin_unlock_bh(&bus->rxctl_lock);
  1618. done:
  1619. /* Awake any waiters */
  1620. brcmf_sdio_dcmd_resp_wake(bus);
  1621. }
  1622. /* Pad read to blocksize for efficiency */
  1623. static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1624. {
  1625. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1626. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1627. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1628. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1629. *rdlen += *pad;
  1630. } else if (*rdlen % bus->head_align) {
  1631. *rdlen += bus->head_align - (*rdlen % bus->head_align);
  1632. }
  1633. }
  1634. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1635. {
  1636. struct sk_buff *pkt; /* Packet for event or data frames */
  1637. u16 pad; /* Number of pad bytes to read */
  1638. uint rxleft = 0; /* Remaining number of frames allowed */
  1639. int ret; /* Return code from calls */
  1640. uint rxcount = 0; /* Total frames read */
  1641. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1642. u8 head_read = 0;
  1643. brcmf_dbg(TRACE, "Enter\n");
  1644. /* Not finished unless we encounter no more frames indication */
  1645. bus->rxpending = true;
  1646. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1647. !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
  1648. rd->seq_num++, rxleft--) {
  1649. /* Handle glomming separately */
  1650. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1651. u8 cnt;
  1652. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1653. bus->glomd, skb_peek(&bus->glom));
  1654. cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
  1655. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1656. rd->seq_num += cnt - 1;
  1657. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1658. continue;
  1659. }
  1660. rd->len_left = rd->len;
  1661. /* read header first for unknow frame length */
  1662. sdio_claim_host(bus->sdiodev->func[1]);
  1663. if (!rd->len) {
  1664. ret = brcmf_sdiod_recv_buf(bus->sdiodev,
  1665. bus->rxhdr, BRCMF_FIRSTREAD);
  1666. bus->sdcnt.f2rxhdrs++;
  1667. if (ret < 0) {
  1668. brcmf_err("RXHEADER FAILED: %d\n",
  1669. ret);
  1670. bus->sdcnt.rx_hdrfail++;
  1671. brcmf_sdio_rxfail(bus, true, true);
  1672. sdio_release_host(bus->sdiodev->func[1]);
  1673. continue;
  1674. }
  1675. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1676. bus->rxhdr, SDPCM_HDRLEN,
  1677. "RxHdr:\n");
  1678. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1679. BRCMF_SDIO_FT_NORMAL)) {
  1680. sdio_release_host(bus->sdiodev->func[1]);
  1681. if (!bus->rxpending)
  1682. break;
  1683. else
  1684. continue;
  1685. }
  1686. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1687. brcmf_sdio_read_control(bus, bus->rxhdr,
  1688. rd->len,
  1689. rd->dat_offset);
  1690. /* prepare the descriptor for the next read */
  1691. rd->len = rd->len_nxtfrm << 4;
  1692. rd->len_nxtfrm = 0;
  1693. /* treat all packet as event if we don't know */
  1694. rd->channel = SDPCM_EVENT_CHANNEL;
  1695. sdio_release_host(bus->sdiodev->func[1]);
  1696. continue;
  1697. }
  1698. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1699. rd->len - BRCMF_FIRSTREAD : 0;
  1700. head_read = BRCMF_FIRSTREAD;
  1701. }
  1702. brcmf_sdio_pad(bus, &pad, &rd->len_left);
  1703. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1704. bus->head_align);
  1705. if (!pkt) {
  1706. /* Give up on data, request rtx of events */
  1707. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1708. brcmf_sdio_rxfail(bus, false,
  1709. RETRYCHAN(rd->channel));
  1710. sdio_release_host(bus->sdiodev->func[1]);
  1711. continue;
  1712. }
  1713. skb_pull(pkt, head_read);
  1714. pkt_align(pkt, rd->len_left, bus->head_align);
  1715. ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
  1716. bus->sdcnt.f2rxdata++;
  1717. sdio_release_host(bus->sdiodev->func[1]);
  1718. if (ret < 0) {
  1719. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1720. rd->len, rd->channel, ret);
  1721. brcmu_pkt_buf_free_skb(pkt);
  1722. sdio_claim_host(bus->sdiodev->func[1]);
  1723. brcmf_sdio_rxfail(bus, true,
  1724. RETRYCHAN(rd->channel));
  1725. sdio_release_host(bus->sdiodev->func[1]);
  1726. continue;
  1727. }
  1728. if (head_read) {
  1729. skb_push(pkt, head_read);
  1730. memcpy(pkt->data, bus->rxhdr, head_read);
  1731. head_read = 0;
  1732. } else {
  1733. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1734. rd_new.seq_num = rd->seq_num;
  1735. sdio_claim_host(bus->sdiodev->func[1]);
  1736. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1737. BRCMF_SDIO_FT_NORMAL)) {
  1738. rd->len = 0;
  1739. brcmu_pkt_buf_free_skb(pkt);
  1740. }
  1741. bus->sdcnt.rx_readahead_cnt++;
  1742. if (rd->len != roundup(rd_new.len, 16)) {
  1743. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1744. rd->len,
  1745. roundup(rd_new.len, 16) >> 4);
  1746. rd->len = 0;
  1747. brcmf_sdio_rxfail(bus, true, true);
  1748. sdio_release_host(bus->sdiodev->func[1]);
  1749. brcmu_pkt_buf_free_skb(pkt);
  1750. continue;
  1751. }
  1752. sdio_release_host(bus->sdiodev->func[1]);
  1753. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1754. rd->channel = rd_new.channel;
  1755. rd->dat_offset = rd_new.dat_offset;
  1756. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1757. BRCMF_DATA_ON()) &&
  1758. BRCMF_HDRS_ON(),
  1759. bus->rxhdr, SDPCM_HDRLEN,
  1760. "RxHdr:\n");
  1761. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1762. brcmf_err("readahead on control packet %d?\n",
  1763. rd_new.seq_num);
  1764. /* Force retry w/normal header read */
  1765. rd->len = 0;
  1766. sdio_claim_host(bus->sdiodev->func[1]);
  1767. brcmf_sdio_rxfail(bus, false, true);
  1768. sdio_release_host(bus->sdiodev->func[1]);
  1769. brcmu_pkt_buf_free_skb(pkt);
  1770. continue;
  1771. }
  1772. }
  1773. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1774. pkt->data, rd->len, "Rx Data:\n");
  1775. /* Save superframe descriptor and allocate packet frame */
  1776. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1777. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1778. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1779. rd->len);
  1780. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1781. pkt->data, rd->len,
  1782. "Glom Data:\n");
  1783. __skb_trim(pkt, rd->len);
  1784. skb_pull(pkt, SDPCM_HDRLEN);
  1785. bus->glomd = pkt;
  1786. } else {
  1787. brcmf_err("%s: glom superframe w/o "
  1788. "descriptor!\n", __func__);
  1789. sdio_claim_host(bus->sdiodev->func[1]);
  1790. brcmf_sdio_rxfail(bus, false, false);
  1791. sdio_release_host(bus->sdiodev->func[1]);
  1792. }
  1793. /* prepare the descriptor for the next read */
  1794. rd->len = rd->len_nxtfrm << 4;
  1795. rd->len_nxtfrm = 0;
  1796. /* treat all packet as event if we don't know */
  1797. rd->channel = SDPCM_EVENT_CHANNEL;
  1798. continue;
  1799. }
  1800. /* Fill in packet len and prio, deliver upward */
  1801. __skb_trim(pkt, rd->len);
  1802. skb_pull(pkt, rd->dat_offset);
  1803. /* prepare the descriptor for the next read */
  1804. rd->len = rd->len_nxtfrm << 4;
  1805. rd->len_nxtfrm = 0;
  1806. /* treat all packet as event if we don't know */
  1807. rd->channel = SDPCM_EVENT_CHANNEL;
  1808. if (pkt->len == 0) {
  1809. brcmu_pkt_buf_free_skb(pkt);
  1810. continue;
  1811. }
  1812. brcmf_rx_frame(bus->sdiodev->dev, pkt);
  1813. }
  1814. rxcount = maxframes - rxleft;
  1815. /* Message if we hit the limit */
  1816. if (!rxleft)
  1817. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1818. else
  1819. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1820. /* Back off rxseq if awaiting rtx, update rx_seq */
  1821. if (bus->rxskip)
  1822. rd->seq_num--;
  1823. bus->rx_seq = rd->seq_num;
  1824. return rxcount;
  1825. }
  1826. static void
  1827. brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
  1828. {
  1829. if (waitqueue_active(&bus->ctrl_wait))
  1830. wake_up_interruptible(&bus->ctrl_wait);
  1831. return;
  1832. }
  1833. static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
  1834. {
  1835. u16 head_pad;
  1836. u8 *dat_buf;
  1837. dat_buf = (u8 *)(pkt->data);
  1838. /* Check head padding */
  1839. head_pad = ((unsigned long)dat_buf % bus->head_align);
  1840. if (head_pad) {
  1841. if (skb_headroom(pkt) < head_pad) {
  1842. bus->sdiodev->bus_if->tx_realloc++;
  1843. head_pad = 0;
  1844. if (skb_cow(pkt, head_pad))
  1845. return -ENOMEM;
  1846. }
  1847. skb_push(pkt, head_pad);
  1848. dat_buf = (u8 *)(pkt->data);
  1849. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1850. }
  1851. return head_pad;
  1852. }
  1853. /**
  1854. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1855. * bus layer usage.
  1856. */
  1857. /* flag marking a dummy skb added for DMA alignment requirement */
  1858. #define ALIGN_SKB_FLAG 0x8000
  1859. /* bit mask of data length chopped from the previous packet */
  1860. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1861. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
  1862. struct sk_buff_head *pktq,
  1863. struct sk_buff *pkt, u16 total_len)
  1864. {
  1865. struct brcmf_sdio_dev *sdiodev;
  1866. struct sk_buff *pkt_pad;
  1867. u16 tail_pad, tail_chop, chain_pad;
  1868. unsigned int blksize;
  1869. bool lastfrm;
  1870. int ntail, ret;
  1871. sdiodev = bus->sdiodev;
  1872. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1873. /* sg entry alignment should be a divisor of block size */
  1874. WARN_ON(blksize % bus->sgentry_align);
  1875. /* Check tail padding */
  1876. lastfrm = skb_queue_is_last(pktq, pkt);
  1877. tail_pad = 0;
  1878. tail_chop = pkt->len % bus->sgentry_align;
  1879. if (tail_chop)
  1880. tail_pad = bus->sgentry_align - tail_chop;
  1881. chain_pad = (total_len + tail_pad) % blksize;
  1882. if (lastfrm && chain_pad)
  1883. tail_pad += blksize - chain_pad;
  1884. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1885. pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
  1886. bus->head_align);
  1887. if (pkt_pad == NULL)
  1888. return -ENOMEM;
  1889. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
  1890. if (unlikely(ret < 0)) {
  1891. kfree_skb(pkt_pad);
  1892. return ret;
  1893. }
  1894. memcpy(pkt_pad->data,
  1895. pkt->data + pkt->len - tail_chop,
  1896. tail_chop);
  1897. *(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1898. skb_trim(pkt, pkt->len - tail_chop);
  1899. skb_trim(pkt_pad, tail_pad + tail_chop);
  1900. __skb_queue_after(pktq, pkt, pkt_pad);
  1901. } else {
  1902. ntail = pkt->data_len + tail_pad -
  1903. (pkt->end - pkt->tail);
  1904. if (skb_cloned(pkt) || ntail > 0)
  1905. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1906. return -ENOMEM;
  1907. if (skb_linearize(pkt))
  1908. return -ENOMEM;
  1909. __skb_put(pkt, tail_pad);
  1910. }
  1911. return tail_pad;
  1912. }
  1913. /**
  1914. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1915. * @bus: brcmf_sdio structure pointer
  1916. * @pktq: packet list pointer
  1917. * @chan: virtual channel to transmit the packet
  1918. *
  1919. * Processes to be applied to the packet
  1920. * - Align data buffer pointer
  1921. * - Align data buffer length
  1922. * - Prepare header
  1923. * Return: negative value if there is error
  1924. */
  1925. static int
  1926. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1927. uint chan)
  1928. {
  1929. u16 head_pad, total_len;
  1930. struct sk_buff *pkt_next;
  1931. u8 txseq;
  1932. int ret;
  1933. struct brcmf_sdio_hdrinfo hd_info = {0};
  1934. txseq = bus->tx_seq;
  1935. total_len = 0;
  1936. skb_queue_walk(pktq, pkt_next) {
  1937. /* alignment packet inserted in previous
  1938. * loop cycle can be skipped as it is
  1939. * already properly aligned and does not
  1940. * need an sdpcm header.
  1941. */
  1942. if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
  1943. continue;
  1944. /* align packet data pointer */
  1945. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
  1946. if (ret < 0)
  1947. return ret;
  1948. head_pad = (u16)ret;
  1949. if (head_pad)
  1950. memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
  1951. total_len += pkt_next->len;
  1952. hd_info.len = pkt_next->len;
  1953. hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
  1954. if (bus->txglom && pktq->qlen > 1) {
  1955. ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
  1956. pkt_next, total_len);
  1957. if (ret < 0)
  1958. return ret;
  1959. hd_info.tail_pad = (u16)ret;
  1960. total_len += (u16)ret;
  1961. }
  1962. hd_info.channel = chan;
  1963. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1964. hd_info.seq_num = txseq++;
  1965. /* Now fill the header */
  1966. brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
  1967. if (BRCMF_BYTES_ON() &&
  1968. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1969. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1970. brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
  1971. "Tx Frame:\n");
  1972. else if (BRCMF_HDRS_ON())
  1973. brcmf_dbg_hex_dump(true, pkt_next->data,
  1974. head_pad + bus->tx_hdrlen,
  1975. "Tx Header:\n");
  1976. }
  1977. /* Hardware length tag of the first packet should be total
  1978. * length of the chain (including padding)
  1979. */
  1980. if (bus->txglom)
  1981. brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
  1982. return 0;
  1983. }
  1984. /**
  1985. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1986. * @bus: brcmf_sdio structure pointer
  1987. * @pktq: packet list pointer
  1988. *
  1989. * Processes to be applied to the packet
  1990. * - Remove head padding
  1991. * - Remove tail padding
  1992. */
  1993. static void
  1994. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1995. {
  1996. u8 *hdr;
  1997. u32 dat_offset;
  1998. u16 tail_pad;
  1999. u16 dummy_flags, chop_len;
  2000. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  2001. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  2002. dummy_flags = *(u16 *)(pkt_next->cb);
  2003. if (dummy_flags & ALIGN_SKB_FLAG) {
  2004. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  2005. if (chop_len) {
  2006. pkt_prev = pkt_next->prev;
  2007. skb_put(pkt_prev, chop_len);
  2008. }
  2009. __skb_unlink(pkt_next, pktq);
  2010. brcmu_pkt_buf_free_skb(pkt_next);
  2011. } else {
  2012. hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
  2013. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  2014. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  2015. SDPCM_DOFFSET_SHIFT;
  2016. skb_pull(pkt_next, dat_offset);
  2017. if (bus->txglom) {
  2018. tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
  2019. skb_trim(pkt_next, pkt_next->len - tail_pad);
  2020. }
  2021. }
  2022. }
  2023. }
  2024. /* Writes a HW/SW header into the packet and sends it. */
  2025. /* Assumes: (a) header space already there, (b) caller holds lock */
  2026. static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  2027. uint chan)
  2028. {
  2029. int ret;
  2030. struct sk_buff *pkt_next, *tmp;
  2031. brcmf_dbg(TRACE, "Enter\n");
  2032. ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
  2033. if (ret)
  2034. goto done;
  2035. sdio_claim_host(bus->sdiodev->func[1]);
  2036. ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
  2037. bus->sdcnt.f2txdata++;
  2038. if (ret < 0)
  2039. brcmf_sdio_txfail(bus);
  2040. sdio_release_host(bus->sdiodev->func[1]);
  2041. done:
  2042. brcmf_sdio_txpkt_postp(bus, pktq);
  2043. if (ret == 0)
  2044. bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
  2045. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  2046. __skb_unlink(pkt_next, pktq);
  2047. brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
  2048. }
  2049. return ret;
  2050. }
  2051. static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  2052. {
  2053. struct sk_buff *pkt;
  2054. struct sk_buff_head pktq;
  2055. u32 intstatus = 0;
  2056. int ret = 0, prec_out, i;
  2057. uint cnt = 0;
  2058. u8 tx_prec_map, pkt_num;
  2059. brcmf_dbg(TRACE, "Enter\n");
  2060. tx_prec_map = ~bus->flowcontrol;
  2061. /* Send frames until the limit or some other event */
  2062. for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
  2063. pkt_num = 1;
  2064. if (bus->txglom)
  2065. pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
  2066. bus->sdiodev->txglomsz);
  2067. pkt_num = min_t(u32, pkt_num,
  2068. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
  2069. __skb_queue_head_init(&pktq);
  2070. spin_lock_bh(&bus->txq_lock);
  2071. for (i = 0; i < pkt_num; i++) {
  2072. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
  2073. &prec_out);
  2074. if (pkt == NULL)
  2075. break;
  2076. __skb_queue_tail(&pktq, pkt);
  2077. }
  2078. spin_unlock_bh(&bus->txq_lock);
  2079. if (i == 0)
  2080. break;
  2081. ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
  2082. cnt += i;
  2083. /* In poll mode, need to check for other events */
  2084. if (!bus->intr) {
  2085. /* Check device status, signal pending interrupt */
  2086. sdio_claim_host(bus->sdiodev->func[1]);
  2087. ret = r_sdreg32(bus, &intstatus,
  2088. offsetof(struct sdpcmd_regs,
  2089. intstatus));
  2090. sdio_release_host(bus->sdiodev->func[1]);
  2091. bus->sdcnt.f2txdata++;
  2092. if (ret != 0)
  2093. break;
  2094. if (intstatus & bus->hostintmask)
  2095. atomic_set(&bus->ipend, 1);
  2096. }
  2097. }
  2098. /* Deflow-control stack if needed */
  2099. if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
  2100. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  2101. bus->txoff = false;
  2102. brcmf_txflowblock(bus->sdiodev->dev, false);
  2103. }
  2104. return cnt;
  2105. }
  2106. static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2107. {
  2108. u8 doff;
  2109. u16 pad;
  2110. uint retries = 0;
  2111. struct brcmf_sdio_hdrinfo hd_info = {0};
  2112. int ret;
  2113. brcmf_dbg(TRACE, "Enter\n");
  2114. /* Back the pointer to make room for bus header */
  2115. frame -= bus->tx_hdrlen;
  2116. len += bus->tx_hdrlen;
  2117. /* Add alignment padding (optional for ctl frames) */
  2118. doff = ((unsigned long)frame % bus->head_align);
  2119. if (doff) {
  2120. frame -= doff;
  2121. len += doff;
  2122. memset(frame + bus->tx_hdrlen, 0, doff);
  2123. }
  2124. /* Round send length to next SDIO block */
  2125. pad = 0;
  2126. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2127. pad = bus->blocksize - (len % bus->blocksize);
  2128. if ((pad > bus->roundup) || (pad >= bus->blocksize))
  2129. pad = 0;
  2130. } else if (len % bus->head_align) {
  2131. pad = bus->head_align - (len % bus->head_align);
  2132. }
  2133. len += pad;
  2134. hd_info.len = len - pad;
  2135. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2136. hd_info.dat_offset = doff + bus->tx_hdrlen;
  2137. hd_info.seq_num = bus->tx_seq;
  2138. hd_info.lastfrm = true;
  2139. hd_info.tail_pad = pad;
  2140. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2141. if (bus->txglom)
  2142. brcmf_sdio_update_hwhdr(frame, len);
  2143. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2144. frame, len, "Tx Frame:\n");
  2145. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2146. BRCMF_HDRS_ON(),
  2147. frame, min_t(u16, len, 16), "TxHdr:\n");
  2148. do {
  2149. ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
  2150. if (ret < 0)
  2151. brcmf_sdio_txfail(bus);
  2152. else
  2153. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2154. } while (ret < 0 && retries++ < TXRETRIES);
  2155. return ret;
  2156. }
  2157. static void brcmf_sdio_bus_stop(struct device *dev)
  2158. {
  2159. u32 local_hostintmask;
  2160. u8 saveclk;
  2161. int err;
  2162. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2163. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2164. struct brcmf_sdio *bus = sdiodev->bus;
  2165. brcmf_dbg(TRACE, "Enter\n");
  2166. if (bus->watchdog_tsk) {
  2167. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  2168. kthread_stop(bus->watchdog_tsk);
  2169. bus->watchdog_tsk = NULL;
  2170. }
  2171. if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
  2172. sdio_claim_host(sdiodev->func[1]);
  2173. /* Enable clock for device interrupts */
  2174. brcmf_sdio_bus_sleep(bus, false, false);
  2175. /* Disable and clear interrupts at the chip level also */
  2176. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  2177. local_hostintmask = bus->hostintmask;
  2178. bus->hostintmask = 0;
  2179. /* Force backplane clocks to assure F2 interrupt propagates */
  2180. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2181. &err);
  2182. if (!err)
  2183. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2184. (saveclk | SBSDIO_FORCE_HT), &err);
  2185. if (err)
  2186. brcmf_err("Failed to force clock for F2: err %d\n",
  2187. err);
  2188. /* Turn off the bus (F2), free any pending packets */
  2189. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  2190. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  2191. /* Clear any pending interrupts now that F2 is disabled */
  2192. w_sdreg32(bus, local_hostintmask,
  2193. offsetof(struct sdpcmd_regs, intstatus));
  2194. sdio_release_host(sdiodev->func[1]);
  2195. }
  2196. /* Clear the data packet queues */
  2197. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  2198. /* Clear any held glomming stuff */
  2199. brcmu_pkt_buf_free_skb(bus->glomd);
  2200. brcmf_sdio_free_glom(bus);
  2201. /* Clear rx control and wake any waiters */
  2202. spin_lock_bh(&bus->rxctl_lock);
  2203. bus->rxlen = 0;
  2204. spin_unlock_bh(&bus->rxctl_lock);
  2205. brcmf_sdio_dcmd_resp_wake(bus);
  2206. /* Reset some F2 state stuff */
  2207. bus->rxskip = false;
  2208. bus->tx_seq = bus->rx_seq = 0;
  2209. }
  2210. static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
  2211. {
  2212. unsigned long flags;
  2213. if (bus->sdiodev->oob_irq_requested) {
  2214. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  2215. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  2216. enable_irq(bus->sdiodev->pdata->oob_irq_nr);
  2217. bus->sdiodev->irq_en = true;
  2218. }
  2219. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  2220. }
  2221. }
  2222. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  2223. {
  2224. struct brcmf_core *buscore;
  2225. u32 addr;
  2226. unsigned long val;
  2227. int ret;
  2228. buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  2229. addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
  2230. val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
  2231. bus->sdcnt.f1regdata++;
  2232. if (ret != 0)
  2233. return ret;
  2234. val &= bus->hostintmask;
  2235. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  2236. /* Clear interrupts */
  2237. if (val) {
  2238. brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
  2239. bus->sdcnt.f1regdata++;
  2240. atomic_or(val, &bus->intstatus);
  2241. }
  2242. return ret;
  2243. }
  2244. static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
  2245. {
  2246. u32 newstatus = 0;
  2247. unsigned long intstatus;
  2248. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2249. uint framecnt; /* Temporary counter of tx/rx frames */
  2250. int err = 0;
  2251. brcmf_dbg(TRACE, "Enter\n");
  2252. sdio_claim_host(bus->sdiodev->func[1]);
  2253. /* If waiting for HTAVAIL, check status */
  2254. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  2255. u8 clkctl, devctl = 0;
  2256. #ifdef DEBUG
  2257. /* Check for inconsistent device control */
  2258. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2259. SBSDIO_DEVICE_CTL, &err);
  2260. #endif /* DEBUG */
  2261. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2262. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  2263. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2264. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2265. devctl, clkctl);
  2266. if (SBSDIO_HTAV(clkctl)) {
  2267. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2268. SBSDIO_DEVICE_CTL, &err);
  2269. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2270. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2271. devctl, &err);
  2272. bus->clkstate = CLK_AVAIL;
  2273. }
  2274. }
  2275. /* Make sure backplane clock is on */
  2276. brcmf_sdio_bus_sleep(bus, false, true);
  2277. /* Pending interrupt indicates new device status */
  2278. if (atomic_read(&bus->ipend) > 0) {
  2279. atomic_set(&bus->ipend, 0);
  2280. err = brcmf_sdio_intr_rstatus(bus);
  2281. }
  2282. /* Start with leftover status bits */
  2283. intstatus = atomic_xchg(&bus->intstatus, 0);
  2284. /* Handle flow-control change: read new state in case our ack
  2285. * crossed another change interrupt. If change still set, assume
  2286. * FC ON for safety, let next loop through do the debounce.
  2287. */
  2288. if (intstatus & I_HMB_FC_CHANGE) {
  2289. intstatus &= ~I_HMB_FC_CHANGE;
  2290. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2291. offsetof(struct sdpcmd_regs, intstatus));
  2292. err = r_sdreg32(bus, &newstatus,
  2293. offsetof(struct sdpcmd_regs, intstatus));
  2294. bus->sdcnt.f1regdata += 2;
  2295. atomic_set(&bus->fcstate,
  2296. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2297. intstatus |= (newstatus & bus->hostintmask);
  2298. }
  2299. /* Handle host mailbox indication */
  2300. if (intstatus & I_HMB_HOST_INT) {
  2301. intstatus &= ~I_HMB_HOST_INT;
  2302. intstatus |= brcmf_sdio_hostmail(bus);
  2303. }
  2304. sdio_release_host(bus->sdiodev->func[1]);
  2305. /* Generally don't ask for these, can get CRC errors... */
  2306. if (intstatus & I_WR_OOSYNC) {
  2307. brcmf_err("Dongle reports WR_OOSYNC\n");
  2308. intstatus &= ~I_WR_OOSYNC;
  2309. }
  2310. if (intstatus & I_RD_OOSYNC) {
  2311. brcmf_err("Dongle reports RD_OOSYNC\n");
  2312. intstatus &= ~I_RD_OOSYNC;
  2313. }
  2314. if (intstatus & I_SBINT) {
  2315. brcmf_err("Dongle reports SBINT\n");
  2316. intstatus &= ~I_SBINT;
  2317. }
  2318. /* Would be active due to wake-wlan in gSPI */
  2319. if (intstatus & I_CHIPACTIVE) {
  2320. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2321. intstatus &= ~I_CHIPACTIVE;
  2322. }
  2323. /* Ignore frame indications if rxskip is set */
  2324. if (bus->rxskip)
  2325. intstatus &= ~I_HMB_FRAME_IND;
  2326. /* On frame indication, read available frames */
  2327. if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
  2328. brcmf_sdio_readframes(bus, bus->rxbound);
  2329. if (!bus->rxpending)
  2330. intstatus &= ~I_HMB_FRAME_IND;
  2331. }
  2332. /* Keep still-pending events for next scheduling */
  2333. if (intstatus)
  2334. atomic_or(intstatus, &bus->intstatus);
  2335. brcmf_sdio_clrintr(bus);
  2336. if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
  2337. data_ok(bus)) {
  2338. sdio_claim_host(bus->sdiodev->func[1]);
  2339. if (bus->ctrl_frame_stat) {
  2340. err = brcmf_sdio_tx_ctrlframe(bus, bus->ctrl_frame_buf,
  2341. bus->ctrl_frame_len);
  2342. bus->ctrl_frame_err = err;
  2343. wmb();
  2344. bus->ctrl_frame_stat = false;
  2345. }
  2346. sdio_release_host(bus->sdiodev->func[1]);
  2347. brcmf_sdio_wait_event_wakeup(bus);
  2348. }
  2349. /* Send queued frames (limit 1 if rx may still be pending) */
  2350. if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2351. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
  2352. data_ok(bus)) {
  2353. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2354. txlimit;
  2355. brcmf_sdio_sendfromq(bus, framecnt);
  2356. }
  2357. if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
  2358. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2359. atomic_set(&bus->intstatus, 0);
  2360. if (bus->ctrl_frame_stat) {
  2361. sdio_claim_host(bus->sdiodev->func[1]);
  2362. if (bus->ctrl_frame_stat) {
  2363. bus->ctrl_frame_err = -ENODEV;
  2364. wmb();
  2365. bus->ctrl_frame_stat = false;
  2366. brcmf_sdio_wait_event_wakeup(bus);
  2367. }
  2368. sdio_release_host(bus->sdiodev->func[1]);
  2369. }
  2370. } else if (atomic_read(&bus->intstatus) ||
  2371. atomic_read(&bus->ipend) > 0 ||
  2372. (!atomic_read(&bus->fcstate) &&
  2373. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2374. data_ok(bus))) {
  2375. bus->dpc_triggered = true;
  2376. }
  2377. }
  2378. static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
  2379. {
  2380. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2381. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2382. struct brcmf_sdio *bus = sdiodev->bus;
  2383. return &bus->txq;
  2384. }
  2385. static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
  2386. {
  2387. struct sk_buff *p;
  2388. int eprec = -1; /* precedence to evict from */
  2389. /* Fast case, precedence queue is not full and we are also not
  2390. * exceeding total queue length
  2391. */
  2392. if (!pktq_pfull(q, prec) && !pktq_full(q)) {
  2393. brcmu_pktq_penq(q, prec, pkt);
  2394. return true;
  2395. }
  2396. /* Determine precedence from which to evict packet, if any */
  2397. if (pktq_pfull(q, prec)) {
  2398. eprec = prec;
  2399. } else if (pktq_full(q)) {
  2400. p = brcmu_pktq_peek_tail(q, &eprec);
  2401. if (eprec > prec)
  2402. return false;
  2403. }
  2404. /* Evict if needed */
  2405. if (eprec >= 0) {
  2406. /* Detect queueing to unconfigured precedence */
  2407. if (eprec == prec)
  2408. return false; /* refuse newer (incoming) packet */
  2409. /* Evict packet according to discard policy */
  2410. p = brcmu_pktq_pdeq_tail(q, eprec);
  2411. if (p == NULL)
  2412. brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
  2413. brcmu_pkt_buf_free_skb(p);
  2414. }
  2415. /* Enqueue */
  2416. p = brcmu_pktq_penq(q, prec, pkt);
  2417. if (p == NULL)
  2418. brcmf_err("brcmu_pktq_penq() failed\n");
  2419. return p != NULL;
  2420. }
  2421. static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2422. {
  2423. int ret = -EBADE;
  2424. uint prec;
  2425. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2426. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2427. struct brcmf_sdio *bus = sdiodev->bus;
  2428. brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
  2429. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2430. return -EIO;
  2431. /* Add space for the header */
  2432. skb_push(pkt, bus->tx_hdrlen);
  2433. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2434. prec = prio2prec((pkt->priority & PRIOMASK));
  2435. /* Check for existing queue, current flow-control,
  2436. pending event, or pending clock */
  2437. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2438. bus->sdcnt.fcqueued++;
  2439. /* Priority based enq */
  2440. spin_lock_bh(&bus->txq_lock);
  2441. /* reset bus_flags in packet cb */
  2442. *(u16 *)(pkt->cb) = 0;
  2443. if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
  2444. skb_pull(pkt, bus->tx_hdrlen);
  2445. brcmf_err("out of bus->txq !!!\n");
  2446. ret = -ENOSR;
  2447. } else {
  2448. ret = 0;
  2449. }
  2450. if (pktq_len(&bus->txq) >= TXHI) {
  2451. bus->txoff = true;
  2452. brcmf_txflowblock(dev, true);
  2453. }
  2454. spin_unlock_bh(&bus->txq_lock);
  2455. #ifdef DEBUG
  2456. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2457. qcount[prec] = pktq_plen(&bus->txq, prec);
  2458. #endif
  2459. brcmf_sdio_trigger_dpc(bus);
  2460. return ret;
  2461. }
  2462. #ifdef DEBUG
  2463. #define CONSOLE_LINE_MAX 192
  2464. static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
  2465. {
  2466. struct brcmf_console *c = &bus->console;
  2467. u8 line[CONSOLE_LINE_MAX], ch;
  2468. u32 n, idx, addr;
  2469. int rv;
  2470. /* Don't do anything until FWREADY updates console address */
  2471. if (bus->console_addr == 0)
  2472. return 0;
  2473. /* Read console log struct */
  2474. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2475. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2476. sizeof(c->log_le));
  2477. if (rv < 0)
  2478. return rv;
  2479. /* Allocate console buffer (one time only) */
  2480. if (c->buf == NULL) {
  2481. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2482. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2483. if (c->buf == NULL)
  2484. return -ENOMEM;
  2485. }
  2486. idx = le32_to_cpu(c->log_le.idx);
  2487. /* Protect against corrupt value */
  2488. if (idx > c->bufsize)
  2489. return -EBADE;
  2490. /* Skip reading the console buffer if the index pointer
  2491. has not moved */
  2492. if (idx == c->last)
  2493. return 0;
  2494. /* Read the console buffer */
  2495. addr = le32_to_cpu(c->log_le.buf);
  2496. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2497. if (rv < 0)
  2498. return rv;
  2499. while (c->last != idx) {
  2500. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2501. if (c->last == idx) {
  2502. /* This would output a partial line.
  2503. * Instead, back up
  2504. * the buffer pointer and output this
  2505. * line next time around.
  2506. */
  2507. if (c->last >= n)
  2508. c->last -= n;
  2509. else
  2510. c->last = c->bufsize - n;
  2511. goto break2;
  2512. }
  2513. ch = c->buf[c->last];
  2514. c->last = (c->last + 1) % c->bufsize;
  2515. if (ch == '\n')
  2516. break;
  2517. line[n] = ch;
  2518. }
  2519. if (n > 0) {
  2520. if (line[n - 1] == '\r')
  2521. n--;
  2522. line[n] = 0;
  2523. pr_debug("CONSOLE: %s\n", line);
  2524. }
  2525. }
  2526. break2:
  2527. return 0;
  2528. }
  2529. #endif /* DEBUG */
  2530. static int
  2531. brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2532. {
  2533. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2534. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2535. struct brcmf_sdio *bus = sdiodev->bus;
  2536. int ret;
  2537. brcmf_dbg(TRACE, "Enter\n");
  2538. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2539. return -EIO;
  2540. /* Send from dpc */
  2541. bus->ctrl_frame_buf = msg;
  2542. bus->ctrl_frame_len = msglen;
  2543. wmb();
  2544. bus->ctrl_frame_stat = true;
  2545. brcmf_sdio_trigger_dpc(bus);
  2546. wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
  2547. msecs_to_jiffies(CTL_DONE_TIMEOUT));
  2548. ret = 0;
  2549. if (bus->ctrl_frame_stat) {
  2550. sdio_claim_host(bus->sdiodev->func[1]);
  2551. if (bus->ctrl_frame_stat) {
  2552. brcmf_dbg(SDIO, "ctrl_frame timeout\n");
  2553. bus->ctrl_frame_stat = false;
  2554. ret = -ETIMEDOUT;
  2555. }
  2556. sdio_release_host(bus->sdiodev->func[1]);
  2557. }
  2558. if (!ret) {
  2559. brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
  2560. bus->ctrl_frame_err);
  2561. rmb();
  2562. ret = bus->ctrl_frame_err;
  2563. }
  2564. if (ret)
  2565. bus->sdcnt.tx_ctlerrs++;
  2566. else
  2567. bus->sdcnt.tx_ctlpkts++;
  2568. return ret;
  2569. }
  2570. #ifdef DEBUG
  2571. static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
  2572. struct sdpcm_shared *sh)
  2573. {
  2574. u32 addr, console_ptr, console_size, console_index;
  2575. char *conbuf = NULL;
  2576. __le32 sh_val;
  2577. int rv;
  2578. /* obtain console information from device memory */
  2579. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2580. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2581. (u8 *)&sh_val, sizeof(u32));
  2582. if (rv < 0)
  2583. return rv;
  2584. console_ptr = le32_to_cpu(sh_val);
  2585. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2586. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2587. (u8 *)&sh_val, sizeof(u32));
  2588. if (rv < 0)
  2589. return rv;
  2590. console_size = le32_to_cpu(sh_val);
  2591. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2592. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2593. (u8 *)&sh_val, sizeof(u32));
  2594. if (rv < 0)
  2595. return rv;
  2596. console_index = le32_to_cpu(sh_val);
  2597. /* allocate buffer for console data */
  2598. if (console_size <= CONSOLE_BUFFER_MAX)
  2599. conbuf = vzalloc(console_size+1);
  2600. if (!conbuf)
  2601. return -ENOMEM;
  2602. /* obtain the console data from device */
  2603. conbuf[console_size] = '\0';
  2604. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2605. console_size);
  2606. if (rv < 0)
  2607. goto done;
  2608. rv = seq_write(seq, conbuf + console_index,
  2609. console_size - console_index);
  2610. if (rv < 0)
  2611. goto done;
  2612. if (console_index > 0)
  2613. rv = seq_write(seq, conbuf, console_index - 1);
  2614. done:
  2615. vfree(conbuf);
  2616. return rv;
  2617. }
  2618. static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2619. struct sdpcm_shared *sh)
  2620. {
  2621. int error;
  2622. struct brcmf_trap_info tr;
  2623. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2624. brcmf_dbg(INFO, "no trap in firmware\n");
  2625. return 0;
  2626. }
  2627. error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2628. sizeof(struct brcmf_trap_info));
  2629. if (error < 0)
  2630. return error;
  2631. seq_printf(seq,
  2632. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2633. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2634. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2635. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2636. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2637. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2638. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2639. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2640. le32_to_cpu(tr.pc), sh->trap_addr,
  2641. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2642. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2643. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2644. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2645. return 0;
  2646. }
  2647. static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2648. struct sdpcm_shared *sh)
  2649. {
  2650. int error = 0;
  2651. char file[80] = "?";
  2652. char expr[80] = "<???>";
  2653. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2654. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2655. return 0;
  2656. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2657. brcmf_dbg(INFO, "no assert in dongle\n");
  2658. return 0;
  2659. }
  2660. sdio_claim_host(bus->sdiodev->func[1]);
  2661. if (sh->assert_file_addr != 0) {
  2662. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2663. sh->assert_file_addr, (u8 *)file, 80);
  2664. if (error < 0)
  2665. return error;
  2666. }
  2667. if (sh->assert_exp_addr != 0) {
  2668. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2669. sh->assert_exp_addr, (u8 *)expr, 80);
  2670. if (error < 0)
  2671. return error;
  2672. }
  2673. sdio_release_host(bus->sdiodev->func[1]);
  2674. seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
  2675. file, sh->assert_line, expr);
  2676. return 0;
  2677. }
  2678. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2679. {
  2680. int error;
  2681. struct sdpcm_shared sh;
  2682. error = brcmf_sdio_readshared(bus, &sh);
  2683. if (error < 0)
  2684. return error;
  2685. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2686. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2687. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2688. brcmf_err("assertion in dongle\n");
  2689. if (sh.flags & SDPCM_SHARED_TRAP)
  2690. brcmf_err("firmware trap in dongle\n");
  2691. return 0;
  2692. }
  2693. static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
  2694. {
  2695. int error = 0;
  2696. struct sdpcm_shared sh;
  2697. error = brcmf_sdio_readshared(bus, &sh);
  2698. if (error < 0)
  2699. goto done;
  2700. error = brcmf_sdio_assert_info(seq, bus, &sh);
  2701. if (error < 0)
  2702. goto done;
  2703. error = brcmf_sdio_trap_info(seq, bus, &sh);
  2704. if (error < 0)
  2705. goto done;
  2706. error = brcmf_sdio_dump_console(seq, bus, &sh);
  2707. done:
  2708. return error;
  2709. }
  2710. static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
  2711. {
  2712. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2713. struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
  2714. return brcmf_sdio_died_dump(seq, bus);
  2715. }
  2716. static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
  2717. {
  2718. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2719. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2720. struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
  2721. seq_printf(seq,
  2722. "intrcount: %u\nlastintrs: %u\n"
  2723. "pollcnt: %u\nregfails: %u\n"
  2724. "tx_sderrs: %u\nfcqueued: %u\n"
  2725. "rxrtx: %u\nrx_toolong: %u\n"
  2726. "rxc_errors: %u\nrx_hdrfail: %u\n"
  2727. "rx_badhdr: %u\nrx_badseq: %u\n"
  2728. "fc_rcvd: %u\nfc_xoff: %u\n"
  2729. "fc_xon: %u\nrxglomfail: %u\n"
  2730. "rxglomframes: %u\nrxglompkts: %u\n"
  2731. "f2rxhdrs: %u\nf2rxdata: %u\n"
  2732. "f2txdata: %u\nf1regdata: %u\n"
  2733. "tickcnt: %u\ntx_ctlerrs: %lu\n"
  2734. "tx_ctlpkts: %lu\nrx_ctlerrs: %lu\n"
  2735. "rx_ctlpkts: %lu\nrx_readahead: %lu\n",
  2736. sdcnt->intrcount, sdcnt->lastintrs,
  2737. sdcnt->pollcnt, sdcnt->regfails,
  2738. sdcnt->tx_sderrs, sdcnt->fcqueued,
  2739. sdcnt->rxrtx, sdcnt->rx_toolong,
  2740. sdcnt->rxc_errors, sdcnt->rx_hdrfail,
  2741. sdcnt->rx_badhdr, sdcnt->rx_badseq,
  2742. sdcnt->fc_rcvd, sdcnt->fc_xoff,
  2743. sdcnt->fc_xon, sdcnt->rxglomfail,
  2744. sdcnt->rxglomframes, sdcnt->rxglompkts,
  2745. sdcnt->f2rxhdrs, sdcnt->f2rxdata,
  2746. sdcnt->f2txdata, sdcnt->f1regdata,
  2747. sdcnt->tickcnt, sdcnt->tx_ctlerrs,
  2748. sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
  2749. sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);
  2750. return 0;
  2751. }
  2752. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2753. {
  2754. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2755. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2756. if (IS_ERR_OR_NULL(dentry))
  2757. return;
  2758. brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
  2759. brcmf_debugfs_add_entry(drvr, "counters",
  2760. brcmf_debugfs_sdio_count_read);
  2761. debugfs_create_u32("console_interval", 0644, dentry,
  2762. &bus->console_interval);
  2763. }
  2764. #else
  2765. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2766. {
  2767. return 0;
  2768. }
  2769. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2770. {
  2771. }
  2772. #endif /* DEBUG */
  2773. static int
  2774. brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2775. {
  2776. int timeleft;
  2777. uint rxlen = 0;
  2778. bool pending;
  2779. u8 *buf;
  2780. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2781. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2782. struct brcmf_sdio *bus = sdiodev->bus;
  2783. brcmf_dbg(TRACE, "Enter\n");
  2784. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2785. return -EIO;
  2786. /* Wait until control frame is available */
  2787. timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2788. spin_lock_bh(&bus->rxctl_lock);
  2789. rxlen = bus->rxlen;
  2790. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2791. bus->rxctl = NULL;
  2792. buf = bus->rxctl_orig;
  2793. bus->rxctl_orig = NULL;
  2794. bus->rxlen = 0;
  2795. spin_unlock_bh(&bus->rxctl_lock);
  2796. vfree(buf);
  2797. if (rxlen) {
  2798. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2799. rxlen, msglen);
  2800. } else if (timeleft == 0) {
  2801. brcmf_err("resumed on timeout\n");
  2802. brcmf_sdio_checkdied(bus);
  2803. } else if (pending) {
  2804. brcmf_dbg(CTL, "cancelled\n");
  2805. return -ERESTARTSYS;
  2806. } else {
  2807. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2808. brcmf_sdio_checkdied(bus);
  2809. }
  2810. if (rxlen)
  2811. bus->sdcnt.rx_ctlpkts++;
  2812. else
  2813. bus->sdcnt.rx_ctlerrs++;
  2814. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2815. }
  2816. #ifdef DEBUG
  2817. static bool
  2818. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2819. u8 *ram_data, uint ram_sz)
  2820. {
  2821. char *ram_cmp;
  2822. int err;
  2823. bool ret = true;
  2824. int address;
  2825. int offset;
  2826. int len;
  2827. /* read back and verify */
  2828. brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
  2829. ram_sz);
  2830. ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
  2831. /* do not proceed while no memory but */
  2832. if (!ram_cmp)
  2833. return true;
  2834. address = ram_addr;
  2835. offset = 0;
  2836. while (offset < ram_sz) {
  2837. len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
  2838. ram_sz - offset;
  2839. err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
  2840. if (err) {
  2841. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2842. err, len, address);
  2843. ret = false;
  2844. break;
  2845. } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
  2846. brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
  2847. offset, len);
  2848. ret = false;
  2849. break;
  2850. }
  2851. offset += len;
  2852. address += len;
  2853. }
  2854. kfree(ram_cmp);
  2855. return ret;
  2856. }
  2857. #else /* DEBUG */
  2858. static bool
  2859. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2860. u8 *ram_data, uint ram_sz)
  2861. {
  2862. return true;
  2863. }
  2864. #endif /* DEBUG */
  2865. static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
  2866. const struct firmware *fw)
  2867. {
  2868. int err;
  2869. brcmf_dbg(TRACE, "Enter\n");
  2870. err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
  2871. (u8 *)fw->data, fw->size);
  2872. if (err)
  2873. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2874. err, (int)fw->size, bus->ci->rambase);
  2875. else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
  2876. (u8 *)fw->data, fw->size))
  2877. err = -EIO;
  2878. return err;
  2879. }
  2880. static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
  2881. void *vars, u32 varsz)
  2882. {
  2883. int address;
  2884. int err;
  2885. brcmf_dbg(TRACE, "Enter\n");
  2886. address = bus->ci->ramsize - varsz + bus->ci->rambase;
  2887. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
  2888. if (err)
  2889. brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
  2890. err, varsz, address);
  2891. else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
  2892. err = -EIO;
  2893. return err;
  2894. }
  2895. static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
  2896. const struct firmware *fw,
  2897. void *nvram, u32 nvlen)
  2898. {
  2899. int bcmerror = -EFAULT;
  2900. u32 rstvec;
  2901. sdio_claim_host(bus->sdiodev->func[1]);
  2902. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  2903. rstvec = get_unaligned_le32(fw->data);
  2904. brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
  2905. bcmerror = brcmf_sdio_download_code_file(bus, fw);
  2906. release_firmware(fw);
  2907. if (bcmerror) {
  2908. brcmf_err("dongle image file download failed\n");
  2909. brcmf_fw_nvram_free(nvram);
  2910. goto err;
  2911. }
  2912. bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
  2913. brcmf_fw_nvram_free(nvram);
  2914. if (bcmerror) {
  2915. brcmf_err("dongle nvram file download failed\n");
  2916. goto err;
  2917. }
  2918. /* Take arm out of reset */
  2919. if (!brcmf_chip_set_active(bus->ci, rstvec)) {
  2920. brcmf_err("error getting out of ARM core reset\n");
  2921. goto err;
  2922. }
  2923. /* Allow full data communication using DPC from now on. */
  2924. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
  2925. bcmerror = 0;
  2926. err:
  2927. brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
  2928. sdio_release_host(bus->sdiodev->func[1]);
  2929. return bcmerror;
  2930. }
  2931. static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
  2932. {
  2933. int err = 0;
  2934. u8 val;
  2935. brcmf_dbg(TRACE, "Enter\n");
  2936. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
  2937. if (err) {
  2938. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2939. return;
  2940. }
  2941. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2942. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
  2943. if (err) {
  2944. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2945. return;
  2946. }
  2947. /* Add CMD14 Support */
  2948. brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2949. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2950. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2951. &err);
  2952. if (err) {
  2953. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2954. return;
  2955. }
  2956. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2957. SBSDIO_FORCE_HT, &err);
  2958. if (err) {
  2959. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2960. return;
  2961. }
  2962. /* set flag */
  2963. bus->sr_enabled = true;
  2964. brcmf_dbg(INFO, "SR enabled\n");
  2965. }
  2966. /* enable KSO bit */
  2967. static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
  2968. {
  2969. u8 val;
  2970. int err = 0;
  2971. brcmf_dbg(TRACE, "Enter\n");
  2972. /* KSO bit added in SDIO core rev 12 */
  2973. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
  2974. return 0;
  2975. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
  2976. if (err) {
  2977. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2978. return err;
  2979. }
  2980. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2981. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2982. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2983. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2984. val, &err);
  2985. if (err) {
  2986. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2987. return err;
  2988. }
  2989. }
  2990. return 0;
  2991. }
  2992. static int brcmf_sdio_bus_preinit(struct device *dev)
  2993. {
  2994. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2995. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2996. struct brcmf_sdio *bus = sdiodev->bus;
  2997. uint pad_size;
  2998. u32 value;
  2999. int err;
  3000. /* the commands below use the terms tx and rx from
  3001. * a device perspective, ie. bus:txglom affects the
  3002. * bus transfers from device to host.
  3003. */
  3004. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
  3005. /* for sdio core rev < 12, disable txgloming */
  3006. value = 0;
  3007. err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
  3008. sizeof(u32));
  3009. } else {
  3010. /* otherwise, set txglomalign */
  3011. value = 4;
  3012. if (sdiodev->pdata)
  3013. value = sdiodev->pdata->sd_sgentry_align;
  3014. /* SDIO ADMA requires at least 32 bit alignment */
  3015. value = max_t(u32, value, 4);
  3016. err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
  3017. sizeof(u32));
  3018. }
  3019. if (err < 0)
  3020. goto done;
  3021. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3022. if (sdiodev->sg_support) {
  3023. bus->txglom = false;
  3024. value = 1;
  3025. pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
  3026. err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
  3027. &value, sizeof(u32));
  3028. if (err < 0) {
  3029. /* bus:rxglom is allowed to fail */
  3030. err = 0;
  3031. } else {
  3032. bus->txglom = true;
  3033. bus->tx_hdrlen += SDPCM_HWEXT_LEN;
  3034. }
  3035. }
  3036. brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
  3037. done:
  3038. return err;
  3039. }
  3040. void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
  3041. {
  3042. if (!bus->dpc_triggered) {
  3043. bus->dpc_triggered = true;
  3044. queue_work(bus->brcmf_wq, &bus->datawork);
  3045. }
  3046. }
  3047. void brcmf_sdio_isr(struct brcmf_sdio *bus)
  3048. {
  3049. brcmf_dbg(TRACE, "Enter\n");
  3050. if (!bus) {
  3051. brcmf_err("bus is null pointer, exiting\n");
  3052. return;
  3053. }
  3054. /* Count the interrupt call */
  3055. bus->sdcnt.intrcount++;
  3056. if (in_interrupt())
  3057. atomic_set(&bus->ipend, 1);
  3058. else
  3059. if (brcmf_sdio_intr_rstatus(bus)) {
  3060. brcmf_err("failed backplane access\n");
  3061. }
  3062. /* Disable additional interrupts (is this needed now)? */
  3063. if (!bus->intr)
  3064. brcmf_err("isr w/o interrupt configured!\n");
  3065. bus->dpc_triggered = true;
  3066. queue_work(bus->brcmf_wq, &bus->datawork);
  3067. }
  3068. static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
  3069. {
  3070. brcmf_dbg(TIMER, "Enter\n");
  3071. /* Poll period: check device if appropriate. */
  3072. if (!bus->sr_enabled &&
  3073. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3074. u32 intstatus = 0;
  3075. /* Reset poll tick */
  3076. bus->polltick = 0;
  3077. /* Check device if no interrupts */
  3078. if (!bus->intr ||
  3079. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3080. if (!bus->dpc_triggered) {
  3081. u8 devpend;
  3082. sdio_claim_host(bus->sdiodev->func[1]);
  3083. devpend = brcmf_sdiod_regrb(bus->sdiodev,
  3084. SDIO_CCCR_INTx,
  3085. NULL);
  3086. sdio_release_host(bus->sdiodev->func[1]);
  3087. intstatus = devpend & (INTR_STATUS_FUNC1 |
  3088. INTR_STATUS_FUNC2);
  3089. }
  3090. /* If there is something, make like the ISR and
  3091. schedule the DPC */
  3092. if (intstatus) {
  3093. bus->sdcnt.pollcnt++;
  3094. atomic_set(&bus->ipend, 1);
  3095. bus->dpc_triggered = true;
  3096. queue_work(bus->brcmf_wq, &bus->datawork);
  3097. }
  3098. }
  3099. /* Update interrupt tracking */
  3100. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3101. }
  3102. #ifdef DEBUG
  3103. /* Poll for console output periodically */
  3104. if (bus->sdiodev->state == BRCMF_SDIOD_DATA &&
  3105. bus->console_interval != 0) {
  3106. bus->console.count += BRCMF_WD_POLL_MS;
  3107. if (bus->console.count >= bus->console_interval) {
  3108. bus->console.count -= bus->console_interval;
  3109. sdio_claim_host(bus->sdiodev->func[1]);
  3110. /* Make sure backplane clock is on */
  3111. brcmf_sdio_bus_sleep(bus, false, false);
  3112. if (brcmf_sdio_readconsole(bus) < 0)
  3113. /* stop on error */
  3114. bus->console_interval = 0;
  3115. sdio_release_host(bus->sdiodev->func[1]);
  3116. }
  3117. }
  3118. #endif /* DEBUG */
  3119. /* On idle timeout clear activity flag and/or turn off clock */
  3120. if (!bus->dpc_triggered) {
  3121. rmb();
  3122. if ((!bus->dpc_running) && (bus->idletime > 0) &&
  3123. (bus->clkstate == CLK_AVAIL)) {
  3124. bus->idlecount++;
  3125. if (bus->idlecount > bus->idletime) {
  3126. brcmf_dbg(SDIO, "idle\n");
  3127. sdio_claim_host(bus->sdiodev->func[1]);
  3128. brcmf_sdio_wd_timer(bus, 0);
  3129. bus->idlecount = 0;
  3130. brcmf_sdio_bus_sleep(bus, true, false);
  3131. sdio_release_host(bus->sdiodev->func[1]);
  3132. }
  3133. } else {
  3134. bus->idlecount = 0;
  3135. }
  3136. } else {
  3137. bus->idlecount = 0;
  3138. }
  3139. }
  3140. static void brcmf_sdio_dataworker(struct work_struct *work)
  3141. {
  3142. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3143. datawork);
  3144. bus->dpc_running = true;
  3145. wmb();
  3146. while (ACCESS_ONCE(bus->dpc_triggered)) {
  3147. bus->dpc_triggered = false;
  3148. brcmf_sdio_dpc(bus);
  3149. bus->idlecount = 0;
  3150. }
  3151. bus->dpc_running = false;
  3152. if (brcmf_sdiod_freezing(bus->sdiodev)) {
  3153. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
  3154. brcmf_sdiod_try_freeze(bus->sdiodev);
  3155. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
  3156. }
  3157. }
  3158. static void
  3159. brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  3160. struct brcmf_chip *ci, u32 drivestrength)
  3161. {
  3162. const struct sdiod_drive_str *str_tab = NULL;
  3163. u32 str_mask;
  3164. u32 str_shift;
  3165. u32 base;
  3166. u32 i;
  3167. u32 drivestrength_sel = 0;
  3168. u32 cc_data_temp;
  3169. u32 addr;
  3170. if (!(ci->cc_caps & CC_CAP_PMU))
  3171. return;
  3172. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  3173. case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
  3174. str_tab = sdiod_drvstr_tab1_1v8;
  3175. str_mask = 0x00003800;
  3176. str_shift = 11;
  3177. break;
  3178. case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
  3179. str_tab = sdiod_drvstr_tab6_1v8;
  3180. str_mask = 0x00001800;
  3181. str_shift = 11;
  3182. break;
  3183. case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
  3184. /* note: 43143 does not support tristate */
  3185. i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
  3186. if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
  3187. str_tab = sdiod_drvstr_tab2_3v3;
  3188. str_mask = 0x00000007;
  3189. str_shift = 0;
  3190. } else
  3191. brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
  3192. ci->name, drivestrength);
  3193. break;
  3194. case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
  3195. str_tab = sdiod_drive_strength_tab5_1v8;
  3196. str_mask = 0x00003800;
  3197. str_shift = 11;
  3198. break;
  3199. default:
  3200. brcmf_err("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
  3201. ci->name, ci->chiprev, ci->pmurev);
  3202. break;
  3203. }
  3204. if (str_tab != NULL) {
  3205. for (i = 0; str_tab[i].strength != 0; i++) {
  3206. if (drivestrength >= str_tab[i].strength) {
  3207. drivestrength_sel = str_tab[i].sel;
  3208. break;
  3209. }
  3210. }
  3211. base = brcmf_chip_get_chipcommon(ci)->base;
  3212. addr = CORE_CC_REG(base, chipcontrol_addr);
  3213. brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
  3214. cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3215. cc_data_temp &= ~str_mask;
  3216. drivestrength_sel <<= str_shift;
  3217. cc_data_temp |= drivestrength_sel;
  3218. brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);
  3219. brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
  3220. str_tab[i].strength, drivestrength, cc_data_temp);
  3221. }
  3222. }
  3223. static int brcmf_sdio_buscoreprep(void *ctx)
  3224. {
  3225. struct brcmf_sdio_dev *sdiodev = ctx;
  3226. int err = 0;
  3227. u8 clkval, clkset;
  3228. /* Try forcing SDIO core to do ALPAvail request only */
  3229. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  3230. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3231. if (err) {
  3232. brcmf_err("error writing for HT off\n");
  3233. return err;
  3234. }
  3235. /* If register supported, wait for ALPAvail and then force ALP */
  3236. /* This may take up to 15 milliseconds */
  3237. clkval = brcmf_sdiod_regrb(sdiodev,
  3238. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  3239. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  3240. brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  3241. clkset, clkval);
  3242. return -EACCES;
  3243. }
  3244. SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
  3245. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  3246. !SBSDIO_ALPAV(clkval)),
  3247. PMU_MAX_TRANSITION_DLY);
  3248. if (!SBSDIO_ALPAV(clkval)) {
  3249. brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
  3250. clkval);
  3251. return -EBUSY;
  3252. }
  3253. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  3254. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3255. udelay(65);
  3256. /* Also, disable the extra SDIO pull-ups */
  3257. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  3258. return 0;
  3259. }
  3260. static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
  3261. u32 rstvec)
  3262. {
  3263. struct brcmf_sdio_dev *sdiodev = ctx;
  3264. struct brcmf_core *core;
  3265. u32 reg_addr;
  3266. /* clear all interrupts */
  3267. core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
  3268. reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
  3269. brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
  3270. if (rstvec)
  3271. /* Write reset vector to address 0 */
  3272. brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
  3273. sizeof(rstvec));
  3274. }
  3275. static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
  3276. {
  3277. struct brcmf_sdio_dev *sdiodev = ctx;
  3278. u32 val, rev;
  3279. val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3280. if (sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 &&
  3281. addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
  3282. rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
  3283. if (rev >= 2) {
  3284. val &= ~CID_ID_MASK;
  3285. val |= BRCM_CC_4339_CHIP_ID;
  3286. }
  3287. }
  3288. return val;
  3289. }
  3290. static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
  3291. {
  3292. struct brcmf_sdio_dev *sdiodev = ctx;
  3293. brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
  3294. }
  3295. static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
  3296. .prepare = brcmf_sdio_buscoreprep,
  3297. .activate = brcmf_sdio_buscore_activate,
  3298. .read32 = brcmf_sdio_buscore_read32,
  3299. .write32 = brcmf_sdio_buscore_write32,
  3300. };
  3301. static bool
  3302. brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
  3303. {
  3304. u8 clkctl = 0;
  3305. int err = 0;
  3306. int reg_addr;
  3307. u32 reg_val;
  3308. u32 drivestrength;
  3309. sdio_claim_host(bus->sdiodev->func[1]);
  3310. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3311. brcmf_sdiod_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3312. /*
  3313. * Force PLL off until brcmf_chip_attach()
  3314. * programs PLL control regs
  3315. */
  3316. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3317. BRCMF_INIT_CLKCTL1, &err);
  3318. if (!err)
  3319. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  3320. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3321. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3322. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3323. err, BRCMF_INIT_CLKCTL1, clkctl);
  3324. goto fail;
  3325. }
  3326. bus->ci = brcmf_chip_attach(bus->sdiodev, &brcmf_sdio_buscore_ops);
  3327. if (IS_ERR(bus->ci)) {
  3328. brcmf_err("brcmf_chip_attach failed!\n");
  3329. bus->ci = NULL;
  3330. goto fail;
  3331. }
  3332. if (brcmf_sdio_kso_init(bus)) {
  3333. brcmf_err("error enabling KSO\n");
  3334. goto fail;
  3335. }
  3336. if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
  3337. drivestrength = bus->sdiodev->pdata->drive_strength;
  3338. else
  3339. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3340. brcmf_sdio_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
  3341. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3342. reg_val = brcmf_sdiod_regrb(bus->sdiodev,
  3343. SDIO_CCCR_BRCM_CARDCTRL, &err);
  3344. if (err)
  3345. goto fail;
  3346. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3347. brcmf_sdiod_regwb(bus->sdiodev,
  3348. SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3349. if (err)
  3350. goto fail;
  3351. /* set PMUControl so a backplane reset does PMU state reload */
  3352. reg_addr = CORE_CC_REG(brcmf_chip_get_chipcommon(bus->ci)->base,
  3353. pmucontrol);
  3354. reg_val = brcmf_sdiod_regrl(bus->sdiodev, reg_addr, &err);
  3355. if (err)
  3356. goto fail;
  3357. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3358. brcmf_sdiod_regwl(bus->sdiodev, reg_addr, reg_val, &err);
  3359. if (err)
  3360. goto fail;
  3361. sdio_release_host(bus->sdiodev->func[1]);
  3362. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3363. /* allocate header buffer */
  3364. bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
  3365. if (!bus->hdrbuf)
  3366. return false;
  3367. /* Locate an appropriately-aligned portion of hdrbuf */
  3368. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3369. bus->head_align);
  3370. /* Set the poll and/or interrupt flags */
  3371. bus->intr = true;
  3372. bus->poll = false;
  3373. if (bus->poll)
  3374. bus->pollrate = 1;
  3375. return true;
  3376. fail:
  3377. sdio_release_host(bus->sdiodev->func[1]);
  3378. return false;
  3379. }
  3380. static int
  3381. brcmf_sdio_watchdog_thread(void *data)
  3382. {
  3383. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3384. int wait;
  3385. allow_signal(SIGTERM);
  3386. /* Run until signal received */
  3387. brcmf_sdiod_freezer_count(bus->sdiodev);
  3388. while (1) {
  3389. if (kthread_should_stop())
  3390. break;
  3391. brcmf_sdiod_freezer_uncount(bus->sdiodev);
  3392. wait = wait_for_completion_interruptible(&bus->watchdog_wait);
  3393. brcmf_sdiod_freezer_count(bus->sdiodev);
  3394. brcmf_sdiod_try_freeze(bus->sdiodev);
  3395. if (!wait) {
  3396. brcmf_sdio_bus_watchdog(bus);
  3397. /* Count the tick for reference */
  3398. bus->sdcnt.tickcnt++;
  3399. reinit_completion(&bus->watchdog_wait);
  3400. } else
  3401. break;
  3402. }
  3403. return 0;
  3404. }
  3405. static void
  3406. brcmf_sdio_watchdog(unsigned long data)
  3407. {
  3408. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3409. if (bus->watchdog_tsk) {
  3410. complete(&bus->watchdog_wait);
  3411. /* Reschedule the watchdog */
  3412. if (bus->wd_timer_valid)
  3413. mod_timer(&bus->timer,
  3414. jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS));
  3415. }
  3416. }
  3417. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3418. .stop = brcmf_sdio_bus_stop,
  3419. .preinit = brcmf_sdio_bus_preinit,
  3420. .txdata = brcmf_sdio_bus_txdata,
  3421. .txctl = brcmf_sdio_bus_txctl,
  3422. .rxctl = brcmf_sdio_bus_rxctl,
  3423. .gettxq = brcmf_sdio_bus_gettxq,
  3424. .wowl_config = brcmf_sdio_wowl_config
  3425. };
  3426. static void brcmf_sdio_firmware_callback(struct device *dev,
  3427. const struct firmware *code,
  3428. void *nvram, u32 nvram_len)
  3429. {
  3430. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3431. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3432. struct brcmf_sdio *bus = sdiodev->bus;
  3433. int err = 0;
  3434. u8 saveclk;
  3435. brcmf_dbg(TRACE, "Enter: dev=%s\n", dev_name(dev));
  3436. if (!bus_if->drvr)
  3437. return;
  3438. /* try to download image and nvram to the dongle */
  3439. bus->alp_only = true;
  3440. err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
  3441. if (err)
  3442. goto fail;
  3443. bus->alp_only = false;
  3444. /* Start the watchdog timer */
  3445. bus->sdcnt.tickcnt = 0;
  3446. brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
  3447. sdio_claim_host(sdiodev->func[1]);
  3448. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3449. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3450. if (bus->clkstate != CLK_AVAIL)
  3451. goto release;
  3452. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3453. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3454. if (!err) {
  3455. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3456. (saveclk | SBSDIO_FORCE_HT), &err);
  3457. }
  3458. if (err) {
  3459. brcmf_err("Failed to force clock for F2: err %d\n", err);
  3460. goto release;
  3461. }
  3462. /* Enable function 2 (frame transfers) */
  3463. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3464. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3465. err = sdio_enable_func(sdiodev->func[SDIO_FUNC_2]);
  3466. brcmf_dbg(INFO, "enable F2: err=%d\n", err);
  3467. /* If F2 successfully enabled, set core and enable interrupts */
  3468. if (!err) {
  3469. /* Set up the interrupt mask and enable interrupts */
  3470. bus->hostintmask = HOSTINTMASK;
  3471. w_sdreg32(bus, bus->hostintmask,
  3472. offsetof(struct sdpcmd_regs, hostintmask));
  3473. brcmf_sdiod_regwb(sdiodev, SBSDIO_WATERMARK, 8, &err);
  3474. } else {
  3475. /* Disable F2 again */
  3476. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  3477. goto release;
  3478. }
  3479. if (brcmf_chip_sr_capable(bus->ci)) {
  3480. brcmf_sdio_sr_init(bus);
  3481. } else {
  3482. /* Restore previous clock setting */
  3483. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3484. saveclk, &err);
  3485. }
  3486. if (err == 0) {
  3487. err = brcmf_sdiod_intr_register(sdiodev);
  3488. if (err != 0)
  3489. brcmf_err("intr register failed:%d\n", err);
  3490. }
  3491. /* If we didn't come up, turn off backplane clock */
  3492. if (err != 0)
  3493. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3494. sdio_release_host(sdiodev->func[1]);
  3495. err = brcmf_bus_start(dev);
  3496. if (err != 0) {
  3497. brcmf_err("dongle is not responding\n");
  3498. goto fail;
  3499. }
  3500. return;
  3501. release:
  3502. sdio_release_host(sdiodev->func[1]);
  3503. fail:
  3504. brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
  3505. device_release_driver(dev);
  3506. }
  3507. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
  3508. {
  3509. int ret;
  3510. struct brcmf_sdio *bus;
  3511. struct workqueue_struct *wq;
  3512. brcmf_dbg(TRACE, "Enter\n");
  3513. /* Allocate private bus interface state */
  3514. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3515. if (!bus)
  3516. goto fail;
  3517. bus->sdiodev = sdiodev;
  3518. sdiodev->bus = bus;
  3519. skb_queue_head_init(&bus->glom);
  3520. bus->txbound = BRCMF_TXBOUND;
  3521. bus->rxbound = BRCMF_RXBOUND;
  3522. bus->txminmax = BRCMF_TXMINMAX;
  3523. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3524. /* platform specific configuration:
  3525. * alignments must be at least 4 bytes for ADMA
  3526. */
  3527. bus->head_align = ALIGNMENT;
  3528. bus->sgentry_align = ALIGNMENT;
  3529. if (sdiodev->pdata) {
  3530. if (sdiodev->pdata->sd_head_align > ALIGNMENT)
  3531. bus->head_align = sdiodev->pdata->sd_head_align;
  3532. if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
  3533. bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
  3534. }
  3535. /* single-threaded workqueue */
  3536. wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
  3537. dev_name(&sdiodev->func[1]->dev));
  3538. if (!wq) {
  3539. brcmf_err("insufficient memory to create txworkqueue\n");
  3540. goto fail;
  3541. }
  3542. brcmf_sdiod_freezer_count(sdiodev);
  3543. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3544. bus->brcmf_wq = wq;
  3545. /* attempt to attach to the dongle */
  3546. if (!(brcmf_sdio_probe_attach(bus))) {
  3547. brcmf_err("brcmf_sdio_probe_attach failed\n");
  3548. goto fail;
  3549. }
  3550. spin_lock_init(&bus->rxctl_lock);
  3551. spin_lock_init(&bus->txq_lock);
  3552. init_waitqueue_head(&bus->ctrl_wait);
  3553. init_waitqueue_head(&bus->dcmd_resp_wait);
  3554. /* Set up the watchdog timer */
  3555. init_timer(&bus->timer);
  3556. bus->timer.data = (unsigned long)bus;
  3557. bus->timer.function = brcmf_sdio_watchdog;
  3558. /* Initialize watchdog thread */
  3559. init_completion(&bus->watchdog_wait);
  3560. bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
  3561. bus, "brcmf_wdog/%s",
  3562. dev_name(&sdiodev->func[1]->dev));
  3563. if (IS_ERR(bus->watchdog_tsk)) {
  3564. pr_warn("brcmf_watchdog thread failed to start\n");
  3565. bus->watchdog_tsk = NULL;
  3566. }
  3567. /* Initialize DPC thread */
  3568. bus->dpc_triggered = false;
  3569. bus->dpc_running = false;
  3570. /* Assign bus interface call back */
  3571. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3572. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3573. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3574. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3575. /* default sdio bus header length for tx packet */
  3576. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3577. /* Attach to the common layer, reserve hdr space */
  3578. ret = brcmf_attach(bus->sdiodev->dev);
  3579. if (ret != 0) {
  3580. brcmf_err("brcmf_attach failed\n");
  3581. goto fail;
  3582. }
  3583. /* Query the F2 block size, set roundup accordingly */
  3584. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3585. bus->roundup = min(max_roundup, bus->blocksize);
  3586. /* Allocate buffers */
  3587. if (bus->sdiodev->bus_if->maxctl) {
  3588. bus->sdiodev->bus_if->maxctl += bus->roundup;
  3589. bus->rxblen =
  3590. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3591. ALIGNMENT) + bus->head_align;
  3592. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3593. if (!(bus->rxbuf)) {
  3594. brcmf_err("rxbuf allocation failed\n");
  3595. goto fail;
  3596. }
  3597. }
  3598. sdio_claim_host(bus->sdiodev->func[1]);
  3599. /* Disable F2 to clear any intermediate frame state on the dongle */
  3600. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3601. bus->rxflow = false;
  3602. /* Done with backplane-dependent accesses, can drop clock... */
  3603. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3604. sdio_release_host(bus->sdiodev->func[1]);
  3605. /* ...and initialize clock/power states */
  3606. bus->clkstate = CLK_SDONLY;
  3607. bus->idletime = BRCMF_IDLE_INTERVAL;
  3608. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3609. /* SR state */
  3610. bus->sr_enabled = false;
  3611. brcmf_sdio_debugfs_create(bus);
  3612. brcmf_dbg(INFO, "completed!!\n");
  3613. ret = brcmf_sdio_get_fwnames(bus->ci, sdiodev);
  3614. if (ret)
  3615. goto fail;
  3616. ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
  3617. sdiodev->fw_name, sdiodev->nvram_name,
  3618. brcmf_sdio_firmware_callback);
  3619. if (ret != 0) {
  3620. brcmf_err("async firmware request failed: %d\n", ret);
  3621. goto fail;
  3622. }
  3623. return bus;
  3624. fail:
  3625. brcmf_sdio_remove(bus);
  3626. return NULL;
  3627. }
  3628. /* Detach and free everything */
  3629. void brcmf_sdio_remove(struct brcmf_sdio *bus)
  3630. {
  3631. brcmf_dbg(TRACE, "Enter\n");
  3632. if (bus) {
  3633. /* De-register interrupt handler */
  3634. brcmf_sdiod_intr_unregister(bus->sdiodev);
  3635. brcmf_detach(bus->sdiodev->dev);
  3636. cancel_work_sync(&bus->datawork);
  3637. if (bus->brcmf_wq)
  3638. destroy_workqueue(bus->brcmf_wq);
  3639. if (bus->ci) {
  3640. if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
  3641. sdio_claim_host(bus->sdiodev->func[1]);
  3642. brcmf_sdio_wd_timer(bus, 0);
  3643. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3644. /* Leave the device in state where it is
  3645. * 'passive'. This is done by resetting all
  3646. * necessary cores.
  3647. */
  3648. msleep(20);
  3649. brcmf_chip_set_passive(bus->ci);
  3650. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3651. sdio_release_host(bus->sdiodev->func[1]);
  3652. }
  3653. brcmf_chip_detach(bus->ci);
  3654. }
  3655. kfree(bus->rxbuf);
  3656. kfree(bus->hdrbuf);
  3657. kfree(bus);
  3658. }
  3659. brcmf_dbg(TRACE, "Disconnected\n");
  3660. }
  3661. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3662. {
  3663. /* Totally stop the timer */
  3664. if (!wdtick && bus->wd_timer_valid) {
  3665. del_timer_sync(&bus->timer);
  3666. bus->wd_timer_valid = false;
  3667. bus->save_ms = wdtick;
  3668. return;
  3669. }
  3670. /* don't start the wd until fw is loaded */
  3671. if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
  3672. return;
  3673. if (wdtick) {
  3674. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3675. if (bus->wd_timer_valid)
  3676. /* Stop timer and restart at new value */
  3677. del_timer_sync(&bus->timer);
  3678. /* Create timer again when watchdog period is
  3679. dynamically changed or in the first instance
  3680. */
  3681. bus->timer.expires =
  3682. jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS);
  3683. add_timer(&bus->timer);
  3684. } else {
  3685. /* Re arm the timer, at last watchdog period */
  3686. mod_timer(&bus->timer,
  3687. jiffies + msecs_to_jiffies(BRCMF_WD_POLL_MS));
  3688. }
  3689. bus->wd_timer_valid = true;
  3690. bus->save_ms = wdtick;
  3691. }
  3692. }
  3693. int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
  3694. {
  3695. int ret;
  3696. sdio_claim_host(bus->sdiodev->func[1]);
  3697. ret = brcmf_sdio_bus_sleep(bus, sleep, false);
  3698. sdio_release_host(bus->sdiodev->func[1]);
  3699. return ret;
  3700. }