hw.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639
  1. /*
  2. * Copyright (c) 2005-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HW_H_
  18. #define _HW_H_
  19. #include "targaddrs.h"
  20. #define ATH10K_FW_DIR "ath10k"
  21. /* QCA988X 1.0 definitions (unsupported) */
  22. #define QCA988X_HW_1_0_CHIP_ID_REV 0x0
  23. /* QCA988X 2.0 definitions */
  24. #define QCA988X_HW_2_0_VERSION 0x4100016c
  25. #define QCA988X_HW_2_0_CHIP_ID_REV 0x2
  26. #define QCA988X_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA988X/hw2.0"
  27. #define QCA988X_HW_2_0_FW_FILE "firmware.bin"
  28. #define QCA988X_HW_2_0_OTP_FILE "otp.bin"
  29. #define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
  30. #define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
  31. /* QCA6174 target BMI version signatures */
  32. #define QCA6174_HW_1_0_VERSION 0x05000000
  33. #define QCA6174_HW_1_1_VERSION 0x05000001
  34. #define QCA6174_HW_1_3_VERSION 0x05000003
  35. #define QCA6174_HW_2_1_VERSION 0x05010000
  36. #define QCA6174_HW_3_0_VERSION 0x05020000
  37. #define QCA6174_HW_3_2_VERSION 0x05030000
  38. enum qca6174_pci_rev {
  39. QCA6174_PCI_REV_1_1 = 0x11,
  40. QCA6174_PCI_REV_1_3 = 0x13,
  41. QCA6174_PCI_REV_2_0 = 0x20,
  42. QCA6174_PCI_REV_3_0 = 0x30,
  43. };
  44. enum qca6174_chip_id_rev {
  45. QCA6174_HW_1_0_CHIP_ID_REV = 0,
  46. QCA6174_HW_1_1_CHIP_ID_REV = 1,
  47. QCA6174_HW_1_3_CHIP_ID_REV = 2,
  48. QCA6174_HW_2_1_CHIP_ID_REV = 4,
  49. QCA6174_HW_2_2_CHIP_ID_REV = 5,
  50. QCA6174_HW_3_0_CHIP_ID_REV = 8,
  51. QCA6174_HW_3_1_CHIP_ID_REV = 9,
  52. QCA6174_HW_3_2_CHIP_ID_REV = 10,
  53. };
  54. #define QCA6174_HW_2_1_FW_DIR "ath10k/QCA6174/hw2.1"
  55. #define QCA6174_HW_2_1_FW_FILE "firmware.bin"
  56. #define QCA6174_HW_2_1_OTP_FILE "otp.bin"
  57. #define QCA6174_HW_2_1_BOARD_DATA_FILE "board.bin"
  58. #define QCA6174_HW_2_1_PATCH_LOAD_ADDR 0x1234
  59. #define QCA6174_HW_3_0_FW_DIR "ath10k/QCA6174/hw3.0"
  60. #define QCA6174_HW_3_0_FW_FILE "firmware.bin"
  61. #define QCA6174_HW_3_0_OTP_FILE "otp.bin"
  62. #define QCA6174_HW_3_0_BOARD_DATA_FILE "board.bin"
  63. #define QCA6174_HW_3_0_PATCH_LOAD_ADDR 0x1234
  64. /* QCA99X0 1.0 definitions (unsupported) */
  65. #define QCA99X0_HW_1_0_CHIP_ID_REV 0x0
  66. /* QCA99X0 2.0 definitions */
  67. #define QCA99X0_HW_2_0_DEV_VERSION 0x01000000
  68. #define QCA99X0_HW_2_0_CHIP_ID_REV 0x1
  69. #define QCA99X0_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA99X0/hw2.0"
  70. #define QCA99X0_HW_2_0_FW_FILE "firmware.bin"
  71. #define QCA99X0_HW_2_0_OTP_FILE "otp.bin"
  72. #define QCA99X0_HW_2_0_BOARD_DATA_FILE "board.bin"
  73. #define QCA99X0_HW_2_0_PATCH_LOAD_ADDR 0x1234
  74. #define ATH10K_FW_API2_FILE "firmware-2.bin"
  75. #define ATH10K_FW_API3_FILE "firmware-3.bin"
  76. /* added support for ATH10K_FW_IE_WMI_OP_VERSION */
  77. #define ATH10K_FW_API4_FILE "firmware-4.bin"
  78. /* HTT id conflict fix for management frames over HTT */
  79. #define ATH10K_FW_API5_FILE "firmware-5.bin"
  80. #define ATH10K_FW_UTF_FILE "utf.bin"
  81. /* includes also the null byte */
  82. #define ATH10K_FIRMWARE_MAGIC "QCA-ATH10K"
  83. #define REG_DUMP_COUNT_QCA988X 60
  84. #define QCA988X_CAL_DATA_LEN 2116
  85. struct ath10k_fw_ie {
  86. __le32 id;
  87. __le32 len;
  88. u8 data[0];
  89. };
  90. enum ath10k_fw_ie_type {
  91. ATH10K_FW_IE_FW_VERSION = 0,
  92. ATH10K_FW_IE_TIMESTAMP = 1,
  93. ATH10K_FW_IE_FEATURES = 2,
  94. ATH10K_FW_IE_FW_IMAGE = 3,
  95. ATH10K_FW_IE_OTP_IMAGE = 4,
  96. /* WMI "operations" interface version, 32 bit value. Supported from
  97. * FW API 4 and above.
  98. */
  99. ATH10K_FW_IE_WMI_OP_VERSION = 5,
  100. /* HTT "operations" interface version, 32 bit value. Supported from
  101. * FW API 5 and above.
  102. */
  103. ATH10K_FW_IE_HTT_OP_VERSION = 6,
  104. /* Code swap image for firmware binary */
  105. ATH10K_FW_IE_FW_CODE_SWAP_IMAGE = 7,
  106. };
  107. enum ath10k_fw_wmi_op_version {
  108. ATH10K_FW_WMI_OP_VERSION_UNSET = 0,
  109. ATH10K_FW_WMI_OP_VERSION_MAIN = 1,
  110. ATH10K_FW_WMI_OP_VERSION_10_1 = 2,
  111. ATH10K_FW_WMI_OP_VERSION_10_2 = 3,
  112. ATH10K_FW_WMI_OP_VERSION_TLV = 4,
  113. ATH10K_FW_WMI_OP_VERSION_10_2_4 = 5,
  114. ATH10K_FW_WMI_OP_VERSION_10_4 = 6,
  115. /* keep last */
  116. ATH10K_FW_WMI_OP_VERSION_MAX,
  117. };
  118. enum ath10k_fw_htt_op_version {
  119. ATH10K_FW_HTT_OP_VERSION_UNSET = 0,
  120. ATH10K_FW_HTT_OP_VERSION_MAIN = 1,
  121. /* also used in 10.2 and 10.2.4 branches */
  122. ATH10K_FW_HTT_OP_VERSION_10_1 = 2,
  123. ATH10K_FW_HTT_OP_VERSION_TLV = 3,
  124. ATH10K_FW_HTT_OP_VERSION_10_4 = 4,
  125. /* keep last */
  126. ATH10K_FW_HTT_OP_VERSION_MAX,
  127. };
  128. enum ath10k_hw_rev {
  129. ATH10K_HW_QCA988X,
  130. ATH10K_HW_QCA6174,
  131. ATH10K_HW_QCA99X0,
  132. };
  133. struct ath10k_hw_regs {
  134. u32 rtc_state_cold_reset_mask;
  135. u32 rtc_soc_base_address;
  136. u32 rtc_wmac_base_address;
  137. u32 soc_core_base_address;
  138. u32 ce_wrapper_base_address;
  139. u32 ce0_base_address;
  140. u32 ce1_base_address;
  141. u32 ce2_base_address;
  142. u32 ce3_base_address;
  143. u32 ce4_base_address;
  144. u32 ce5_base_address;
  145. u32 ce6_base_address;
  146. u32 ce7_base_address;
  147. u32 soc_reset_control_si0_rst_mask;
  148. u32 soc_reset_control_ce_rst_mask;
  149. u32 soc_chip_id_address;
  150. u32 scratch_3_address;
  151. u32 fw_indicator_address;
  152. u32 pcie_local_base_address;
  153. u32 ce_wrap_intr_sum_host_msi_lsb;
  154. u32 ce_wrap_intr_sum_host_msi_mask;
  155. u32 pcie_intr_fw_mask;
  156. u32 pcie_intr_ce_mask_all;
  157. u32 pcie_intr_clr_address;
  158. };
  159. extern const struct ath10k_hw_regs qca988x_regs;
  160. extern const struct ath10k_hw_regs qca6174_regs;
  161. extern const struct ath10k_hw_regs qca99x0_regs;
  162. struct ath10k_hw_values {
  163. u32 rtc_state_val_on;
  164. u8 ce_count;
  165. u8 msi_assign_ce_max;
  166. u8 num_target_ce_config_wlan;
  167. u16 ce_desc_meta_data_mask;
  168. u8 ce_desc_meta_data_lsb;
  169. };
  170. extern const struct ath10k_hw_values qca988x_values;
  171. extern const struct ath10k_hw_values qca6174_values;
  172. extern const struct ath10k_hw_values qca99x0_values;
  173. void ath10k_hw_fill_survey_time(struct ath10k *ar, struct survey_info *survey,
  174. u32 cc, u32 rcc, u32 cc_prev, u32 rcc_prev);
  175. #define QCA_REV_988X(ar) ((ar)->hw_rev == ATH10K_HW_QCA988X)
  176. #define QCA_REV_6174(ar) ((ar)->hw_rev == ATH10K_HW_QCA6174)
  177. #define QCA_REV_99X0(ar) ((ar)->hw_rev == ATH10K_HW_QCA99X0)
  178. /* Known pecularities:
  179. * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
  180. * - raw have FCS, nwifi doesn't
  181. * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
  182. * param, llc/snap) are aligned to 4byte boundaries each */
  183. enum ath10k_hw_txrx_mode {
  184. ATH10K_HW_TXRX_RAW = 0,
  185. /* Native Wifi decap mode is used to align IP frames to 4-byte
  186. * boundaries and avoid a very expensive re-alignment in mac80211.
  187. */
  188. ATH10K_HW_TXRX_NATIVE_WIFI = 1,
  189. ATH10K_HW_TXRX_ETHERNET = 2,
  190. /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
  191. ATH10K_HW_TXRX_MGMT = 3,
  192. };
  193. enum ath10k_mcast2ucast_mode {
  194. ATH10K_MCAST2UCAST_DISABLED = 0,
  195. ATH10K_MCAST2UCAST_ENABLED = 1,
  196. };
  197. struct ath10k_pktlog_hdr {
  198. __le16 flags;
  199. __le16 missed_cnt;
  200. __le16 log_type;
  201. __le16 size;
  202. __le32 timestamp;
  203. u8 payload[0];
  204. } __packed;
  205. enum ath10k_hw_rate_ofdm {
  206. ATH10K_HW_RATE_OFDM_48M = 0,
  207. ATH10K_HW_RATE_OFDM_24M,
  208. ATH10K_HW_RATE_OFDM_12M,
  209. ATH10K_HW_RATE_OFDM_6M,
  210. ATH10K_HW_RATE_OFDM_54M,
  211. ATH10K_HW_RATE_OFDM_36M,
  212. ATH10K_HW_RATE_OFDM_18M,
  213. ATH10K_HW_RATE_OFDM_9M,
  214. };
  215. enum ath10k_hw_rate_cck {
  216. ATH10K_HW_RATE_CCK_LP_11M = 0,
  217. ATH10K_HW_RATE_CCK_LP_5_5M,
  218. ATH10K_HW_RATE_CCK_LP_2M,
  219. ATH10K_HW_RATE_CCK_LP_1M,
  220. ATH10K_HW_RATE_CCK_SP_11M,
  221. ATH10K_HW_RATE_CCK_SP_5_5M,
  222. ATH10K_HW_RATE_CCK_SP_2M,
  223. };
  224. /* Target specific defines for MAIN firmware */
  225. #define TARGET_NUM_VDEVS 8
  226. #define TARGET_NUM_PEER_AST 2
  227. #define TARGET_NUM_WDS_ENTRIES 32
  228. #define TARGET_DMA_BURST_SIZE 0
  229. #define TARGET_MAC_AGGR_DELIM 0
  230. #define TARGET_AST_SKID_LIMIT 16
  231. #define TARGET_NUM_STATIONS 16
  232. #define TARGET_NUM_PEERS ((TARGET_NUM_STATIONS) + \
  233. (TARGET_NUM_VDEVS))
  234. #define TARGET_NUM_OFFLOAD_PEERS 0
  235. #define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
  236. #define TARGET_NUM_PEER_KEYS 2
  237. #define TARGET_NUM_TIDS ((TARGET_NUM_PEERS) * 2)
  238. #define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  239. #define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  240. #define TARGET_RX_TIMEOUT_LO_PRI 100
  241. #define TARGET_RX_TIMEOUT_HI_PRI 40
  242. #define TARGET_SCAN_MAX_PENDING_REQS 4
  243. #define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
  244. #define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
  245. #define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
  246. #define TARGET_GTK_OFFLOAD_MAX_VDEV 3
  247. #define TARGET_NUM_MCAST_GROUPS 0
  248. #define TARGET_NUM_MCAST_TABLE_ELEMS 0
  249. #define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
  250. #define TARGET_TX_DBG_LOG_SIZE 1024
  251. #define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
  252. #define TARGET_VOW_CONFIG 0
  253. #define TARGET_NUM_MSDU_DESC (1024 + 400)
  254. #define TARGET_MAX_FRAG_ENTRIES 0
  255. /* Target specific defines for 10.X firmware */
  256. #define TARGET_10X_NUM_VDEVS 16
  257. #define TARGET_10X_NUM_PEER_AST 2
  258. #define TARGET_10X_NUM_WDS_ENTRIES 32
  259. #define TARGET_10X_DMA_BURST_SIZE 0
  260. #define TARGET_10X_MAC_AGGR_DELIM 0
  261. #define TARGET_10X_AST_SKID_LIMIT 128
  262. #define TARGET_10X_NUM_STATIONS 128
  263. #define TARGET_10X_NUM_PEERS ((TARGET_10X_NUM_STATIONS) + \
  264. (TARGET_10X_NUM_VDEVS))
  265. #define TARGET_10X_NUM_OFFLOAD_PEERS 0
  266. #define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS 0
  267. #define TARGET_10X_NUM_PEER_KEYS 2
  268. #define TARGET_10X_NUM_TIDS_MAX 256
  269. #define TARGET_10X_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \
  270. (TARGET_10X_NUM_PEERS) * 2)
  271. #define TARGET_10X_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  272. #define TARGET_10X_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  273. #define TARGET_10X_RX_TIMEOUT_LO_PRI 100
  274. #define TARGET_10X_RX_TIMEOUT_HI_PRI 40
  275. #define TARGET_10X_SCAN_MAX_PENDING_REQS 4
  276. #define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV 2
  277. #define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV 2
  278. #define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES 8
  279. #define TARGET_10X_GTK_OFFLOAD_MAX_VDEV 3
  280. #define TARGET_10X_NUM_MCAST_GROUPS 0
  281. #define TARGET_10X_NUM_MCAST_TABLE_ELEMS 0
  282. #define TARGET_10X_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
  283. #define TARGET_10X_TX_DBG_LOG_SIZE 1024
  284. #define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
  285. #define TARGET_10X_VOW_CONFIG 0
  286. #define TARGET_10X_NUM_MSDU_DESC (1024 + 400)
  287. #define TARGET_10X_MAX_FRAG_ENTRIES 0
  288. /* 10.2 parameters */
  289. #define TARGET_10_2_DMA_BURST_SIZE 1
  290. /* Target specific defines for WMI-TLV firmware */
  291. #define TARGET_TLV_NUM_VDEVS 4
  292. #define TARGET_TLV_NUM_STATIONS 32
  293. #define TARGET_TLV_NUM_PEERS 35
  294. #define TARGET_TLV_NUM_TDLS_VDEVS 1
  295. #define TARGET_TLV_NUM_TIDS ((TARGET_TLV_NUM_PEERS) * 2)
  296. #define TARGET_TLV_NUM_MSDU_DESC (1024 + 32)
  297. #define TARGET_TLV_NUM_WOW_PATTERNS 22
  298. /* Diagnostic Window */
  299. #define CE_DIAG_PIPE 7
  300. #define NUM_TARGET_CE_CONFIG_WLAN ar->hw_values->num_target_ce_config_wlan
  301. /* Target specific defines for 10.4 firmware */
  302. #define TARGET_10_4_NUM_VDEVS 16
  303. #define TARGET_10_4_NUM_STATIONS 32
  304. #define TARGET_10_4_NUM_PEERS ((TARGET_10_4_NUM_STATIONS) + \
  305. (TARGET_10_4_NUM_VDEVS))
  306. #define TARGET_10_4_ACTIVE_PEERS 0
  307. #define TARGET_10_4_NUM_QCACHE_PEERS_MAX 512
  308. #define TARGET_10_4_QCACHE_ACTIVE_PEERS 50
  309. #define TARGET_10_4_NUM_OFFLOAD_PEERS 0
  310. #define TARGET_10_4_NUM_OFFLOAD_REORDER_BUFFS 0
  311. #define TARGET_10_4_NUM_PEER_KEYS 2
  312. #define TARGET_10_4_TGT_NUM_TIDS ((TARGET_10_4_NUM_PEERS) * 2)
  313. #define TARGET_10_4_AST_SKID_LIMIT 32
  314. #define TARGET_10_4_TX_CHAIN_MASK (BIT(0) | BIT(1) | \
  315. BIT(2) | BIT(3))
  316. #define TARGET_10_4_RX_CHAIN_MASK (BIT(0) | BIT(1) | \
  317. BIT(2) | BIT(3))
  318. /* 100 ms for video, best-effort, and background */
  319. #define TARGET_10_4_RX_TIMEOUT_LO_PRI 100
  320. /* 40 ms for voice */
  321. #define TARGET_10_4_RX_TIMEOUT_HI_PRI 40
  322. #define TARGET_10_4_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
  323. #define TARGET_10_4_SCAN_MAX_REQS 4
  324. #define TARGET_10_4_BMISS_OFFLOAD_MAX_VDEV 3
  325. #define TARGET_10_4_ROAM_OFFLOAD_MAX_VDEV 3
  326. #define TARGET_10_4_ROAM_OFFLOAD_MAX_PROFILES 8
  327. /* Note: mcast to ucast is disabled by default */
  328. #define TARGET_10_4_NUM_MCAST_GROUPS 0
  329. #define TARGET_10_4_NUM_MCAST_TABLE_ELEMS 0
  330. #define TARGET_10_4_MCAST2UCAST_MODE 0
  331. #define TARGET_10_4_TX_DBG_LOG_SIZE 1024
  332. #define TARGET_10_4_NUM_WDS_ENTRIES 32
  333. #define TARGET_10_4_DMA_BURST_SIZE 1
  334. #define TARGET_10_4_MAC_AGGR_DELIM 0
  335. #define TARGET_10_4_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
  336. #define TARGET_10_4_VOW_CONFIG 0
  337. #define TARGET_10_4_GTK_OFFLOAD_MAX_VDEV 3
  338. #define TARGET_10_4_NUM_MSDU_DESC (1024 + 400)
  339. #define TARGET_10_4_11AC_TX_MAX_FRAGS 2
  340. #define TARGET_10_4_MAX_PEER_EXT_STATS 16
  341. #define TARGET_10_4_SMART_ANT_CAP 0
  342. #define TARGET_10_4_BK_MIN_FREE 0
  343. #define TARGET_10_4_BE_MIN_FREE 0
  344. #define TARGET_10_4_VI_MIN_FREE 0
  345. #define TARGET_10_4_VO_MIN_FREE 0
  346. #define TARGET_10_4_RX_BATCH_MODE 1
  347. #define TARGET_10_4_THERMAL_THROTTLING_CONFIG 0
  348. #define TARGET_10_4_ATF_CONFIG 0
  349. #define TARGET_10_4_IPHDR_PAD_CONFIG 1
  350. #define TARGET_10_4_QWRAP_CONFIG 0
  351. /* Number of Copy Engines supported */
  352. #define CE_COUNT ar->hw_values->ce_count
  353. /*
  354. * Total number of PCIe MSI interrupts requested for all interrupt sources.
  355. * PCIe standard forces this to be a power of 2.
  356. * Some Host OS's limit MSI requests that can be granted to 8
  357. * so for now we abide by this limit and avoid requesting more
  358. * than that.
  359. */
  360. #define MSI_NUM_REQUEST_LOG2 3
  361. #define MSI_NUM_REQUEST (1<<MSI_NUM_REQUEST_LOG2)
  362. /*
  363. * Granted MSIs are assigned as follows:
  364. * Firmware uses the first
  365. * Remaining MSIs, if any, are used by Copy Engines
  366. * This mapping is known to both Target firmware and Host software.
  367. * It may be changed as long as Host and Target are kept in sync.
  368. */
  369. /* MSI for firmware (errors, etc.) */
  370. #define MSI_ASSIGN_FW 0
  371. /* MSIs for Copy Engines */
  372. #define MSI_ASSIGN_CE_INITIAL 1
  373. #define MSI_ASSIGN_CE_MAX ar->hw_values->msi_assign_ce_max
  374. /* as of IP3.7.1 */
  375. #define RTC_STATE_V_ON ar->hw_values->rtc_state_val_on
  376. #define RTC_STATE_COLD_RESET_MASK ar->regs->rtc_state_cold_reset_mask
  377. #define RTC_STATE_V_LSB 0
  378. #define RTC_STATE_V_MASK 0x00000007
  379. #define RTC_STATE_ADDRESS 0x0000
  380. #define PCIE_SOC_WAKE_V_MASK 0x00000001
  381. #define PCIE_SOC_WAKE_ADDRESS 0x0004
  382. #define PCIE_SOC_WAKE_RESET 0x00000000
  383. #define SOC_GLOBAL_RESET_ADDRESS 0x0008
  384. #define RTC_SOC_BASE_ADDRESS ar->regs->rtc_soc_base_address
  385. #define RTC_WMAC_BASE_ADDRESS ar->regs->rtc_wmac_base_address
  386. #define MAC_COEX_BASE_ADDRESS 0x00006000
  387. #define BT_COEX_BASE_ADDRESS 0x00007000
  388. #define SOC_PCIE_BASE_ADDRESS 0x00008000
  389. #define SOC_CORE_BASE_ADDRESS ar->regs->soc_core_base_address
  390. #define WLAN_UART_BASE_ADDRESS 0x0000c000
  391. #define WLAN_SI_BASE_ADDRESS 0x00010000
  392. #define WLAN_GPIO_BASE_ADDRESS 0x00014000
  393. #define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
  394. #define WLAN_MAC_BASE_ADDRESS 0x00020000
  395. #define EFUSE_BASE_ADDRESS 0x00030000
  396. #define FPGA_REG_BASE_ADDRESS 0x00039000
  397. #define WLAN_UART2_BASE_ADDRESS 0x00054c00
  398. #define CE_WRAPPER_BASE_ADDRESS ar->regs->ce_wrapper_base_address
  399. #define CE0_BASE_ADDRESS ar->regs->ce0_base_address
  400. #define CE1_BASE_ADDRESS ar->regs->ce1_base_address
  401. #define CE2_BASE_ADDRESS ar->regs->ce2_base_address
  402. #define CE3_BASE_ADDRESS ar->regs->ce3_base_address
  403. #define CE4_BASE_ADDRESS ar->regs->ce4_base_address
  404. #define CE5_BASE_ADDRESS ar->regs->ce5_base_address
  405. #define CE6_BASE_ADDRESS ar->regs->ce6_base_address
  406. #define CE7_BASE_ADDRESS ar->regs->ce7_base_address
  407. #define DBI_BASE_ADDRESS 0x00060000
  408. #define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
  409. #define PCIE_LOCAL_BASE_ADDRESS ar->regs->pcie_local_base_address
  410. #define SOC_RESET_CONTROL_ADDRESS 0x00000000
  411. #define SOC_RESET_CONTROL_OFFSET 0x00000000
  412. #define SOC_RESET_CONTROL_SI0_RST_MASK ar->regs->soc_reset_control_si0_rst_mask
  413. #define SOC_RESET_CONTROL_CE_RST_MASK ar->regs->soc_reset_control_ce_rst_mask
  414. #define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040
  415. #define SOC_CPU_CLOCK_OFFSET 0x00000020
  416. #define SOC_CPU_CLOCK_STANDARD_LSB 0
  417. #define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
  418. #define SOC_CLOCK_CONTROL_OFFSET 0x00000028
  419. #define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
  420. #define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
  421. #define SOC_LPO_CAL_OFFSET 0x000000e0
  422. #define SOC_LPO_CAL_ENABLE_LSB 20
  423. #define SOC_LPO_CAL_ENABLE_MASK 0x00100000
  424. #define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050
  425. #define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004
  426. #define SOC_CHIP_ID_ADDRESS ar->regs->soc_chip_id_address
  427. #define SOC_CHIP_ID_REV_LSB 8
  428. #define SOC_CHIP_ID_REV_MASK 0x00000f00
  429. #define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
  430. #define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
  431. #define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
  432. #define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
  433. #define WLAN_GPIO_PIN0_ADDRESS 0x00000028
  434. #define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
  435. #define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
  436. #define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
  437. #define WLAN_GPIO_PIN10_ADDRESS 0x00000050
  438. #define WLAN_GPIO_PIN11_ADDRESS 0x00000054
  439. #define WLAN_GPIO_PIN12_ADDRESS 0x00000058
  440. #define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
  441. #define CLOCK_GPIO_OFFSET 0xffffffff
  442. #define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
  443. #define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
  444. #define SI_CONFIG_OFFSET 0x00000000
  445. #define SI_CONFIG_BIDIR_OD_DATA_LSB 18
  446. #define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
  447. #define SI_CONFIG_I2C_LSB 16
  448. #define SI_CONFIG_I2C_MASK 0x00010000
  449. #define SI_CONFIG_POS_SAMPLE_LSB 7
  450. #define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
  451. #define SI_CONFIG_INACTIVE_DATA_LSB 5
  452. #define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
  453. #define SI_CONFIG_INACTIVE_CLK_LSB 4
  454. #define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
  455. #define SI_CONFIG_DIVIDER_LSB 0
  456. #define SI_CONFIG_DIVIDER_MASK 0x0000000f
  457. #define SI_CS_OFFSET 0x00000004
  458. #define SI_CS_DONE_ERR_MASK 0x00000400
  459. #define SI_CS_DONE_INT_MASK 0x00000200
  460. #define SI_CS_START_LSB 8
  461. #define SI_CS_START_MASK 0x00000100
  462. #define SI_CS_RX_CNT_LSB 4
  463. #define SI_CS_RX_CNT_MASK 0x000000f0
  464. #define SI_CS_TX_CNT_LSB 0
  465. #define SI_CS_TX_CNT_MASK 0x0000000f
  466. #define SI_TX_DATA0_OFFSET 0x00000008
  467. #define SI_TX_DATA1_OFFSET 0x0000000c
  468. #define SI_RX_DATA0_OFFSET 0x00000010
  469. #define SI_RX_DATA1_OFFSET 0x00000014
  470. #define CORE_CTRL_CPU_INTR_MASK 0x00002000
  471. #define CORE_CTRL_PCIE_REG_31_MASK 0x00000800
  472. #define CORE_CTRL_ADDRESS 0x0000
  473. #define PCIE_INTR_ENABLE_ADDRESS 0x0008
  474. #define PCIE_INTR_CAUSE_ADDRESS 0x000c
  475. #define PCIE_INTR_CLR_ADDRESS ar->regs->pcie_intr_clr_address
  476. #define SCRATCH_3_ADDRESS ar->regs->scratch_3_address
  477. #define CPU_INTR_ADDRESS 0x0010
  478. #define CCNT_TO_MSEC(ar, x) ((x) / ar->hw_params.channel_counters_freq_hz)
  479. /* Firmware indications to the Host via SCRATCH_3 register. */
  480. #define FW_INDICATOR_ADDRESS ar->regs->fw_indicator_address
  481. #define FW_IND_EVENT_PENDING 1
  482. #define FW_IND_INITIALIZED 2
  483. /* HOST_REG interrupt from firmware */
  484. #define PCIE_INTR_FIRMWARE_MASK ar->regs->pcie_intr_fw_mask
  485. #define PCIE_INTR_CE_MASK_ALL ar->regs->pcie_intr_ce_mask_all
  486. #define DRAM_BASE_ADDRESS 0x00400000
  487. #define PCIE_BAR_REG_ADDRESS 0x40030
  488. #define MISSING 0
  489. #define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
  490. #define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
  491. #define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
  492. #define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
  493. #define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
  494. #define RESET_CONTROL_MBOX_RST_MASK MISSING
  495. #define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
  496. #define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
  497. #define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
  498. #define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
  499. #define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
  500. #define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
  501. #define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
  502. #define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
  503. #define LOCAL_SCRATCH_OFFSET 0x18
  504. #define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
  505. #define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
  506. #define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
  507. #define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
  508. #define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
  509. #define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
  510. #define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
  511. #define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
  512. #define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
  513. #define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
  514. #define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
  515. #define MBOX_BASE_ADDRESS MISSING
  516. #define INT_STATUS_ENABLE_ERROR_LSB MISSING
  517. #define INT_STATUS_ENABLE_ERROR_MASK MISSING
  518. #define INT_STATUS_ENABLE_CPU_LSB MISSING
  519. #define INT_STATUS_ENABLE_CPU_MASK MISSING
  520. #define INT_STATUS_ENABLE_COUNTER_LSB MISSING
  521. #define INT_STATUS_ENABLE_COUNTER_MASK MISSING
  522. #define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
  523. #define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
  524. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
  525. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
  526. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
  527. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
  528. #define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
  529. #define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
  530. #define INT_STATUS_ENABLE_ADDRESS MISSING
  531. #define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
  532. #define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
  533. #define HOST_INT_STATUS_ADDRESS MISSING
  534. #define CPU_INT_STATUS_ADDRESS MISSING
  535. #define ERROR_INT_STATUS_ADDRESS MISSING
  536. #define ERROR_INT_STATUS_WAKEUP_MASK MISSING
  537. #define ERROR_INT_STATUS_WAKEUP_LSB MISSING
  538. #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
  539. #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
  540. #define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
  541. #define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
  542. #define COUNT_DEC_ADDRESS MISSING
  543. #define HOST_INT_STATUS_CPU_MASK MISSING
  544. #define HOST_INT_STATUS_CPU_LSB MISSING
  545. #define HOST_INT_STATUS_ERROR_MASK MISSING
  546. #define HOST_INT_STATUS_ERROR_LSB MISSING
  547. #define HOST_INT_STATUS_COUNTER_MASK MISSING
  548. #define HOST_INT_STATUS_COUNTER_LSB MISSING
  549. #define RX_LOOKAHEAD_VALID_ADDRESS MISSING
  550. #define WINDOW_DATA_ADDRESS MISSING
  551. #define WINDOW_READ_ADDR_ADDRESS MISSING
  552. #define WINDOW_WRITE_ADDR_ADDRESS MISSING
  553. #define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
  554. #endif /* _HW_H_ */