rtsx_pci_sdmmc.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498
  1. /* Realtek PCI-Express SD/MMC Card Interface driver
  2. *
  3. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. */
  21. #include <linux/module.h>
  22. #include <linux/slab.h>
  23. #include <linux/highmem.h>
  24. #include <linux/delay.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/workqueue.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/mmc.h>
  29. #include <linux/mmc/sd.h>
  30. #include <linux/mmc/sdio.h>
  31. #include <linux/mmc/card.h>
  32. #include <linux/mfd/rtsx_pci.h>
  33. #include <asm/unaligned.h>
  34. struct realtek_pci_sdmmc {
  35. struct platform_device *pdev;
  36. struct rtsx_pcr *pcr;
  37. struct mmc_host *mmc;
  38. struct mmc_request *mrq;
  39. struct workqueue_struct *workq;
  40. #define SDMMC_WORKQ_NAME "rtsx_pci_sdmmc_workq"
  41. struct work_struct work;
  42. struct mutex host_mutex;
  43. u8 ssc_depth;
  44. unsigned int clock;
  45. bool vpclk;
  46. bool double_clk;
  47. bool eject;
  48. bool initial_mode;
  49. int power_state;
  50. #define SDMMC_POWER_ON 1
  51. #define SDMMC_POWER_OFF 0
  52. int sg_count;
  53. s32 cookie;
  54. int cookie_sg_count;
  55. bool using_cookie;
  56. };
  57. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  58. {
  59. return &(host->pdev->dev);
  60. }
  61. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  62. {
  63. rtsx_pci_write_register(host->pcr, CARD_STOP,
  64. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  65. }
  66. #ifdef DEBUG
  67. static void dump_reg_range(struct realtek_pci_sdmmc *host, u16 start, u16 end)
  68. {
  69. u16 len = end - start + 1;
  70. int i;
  71. u8 data[8];
  72. for (i = 0; i < len; i += 8) {
  73. int j;
  74. int n = min(8, len - i);
  75. memset(&data, 0, sizeof(data));
  76. for (j = 0; j < n; j++)
  77. rtsx_pci_read_register(host->pcr, start + i + j,
  78. data + j);
  79. dev_dbg(sdmmc_dev(host), "0x%04X(%d): %8ph\n",
  80. start + i, n, data);
  81. }
  82. }
  83. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  84. {
  85. dump_reg_range(host, 0xFDA0, 0xFDB3);
  86. dump_reg_range(host, 0xFD52, 0xFD69);
  87. }
  88. #else
  89. #define sd_print_debug_regs(host)
  90. #endif /* DEBUG */
  91. static inline int sd_get_cd_int(struct realtek_pci_sdmmc *host)
  92. {
  93. return rtsx_pci_readl(host->pcr, RTSX_BIPR) & SD_EXIST;
  94. }
  95. static void sd_cmd_set_sd_cmd(struct rtsx_pcr *pcr, struct mmc_command *cmd)
  96. {
  97. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF,
  98. SD_CMD_START | cmd->opcode);
  99. rtsx_pci_write_be32(pcr, SD_CMD1, cmd->arg);
  100. }
  101. static void sd_cmd_set_data_len(struct rtsx_pcr *pcr, u16 blocks, u16 blksz)
  102. {
  103. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, blocks);
  104. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, blocks >> 8);
  105. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, blksz);
  106. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, blksz >> 8);
  107. }
  108. static int sd_response_type(struct mmc_command *cmd)
  109. {
  110. switch (mmc_resp_type(cmd)) {
  111. case MMC_RSP_NONE:
  112. return SD_RSP_TYPE_R0;
  113. case MMC_RSP_R1:
  114. return SD_RSP_TYPE_R1;
  115. case MMC_RSP_R1 & ~MMC_RSP_CRC:
  116. return SD_RSP_TYPE_R1 | SD_NO_CHECK_CRC7;
  117. case MMC_RSP_R1B:
  118. return SD_RSP_TYPE_R1b;
  119. case MMC_RSP_R2:
  120. return SD_RSP_TYPE_R2;
  121. case MMC_RSP_R3:
  122. return SD_RSP_TYPE_R3;
  123. default:
  124. return -EINVAL;
  125. }
  126. }
  127. static int sd_status_index(int resp_type)
  128. {
  129. if (resp_type == SD_RSP_TYPE_R0)
  130. return 0;
  131. else if (resp_type == SD_RSP_TYPE_R2)
  132. return 16;
  133. return 5;
  134. }
  135. /*
  136. * sd_pre_dma_transfer - do dma_map_sg() or using cookie
  137. *
  138. * @pre: if called in pre_req()
  139. * return:
  140. * 0 - do dma_map_sg()
  141. * 1 - using cookie
  142. */
  143. static int sd_pre_dma_transfer(struct realtek_pci_sdmmc *host,
  144. struct mmc_data *data, bool pre)
  145. {
  146. struct rtsx_pcr *pcr = host->pcr;
  147. int read = data->flags & MMC_DATA_READ;
  148. int count = 0;
  149. int using_cookie = 0;
  150. if (!pre && data->host_cookie && data->host_cookie != host->cookie) {
  151. dev_err(sdmmc_dev(host),
  152. "error: data->host_cookie = %d, host->cookie = %d\n",
  153. data->host_cookie, host->cookie);
  154. data->host_cookie = 0;
  155. }
  156. if (pre || data->host_cookie != host->cookie) {
  157. count = rtsx_pci_dma_map_sg(pcr, data->sg, data->sg_len, read);
  158. } else {
  159. count = host->cookie_sg_count;
  160. using_cookie = 1;
  161. }
  162. if (pre) {
  163. host->cookie_sg_count = count;
  164. if (++host->cookie < 0)
  165. host->cookie = 1;
  166. data->host_cookie = host->cookie;
  167. } else {
  168. host->sg_count = count;
  169. }
  170. return using_cookie;
  171. }
  172. static void sdmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
  173. bool is_first_req)
  174. {
  175. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  176. struct mmc_data *data = mrq->data;
  177. if (data->host_cookie) {
  178. dev_err(sdmmc_dev(host),
  179. "error: reset data->host_cookie = %d\n",
  180. data->host_cookie);
  181. data->host_cookie = 0;
  182. }
  183. sd_pre_dma_transfer(host, data, true);
  184. dev_dbg(sdmmc_dev(host), "pre dma sg: %d\n", host->cookie_sg_count);
  185. }
  186. static void sdmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  187. int err)
  188. {
  189. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  190. struct rtsx_pcr *pcr = host->pcr;
  191. struct mmc_data *data = mrq->data;
  192. int read = data->flags & MMC_DATA_READ;
  193. rtsx_pci_dma_unmap_sg(pcr, data->sg, data->sg_len, read);
  194. data->host_cookie = 0;
  195. }
  196. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  197. struct mmc_command *cmd)
  198. {
  199. struct rtsx_pcr *pcr = host->pcr;
  200. u8 cmd_idx = (u8)cmd->opcode;
  201. u32 arg = cmd->arg;
  202. int err = 0;
  203. int timeout = 100;
  204. int i;
  205. u8 *ptr;
  206. int rsp_type;
  207. int stat_idx;
  208. bool clock_toggled = false;
  209. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  210. __func__, cmd_idx, arg);
  211. rsp_type = sd_response_type(cmd);
  212. if (rsp_type < 0)
  213. goto out;
  214. stat_idx = sd_status_index(rsp_type);
  215. if (rsp_type == SD_RSP_TYPE_R1b)
  216. timeout = 3000;
  217. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  218. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  219. 0xFF, SD_CLK_TOGGLE_EN);
  220. if (err < 0)
  221. goto out;
  222. clock_toggled = true;
  223. }
  224. rtsx_pci_init_cmd(pcr);
  225. sd_cmd_set_sd_cmd(pcr, cmd);
  226. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  227. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  228. 0x01, PINGPONG_BUFFER);
  229. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  230. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  231. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  232. SD_TRANSFER_END | SD_STAT_IDLE,
  233. SD_TRANSFER_END | SD_STAT_IDLE);
  234. if (rsp_type == SD_RSP_TYPE_R2) {
  235. /* Read data from ping-pong buffer */
  236. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  237. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  238. } else if (rsp_type != SD_RSP_TYPE_R0) {
  239. /* Read data from SD_CMDx registers */
  240. for (i = SD_CMD0; i <= SD_CMD4; i++)
  241. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  242. }
  243. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  244. err = rtsx_pci_send_cmd(pcr, timeout);
  245. if (err < 0) {
  246. sd_print_debug_regs(host);
  247. sd_clear_error(host);
  248. dev_dbg(sdmmc_dev(host),
  249. "rtsx_pci_send_cmd error (err = %d)\n", err);
  250. goto out;
  251. }
  252. if (rsp_type == SD_RSP_TYPE_R0) {
  253. err = 0;
  254. goto out;
  255. }
  256. /* Eliminate returned value of CHECK_REG_CMD */
  257. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  258. /* Check (Start,Transmission) bit of Response */
  259. if ((ptr[0] & 0xC0) != 0) {
  260. err = -EILSEQ;
  261. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  262. goto out;
  263. }
  264. /* Check CRC7 */
  265. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  266. if (ptr[stat_idx] & SD_CRC7_ERR) {
  267. err = -EILSEQ;
  268. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  269. goto out;
  270. }
  271. }
  272. if (rsp_type == SD_RSP_TYPE_R2) {
  273. /*
  274. * The controller offloads the last byte {CRC-7, end bit 1'b1}
  275. * of response type R2. Assign dummy CRC, 0, and end bit to the
  276. * byte(ptr[16], goes into the LSB of resp[3] later).
  277. */
  278. ptr[16] = 1;
  279. for (i = 0; i < 4; i++) {
  280. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  281. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  282. i, cmd->resp[i]);
  283. }
  284. } else {
  285. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  286. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  287. cmd->resp[0]);
  288. }
  289. out:
  290. cmd->error = err;
  291. if (err && clock_toggled)
  292. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  293. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  294. }
  295. static int sd_read_data(struct realtek_pci_sdmmc *host, struct mmc_command *cmd,
  296. u16 byte_cnt, u8 *buf, int buf_len, int timeout)
  297. {
  298. struct rtsx_pcr *pcr = host->pcr;
  299. int err;
  300. u8 trans_mode;
  301. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  302. __func__, cmd->opcode, cmd->arg);
  303. if (!buf)
  304. buf_len = 0;
  305. if (cmd->opcode == MMC_SEND_TUNING_BLOCK)
  306. trans_mode = SD_TM_AUTO_TUNING;
  307. else
  308. trans_mode = SD_TM_NORMAL_READ;
  309. rtsx_pci_init_cmd(pcr);
  310. sd_cmd_set_sd_cmd(pcr, cmd);
  311. sd_cmd_set_data_len(pcr, 1, byte_cnt);
  312. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  313. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  314. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  315. if (trans_mode != SD_TM_AUTO_TUNING)
  316. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  317. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  318. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  319. 0xFF, trans_mode | SD_TRANSFER_START);
  320. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  321. SD_TRANSFER_END, SD_TRANSFER_END);
  322. err = rtsx_pci_send_cmd(pcr, timeout);
  323. if (err < 0) {
  324. sd_print_debug_regs(host);
  325. dev_dbg(sdmmc_dev(host),
  326. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  327. return err;
  328. }
  329. if (buf && buf_len) {
  330. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  331. if (err < 0) {
  332. dev_dbg(sdmmc_dev(host),
  333. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  334. return err;
  335. }
  336. }
  337. return 0;
  338. }
  339. static int sd_write_data(struct realtek_pci_sdmmc *host,
  340. struct mmc_command *cmd, u16 byte_cnt, u8 *buf, int buf_len,
  341. int timeout)
  342. {
  343. struct rtsx_pcr *pcr = host->pcr;
  344. int err;
  345. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  346. __func__, cmd->opcode, cmd->arg);
  347. if (!buf)
  348. buf_len = 0;
  349. sd_send_cmd_get_rsp(host, cmd);
  350. if (cmd->error)
  351. return cmd->error;
  352. if (buf && buf_len) {
  353. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  354. if (err < 0) {
  355. dev_dbg(sdmmc_dev(host),
  356. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  357. return err;
  358. }
  359. }
  360. rtsx_pci_init_cmd(pcr);
  361. sd_cmd_set_data_len(pcr, 1, byte_cnt);
  362. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  363. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  364. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0);
  365. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  366. SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
  367. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  368. SD_TRANSFER_END, SD_TRANSFER_END);
  369. err = rtsx_pci_send_cmd(pcr, timeout);
  370. if (err < 0) {
  371. sd_print_debug_regs(host);
  372. dev_dbg(sdmmc_dev(host),
  373. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  374. return err;
  375. }
  376. return 0;
  377. }
  378. static int sd_read_long_data(struct realtek_pci_sdmmc *host,
  379. struct mmc_request *mrq)
  380. {
  381. struct rtsx_pcr *pcr = host->pcr;
  382. struct mmc_host *mmc = host->mmc;
  383. struct mmc_card *card = mmc->card;
  384. struct mmc_command *cmd = mrq->cmd;
  385. struct mmc_data *data = mrq->data;
  386. int uhs = mmc_card_uhs(card);
  387. u8 cfg2 = 0;
  388. int err;
  389. int resp_type;
  390. size_t data_len = data->blksz * data->blocks;
  391. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  392. __func__, cmd->opcode, cmd->arg);
  393. resp_type = sd_response_type(cmd);
  394. if (resp_type < 0)
  395. return resp_type;
  396. if (!uhs)
  397. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  398. rtsx_pci_init_cmd(pcr);
  399. sd_cmd_set_sd_cmd(pcr, cmd);
  400. sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
  401. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  402. DMA_DONE_INT, DMA_DONE_INT);
  403. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  404. 0xFF, (u8)(data_len >> 24));
  405. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  406. 0xFF, (u8)(data_len >> 16));
  407. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  408. 0xFF, (u8)(data_len >> 8));
  409. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  410. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  411. 0x03 | DMA_PACK_SIZE_MASK,
  412. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  413. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  414. 0x01, RING_BUFFER);
  415. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2 | resp_type);
  416. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  417. SD_TRANSFER_START | SD_TM_AUTO_READ_2);
  418. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  419. SD_TRANSFER_END, SD_TRANSFER_END);
  420. rtsx_pci_send_cmd_no_wait(pcr);
  421. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 1, 10000);
  422. if (err < 0) {
  423. sd_print_debug_regs(host);
  424. sd_clear_error(host);
  425. return err;
  426. }
  427. return 0;
  428. }
  429. static int sd_write_long_data(struct realtek_pci_sdmmc *host,
  430. struct mmc_request *mrq)
  431. {
  432. struct rtsx_pcr *pcr = host->pcr;
  433. struct mmc_host *mmc = host->mmc;
  434. struct mmc_card *card = mmc->card;
  435. struct mmc_command *cmd = mrq->cmd;
  436. struct mmc_data *data = mrq->data;
  437. int uhs = mmc_card_uhs(card);
  438. u8 cfg2;
  439. int err;
  440. size_t data_len = data->blksz * data->blocks;
  441. sd_send_cmd_get_rsp(host, cmd);
  442. if (cmd->error)
  443. return cmd->error;
  444. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  445. __func__, cmd->opcode, cmd->arg);
  446. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  447. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  448. if (!uhs)
  449. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  450. rtsx_pci_init_cmd(pcr);
  451. sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
  452. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  453. DMA_DONE_INT, DMA_DONE_INT);
  454. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  455. 0xFF, (u8)(data_len >> 24));
  456. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  457. 0xFF, (u8)(data_len >> 16));
  458. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  459. 0xFF, (u8)(data_len >> 8));
  460. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  461. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  462. 0x03 | DMA_PACK_SIZE_MASK,
  463. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  464. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  465. 0x01, RING_BUFFER);
  466. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  467. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  468. SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
  469. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  470. SD_TRANSFER_END, SD_TRANSFER_END);
  471. rtsx_pci_send_cmd_no_wait(pcr);
  472. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 0, 10000);
  473. if (err < 0) {
  474. sd_clear_error(host);
  475. return err;
  476. }
  477. return 0;
  478. }
  479. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  480. {
  481. struct mmc_data *data = mrq->data;
  482. if (host->sg_count < 0) {
  483. data->error = host->sg_count;
  484. dev_dbg(sdmmc_dev(host), "%s: sg_count = %d is invalid\n",
  485. __func__, host->sg_count);
  486. return data->error;
  487. }
  488. if (data->flags & MMC_DATA_READ)
  489. return sd_read_long_data(host, mrq);
  490. return sd_write_long_data(host, mrq);
  491. }
  492. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  493. {
  494. rtsx_pci_write_register(host->pcr, SD_CFG1,
  495. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  496. }
  497. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  498. {
  499. rtsx_pci_write_register(host->pcr, SD_CFG1,
  500. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  501. }
  502. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  503. struct mmc_request *mrq)
  504. {
  505. struct mmc_command *cmd = mrq->cmd;
  506. struct mmc_data *data = mrq->data;
  507. u8 *buf;
  508. buf = kzalloc(data->blksz, GFP_NOIO);
  509. if (!buf) {
  510. cmd->error = -ENOMEM;
  511. return;
  512. }
  513. if (data->flags & MMC_DATA_READ) {
  514. if (host->initial_mode)
  515. sd_disable_initial_mode(host);
  516. cmd->error = sd_read_data(host, cmd, (u16)data->blksz, buf,
  517. data->blksz, 200);
  518. if (host->initial_mode)
  519. sd_enable_initial_mode(host);
  520. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  521. } else {
  522. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  523. cmd->error = sd_write_data(host, cmd, (u16)data->blksz, buf,
  524. data->blksz, 200);
  525. }
  526. kfree(buf);
  527. }
  528. static int sd_change_phase(struct realtek_pci_sdmmc *host,
  529. u8 sample_point, bool rx)
  530. {
  531. struct rtsx_pcr *pcr = host->pcr;
  532. int err;
  533. dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
  534. __func__, rx ? "RX" : "TX", sample_point);
  535. rtsx_pci_init_cmd(pcr);
  536. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  537. if (rx)
  538. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  539. SD_VPRX_CTL, 0x1F, sample_point);
  540. else
  541. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  542. SD_VPTX_CTL, 0x1F, sample_point);
  543. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
  544. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  545. PHASE_NOT_RESET, PHASE_NOT_RESET);
  546. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, 0);
  547. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  548. err = rtsx_pci_send_cmd(pcr, 100);
  549. if (err < 0)
  550. return err;
  551. return 0;
  552. }
  553. static inline u32 test_phase_bit(u32 phase_map, unsigned int bit)
  554. {
  555. bit %= RTSX_PHASE_MAX;
  556. return phase_map & (1 << bit);
  557. }
  558. static int sd_get_phase_len(u32 phase_map, unsigned int start_bit)
  559. {
  560. int i;
  561. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  562. if (test_phase_bit(phase_map, start_bit + i) == 0)
  563. return i;
  564. }
  565. return RTSX_PHASE_MAX;
  566. }
  567. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  568. {
  569. int start = 0, len = 0;
  570. int start_final = 0, len_final = 0;
  571. u8 final_phase = 0xFF;
  572. if (phase_map == 0) {
  573. dev_err(sdmmc_dev(host), "phase error: [map:%x]\n", phase_map);
  574. return final_phase;
  575. }
  576. while (start < RTSX_PHASE_MAX) {
  577. len = sd_get_phase_len(phase_map, start);
  578. if (len_final < len) {
  579. start_final = start;
  580. len_final = len;
  581. }
  582. start += len ? len : 1;
  583. }
  584. final_phase = (start_final + len_final / 2) % RTSX_PHASE_MAX;
  585. dev_dbg(sdmmc_dev(host), "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  586. phase_map, len_final, final_phase);
  587. return final_phase;
  588. }
  589. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  590. {
  591. int err, i;
  592. u8 val = 0;
  593. for (i = 0; i < 100; i++) {
  594. err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  595. if (val & SD_DATA_IDLE)
  596. return;
  597. udelay(100);
  598. }
  599. }
  600. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  601. u8 opcode, u8 sample_point)
  602. {
  603. int err;
  604. struct mmc_command cmd = {0};
  605. err = sd_change_phase(host, sample_point, true);
  606. if (err < 0)
  607. return err;
  608. cmd.opcode = opcode;
  609. err = sd_read_data(host, &cmd, 0x40, NULL, 0, 100);
  610. if (err < 0) {
  611. /* Wait till SD DATA IDLE */
  612. sd_wait_data_idle(host);
  613. sd_clear_error(host);
  614. return err;
  615. }
  616. return 0;
  617. }
  618. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  619. u8 opcode, u32 *phase_map)
  620. {
  621. int err, i;
  622. u32 raw_phase_map = 0;
  623. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  624. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  625. if (err == 0)
  626. raw_phase_map |= 1 << i;
  627. }
  628. if (phase_map)
  629. *phase_map = raw_phase_map;
  630. return 0;
  631. }
  632. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  633. {
  634. int err, i;
  635. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  636. u8 final_phase;
  637. for (i = 0; i < RX_TUNING_CNT; i++) {
  638. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  639. if (err < 0)
  640. return err;
  641. if (raw_phase_map[i] == 0)
  642. break;
  643. }
  644. phase_map = 0xFFFFFFFF;
  645. for (i = 0; i < RX_TUNING_CNT; i++) {
  646. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  647. i, raw_phase_map[i]);
  648. phase_map &= raw_phase_map[i];
  649. }
  650. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  651. if (phase_map) {
  652. final_phase = sd_search_final_phase(host, phase_map);
  653. if (final_phase == 0xFF)
  654. return -EINVAL;
  655. err = sd_change_phase(host, final_phase, true);
  656. if (err < 0)
  657. return err;
  658. } else {
  659. return -EINVAL;
  660. }
  661. return 0;
  662. }
  663. static inline int sdio_extblock_cmd(struct mmc_command *cmd,
  664. struct mmc_data *data)
  665. {
  666. return (cmd->opcode == SD_IO_RW_EXTENDED) && (data->blksz == 512);
  667. }
  668. static inline int sd_rw_cmd(struct mmc_command *cmd)
  669. {
  670. return mmc_op_multi(cmd->opcode) ||
  671. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  672. (cmd->opcode == MMC_WRITE_BLOCK);
  673. }
  674. static void sd_request(struct work_struct *work)
  675. {
  676. struct realtek_pci_sdmmc *host = container_of(work,
  677. struct realtek_pci_sdmmc, work);
  678. struct rtsx_pcr *pcr = host->pcr;
  679. struct mmc_host *mmc = host->mmc;
  680. struct mmc_request *mrq = host->mrq;
  681. struct mmc_command *cmd = mrq->cmd;
  682. struct mmc_data *data = mrq->data;
  683. unsigned int data_size = 0;
  684. int err;
  685. if (host->eject || !sd_get_cd_int(host)) {
  686. cmd->error = -ENOMEDIUM;
  687. goto finish;
  688. }
  689. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  690. if (err) {
  691. cmd->error = err;
  692. goto finish;
  693. }
  694. mutex_lock(&pcr->pcr_mutex);
  695. rtsx_pci_start_run(pcr);
  696. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  697. host->initial_mode, host->double_clk, host->vpclk);
  698. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  699. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  700. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  701. mutex_lock(&host->host_mutex);
  702. host->mrq = mrq;
  703. mutex_unlock(&host->host_mutex);
  704. if (mrq->data)
  705. data_size = data->blocks * data->blksz;
  706. if (!data_size) {
  707. sd_send_cmd_get_rsp(host, cmd);
  708. } else if (sd_rw_cmd(cmd) || sdio_extblock_cmd(cmd, data)) {
  709. cmd->error = sd_rw_multi(host, mrq);
  710. if (!host->using_cookie)
  711. sdmmc_post_req(host->mmc, host->mrq, 0);
  712. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  713. sd_send_cmd_get_rsp(host, mrq->stop);
  714. } else {
  715. sd_normal_rw(host, mrq);
  716. }
  717. if (mrq->data) {
  718. if (cmd->error || data->error)
  719. data->bytes_xfered = 0;
  720. else
  721. data->bytes_xfered = data->blocks * data->blksz;
  722. }
  723. mutex_unlock(&pcr->pcr_mutex);
  724. finish:
  725. if (cmd->error) {
  726. dev_dbg(sdmmc_dev(host), "CMD %d 0x%08x error(%d)\n",
  727. cmd->opcode, cmd->arg, cmd->error);
  728. }
  729. mutex_lock(&host->host_mutex);
  730. host->mrq = NULL;
  731. mutex_unlock(&host->host_mutex);
  732. mmc_request_done(mmc, mrq);
  733. }
  734. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  735. {
  736. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  737. struct mmc_data *data = mrq->data;
  738. mutex_lock(&host->host_mutex);
  739. host->mrq = mrq;
  740. mutex_unlock(&host->host_mutex);
  741. if (sd_rw_cmd(mrq->cmd) || sdio_extblock_cmd(mrq->cmd, data))
  742. host->using_cookie = sd_pre_dma_transfer(host, data, false);
  743. queue_work(host->workq, &host->work);
  744. }
  745. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  746. unsigned char bus_width)
  747. {
  748. int err = 0;
  749. u8 width[] = {
  750. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  751. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  752. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  753. };
  754. if (bus_width <= MMC_BUS_WIDTH_8)
  755. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  756. 0x03, width[bus_width]);
  757. return err;
  758. }
  759. static int sd_power_on(struct realtek_pci_sdmmc *host)
  760. {
  761. struct rtsx_pcr *pcr = host->pcr;
  762. int err;
  763. if (host->power_state == SDMMC_POWER_ON)
  764. return 0;
  765. rtsx_pci_init_cmd(pcr);
  766. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  767. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  768. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  769. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  770. SD_CLK_EN, SD_CLK_EN);
  771. err = rtsx_pci_send_cmd(pcr, 100);
  772. if (err < 0)
  773. return err;
  774. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  775. if (err < 0)
  776. return err;
  777. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  778. if (err < 0)
  779. return err;
  780. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  781. if (err < 0)
  782. return err;
  783. host->power_state = SDMMC_POWER_ON;
  784. return 0;
  785. }
  786. static int sd_power_off(struct realtek_pci_sdmmc *host)
  787. {
  788. struct rtsx_pcr *pcr = host->pcr;
  789. int err;
  790. host->power_state = SDMMC_POWER_OFF;
  791. rtsx_pci_init_cmd(pcr);
  792. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  793. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  794. err = rtsx_pci_send_cmd(pcr, 100);
  795. if (err < 0)
  796. return err;
  797. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  798. if (err < 0)
  799. return err;
  800. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  801. }
  802. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  803. unsigned char power_mode)
  804. {
  805. int err;
  806. if (power_mode == MMC_POWER_OFF)
  807. err = sd_power_off(host);
  808. else
  809. err = sd_power_on(host);
  810. return err;
  811. }
  812. static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
  813. {
  814. struct rtsx_pcr *pcr = host->pcr;
  815. int err = 0;
  816. rtsx_pci_init_cmd(pcr);
  817. switch (timing) {
  818. case MMC_TIMING_UHS_SDR104:
  819. case MMC_TIMING_UHS_SDR50:
  820. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  821. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  822. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  823. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  824. CLK_LOW_FREQ, CLK_LOW_FREQ);
  825. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  826. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  827. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  828. break;
  829. case MMC_TIMING_MMC_DDR52:
  830. case MMC_TIMING_UHS_DDR50:
  831. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  832. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  833. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  834. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  835. CLK_LOW_FREQ, CLK_LOW_FREQ);
  836. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  837. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  838. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  839. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  840. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  841. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  842. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  843. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  844. break;
  845. case MMC_TIMING_MMC_HS:
  846. case MMC_TIMING_SD_HS:
  847. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  848. 0x0C, SD_20_MODE);
  849. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  850. CLK_LOW_FREQ, CLK_LOW_FREQ);
  851. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  852. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  853. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  854. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  855. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  856. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  857. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  858. break;
  859. default:
  860. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  861. SD_CFG1, 0x0C, SD_20_MODE);
  862. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  863. CLK_LOW_FREQ, CLK_LOW_FREQ);
  864. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  865. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  866. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  867. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  868. SD_PUSH_POINT_CTL, 0xFF, 0);
  869. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  870. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  871. break;
  872. }
  873. err = rtsx_pci_send_cmd(pcr, 100);
  874. return err;
  875. }
  876. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  877. {
  878. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  879. struct rtsx_pcr *pcr = host->pcr;
  880. if (host->eject)
  881. return;
  882. if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
  883. return;
  884. mutex_lock(&pcr->pcr_mutex);
  885. rtsx_pci_start_run(pcr);
  886. sd_set_bus_width(host, ios->bus_width);
  887. sd_set_power_mode(host, ios->power_mode);
  888. sd_set_timing(host, ios->timing);
  889. host->vpclk = false;
  890. host->double_clk = true;
  891. switch (ios->timing) {
  892. case MMC_TIMING_UHS_SDR104:
  893. case MMC_TIMING_UHS_SDR50:
  894. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  895. host->vpclk = true;
  896. host->double_clk = false;
  897. break;
  898. case MMC_TIMING_MMC_DDR52:
  899. case MMC_TIMING_UHS_DDR50:
  900. case MMC_TIMING_UHS_SDR25:
  901. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  902. break;
  903. default:
  904. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  905. break;
  906. }
  907. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  908. host->clock = ios->clock;
  909. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  910. host->initial_mode, host->double_clk, host->vpclk);
  911. mutex_unlock(&pcr->pcr_mutex);
  912. }
  913. static int sdmmc_get_ro(struct mmc_host *mmc)
  914. {
  915. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  916. struct rtsx_pcr *pcr = host->pcr;
  917. int ro = 0;
  918. u32 val;
  919. if (host->eject)
  920. return -ENOMEDIUM;
  921. mutex_lock(&pcr->pcr_mutex);
  922. rtsx_pci_start_run(pcr);
  923. /* Check SD mechanical write-protect switch */
  924. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  925. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  926. if (val & SD_WRITE_PROTECT)
  927. ro = 1;
  928. mutex_unlock(&pcr->pcr_mutex);
  929. return ro;
  930. }
  931. static int sdmmc_get_cd(struct mmc_host *mmc)
  932. {
  933. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  934. struct rtsx_pcr *pcr = host->pcr;
  935. int cd = 0;
  936. u32 val;
  937. if (host->eject)
  938. return cd;
  939. mutex_lock(&pcr->pcr_mutex);
  940. rtsx_pci_start_run(pcr);
  941. /* Check SD card detect */
  942. val = rtsx_pci_card_exist(pcr);
  943. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  944. if (val & SD_EXIST)
  945. cd = 1;
  946. mutex_unlock(&pcr->pcr_mutex);
  947. return cd;
  948. }
  949. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  950. {
  951. struct rtsx_pcr *pcr = host->pcr;
  952. int err;
  953. u8 stat;
  954. /* Reference to Signal Voltage Switch Sequence in SD spec.
  955. * Wait for a period of time so that the card can drive SD_CMD and
  956. * SD_DAT[3:0] to low after sending back CMD11 response.
  957. */
  958. mdelay(1);
  959. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  960. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  961. * abort the voltage switch sequence;
  962. */
  963. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  964. if (err < 0)
  965. return err;
  966. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  967. SD_DAT1_STATUS | SD_DAT0_STATUS))
  968. return -EINVAL;
  969. /* Stop toggle SD clock */
  970. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  971. 0xFF, SD_CLK_FORCE_STOP);
  972. if (err < 0)
  973. return err;
  974. return 0;
  975. }
  976. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  977. {
  978. struct rtsx_pcr *pcr = host->pcr;
  979. int err;
  980. u8 stat, mask, val;
  981. /* Wait 1.8V output of voltage regulator in card stable */
  982. msleep(50);
  983. /* Toggle SD clock again */
  984. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  985. if (err < 0)
  986. return err;
  987. /* Wait for a period of time so that the card can drive
  988. * SD_DAT[3:0] to high at 1.8V
  989. */
  990. msleep(20);
  991. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  992. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  993. if (err < 0)
  994. return err;
  995. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  996. SD_DAT1_STATUS | SD_DAT0_STATUS;
  997. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  998. SD_DAT1_STATUS | SD_DAT0_STATUS;
  999. if ((stat & mask) != val) {
  1000. dev_dbg(sdmmc_dev(host),
  1001. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  1002. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1003. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  1004. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  1005. return -EINVAL;
  1006. }
  1007. return 0;
  1008. }
  1009. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  1010. {
  1011. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1012. struct rtsx_pcr *pcr = host->pcr;
  1013. int err = 0;
  1014. u8 voltage;
  1015. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  1016. __func__, ios->signal_voltage);
  1017. if (host->eject)
  1018. return -ENOMEDIUM;
  1019. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  1020. if (err)
  1021. return err;
  1022. mutex_lock(&pcr->pcr_mutex);
  1023. rtsx_pci_start_run(pcr);
  1024. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  1025. voltage = OUTPUT_3V3;
  1026. else
  1027. voltage = OUTPUT_1V8;
  1028. if (voltage == OUTPUT_1V8) {
  1029. err = sd_wait_voltage_stable_1(host);
  1030. if (err < 0)
  1031. goto out;
  1032. }
  1033. err = rtsx_pci_switch_output_voltage(pcr, voltage);
  1034. if (err < 0)
  1035. goto out;
  1036. if (voltage == OUTPUT_1V8) {
  1037. err = sd_wait_voltage_stable_2(host);
  1038. if (err < 0)
  1039. goto out;
  1040. }
  1041. out:
  1042. /* Stop toggle SD clock in idle */
  1043. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1044. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  1045. mutex_unlock(&pcr->pcr_mutex);
  1046. return err;
  1047. }
  1048. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1049. {
  1050. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1051. struct rtsx_pcr *pcr = host->pcr;
  1052. int err = 0;
  1053. if (host->eject)
  1054. return -ENOMEDIUM;
  1055. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  1056. if (err)
  1057. return err;
  1058. mutex_lock(&pcr->pcr_mutex);
  1059. rtsx_pci_start_run(pcr);
  1060. /* Set initial TX phase */
  1061. switch (mmc->ios.timing) {
  1062. case MMC_TIMING_UHS_SDR104:
  1063. err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
  1064. break;
  1065. case MMC_TIMING_UHS_SDR50:
  1066. err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
  1067. break;
  1068. case MMC_TIMING_UHS_DDR50:
  1069. err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
  1070. break;
  1071. default:
  1072. err = 0;
  1073. }
  1074. if (err)
  1075. goto out;
  1076. /* Tuning RX phase */
  1077. if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
  1078. (mmc->ios.timing == MMC_TIMING_UHS_SDR50))
  1079. err = sd_tuning_rx(host, opcode);
  1080. else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
  1081. err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
  1082. out:
  1083. mutex_unlock(&pcr->pcr_mutex);
  1084. return err;
  1085. }
  1086. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  1087. .pre_req = sdmmc_pre_req,
  1088. .post_req = sdmmc_post_req,
  1089. .request = sdmmc_request,
  1090. .set_ios = sdmmc_set_ios,
  1091. .get_ro = sdmmc_get_ro,
  1092. .get_cd = sdmmc_get_cd,
  1093. .start_signal_voltage_switch = sdmmc_switch_voltage,
  1094. .execute_tuning = sdmmc_execute_tuning,
  1095. };
  1096. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  1097. {
  1098. struct mmc_host *mmc = host->mmc;
  1099. struct rtsx_pcr *pcr = host->pcr;
  1100. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  1101. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  1102. mmc->caps |= MMC_CAP_UHS_SDR50;
  1103. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  1104. mmc->caps |= MMC_CAP_UHS_SDR104;
  1105. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  1106. mmc->caps |= MMC_CAP_UHS_DDR50;
  1107. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  1108. mmc->caps |= MMC_CAP_1_8V_DDR;
  1109. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  1110. mmc->caps |= MMC_CAP_8_BIT_DATA;
  1111. }
  1112. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  1113. {
  1114. struct mmc_host *mmc = host->mmc;
  1115. mmc->f_min = 250000;
  1116. mmc->f_max = 208000000;
  1117. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1118. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1119. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1120. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  1121. mmc->caps2 = MMC_CAP2_NO_PRESCAN_POWERUP | MMC_CAP2_FULL_PWR_CYCLE;
  1122. mmc->max_current_330 = 400;
  1123. mmc->max_current_180 = 800;
  1124. mmc->ops = &realtek_pci_sdmmc_ops;
  1125. init_extra_caps(host);
  1126. mmc->max_segs = 256;
  1127. mmc->max_seg_size = 65536;
  1128. mmc->max_blk_size = 512;
  1129. mmc->max_blk_count = 65535;
  1130. mmc->max_req_size = 524288;
  1131. }
  1132. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1133. {
  1134. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1135. host->cookie = -1;
  1136. mmc_detect_change(host->mmc, 0);
  1137. }
  1138. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1139. {
  1140. struct mmc_host *mmc;
  1141. struct realtek_pci_sdmmc *host;
  1142. struct rtsx_pcr *pcr;
  1143. struct pcr_handle *handle = pdev->dev.platform_data;
  1144. if (!handle)
  1145. return -ENXIO;
  1146. pcr = handle->pcr;
  1147. if (!pcr)
  1148. return -ENXIO;
  1149. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1150. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1151. if (!mmc)
  1152. return -ENOMEM;
  1153. host = mmc_priv(mmc);
  1154. host->workq = create_singlethread_workqueue(SDMMC_WORKQ_NAME);
  1155. if (!host->workq) {
  1156. mmc_free_host(mmc);
  1157. return -ENOMEM;
  1158. }
  1159. host->pcr = pcr;
  1160. host->mmc = mmc;
  1161. host->pdev = pdev;
  1162. host->cookie = -1;
  1163. host->power_state = SDMMC_POWER_OFF;
  1164. INIT_WORK(&host->work, sd_request);
  1165. platform_set_drvdata(pdev, host);
  1166. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1167. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1168. mutex_init(&host->host_mutex);
  1169. realtek_init_host(host);
  1170. mmc_add_host(mmc);
  1171. return 0;
  1172. }
  1173. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1174. {
  1175. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1176. struct rtsx_pcr *pcr;
  1177. struct mmc_host *mmc;
  1178. if (!host)
  1179. return 0;
  1180. pcr = host->pcr;
  1181. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1182. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1183. mmc = host->mmc;
  1184. cancel_work_sync(&host->work);
  1185. mutex_lock(&host->host_mutex);
  1186. if (host->mrq) {
  1187. dev_dbg(&(pdev->dev),
  1188. "%s: Controller removed during transfer\n",
  1189. mmc_hostname(mmc));
  1190. rtsx_pci_complete_unfinished_transfer(pcr);
  1191. host->mrq->cmd->error = -ENOMEDIUM;
  1192. if (host->mrq->stop)
  1193. host->mrq->stop->error = -ENOMEDIUM;
  1194. mmc_request_done(mmc, host->mrq);
  1195. }
  1196. mutex_unlock(&host->host_mutex);
  1197. mmc_remove_host(mmc);
  1198. host->eject = true;
  1199. flush_workqueue(host->workq);
  1200. destroy_workqueue(host->workq);
  1201. host->workq = NULL;
  1202. mmc_free_host(mmc);
  1203. dev_dbg(&(pdev->dev),
  1204. ": Realtek PCI-E SDMMC controller has been removed\n");
  1205. return 0;
  1206. }
  1207. static const struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1208. {
  1209. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1210. }, {
  1211. /* sentinel */
  1212. }
  1213. };
  1214. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1215. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1216. .probe = rtsx_pci_sdmmc_drv_probe,
  1217. .remove = rtsx_pci_sdmmc_drv_remove,
  1218. .id_table = rtsx_pci_sdmmc_ids,
  1219. .driver = {
  1220. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1221. },
  1222. };
  1223. module_platform_driver(rtsx_pci_sdmmc_driver);
  1224. MODULE_LICENSE("GPL");
  1225. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1226. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");