lpc_ich.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117
  1. /*
  2. * lpc_ich.c - LPC interface for Intel ICH
  3. *
  4. * LPC bridge function of the Intel ICH contains many other
  5. * functional units, such as Interrupt controllers, Timers,
  6. * Power Management, System Management, GPIO, RTC, and LPC
  7. * Configuration Registers.
  8. *
  9. * This driver is derived from lpc_sch.
  10. * Copyright (c) 2011 Extreme Engineering Solution, Inc.
  11. * Author: Aaron Sierra <asierra@xes-inc.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License 2 as published
  15. * by the Free Software Foundation.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * This driver supports the following I/O Controller hubs:
  27. * (See the intel documentation on http://developer.intel.com.)
  28. * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
  29. * document number 290687-002, 298242-027: 82801BA (ICH2)
  30. * document number 290733-003, 290739-013: 82801CA (ICH3-S)
  31. * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
  32. * document number 290744-001, 290745-025: 82801DB (ICH4)
  33. * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
  34. * document number 273599-001, 273645-002: 82801E (C-ICH)
  35. * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
  36. * document number 300641-004, 300884-013: 6300ESB
  37. * document number 301473-002, 301474-026: 82801F (ICH6)
  38. * document number 313082-001, 313075-006: 631xESB, 632xESB
  39. * document number 307013-003, 307014-024: 82801G (ICH7)
  40. * document number 322896-001, 322897-001: NM10
  41. * document number 313056-003, 313057-017: 82801H (ICH8)
  42. * document number 316972-004, 316973-012: 82801I (ICH9)
  43. * document number 319973-002, 319974-002: 82801J (ICH10)
  44. * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
  45. * document number 320066-003, 320257-008: EP80597 (IICH)
  46. * document number 324645-001, 324646-001: Cougar Point (CPT)
  47. * document number TBD : Patsburg (PBG)
  48. * document number TBD : DH89xxCC
  49. * document number TBD : Panther Point
  50. * document number TBD : Lynx Point
  51. * document number TBD : Lynx Point-LP
  52. * document number TBD : Wellsburg
  53. * document number TBD : Avoton SoC
  54. * document number TBD : Coleto Creek
  55. * document number TBD : Wildcat Point-LP
  56. * document number TBD : 9 Series
  57. */
  58. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  59. #include <linux/kernel.h>
  60. #include <linux/module.h>
  61. #include <linux/errno.h>
  62. #include <linux/acpi.h>
  63. #include <linux/pci.h>
  64. #include <linux/mfd/core.h>
  65. #include <linux/mfd/lpc_ich.h>
  66. #include <linux/platform_data/itco_wdt.h>
  67. #define ACPIBASE 0x40
  68. #define ACPIBASE_GPE_OFF 0x28
  69. #define ACPIBASE_GPE_END 0x2f
  70. #define ACPIBASE_SMI_OFF 0x30
  71. #define ACPIBASE_SMI_END 0x33
  72. #define ACPIBASE_PMC_OFF 0x08
  73. #define ACPIBASE_PMC_END 0x0c
  74. #define ACPIBASE_TCO_OFF 0x60
  75. #define ACPIBASE_TCO_END 0x7f
  76. #define ACPICTRL_PMCBASE 0x44
  77. #define ACPIBASE_GCS_OFF 0x3410
  78. #define ACPIBASE_GCS_END 0x3414
  79. #define GPIOBASE_ICH0 0x58
  80. #define GPIOCTRL_ICH0 0x5C
  81. #define GPIOBASE_ICH6 0x48
  82. #define GPIOCTRL_ICH6 0x4C
  83. #define RCBABASE 0xf0
  84. #define wdt_io_res(i) wdt_res(0, i)
  85. #define wdt_mem_res(i) wdt_res(ICH_RES_MEM_OFF, i)
  86. #define wdt_res(b, i) (&wdt_ich_res[(b) + (i)])
  87. struct lpc_ich_priv {
  88. int chipset;
  89. int abase; /* ACPI base */
  90. int actrl_pbase; /* ACPI control or PMC base */
  91. int gbase; /* GPIO base */
  92. int gctrl; /* GPIO control */
  93. int abase_save; /* Cached ACPI base value */
  94. int actrl_pbase_save; /* Cached ACPI control or PMC base value */
  95. int gctrl_save; /* Cached GPIO control value */
  96. };
  97. static struct resource wdt_ich_res[] = {
  98. /* ACPI - TCO */
  99. {
  100. .flags = IORESOURCE_IO,
  101. },
  102. /* ACPI - SMI */
  103. {
  104. .flags = IORESOURCE_IO,
  105. },
  106. /* GCS or PMC */
  107. {
  108. .flags = IORESOURCE_MEM,
  109. },
  110. };
  111. static struct resource gpio_ich_res[] = {
  112. /* GPIO */
  113. {
  114. .flags = IORESOURCE_IO,
  115. },
  116. /* ACPI - GPE0 */
  117. {
  118. .flags = IORESOURCE_IO,
  119. },
  120. };
  121. enum lpc_cells {
  122. LPC_WDT = 0,
  123. LPC_GPIO,
  124. };
  125. static struct mfd_cell lpc_ich_cells[] = {
  126. [LPC_WDT] = {
  127. .name = "iTCO_wdt",
  128. .num_resources = ARRAY_SIZE(wdt_ich_res),
  129. .resources = wdt_ich_res,
  130. .ignore_resource_conflicts = true,
  131. },
  132. [LPC_GPIO] = {
  133. .name = "gpio_ich",
  134. .num_resources = ARRAY_SIZE(gpio_ich_res),
  135. .resources = gpio_ich_res,
  136. .ignore_resource_conflicts = true,
  137. },
  138. };
  139. /* chipset related info */
  140. enum lpc_chipsets {
  141. LPC_ICH = 0, /* ICH */
  142. LPC_ICH0, /* ICH0 */
  143. LPC_ICH2, /* ICH2 */
  144. LPC_ICH2M, /* ICH2-M */
  145. LPC_ICH3, /* ICH3-S */
  146. LPC_ICH3M, /* ICH3-M */
  147. LPC_ICH4, /* ICH4 */
  148. LPC_ICH4M, /* ICH4-M */
  149. LPC_CICH, /* C-ICH */
  150. LPC_ICH5, /* ICH5 & ICH5R */
  151. LPC_6300ESB, /* 6300ESB */
  152. LPC_ICH6, /* ICH6 & ICH6R */
  153. LPC_ICH6M, /* ICH6-M */
  154. LPC_ICH6W, /* ICH6W & ICH6RW */
  155. LPC_631XESB, /* 631xESB/632xESB */
  156. LPC_ICH7, /* ICH7 & ICH7R */
  157. LPC_ICH7DH, /* ICH7DH */
  158. LPC_ICH7M, /* ICH7-M & ICH7-U */
  159. LPC_ICH7MDH, /* ICH7-M DH */
  160. LPC_NM10, /* NM10 */
  161. LPC_ICH8, /* ICH8 & ICH8R */
  162. LPC_ICH8DH, /* ICH8DH */
  163. LPC_ICH8DO, /* ICH8DO */
  164. LPC_ICH8M, /* ICH8M */
  165. LPC_ICH8ME, /* ICH8M-E */
  166. LPC_ICH9, /* ICH9 */
  167. LPC_ICH9R, /* ICH9R */
  168. LPC_ICH9DH, /* ICH9DH */
  169. LPC_ICH9DO, /* ICH9DO */
  170. LPC_ICH9M, /* ICH9M */
  171. LPC_ICH9ME, /* ICH9M-E */
  172. LPC_ICH10, /* ICH10 */
  173. LPC_ICH10R, /* ICH10R */
  174. LPC_ICH10D, /* ICH10D */
  175. LPC_ICH10DO, /* ICH10DO */
  176. LPC_PCH, /* PCH Desktop Full Featured */
  177. LPC_PCHM, /* PCH Mobile Full Featured */
  178. LPC_P55, /* P55 */
  179. LPC_PM55, /* PM55 */
  180. LPC_H55, /* H55 */
  181. LPC_QM57, /* QM57 */
  182. LPC_H57, /* H57 */
  183. LPC_HM55, /* HM55 */
  184. LPC_Q57, /* Q57 */
  185. LPC_HM57, /* HM57 */
  186. LPC_PCHMSFF, /* PCH Mobile SFF Full Featured */
  187. LPC_QS57, /* QS57 */
  188. LPC_3400, /* 3400 */
  189. LPC_3420, /* 3420 */
  190. LPC_3450, /* 3450 */
  191. LPC_EP80579, /* EP80579 */
  192. LPC_CPT, /* Cougar Point */
  193. LPC_CPTD, /* Cougar Point Desktop */
  194. LPC_CPTM, /* Cougar Point Mobile */
  195. LPC_PBG, /* Patsburg */
  196. LPC_DH89XXCC, /* DH89xxCC */
  197. LPC_PPT, /* Panther Point */
  198. LPC_LPT, /* Lynx Point */
  199. LPC_LPT_LP, /* Lynx Point-LP */
  200. LPC_WBG, /* Wellsburg */
  201. LPC_AVN, /* Avoton SoC */
  202. LPC_BAYTRAIL, /* Bay Trail SoC */
  203. LPC_COLETO, /* Coleto Creek */
  204. LPC_WPT_LP, /* Wildcat Point-LP */
  205. LPC_BRASWELL, /* Braswell SoC */
  206. LPC_9S, /* 9 Series */
  207. };
  208. static struct lpc_ich_info lpc_chipset_info[] = {
  209. [LPC_ICH] = {
  210. .name = "ICH",
  211. .iTCO_version = 1,
  212. },
  213. [LPC_ICH0] = {
  214. .name = "ICH0",
  215. .iTCO_version = 1,
  216. },
  217. [LPC_ICH2] = {
  218. .name = "ICH2",
  219. .iTCO_version = 1,
  220. },
  221. [LPC_ICH2M] = {
  222. .name = "ICH2-M",
  223. .iTCO_version = 1,
  224. },
  225. [LPC_ICH3] = {
  226. .name = "ICH3-S",
  227. .iTCO_version = 1,
  228. },
  229. [LPC_ICH3M] = {
  230. .name = "ICH3-M",
  231. .iTCO_version = 1,
  232. },
  233. [LPC_ICH4] = {
  234. .name = "ICH4",
  235. .iTCO_version = 1,
  236. },
  237. [LPC_ICH4M] = {
  238. .name = "ICH4-M",
  239. .iTCO_version = 1,
  240. },
  241. [LPC_CICH] = {
  242. .name = "C-ICH",
  243. .iTCO_version = 1,
  244. },
  245. [LPC_ICH5] = {
  246. .name = "ICH5 or ICH5R",
  247. .iTCO_version = 1,
  248. },
  249. [LPC_6300ESB] = {
  250. .name = "6300ESB",
  251. .iTCO_version = 1,
  252. },
  253. [LPC_ICH6] = {
  254. .name = "ICH6 or ICH6R",
  255. .iTCO_version = 2,
  256. .gpio_version = ICH_V6_GPIO,
  257. },
  258. [LPC_ICH6M] = {
  259. .name = "ICH6-M",
  260. .iTCO_version = 2,
  261. .gpio_version = ICH_V6_GPIO,
  262. },
  263. [LPC_ICH6W] = {
  264. .name = "ICH6W or ICH6RW",
  265. .iTCO_version = 2,
  266. .gpio_version = ICH_V6_GPIO,
  267. },
  268. [LPC_631XESB] = {
  269. .name = "631xESB/632xESB",
  270. .iTCO_version = 2,
  271. .gpio_version = ICH_V6_GPIO,
  272. },
  273. [LPC_ICH7] = {
  274. .name = "ICH7 or ICH7R",
  275. .iTCO_version = 2,
  276. .gpio_version = ICH_V7_GPIO,
  277. },
  278. [LPC_ICH7DH] = {
  279. .name = "ICH7DH",
  280. .iTCO_version = 2,
  281. .gpio_version = ICH_V7_GPIO,
  282. },
  283. [LPC_ICH7M] = {
  284. .name = "ICH7-M or ICH7-U",
  285. .iTCO_version = 2,
  286. .gpio_version = ICH_V7_GPIO,
  287. },
  288. [LPC_ICH7MDH] = {
  289. .name = "ICH7-M DH",
  290. .iTCO_version = 2,
  291. .gpio_version = ICH_V7_GPIO,
  292. },
  293. [LPC_NM10] = {
  294. .name = "NM10",
  295. .iTCO_version = 2,
  296. .gpio_version = ICH_V7_GPIO,
  297. },
  298. [LPC_ICH8] = {
  299. .name = "ICH8 or ICH8R",
  300. .iTCO_version = 2,
  301. .gpio_version = ICH_V7_GPIO,
  302. },
  303. [LPC_ICH8DH] = {
  304. .name = "ICH8DH",
  305. .iTCO_version = 2,
  306. .gpio_version = ICH_V7_GPIO,
  307. },
  308. [LPC_ICH8DO] = {
  309. .name = "ICH8DO",
  310. .iTCO_version = 2,
  311. .gpio_version = ICH_V7_GPIO,
  312. },
  313. [LPC_ICH8M] = {
  314. .name = "ICH8M",
  315. .iTCO_version = 2,
  316. .gpio_version = ICH_V7_GPIO,
  317. },
  318. [LPC_ICH8ME] = {
  319. .name = "ICH8M-E",
  320. .iTCO_version = 2,
  321. .gpio_version = ICH_V7_GPIO,
  322. },
  323. [LPC_ICH9] = {
  324. .name = "ICH9",
  325. .iTCO_version = 2,
  326. .gpio_version = ICH_V9_GPIO,
  327. },
  328. [LPC_ICH9R] = {
  329. .name = "ICH9R",
  330. .iTCO_version = 2,
  331. .gpio_version = ICH_V9_GPIO,
  332. },
  333. [LPC_ICH9DH] = {
  334. .name = "ICH9DH",
  335. .iTCO_version = 2,
  336. .gpio_version = ICH_V9_GPIO,
  337. },
  338. [LPC_ICH9DO] = {
  339. .name = "ICH9DO",
  340. .iTCO_version = 2,
  341. .gpio_version = ICH_V9_GPIO,
  342. },
  343. [LPC_ICH9M] = {
  344. .name = "ICH9M",
  345. .iTCO_version = 2,
  346. .gpio_version = ICH_V9_GPIO,
  347. },
  348. [LPC_ICH9ME] = {
  349. .name = "ICH9M-E",
  350. .iTCO_version = 2,
  351. .gpio_version = ICH_V9_GPIO,
  352. },
  353. [LPC_ICH10] = {
  354. .name = "ICH10",
  355. .iTCO_version = 2,
  356. .gpio_version = ICH_V10CONS_GPIO,
  357. },
  358. [LPC_ICH10R] = {
  359. .name = "ICH10R",
  360. .iTCO_version = 2,
  361. .gpio_version = ICH_V10CONS_GPIO,
  362. },
  363. [LPC_ICH10D] = {
  364. .name = "ICH10D",
  365. .iTCO_version = 2,
  366. .gpio_version = ICH_V10CORP_GPIO,
  367. },
  368. [LPC_ICH10DO] = {
  369. .name = "ICH10DO",
  370. .iTCO_version = 2,
  371. .gpio_version = ICH_V10CORP_GPIO,
  372. },
  373. [LPC_PCH] = {
  374. .name = "PCH Desktop Full Featured",
  375. .iTCO_version = 2,
  376. .gpio_version = ICH_V5_GPIO,
  377. },
  378. [LPC_PCHM] = {
  379. .name = "PCH Mobile Full Featured",
  380. .iTCO_version = 2,
  381. .gpio_version = ICH_V5_GPIO,
  382. },
  383. [LPC_P55] = {
  384. .name = "P55",
  385. .iTCO_version = 2,
  386. .gpio_version = ICH_V5_GPIO,
  387. },
  388. [LPC_PM55] = {
  389. .name = "PM55",
  390. .iTCO_version = 2,
  391. .gpio_version = ICH_V5_GPIO,
  392. },
  393. [LPC_H55] = {
  394. .name = "H55",
  395. .iTCO_version = 2,
  396. .gpio_version = ICH_V5_GPIO,
  397. },
  398. [LPC_QM57] = {
  399. .name = "QM57",
  400. .iTCO_version = 2,
  401. .gpio_version = ICH_V5_GPIO,
  402. },
  403. [LPC_H57] = {
  404. .name = "H57",
  405. .iTCO_version = 2,
  406. .gpio_version = ICH_V5_GPIO,
  407. },
  408. [LPC_HM55] = {
  409. .name = "HM55",
  410. .iTCO_version = 2,
  411. .gpio_version = ICH_V5_GPIO,
  412. },
  413. [LPC_Q57] = {
  414. .name = "Q57",
  415. .iTCO_version = 2,
  416. .gpio_version = ICH_V5_GPIO,
  417. },
  418. [LPC_HM57] = {
  419. .name = "HM57",
  420. .iTCO_version = 2,
  421. .gpio_version = ICH_V5_GPIO,
  422. },
  423. [LPC_PCHMSFF] = {
  424. .name = "PCH Mobile SFF Full Featured",
  425. .iTCO_version = 2,
  426. .gpio_version = ICH_V5_GPIO,
  427. },
  428. [LPC_QS57] = {
  429. .name = "QS57",
  430. .iTCO_version = 2,
  431. .gpio_version = ICH_V5_GPIO,
  432. },
  433. [LPC_3400] = {
  434. .name = "3400",
  435. .iTCO_version = 2,
  436. .gpio_version = ICH_V5_GPIO,
  437. },
  438. [LPC_3420] = {
  439. .name = "3420",
  440. .iTCO_version = 2,
  441. .gpio_version = ICH_V5_GPIO,
  442. },
  443. [LPC_3450] = {
  444. .name = "3450",
  445. .iTCO_version = 2,
  446. .gpio_version = ICH_V5_GPIO,
  447. },
  448. [LPC_EP80579] = {
  449. .name = "EP80579",
  450. .iTCO_version = 2,
  451. },
  452. [LPC_CPT] = {
  453. .name = "Cougar Point",
  454. .iTCO_version = 2,
  455. .gpio_version = ICH_V5_GPIO,
  456. },
  457. [LPC_CPTD] = {
  458. .name = "Cougar Point Desktop",
  459. .iTCO_version = 2,
  460. .gpio_version = ICH_V5_GPIO,
  461. },
  462. [LPC_CPTM] = {
  463. .name = "Cougar Point Mobile",
  464. .iTCO_version = 2,
  465. .gpio_version = ICH_V5_GPIO,
  466. },
  467. [LPC_PBG] = {
  468. .name = "Patsburg",
  469. .iTCO_version = 2,
  470. },
  471. [LPC_DH89XXCC] = {
  472. .name = "DH89xxCC",
  473. .iTCO_version = 2,
  474. },
  475. [LPC_PPT] = {
  476. .name = "Panther Point",
  477. .iTCO_version = 2,
  478. .gpio_version = ICH_V5_GPIO,
  479. },
  480. [LPC_LPT] = {
  481. .name = "Lynx Point",
  482. .iTCO_version = 2,
  483. },
  484. [LPC_LPT_LP] = {
  485. .name = "Lynx Point_LP",
  486. .iTCO_version = 2,
  487. },
  488. [LPC_WBG] = {
  489. .name = "Wellsburg",
  490. .iTCO_version = 2,
  491. },
  492. [LPC_AVN] = {
  493. .name = "Avoton SoC",
  494. .iTCO_version = 3,
  495. .gpio_version = AVOTON_GPIO,
  496. },
  497. [LPC_BAYTRAIL] = {
  498. .name = "Bay Trail SoC",
  499. .iTCO_version = 3,
  500. },
  501. [LPC_COLETO] = {
  502. .name = "Coleto Creek",
  503. .iTCO_version = 2,
  504. },
  505. [LPC_WPT_LP] = {
  506. .name = "Wildcat Point_LP",
  507. .iTCO_version = 2,
  508. },
  509. [LPC_BRASWELL] = {
  510. .name = "Braswell SoC",
  511. .iTCO_version = 3,
  512. },
  513. [LPC_9S] = {
  514. .name = "9 Series",
  515. .iTCO_version = 2,
  516. },
  517. };
  518. /*
  519. * This data only exists for exporting the supported PCI ids
  520. * via MODULE_DEVICE_TABLE. We do not actually register a
  521. * pci_driver, because the I/O Controller Hub has also other
  522. * functions that probably will be registered by other drivers.
  523. */
  524. static const struct pci_device_id lpc_ich_ids[] = {
  525. { PCI_VDEVICE(INTEL, 0x0f1c), LPC_BAYTRAIL},
  526. { PCI_VDEVICE(INTEL, 0x1c41), LPC_CPT},
  527. { PCI_VDEVICE(INTEL, 0x1c42), LPC_CPTD},
  528. { PCI_VDEVICE(INTEL, 0x1c43), LPC_CPTM},
  529. { PCI_VDEVICE(INTEL, 0x1c44), LPC_CPT},
  530. { PCI_VDEVICE(INTEL, 0x1c45), LPC_CPT},
  531. { PCI_VDEVICE(INTEL, 0x1c46), LPC_CPT},
  532. { PCI_VDEVICE(INTEL, 0x1c47), LPC_CPT},
  533. { PCI_VDEVICE(INTEL, 0x1c48), LPC_CPT},
  534. { PCI_VDEVICE(INTEL, 0x1c49), LPC_CPT},
  535. { PCI_VDEVICE(INTEL, 0x1c4a), LPC_CPT},
  536. { PCI_VDEVICE(INTEL, 0x1c4b), LPC_CPT},
  537. { PCI_VDEVICE(INTEL, 0x1c4c), LPC_CPT},
  538. { PCI_VDEVICE(INTEL, 0x1c4d), LPC_CPT},
  539. { PCI_VDEVICE(INTEL, 0x1c4e), LPC_CPT},
  540. { PCI_VDEVICE(INTEL, 0x1c4f), LPC_CPT},
  541. { PCI_VDEVICE(INTEL, 0x1c50), LPC_CPT},
  542. { PCI_VDEVICE(INTEL, 0x1c51), LPC_CPT},
  543. { PCI_VDEVICE(INTEL, 0x1c52), LPC_CPT},
  544. { PCI_VDEVICE(INTEL, 0x1c53), LPC_CPT},
  545. { PCI_VDEVICE(INTEL, 0x1c54), LPC_CPT},
  546. { PCI_VDEVICE(INTEL, 0x1c55), LPC_CPT},
  547. { PCI_VDEVICE(INTEL, 0x1c56), LPC_CPT},
  548. { PCI_VDEVICE(INTEL, 0x1c57), LPC_CPT},
  549. { PCI_VDEVICE(INTEL, 0x1c58), LPC_CPT},
  550. { PCI_VDEVICE(INTEL, 0x1c59), LPC_CPT},
  551. { PCI_VDEVICE(INTEL, 0x1c5a), LPC_CPT},
  552. { PCI_VDEVICE(INTEL, 0x1c5b), LPC_CPT},
  553. { PCI_VDEVICE(INTEL, 0x1c5c), LPC_CPT},
  554. { PCI_VDEVICE(INTEL, 0x1c5d), LPC_CPT},
  555. { PCI_VDEVICE(INTEL, 0x1c5e), LPC_CPT},
  556. { PCI_VDEVICE(INTEL, 0x1c5f), LPC_CPT},
  557. { PCI_VDEVICE(INTEL, 0x1d40), LPC_PBG},
  558. { PCI_VDEVICE(INTEL, 0x1d41), LPC_PBG},
  559. { PCI_VDEVICE(INTEL, 0x1e40), LPC_PPT},
  560. { PCI_VDEVICE(INTEL, 0x1e41), LPC_PPT},
  561. { PCI_VDEVICE(INTEL, 0x1e42), LPC_PPT},
  562. { PCI_VDEVICE(INTEL, 0x1e43), LPC_PPT},
  563. { PCI_VDEVICE(INTEL, 0x1e44), LPC_PPT},
  564. { PCI_VDEVICE(INTEL, 0x1e45), LPC_PPT},
  565. { PCI_VDEVICE(INTEL, 0x1e46), LPC_PPT},
  566. { PCI_VDEVICE(INTEL, 0x1e47), LPC_PPT},
  567. { PCI_VDEVICE(INTEL, 0x1e48), LPC_PPT},
  568. { PCI_VDEVICE(INTEL, 0x1e49), LPC_PPT},
  569. { PCI_VDEVICE(INTEL, 0x1e4a), LPC_PPT},
  570. { PCI_VDEVICE(INTEL, 0x1e4b), LPC_PPT},
  571. { PCI_VDEVICE(INTEL, 0x1e4c), LPC_PPT},
  572. { PCI_VDEVICE(INTEL, 0x1e4d), LPC_PPT},
  573. { PCI_VDEVICE(INTEL, 0x1e4e), LPC_PPT},
  574. { PCI_VDEVICE(INTEL, 0x1e4f), LPC_PPT},
  575. { PCI_VDEVICE(INTEL, 0x1e50), LPC_PPT},
  576. { PCI_VDEVICE(INTEL, 0x1e51), LPC_PPT},
  577. { PCI_VDEVICE(INTEL, 0x1e52), LPC_PPT},
  578. { PCI_VDEVICE(INTEL, 0x1e53), LPC_PPT},
  579. { PCI_VDEVICE(INTEL, 0x1e54), LPC_PPT},
  580. { PCI_VDEVICE(INTEL, 0x1e55), LPC_PPT},
  581. { PCI_VDEVICE(INTEL, 0x1e56), LPC_PPT},
  582. { PCI_VDEVICE(INTEL, 0x1e57), LPC_PPT},
  583. { PCI_VDEVICE(INTEL, 0x1e58), LPC_PPT},
  584. { PCI_VDEVICE(INTEL, 0x1e59), LPC_PPT},
  585. { PCI_VDEVICE(INTEL, 0x1e5a), LPC_PPT},
  586. { PCI_VDEVICE(INTEL, 0x1e5b), LPC_PPT},
  587. { PCI_VDEVICE(INTEL, 0x1e5c), LPC_PPT},
  588. { PCI_VDEVICE(INTEL, 0x1e5d), LPC_PPT},
  589. { PCI_VDEVICE(INTEL, 0x1e5e), LPC_PPT},
  590. { PCI_VDEVICE(INTEL, 0x1e5f), LPC_PPT},
  591. { PCI_VDEVICE(INTEL, 0x1f38), LPC_AVN},
  592. { PCI_VDEVICE(INTEL, 0x1f39), LPC_AVN},
  593. { PCI_VDEVICE(INTEL, 0x1f3a), LPC_AVN},
  594. { PCI_VDEVICE(INTEL, 0x1f3b), LPC_AVN},
  595. { PCI_VDEVICE(INTEL, 0x229c), LPC_BRASWELL},
  596. { PCI_VDEVICE(INTEL, 0x2310), LPC_DH89XXCC},
  597. { PCI_VDEVICE(INTEL, 0x2390), LPC_COLETO},
  598. { PCI_VDEVICE(INTEL, 0x2410), LPC_ICH},
  599. { PCI_VDEVICE(INTEL, 0x2420), LPC_ICH0},
  600. { PCI_VDEVICE(INTEL, 0x2440), LPC_ICH2},
  601. { PCI_VDEVICE(INTEL, 0x244c), LPC_ICH2M},
  602. { PCI_VDEVICE(INTEL, 0x2450), LPC_CICH},
  603. { PCI_VDEVICE(INTEL, 0x2480), LPC_ICH3},
  604. { PCI_VDEVICE(INTEL, 0x248c), LPC_ICH3M},
  605. { PCI_VDEVICE(INTEL, 0x24c0), LPC_ICH4},
  606. { PCI_VDEVICE(INTEL, 0x24cc), LPC_ICH4M},
  607. { PCI_VDEVICE(INTEL, 0x24d0), LPC_ICH5},
  608. { PCI_VDEVICE(INTEL, 0x25a1), LPC_6300ESB},
  609. { PCI_VDEVICE(INTEL, 0x2640), LPC_ICH6},
  610. { PCI_VDEVICE(INTEL, 0x2641), LPC_ICH6M},
  611. { PCI_VDEVICE(INTEL, 0x2642), LPC_ICH6W},
  612. { PCI_VDEVICE(INTEL, 0x2670), LPC_631XESB},
  613. { PCI_VDEVICE(INTEL, 0x2671), LPC_631XESB},
  614. { PCI_VDEVICE(INTEL, 0x2672), LPC_631XESB},
  615. { PCI_VDEVICE(INTEL, 0x2673), LPC_631XESB},
  616. { PCI_VDEVICE(INTEL, 0x2674), LPC_631XESB},
  617. { PCI_VDEVICE(INTEL, 0x2675), LPC_631XESB},
  618. { PCI_VDEVICE(INTEL, 0x2676), LPC_631XESB},
  619. { PCI_VDEVICE(INTEL, 0x2677), LPC_631XESB},
  620. { PCI_VDEVICE(INTEL, 0x2678), LPC_631XESB},
  621. { PCI_VDEVICE(INTEL, 0x2679), LPC_631XESB},
  622. { PCI_VDEVICE(INTEL, 0x267a), LPC_631XESB},
  623. { PCI_VDEVICE(INTEL, 0x267b), LPC_631XESB},
  624. { PCI_VDEVICE(INTEL, 0x267c), LPC_631XESB},
  625. { PCI_VDEVICE(INTEL, 0x267d), LPC_631XESB},
  626. { PCI_VDEVICE(INTEL, 0x267e), LPC_631XESB},
  627. { PCI_VDEVICE(INTEL, 0x267f), LPC_631XESB},
  628. { PCI_VDEVICE(INTEL, 0x27b0), LPC_ICH7DH},
  629. { PCI_VDEVICE(INTEL, 0x27b8), LPC_ICH7},
  630. { PCI_VDEVICE(INTEL, 0x27b9), LPC_ICH7M},
  631. { PCI_VDEVICE(INTEL, 0x27bc), LPC_NM10},
  632. { PCI_VDEVICE(INTEL, 0x27bd), LPC_ICH7MDH},
  633. { PCI_VDEVICE(INTEL, 0x2810), LPC_ICH8},
  634. { PCI_VDEVICE(INTEL, 0x2811), LPC_ICH8ME},
  635. { PCI_VDEVICE(INTEL, 0x2812), LPC_ICH8DH},
  636. { PCI_VDEVICE(INTEL, 0x2814), LPC_ICH8DO},
  637. { PCI_VDEVICE(INTEL, 0x2815), LPC_ICH8M},
  638. { PCI_VDEVICE(INTEL, 0x2912), LPC_ICH9DH},
  639. { PCI_VDEVICE(INTEL, 0x2914), LPC_ICH9DO},
  640. { PCI_VDEVICE(INTEL, 0x2916), LPC_ICH9R},
  641. { PCI_VDEVICE(INTEL, 0x2917), LPC_ICH9ME},
  642. { PCI_VDEVICE(INTEL, 0x2918), LPC_ICH9},
  643. { PCI_VDEVICE(INTEL, 0x2919), LPC_ICH9M},
  644. { PCI_VDEVICE(INTEL, 0x3a14), LPC_ICH10DO},
  645. { PCI_VDEVICE(INTEL, 0x3a16), LPC_ICH10R},
  646. { PCI_VDEVICE(INTEL, 0x3a18), LPC_ICH10},
  647. { PCI_VDEVICE(INTEL, 0x3a1a), LPC_ICH10D},
  648. { PCI_VDEVICE(INTEL, 0x3b00), LPC_PCH},
  649. { PCI_VDEVICE(INTEL, 0x3b01), LPC_PCHM},
  650. { PCI_VDEVICE(INTEL, 0x3b02), LPC_P55},
  651. { PCI_VDEVICE(INTEL, 0x3b03), LPC_PM55},
  652. { PCI_VDEVICE(INTEL, 0x3b06), LPC_H55},
  653. { PCI_VDEVICE(INTEL, 0x3b07), LPC_QM57},
  654. { PCI_VDEVICE(INTEL, 0x3b08), LPC_H57},
  655. { PCI_VDEVICE(INTEL, 0x3b09), LPC_HM55},
  656. { PCI_VDEVICE(INTEL, 0x3b0a), LPC_Q57},
  657. { PCI_VDEVICE(INTEL, 0x3b0b), LPC_HM57},
  658. { PCI_VDEVICE(INTEL, 0x3b0d), LPC_PCHMSFF},
  659. { PCI_VDEVICE(INTEL, 0x3b0f), LPC_QS57},
  660. { PCI_VDEVICE(INTEL, 0x3b12), LPC_3400},
  661. { PCI_VDEVICE(INTEL, 0x3b14), LPC_3420},
  662. { PCI_VDEVICE(INTEL, 0x3b16), LPC_3450},
  663. { PCI_VDEVICE(INTEL, 0x5031), LPC_EP80579},
  664. { PCI_VDEVICE(INTEL, 0x8c40), LPC_LPT},
  665. { PCI_VDEVICE(INTEL, 0x8c41), LPC_LPT},
  666. { PCI_VDEVICE(INTEL, 0x8c42), LPC_LPT},
  667. { PCI_VDEVICE(INTEL, 0x8c43), LPC_LPT},
  668. { PCI_VDEVICE(INTEL, 0x8c44), LPC_LPT},
  669. { PCI_VDEVICE(INTEL, 0x8c45), LPC_LPT},
  670. { PCI_VDEVICE(INTEL, 0x8c46), LPC_LPT},
  671. { PCI_VDEVICE(INTEL, 0x8c47), LPC_LPT},
  672. { PCI_VDEVICE(INTEL, 0x8c48), LPC_LPT},
  673. { PCI_VDEVICE(INTEL, 0x8c49), LPC_LPT},
  674. { PCI_VDEVICE(INTEL, 0x8c4a), LPC_LPT},
  675. { PCI_VDEVICE(INTEL, 0x8c4b), LPC_LPT},
  676. { PCI_VDEVICE(INTEL, 0x8c4c), LPC_LPT},
  677. { PCI_VDEVICE(INTEL, 0x8c4d), LPC_LPT},
  678. { PCI_VDEVICE(INTEL, 0x8c4e), LPC_LPT},
  679. { PCI_VDEVICE(INTEL, 0x8c4f), LPC_LPT},
  680. { PCI_VDEVICE(INTEL, 0x8c50), LPC_LPT},
  681. { PCI_VDEVICE(INTEL, 0x8c51), LPC_LPT},
  682. { PCI_VDEVICE(INTEL, 0x8c52), LPC_LPT},
  683. { PCI_VDEVICE(INTEL, 0x8c53), LPC_LPT},
  684. { PCI_VDEVICE(INTEL, 0x8c54), LPC_LPT},
  685. { PCI_VDEVICE(INTEL, 0x8c55), LPC_LPT},
  686. { PCI_VDEVICE(INTEL, 0x8c56), LPC_LPT},
  687. { PCI_VDEVICE(INTEL, 0x8c57), LPC_LPT},
  688. { PCI_VDEVICE(INTEL, 0x8c58), LPC_LPT},
  689. { PCI_VDEVICE(INTEL, 0x8c59), LPC_LPT},
  690. { PCI_VDEVICE(INTEL, 0x8c5a), LPC_LPT},
  691. { PCI_VDEVICE(INTEL, 0x8c5b), LPC_LPT},
  692. { PCI_VDEVICE(INTEL, 0x8c5c), LPC_LPT},
  693. { PCI_VDEVICE(INTEL, 0x8c5d), LPC_LPT},
  694. { PCI_VDEVICE(INTEL, 0x8c5e), LPC_LPT},
  695. { PCI_VDEVICE(INTEL, 0x8c5f), LPC_LPT},
  696. { PCI_VDEVICE(INTEL, 0x8cc1), LPC_9S},
  697. { PCI_VDEVICE(INTEL, 0x8cc2), LPC_9S},
  698. { PCI_VDEVICE(INTEL, 0x8cc3), LPC_9S},
  699. { PCI_VDEVICE(INTEL, 0x8cc4), LPC_9S},
  700. { PCI_VDEVICE(INTEL, 0x8cc6), LPC_9S},
  701. { PCI_VDEVICE(INTEL, 0x8d40), LPC_WBG},
  702. { PCI_VDEVICE(INTEL, 0x8d41), LPC_WBG},
  703. { PCI_VDEVICE(INTEL, 0x8d42), LPC_WBG},
  704. { PCI_VDEVICE(INTEL, 0x8d43), LPC_WBG},
  705. { PCI_VDEVICE(INTEL, 0x8d44), LPC_WBG},
  706. { PCI_VDEVICE(INTEL, 0x8d45), LPC_WBG},
  707. { PCI_VDEVICE(INTEL, 0x8d46), LPC_WBG},
  708. { PCI_VDEVICE(INTEL, 0x8d47), LPC_WBG},
  709. { PCI_VDEVICE(INTEL, 0x8d48), LPC_WBG},
  710. { PCI_VDEVICE(INTEL, 0x8d49), LPC_WBG},
  711. { PCI_VDEVICE(INTEL, 0x8d4a), LPC_WBG},
  712. { PCI_VDEVICE(INTEL, 0x8d4b), LPC_WBG},
  713. { PCI_VDEVICE(INTEL, 0x8d4c), LPC_WBG},
  714. { PCI_VDEVICE(INTEL, 0x8d4d), LPC_WBG},
  715. { PCI_VDEVICE(INTEL, 0x8d4e), LPC_WBG},
  716. { PCI_VDEVICE(INTEL, 0x8d4f), LPC_WBG},
  717. { PCI_VDEVICE(INTEL, 0x8d50), LPC_WBG},
  718. { PCI_VDEVICE(INTEL, 0x8d51), LPC_WBG},
  719. { PCI_VDEVICE(INTEL, 0x8d52), LPC_WBG},
  720. { PCI_VDEVICE(INTEL, 0x8d53), LPC_WBG},
  721. { PCI_VDEVICE(INTEL, 0x8d54), LPC_WBG},
  722. { PCI_VDEVICE(INTEL, 0x8d55), LPC_WBG},
  723. { PCI_VDEVICE(INTEL, 0x8d56), LPC_WBG},
  724. { PCI_VDEVICE(INTEL, 0x8d57), LPC_WBG},
  725. { PCI_VDEVICE(INTEL, 0x8d58), LPC_WBG},
  726. { PCI_VDEVICE(INTEL, 0x8d59), LPC_WBG},
  727. { PCI_VDEVICE(INTEL, 0x8d5a), LPC_WBG},
  728. { PCI_VDEVICE(INTEL, 0x8d5b), LPC_WBG},
  729. { PCI_VDEVICE(INTEL, 0x8d5c), LPC_WBG},
  730. { PCI_VDEVICE(INTEL, 0x8d5d), LPC_WBG},
  731. { PCI_VDEVICE(INTEL, 0x8d5e), LPC_WBG},
  732. { PCI_VDEVICE(INTEL, 0x8d5f), LPC_WBG},
  733. { PCI_VDEVICE(INTEL, 0x9c40), LPC_LPT_LP},
  734. { PCI_VDEVICE(INTEL, 0x9c41), LPC_LPT_LP},
  735. { PCI_VDEVICE(INTEL, 0x9c42), LPC_LPT_LP},
  736. { PCI_VDEVICE(INTEL, 0x9c43), LPC_LPT_LP},
  737. { PCI_VDEVICE(INTEL, 0x9c44), LPC_LPT_LP},
  738. { PCI_VDEVICE(INTEL, 0x9c45), LPC_LPT_LP},
  739. { PCI_VDEVICE(INTEL, 0x9c46), LPC_LPT_LP},
  740. { PCI_VDEVICE(INTEL, 0x9c47), LPC_LPT_LP},
  741. { PCI_VDEVICE(INTEL, 0x9cc1), LPC_WPT_LP},
  742. { PCI_VDEVICE(INTEL, 0x9cc2), LPC_WPT_LP},
  743. { PCI_VDEVICE(INTEL, 0x9cc3), LPC_WPT_LP},
  744. { PCI_VDEVICE(INTEL, 0x9cc5), LPC_WPT_LP},
  745. { PCI_VDEVICE(INTEL, 0x9cc6), LPC_WPT_LP},
  746. { PCI_VDEVICE(INTEL, 0x9cc7), LPC_WPT_LP},
  747. { PCI_VDEVICE(INTEL, 0x9cc9), LPC_WPT_LP},
  748. { 0, }, /* End of list */
  749. };
  750. MODULE_DEVICE_TABLE(pci, lpc_ich_ids);
  751. static void lpc_ich_restore_config_space(struct pci_dev *dev)
  752. {
  753. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  754. if (priv->abase_save >= 0) {
  755. pci_write_config_byte(dev, priv->abase, priv->abase_save);
  756. priv->abase_save = -1;
  757. }
  758. if (priv->actrl_pbase_save >= 0) {
  759. pci_write_config_byte(dev, priv->actrl_pbase,
  760. priv->actrl_pbase_save);
  761. priv->actrl_pbase_save = -1;
  762. }
  763. if (priv->gctrl_save >= 0) {
  764. pci_write_config_byte(dev, priv->gctrl, priv->gctrl_save);
  765. priv->gctrl_save = -1;
  766. }
  767. }
  768. static void lpc_ich_enable_acpi_space(struct pci_dev *dev)
  769. {
  770. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  771. u8 reg_save;
  772. switch (lpc_chipset_info[priv->chipset].iTCO_version) {
  773. case 3:
  774. /*
  775. * Some chipsets (eg Avoton) enable the ACPI space in the
  776. * ACPI BASE register.
  777. */
  778. pci_read_config_byte(dev, priv->abase, &reg_save);
  779. pci_write_config_byte(dev, priv->abase, reg_save | 0x2);
  780. priv->abase_save = reg_save;
  781. break;
  782. default:
  783. /*
  784. * Most chipsets enable the ACPI space in the ACPI control
  785. * register.
  786. */
  787. pci_read_config_byte(dev, priv->actrl_pbase, &reg_save);
  788. pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x80);
  789. priv->actrl_pbase_save = reg_save;
  790. break;
  791. }
  792. }
  793. static void lpc_ich_enable_gpio_space(struct pci_dev *dev)
  794. {
  795. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  796. u8 reg_save;
  797. pci_read_config_byte(dev, priv->gctrl, &reg_save);
  798. pci_write_config_byte(dev, priv->gctrl, reg_save | 0x10);
  799. priv->gctrl_save = reg_save;
  800. }
  801. static void lpc_ich_enable_pmc_space(struct pci_dev *dev)
  802. {
  803. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  804. u8 reg_save;
  805. pci_read_config_byte(dev, priv->actrl_pbase, &reg_save);
  806. pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x2);
  807. priv->actrl_pbase_save = reg_save;
  808. }
  809. static int lpc_ich_finalize_wdt_cell(struct pci_dev *dev)
  810. {
  811. struct itco_wdt_platform_data *pdata;
  812. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  813. struct lpc_ich_info *info;
  814. struct mfd_cell *cell = &lpc_ich_cells[LPC_WDT];
  815. pdata = devm_kzalloc(&dev->dev, sizeof(*pdata), GFP_KERNEL);
  816. if (!pdata)
  817. return -ENOMEM;
  818. info = &lpc_chipset_info[priv->chipset];
  819. pdata->version = info->iTCO_version;
  820. strlcpy(pdata->name, info->name, sizeof(pdata->name));
  821. cell->platform_data = pdata;
  822. cell->pdata_size = sizeof(*pdata);
  823. return 0;
  824. }
  825. static void lpc_ich_finalize_gpio_cell(struct pci_dev *dev)
  826. {
  827. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  828. struct mfd_cell *cell = &lpc_ich_cells[LPC_GPIO];
  829. cell->platform_data = &lpc_chipset_info[priv->chipset];
  830. cell->pdata_size = sizeof(struct lpc_ich_info);
  831. }
  832. /*
  833. * We don't check for resource conflict globally. There are 2 or 3 independent
  834. * GPIO groups and it's enough to have access to one of these to instantiate
  835. * the device.
  836. */
  837. static int lpc_ich_check_conflict_gpio(struct resource *res)
  838. {
  839. int ret;
  840. u8 use_gpio = 0;
  841. if (resource_size(res) >= 0x50 &&
  842. !acpi_check_region(res->start + 0x40, 0x10, "LPC ICH GPIO3"))
  843. use_gpio |= 1 << 2;
  844. if (!acpi_check_region(res->start + 0x30, 0x10, "LPC ICH GPIO2"))
  845. use_gpio |= 1 << 1;
  846. ret = acpi_check_region(res->start + 0x00, 0x30, "LPC ICH GPIO1");
  847. if (!ret)
  848. use_gpio |= 1 << 0;
  849. return use_gpio ? use_gpio : ret;
  850. }
  851. static int lpc_ich_init_gpio(struct pci_dev *dev)
  852. {
  853. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  854. u32 base_addr_cfg;
  855. u32 base_addr;
  856. int ret;
  857. bool acpi_conflict = false;
  858. struct resource *res;
  859. /* Setup power management base register */
  860. pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
  861. base_addr = base_addr_cfg & 0x0000ff80;
  862. if (!base_addr) {
  863. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  864. lpc_ich_cells[LPC_GPIO].num_resources--;
  865. goto gpe0_done;
  866. }
  867. res = &gpio_ich_res[ICH_RES_GPE0];
  868. res->start = base_addr + ACPIBASE_GPE_OFF;
  869. res->end = base_addr + ACPIBASE_GPE_END;
  870. ret = acpi_check_resource_conflict(res);
  871. if (ret) {
  872. /*
  873. * This isn't fatal for the GPIO, but we have to make sure that
  874. * the platform_device subsystem doesn't see this resource
  875. * or it will register an invalid region.
  876. */
  877. lpc_ich_cells[LPC_GPIO].num_resources--;
  878. acpi_conflict = true;
  879. } else {
  880. lpc_ich_enable_acpi_space(dev);
  881. }
  882. gpe0_done:
  883. /* Setup GPIO base register */
  884. pci_read_config_dword(dev, priv->gbase, &base_addr_cfg);
  885. base_addr = base_addr_cfg & 0x0000ff80;
  886. if (!base_addr) {
  887. dev_notice(&dev->dev, "I/O space for GPIO uninitialized\n");
  888. ret = -ENODEV;
  889. goto gpio_done;
  890. }
  891. /* Older devices provide fewer GPIO and have a smaller resource size. */
  892. res = &gpio_ich_res[ICH_RES_GPIO];
  893. res->start = base_addr;
  894. switch (lpc_chipset_info[priv->chipset].gpio_version) {
  895. case ICH_V5_GPIO:
  896. case ICH_V10CORP_GPIO:
  897. res->end = res->start + 128 - 1;
  898. break;
  899. default:
  900. res->end = res->start + 64 - 1;
  901. break;
  902. }
  903. ret = lpc_ich_check_conflict_gpio(res);
  904. if (ret < 0) {
  905. /* this isn't necessarily fatal for the GPIO */
  906. acpi_conflict = true;
  907. goto gpio_done;
  908. }
  909. lpc_chipset_info[priv->chipset].use_gpio = ret;
  910. lpc_ich_enable_gpio_space(dev);
  911. lpc_ich_finalize_gpio_cell(dev);
  912. ret = mfd_add_devices(&dev->dev, PLATFORM_DEVID_AUTO,
  913. &lpc_ich_cells[LPC_GPIO], 1, NULL, 0, NULL);
  914. gpio_done:
  915. if (acpi_conflict)
  916. pr_warn("Resource conflict(s) found affecting %s\n",
  917. lpc_ich_cells[LPC_GPIO].name);
  918. return ret;
  919. }
  920. static int lpc_ich_init_wdt(struct pci_dev *dev)
  921. {
  922. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  923. u32 base_addr_cfg;
  924. u32 base_addr;
  925. int ret;
  926. struct resource *res;
  927. /* Setup power management base register */
  928. pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
  929. base_addr = base_addr_cfg & 0x0000ff80;
  930. if (!base_addr) {
  931. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  932. ret = -ENODEV;
  933. goto wdt_done;
  934. }
  935. res = wdt_io_res(ICH_RES_IO_TCO);
  936. res->start = base_addr + ACPIBASE_TCO_OFF;
  937. res->end = base_addr + ACPIBASE_TCO_END;
  938. res = wdt_io_res(ICH_RES_IO_SMI);
  939. res->start = base_addr + ACPIBASE_SMI_OFF;
  940. res->end = base_addr + ACPIBASE_SMI_END;
  941. lpc_ich_enable_acpi_space(dev);
  942. /*
  943. * iTCO v2:
  944. * Get the Memory-Mapped GCS register. To get access to it
  945. * we have to read RCBA from PCI Config space 0xf0 and use
  946. * it as base. GCS = RCBA + ICH6_GCS(0x3410).
  947. *
  948. * iTCO v3:
  949. * Get the Power Management Configuration register. To get access
  950. * to it we have to read the PMC BASE from config space and address
  951. * the register at offset 0x8.
  952. */
  953. if (lpc_chipset_info[priv->chipset].iTCO_version == 1) {
  954. /* Don't register iomem for TCO ver 1 */
  955. lpc_ich_cells[LPC_WDT].num_resources--;
  956. } else if (lpc_chipset_info[priv->chipset].iTCO_version == 2) {
  957. pci_read_config_dword(dev, RCBABASE, &base_addr_cfg);
  958. base_addr = base_addr_cfg & 0xffffc000;
  959. if (!(base_addr_cfg & 1)) {
  960. dev_notice(&dev->dev, "RCBA is disabled by "
  961. "hardware/BIOS, device disabled\n");
  962. ret = -ENODEV;
  963. goto wdt_done;
  964. }
  965. res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
  966. res->start = base_addr + ACPIBASE_GCS_OFF;
  967. res->end = base_addr + ACPIBASE_GCS_END;
  968. } else if (lpc_chipset_info[priv->chipset].iTCO_version == 3) {
  969. lpc_ich_enable_pmc_space(dev);
  970. pci_read_config_dword(dev, ACPICTRL_PMCBASE, &base_addr_cfg);
  971. base_addr = base_addr_cfg & 0xfffffe00;
  972. res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
  973. res->start = base_addr + ACPIBASE_PMC_OFF;
  974. res->end = base_addr + ACPIBASE_PMC_END;
  975. }
  976. ret = lpc_ich_finalize_wdt_cell(dev);
  977. if (ret)
  978. goto wdt_done;
  979. ret = mfd_add_devices(&dev->dev, PLATFORM_DEVID_AUTO,
  980. &lpc_ich_cells[LPC_WDT], 1, NULL, 0, NULL);
  981. wdt_done:
  982. return ret;
  983. }
  984. static int lpc_ich_probe(struct pci_dev *dev,
  985. const struct pci_device_id *id)
  986. {
  987. struct lpc_ich_priv *priv;
  988. int ret;
  989. bool cell_added = false;
  990. priv = devm_kzalloc(&dev->dev,
  991. sizeof(struct lpc_ich_priv), GFP_KERNEL);
  992. if (!priv)
  993. return -ENOMEM;
  994. priv->chipset = id->driver_data;
  995. priv->actrl_pbase_save = -1;
  996. priv->abase_save = -1;
  997. priv->abase = ACPIBASE;
  998. priv->actrl_pbase = ACPICTRL_PMCBASE;
  999. priv->gctrl_save = -1;
  1000. if (priv->chipset <= LPC_ICH5) {
  1001. priv->gbase = GPIOBASE_ICH0;
  1002. priv->gctrl = GPIOCTRL_ICH0;
  1003. } else {
  1004. priv->gbase = GPIOBASE_ICH6;
  1005. priv->gctrl = GPIOCTRL_ICH6;
  1006. }
  1007. pci_set_drvdata(dev, priv);
  1008. if (lpc_chipset_info[priv->chipset].iTCO_version) {
  1009. ret = lpc_ich_init_wdt(dev);
  1010. if (!ret)
  1011. cell_added = true;
  1012. }
  1013. if (lpc_chipset_info[priv->chipset].gpio_version) {
  1014. ret = lpc_ich_init_gpio(dev);
  1015. if (!ret)
  1016. cell_added = true;
  1017. }
  1018. /*
  1019. * We only care if at least one or none of the cells registered
  1020. * successfully.
  1021. */
  1022. if (!cell_added) {
  1023. dev_warn(&dev->dev, "No MFD cells added\n");
  1024. lpc_ich_restore_config_space(dev);
  1025. return -ENODEV;
  1026. }
  1027. return 0;
  1028. }
  1029. static void lpc_ich_remove(struct pci_dev *dev)
  1030. {
  1031. mfd_remove_devices(&dev->dev);
  1032. lpc_ich_restore_config_space(dev);
  1033. }
  1034. static struct pci_driver lpc_ich_driver = {
  1035. .name = "lpc_ich",
  1036. .id_table = lpc_ich_ids,
  1037. .probe = lpc_ich_probe,
  1038. .remove = lpc_ich_remove,
  1039. };
  1040. module_pci_driver(lpc_ich_driver);
  1041. MODULE_AUTHOR("Aaron Sierra <asierra@xes-inc.com>");
  1042. MODULE_DESCRIPTION("LPC interface for Intel ICH");
  1043. MODULE_LICENSE("GPL");