arizona-core.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407
  1. /*
  2. * Arizona core driver
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/delay.h>
  13. #include <linux/err.h>
  14. #include <linux/gpio.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/mfd/core.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/of_gpio.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/regmap.h>
  23. #include <linux/regulator/consumer.h>
  24. #include <linux/regulator/machine.h>
  25. #include <linux/slab.h>
  26. #include <linux/mfd/arizona/core.h>
  27. #include <linux/mfd/arizona/registers.h>
  28. #include "arizona.h"
  29. static const char * const wm5102_core_supplies[] = {
  30. "AVDD",
  31. "DBVDD1",
  32. };
  33. int arizona_clk32k_enable(struct arizona *arizona)
  34. {
  35. int ret = 0;
  36. mutex_lock(&arizona->clk_lock);
  37. arizona->clk32k_ref++;
  38. if (arizona->clk32k_ref == 1) {
  39. switch (arizona->pdata.clk32k_src) {
  40. case ARIZONA_32KZ_MCLK1:
  41. ret = pm_runtime_get_sync(arizona->dev);
  42. if (ret != 0)
  43. goto out;
  44. break;
  45. }
  46. ret = regmap_update_bits(arizona->regmap, ARIZONA_CLOCK_32K_1,
  47. ARIZONA_CLK_32K_ENA,
  48. ARIZONA_CLK_32K_ENA);
  49. }
  50. out:
  51. if (ret != 0)
  52. arizona->clk32k_ref--;
  53. mutex_unlock(&arizona->clk_lock);
  54. return ret;
  55. }
  56. EXPORT_SYMBOL_GPL(arizona_clk32k_enable);
  57. int arizona_clk32k_disable(struct arizona *arizona)
  58. {
  59. int ret = 0;
  60. mutex_lock(&arizona->clk_lock);
  61. BUG_ON(arizona->clk32k_ref <= 0);
  62. arizona->clk32k_ref--;
  63. if (arizona->clk32k_ref == 0) {
  64. regmap_update_bits(arizona->regmap, ARIZONA_CLOCK_32K_1,
  65. ARIZONA_CLK_32K_ENA, 0);
  66. switch (arizona->pdata.clk32k_src) {
  67. case ARIZONA_32KZ_MCLK1:
  68. pm_runtime_put_sync(arizona->dev);
  69. break;
  70. }
  71. }
  72. mutex_unlock(&arizona->clk_lock);
  73. return ret;
  74. }
  75. EXPORT_SYMBOL_GPL(arizona_clk32k_disable);
  76. static irqreturn_t arizona_clkgen_err(int irq, void *data)
  77. {
  78. struct arizona *arizona = data;
  79. dev_err(arizona->dev, "CLKGEN error\n");
  80. return IRQ_HANDLED;
  81. }
  82. static irqreturn_t arizona_underclocked(int irq, void *data)
  83. {
  84. struct arizona *arizona = data;
  85. unsigned int val;
  86. int ret;
  87. ret = regmap_read(arizona->regmap, ARIZONA_INTERRUPT_RAW_STATUS_8,
  88. &val);
  89. if (ret != 0) {
  90. dev_err(arizona->dev, "Failed to read underclock status: %d\n",
  91. ret);
  92. return IRQ_NONE;
  93. }
  94. if (val & ARIZONA_AIF3_UNDERCLOCKED_STS)
  95. dev_err(arizona->dev, "AIF3 underclocked\n");
  96. if (val & ARIZONA_AIF2_UNDERCLOCKED_STS)
  97. dev_err(arizona->dev, "AIF2 underclocked\n");
  98. if (val & ARIZONA_AIF1_UNDERCLOCKED_STS)
  99. dev_err(arizona->dev, "AIF1 underclocked\n");
  100. if (val & ARIZONA_ISRC3_UNDERCLOCKED_STS)
  101. dev_err(arizona->dev, "ISRC3 underclocked\n");
  102. if (val & ARIZONA_ISRC2_UNDERCLOCKED_STS)
  103. dev_err(arizona->dev, "ISRC2 underclocked\n");
  104. if (val & ARIZONA_ISRC1_UNDERCLOCKED_STS)
  105. dev_err(arizona->dev, "ISRC1 underclocked\n");
  106. if (val & ARIZONA_FX_UNDERCLOCKED_STS)
  107. dev_err(arizona->dev, "FX underclocked\n");
  108. if (val & ARIZONA_ASRC_UNDERCLOCKED_STS)
  109. dev_err(arizona->dev, "ASRC underclocked\n");
  110. if (val & ARIZONA_DAC_UNDERCLOCKED_STS)
  111. dev_err(arizona->dev, "DAC underclocked\n");
  112. if (val & ARIZONA_ADC_UNDERCLOCKED_STS)
  113. dev_err(arizona->dev, "ADC underclocked\n");
  114. if (val & ARIZONA_MIXER_UNDERCLOCKED_STS)
  115. dev_err(arizona->dev, "Mixer dropped sample\n");
  116. return IRQ_HANDLED;
  117. }
  118. static irqreturn_t arizona_overclocked(int irq, void *data)
  119. {
  120. struct arizona *arizona = data;
  121. unsigned int val[3];
  122. int ret;
  123. ret = regmap_bulk_read(arizona->regmap, ARIZONA_INTERRUPT_RAW_STATUS_6,
  124. &val[0], 3);
  125. if (ret != 0) {
  126. dev_err(arizona->dev, "Failed to read overclock status: %d\n",
  127. ret);
  128. return IRQ_NONE;
  129. }
  130. switch (arizona->type) {
  131. case WM8998:
  132. case WM1814:
  133. /* Some bits are shifted on WM8998,
  134. * rearrange to match the standard bit layout
  135. */
  136. val[0] = ((val[0] & 0x60e0) >> 1) |
  137. ((val[0] & 0x1e00) >> 2) |
  138. (val[0] & 0x000f);
  139. break;
  140. default:
  141. break;
  142. }
  143. if (val[0] & ARIZONA_PWM_OVERCLOCKED_STS)
  144. dev_err(arizona->dev, "PWM overclocked\n");
  145. if (val[0] & ARIZONA_FX_CORE_OVERCLOCKED_STS)
  146. dev_err(arizona->dev, "FX core overclocked\n");
  147. if (val[0] & ARIZONA_DAC_SYS_OVERCLOCKED_STS)
  148. dev_err(arizona->dev, "DAC SYS overclocked\n");
  149. if (val[0] & ARIZONA_DAC_WARP_OVERCLOCKED_STS)
  150. dev_err(arizona->dev, "DAC WARP overclocked\n");
  151. if (val[0] & ARIZONA_ADC_OVERCLOCKED_STS)
  152. dev_err(arizona->dev, "ADC overclocked\n");
  153. if (val[0] & ARIZONA_MIXER_OVERCLOCKED_STS)
  154. dev_err(arizona->dev, "Mixer overclocked\n");
  155. if (val[0] & ARIZONA_AIF3_SYNC_OVERCLOCKED_STS)
  156. dev_err(arizona->dev, "AIF3 overclocked\n");
  157. if (val[0] & ARIZONA_AIF2_SYNC_OVERCLOCKED_STS)
  158. dev_err(arizona->dev, "AIF2 overclocked\n");
  159. if (val[0] & ARIZONA_AIF1_SYNC_OVERCLOCKED_STS)
  160. dev_err(arizona->dev, "AIF1 overclocked\n");
  161. if (val[0] & ARIZONA_PAD_CTRL_OVERCLOCKED_STS)
  162. dev_err(arizona->dev, "Pad control overclocked\n");
  163. if (val[1] & ARIZONA_SLIMBUS_SUBSYS_OVERCLOCKED_STS)
  164. dev_err(arizona->dev, "Slimbus subsystem overclocked\n");
  165. if (val[1] & ARIZONA_SLIMBUS_ASYNC_OVERCLOCKED_STS)
  166. dev_err(arizona->dev, "Slimbus async overclocked\n");
  167. if (val[1] & ARIZONA_SLIMBUS_SYNC_OVERCLOCKED_STS)
  168. dev_err(arizona->dev, "Slimbus sync overclocked\n");
  169. if (val[1] & ARIZONA_ASRC_ASYNC_SYS_OVERCLOCKED_STS)
  170. dev_err(arizona->dev, "ASRC async system overclocked\n");
  171. if (val[1] & ARIZONA_ASRC_ASYNC_WARP_OVERCLOCKED_STS)
  172. dev_err(arizona->dev, "ASRC async WARP overclocked\n");
  173. if (val[1] & ARIZONA_ASRC_SYNC_SYS_OVERCLOCKED_STS)
  174. dev_err(arizona->dev, "ASRC sync system overclocked\n");
  175. if (val[1] & ARIZONA_ASRC_SYNC_WARP_OVERCLOCKED_STS)
  176. dev_err(arizona->dev, "ASRC sync WARP overclocked\n");
  177. if (val[1] & ARIZONA_ADSP2_1_OVERCLOCKED_STS)
  178. dev_err(arizona->dev, "DSP1 overclocked\n");
  179. if (val[1] & ARIZONA_ISRC3_OVERCLOCKED_STS)
  180. dev_err(arizona->dev, "ISRC3 overclocked\n");
  181. if (val[1] & ARIZONA_ISRC2_OVERCLOCKED_STS)
  182. dev_err(arizona->dev, "ISRC2 overclocked\n");
  183. if (val[1] & ARIZONA_ISRC1_OVERCLOCKED_STS)
  184. dev_err(arizona->dev, "ISRC1 overclocked\n");
  185. if (val[2] & ARIZONA_SPDIF_OVERCLOCKED_STS)
  186. dev_err(arizona->dev, "SPDIF overclocked\n");
  187. return IRQ_HANDLED;
  188. }
  189. static int arizona_poll_reg(struct arizona *arizona,
  190. int timeout, unsigned int reg,
  191. unsigned int mask, unsigned int target)
  192. {
  193. unsigned int val = 0;
  194. int ret, i;
  195. for (i = 0; i < timeout; i++) {
  196. ret = regmap_read(arizona->regmap, reg, &val);
  197. if (ret != 0) {
  198. dev_err(arizona->dev, "Failed to read reg %u: %d\n",
  199. reg, ret);
  200. continue;
  201. }
  202. if ((val & mask) == target)
  203. return 0;
  204. msleep(1);
  205. }
  206. dev_err(arizona->dev, "Polling reg %u timed out: %x\n", reg, val);
  207. return -ETIMEDOUT;
  208. }
  209. static int arizona_wait_for_boot(struct arizona *arizona)
  210. {
  211. int ret;
  212. /*
  213. * We can't use an interrupt as we need to runtime resume to do so,
  214. * we won't race with the interrupt handler as it'll be blocked on
  215. * runtime resume.
  216. */
  217. ret = arizona_poll_reg(arizona, 5, ARIZONA_INTERRUPT_RAW_STATUS_5,
  218. ARIZONA_BOOT_DONE_STS, ARIZONA_BOOT_DONE_STS);
  219. if (!ret)
  220. regmap_write(arizona->regmap, ARIZONA_INTERRUPT_STATUS_5,
  221. ARIZONA_BOOT_DONE_STS);
  222. pm_runtime_mark_last_busy(arizona->dev);
  223. return ret;
  224. }
  225. static inline void arizona_enable_reset(struct arizona *arizona)
  226. {
  227. if (arizona->pdata.reset)
  228. gpio_set_value_cansleep(arizona->pdata.reset, 0);
  229. }
  230. static void arizona_disable_reset(struct arizona *arizona)
  231. {
  232. if (arizona->pdata.reset) {
  233. switch (arizona->type) {
  234. case WM5110:
  235. case WM8280:
  236. /* Meet requirements for minimum reset duration */
  237. msleep(5);
  238. break;
  239. default:
  240. break;
  241. }
  242. gpio_set_value_cansleep(arizona->pdata.reset, 1);
  243. msleep(1);
  244. }
  245. }
  246. struct arizona_sysclk_state {
  247. unsigned int fll;
  248. unsigned int sysclk;
  249. };
  250. static int arizona_enable_freerun_sysclk(struct arizona *arizona,
  251. struct arizona_sysclk_state *state)
  252. {
  253. int ret, err;
  254. /* Cache existing FLL and SYSCLK settings */
  255. ret = regmap_read(arizona->regmap, ARIZONA_FLL1_CONTROL_1, &state->fll);
  256. if (ret) {
  257. dev_err(arizona->dev, "Failed to cache FLL settings: %d\n",
  258. ret);
  259. return ret;
  260. }
  261. ret = regmap_read(arizona->regmap, ARIZONA_SYSTEM_CLOCK_1,
  262. &state->sysclk);
  263. if (ret) {
  264. dev_err(arizona->dev, "Failed to cache SYSCLK settings: %d\n",
  265. ret);
  266. return ret;
  267. }
  268. /* Start up SYSCLK using the FLL in free running mode */
  269. ret = regmap_write(arizona->regmap, ARIZONA_FLL1_CONTROL_1,
  270. ARIZONA_FLL1_ENA | ARIZONA_FLL1_FREERUN);
  271. if (ret) {
  272. dev_err(arizona->dev,
  273. "Failed to start FLL in freerunning mode: %d\n",
  274. ret);
  275. return ret;
  276. }
  277. ret = arizona_poll_reg(arizona, 25, ARIZONA_INTERRUPT_RAW_STATUS_5,
  278. ARIZONA_FLL1_CLOCK_OK_STS,
  279. ARIZONA_FLL1_CLOCK_OK_STS);
  280. if (ret) {
  281. ret = -ETIMEDOUT;
  282. goto err_fll;
  283. }
  284. ret = regmap_write(arizona->regmap, ARIZONA_SYSTEM_CLOCK_1, 0x0144);
  285. if (ret) {
  286. dev_err(arizona->dev, "Failed to start SYSCLK: %d\n", ret);
  287. goto err_fll;
  288. }
  289. return 0;
  290. err_fll:
  291. err = regmap_write(arizona->regmap, ARIZONA_FLL1_CONTROL_1, state->fll);
  292. if (err)
  293. dev_err(arizona->dev,
  294. "Failed to re-apply old FLL settings: %d\n", err);
  295. return ret;
  296. }
  297. static int arizona_disable_freerun_sysclk(struct arizona *arizona,
  298. struct arizona_sysclk_state *state)
  299. {
  300. int ret;
  301. ret = regmap_write(arizona->regmap, ARIZONA_SYSTEM_CLOCK_1,
  302. state->sysclk);
  303. if (ret) {
  304. dev_err(arizona->dev,
  305. "Failed to re-apply old SYSCLK settings: %d\n", ret);
  306. return ret;
  307. }
  308. ret = regmap_write(arizona->regmap, ARIZONA_FLL1_CONTROL_1, state->fll);
  309. if (ret) {
  310. dev_err(arizona->dev,
  311. "Failed to re-apply old FLL settings: %d\n", ret);
  312. return ret;
  313. }
  314. return 0;
  315. }
  316. static int wm5102_apply_hardware_patch(struct arizona *arizona)
  317. {
  318. struct arizona_sysclk_state state;
  319. int err, ret;
  320. ret = arizona_enable_freerun_sysclk(arizona, &state);
  321. if (ret)
  322. return ret;
  323. /* Start the write sequencer and wait for it to finish */
  324. ret = regmap_write(arizona->regmap, ARIZONA_WRITE_SEQUENCER_CTRL_0,
  325. ARIZONA_WSEQ_ENA | ARIZONA_WSEQ_START | 160);
  326. if (ret) {
  327. dev_err(arizona->dev, "Failed to start write sequencer: %d\n",
  328. ret);
  329. goto err;
  330. }
  331. ret = arizona_poll_reg(arizona, 5, ARIZONA_WRITE_SEQUENCER_CTRL_1,
  332. ARIZONA_WSEQ_BUSY, 0);
  333. if (ret) {
  334. regmap_write(arizona->regmap, ARIZONA_WRITE_SEQUENCER_CTRL_0,
  335. ARIZONA_WSEQ_ABORT);
  336. ret = -ETIMEDOUT;
  337. }
  338. err:
  339. err = arizona_disable_freerun_sysclk(arizona, &state);
  340. return ret ?: err;
  341. }
  342. /*
  343. * Register patch to some of the CODECs internal write sequences
  344. * to ensure a clean exit from the low power sleep state.
  345. */
  346. static const struct reg_sequence wm5110_sleep_patch[] = {
  347. { 0x337A, 0xC100 },
  348. { 0x337B, 0x0041 },
  349. { 0x3300, 0xA210 },
  350. { 0x3301, 0x050C },
  351. };
  352. static int wm5110_apply_sleep_patch(struct arizona *arizona)
  353. {
  354. struct arizona_sysclk_state state;
  355. int err, ret;
  356. ret = arizona_enable_freerun_sysclk(arizona, &state);
  357. if (ret)
  358. return ret;
  359. ret = regmap_multi_reg_write_bypassed(arizona->regmap,
  360. wm5110_sleep_patch,
  361. ARRAY_SIZE(wm5110_sleep_patch));
  362. err = arizona_disable_freerun_sysclk(arizona, &state);
  363. return ret ?: err;
  364. }
  365. static int wm5102_clear_write_sequencer(struct arizona *arizona)
  366. {
  367. int ret;
  368. ret = regmap_write(arizona->regmap, ARIZONA_WRITE_SEQUENCER_CTRL_3,
  369. 0x0);
  370. if (ret) {
  371. dev_err(arizona->dev,
  372. "Failed to clear write sequencer state: %d\n", ret);
  373. return ret;
  374. }
  375. arizona_enable_reset(arizona);
  376. regulator_disable(arizona->dcvdd);
  377. msleep(20);
  378. ret = regulator_enable(arizona->dcvdd);
  379. if (ret) {
  380. dev_err(arizona->dev, "Failed to re-enable DCVDD: %d\n", ret);
  381. return ret;
  382. }
  383. arizona_disable_reset(arizona);
  384. return 0;
  385. }
  386. #ifdef CONFIG_PM
  387. static int arizona_runtime_resume(struct device *dev)
  388. {
  389. struct arizona *arizona = dev_get_drvdata(dev);
  390. int ret;
  391. dev_dbg(arizona->dev, "Leaving AoD mode\n");
  392. if (arizona->has_fully_powered_off) {
  393. dev_dbg(arizona->dev, "Re-enabling core supplies\n");
  394. ret = regulator_bulk_enable(arizona->num_core_supplies,
  395. arizona->core_supplies);
  396. if (ret) {
  397. dev_err(dev, "Failed to enable core supplies: %d\n",
  398. ret);
  399. return ret;
  400. }
  401. }
  402. ret = regulator_enable(arizona->dcvdd);
  403. if (ret != 0) {
  404. dev_err(arizona->dev, "Failed to enable DCVDD: %d\n", ret);
  405. if (arizona->has_fully_powered_off)
  406. regulator_bulk_disable(arizona->num_core_supplies,
  407. arizona->core_supplies);
  408. return ret;
  409. }
  410. if (arizona->has_fully_powered_off) {
  411. arizona_disable_reset(arizona);
  412. enable_irq(arizona->irq);
  413. arizona->has_fully_powered_off = false;
  414. }
  415. regcache_cache_only(arizona->regmap, false);
  416. switch (arizona->type) {
  417. case WM5102:
  418. if (arizona->external_dcvdd) {
  419. ret = regmap_update_bits(arizona->regmap,
  420. ARIZONA_ISOLATION_CONTROL,
  421. ARIZONA_ISOLATE_DCVDD1, 0);
  422. if (ret != 0) {
  423. dev_err(arizona->dev,
  424. "Failed to connect DCVDD: %d\n", ret);
  425. goto err;
  426. }
  427. }
  428. ret = wm5102_patch(arizona);
  429. if (ret != 0) {
  430. dev_err(arizona->dev, "Failed to apply patch: %d\n",
  431. ret);
  432. goto err;
  433. }
  434. ret = wm5102_apply_hardware_patch(arizona);
  435. if (ret) {
  436. dev_err(arizona->dev,
  437. "Failed to apply hardware patch: %d\n",
  438. ret);
  439. goto err;
  440. }
  441. break;
  442. case WM5110:
  443. case WM8280:
  444. ret = arizona_wait_for_boot(arizona);
  445. if (ret)
  446. goto err;
  447. if (arizona->external_dcvdd) {
  448. ret = regmap_update_bits(arizona->regmap,
  449. ARIZONA_ISOLATION_CONTROL,
  450. ARIZONA_ISOLATE_DCVDD1, 0);
  451. if (ret) {
  452. dev_err(arizona->dev,
  453. "Failed to connect DCVDD: %d\n", ret);
  454. goto err;
  455. }
  456. } else {
  457. /*
  458. * As this is only called for the internal regulator
  459. * (where we know voltage ranges available) it is ok
  460. * to request an exact range.
  461. */
  462. ret = regulator_set_voltage(arizona->dcvdd,
  463. 1200000, 1200000);
  464. if (ret < 0) {
  465. dev_err(arizona->dev,
  466. "Failed to set resume voltage: %d\n",
  467. ret);
  468. goto err;
  469. }
  470. }
  471. ret = wm5110_apply_sleep_patch(arizona);
  472. if (ret) {
  473. dev_err(arizona->dev,
  474. "Failed to re-apply sleep patch: %d\n",
  475. ret);
  476. goto err;
  477. }
  478. break;
  479. default:
  480. ret = arizona_wait_for_boot(arizona);
  481. if (ret != 0)
  482. goto err;
  483. if (arizona->external_dcvdd) {
  484. ret = regmap_update_bits(arizona->regmap,
  485. ARIZONA_ISOLATION_CONTROL,
  486. ARIZONA_ISOLATE_DCVDD1, 0);
  487. if (ret != 0) {
  488. dev_err(arizona->dev,
  489. "Failed to connect DCVDD: %d\n", ret);
  490. goto err;
  491. }
  492. }
  493. break;
  494. }
  495. ret = regcache_sync(arizona->regmap);
  496. if (ret != 0) {
  497. dev_err(arizona->dev, "Failed to restore register cache\n");
  498. goto err;
  499. }
  500. return 0;
  501. err:
  502. regcache_cache_only(arizona->regmap, true);
  503. regulator_disable(arizona->dcvdd);
  504. return ret;
  505. }
  506. static int arizona_runtime_suspend(struct device *dev)
  507. {
  508. struct arizona *arizona = dev_get_drvdata(dev);
  509. unsigned int val;
  510. int ret;
  511. dev_dbg(arizona->dev, "Entering AoD mode\n");
  512. ret = regmap_read(arizona->regmap, ARIZONA_JACK_DETECT_ANALOGUE, &val);
  513. if (ret) {
  514. dev_err(dev, "Failed to check jack det status: %d\n", ret);
  515. return ret;
  516. }
  517. if (arizona->external_dcvdd) {
  518. ret = regmap_update_bits(arizona->regmap,
  519. ARIZONA_ISOLATION_CONTROL,
  520. ARIZONA_ISOLATE_DCVDD1,
  521. ARIZONA_ISOLATE_DCVDD1);
  522. if (ret != 0) {
  523. dev_err(arizona->dev, "Failed to isolate DCVDD: %d\n",
  524. ret);
  525. return ret;
  526. }
  527. }
  528. switch (arizona->type) {
  529. case WM5110:
  530. case WM8280:
  531. if (arizona->external_dcvdd)
  532. break;
  533. /*
  534. * As this is only called for the internal regulator
  535. * (where we know voltage ranges available) it is ok
  536. * to request an exact range.
  537. */
  538. ret = regulator_set_voltage(arizona->dcvdd, 1175000, 1175000);
  539. if (ret < 0) {
  540. dev_err(arizona->dev,
  541. "Failed to set suspend voltage: %d\n", ret);
  542. return ret;
  543. }
  544. break;
  545. case WM5102:
  546. if (!(val & ARIZONA_JD1_ENA)) {
  547. ret = regmap_write(arizona->regmap,
  548. ARIZONA_WRITE_SEQUENCER_CTRL_3, 0x0);
  549. if (ret) {
  550. dev_err(arizona->dev,
  551. "Failed to clear write sequencer: %d\n",
  552. ret);
  553. return ret;
  554. }
  555. }
  556. break;
  557. default:
  558. break;
  559. }
  560. regcache_cache_only(arizona->regmap, true);
  561. regcache_mark_dirty(arizona->regmap);
  562. regulator_disable(arizona->dcvdd);
  563. /* Allow us to completely power down if no jack detection */
  564. if (!(val & ARIZONA_JD1_ENA)) {
  565. dev_dbg(arizona->dev, "Fully powering off\n");
  566. arizona->has_fully_powered_off = true;
  567. disable_irq_nosync(arizona->irq);
  568. arizona_enable_reset(arizona);
  569. regulator_bulk_disable(arizona->num_core_supplies,
  570. arizona->core_supplies);
  571. }
  572. return 0;
  573. }
  574. #endif
  575. #ifdef CONFIG_PM_SLEEP
  576. static int arizona_suspend(struct device *dev)
  577. {
  578. struct arizona *arizona = dev_get_drvdata(dev);
  579. dev_dbg(arizona->dev, "Suspend, disabling IRQ\n");
  580. disable_irq(arizona->irq);
  581. return 0;
  582. }
  583. static int arizona_suspend_late(struct device *dev)
  584. {
  585. struct arizona *arizona = dev_get_drvdata(dev);
  586. dev_dbg(arizona->dev, "Late suspend, reenabling IRQ\n");
  587. enable_irq(arizona->irq);
  588. return 0;
  589. }
  590. static int arizona_resume_noirq(struct device *dev)
  591. {
  592. struct arizona *arizona = dev_get_drvdata(dev);
  593. dev_dbg(arizona->dev, "Early resume, disabling IRQ\n");
  594. disable_irq(arizona->irq);
  595. return 0;
  596. }
  597. static int arizona_resume(struct device *dev)
  598. {
  599. struct arizona *arizona = dev_get_drvdata(dev);
  600. dev_dbg(arizona->dev, "Late resume, reenabling IRQ\n");
  601. enable_irq(arizona->irq);
  602. return 0;
  603. }
  604. #endif
  605. const struct dev_pm_ops arizona_pm_ops = {
  606. SET_RUNTIME_PM_OPS(arizona_runtime_suspend,
  607. arizona_runtime_resume,
  608. NULL)
  609. SET_SYSTEM_SLEEP_PM_OPS(arizona_suspend, arizona_resume)
  610. #ifdef CONFIG_PM_SLEEP
  611. .suspend_late = arizona_suspend_late,
  612. .resume_noirq = arizona_resume_noirq,
  613. #endif
  614. };
  615. EXPORT_SYMBOL_GPL(arizona_pm_ops);
  616. #ifdef CONFIG_OF
  617. unsigned long arizona_of_get_type(struct device *dev)
  618. {
  619. const struct of_device_id *id = of_match_device(arizona_of_match, dev);
  620. if (id)
  621. return (unsigned long)id->data;
  622. else
  623. return 0;
  624. }
  625. EXPORT_SYMBOL_GPL(arizona_of_get_type);
  626. int arizona_of_get_named_gpio(struct arizona *arizona, const char *prop,
  627. bool mandatory)
  628. {
  629. int gpio;
  630. gpio = of_get_named_gpio(arizona->dev->of_node, prop, 0);
  631. if (gpio < 0) {
  632. if (mandatory)
  633. dev_err(arizona->dev,
  634. "Mandatory DT gpio %s missing/malformed: %d\n",
  635. prop, gpio);
  636. gpio = 0;
  637. }
  638. return gpio;
  639. }
  640. EXPORT_SYMBOL_GPL(arizona_of_get_named_gpio);
  641. static int arizona_of_get_core_pdata(struct arizona *arizona)
  642. {
  643. struct arizona_pdata *pdata = &arizona->pdata;
  644. struct property *prop;
  645. const __be32 *cur;
  646. u32 val;
  647. int ret, i;
  648. int count = 0;
  649. pdata->reset = arizona_of_get_named_gpio(arizona, "wlf,reset", true);
  650. ret = of_property_read_u32_array(arizona->dev->of_node,
  651. "wlf,gpio-defaults",
  652. pdata->gpio_defaults,
  653. ARRAY_SIZE(pdata->gpio_defaults));
  654. if (ret >= 0) {
  655. /*
  656. * All values are literal except out of range values
  657. * which are chip default, translate into platform
  658. * data which uses 0 as chip default and out of range
  659. * as zero.
  660. */
  661. for (i = 0; i < ARRAY_SIZE(pdata->gpio_defaults); i++) {
  662. if (pdata->gpio_defaults[i] > 0xffff)
  663. pdata->gpio_defaults[i] = 0;
  664. else if (pdata->gpio_defaults[i] == 0)
  665. pdata->gpio_defaults[i] = 0x10000;
  666. }
  667. } else {
  668. dev_err(arizona->dev, "Failed to parse GPIO defaults: %d\n",
  669. ret);
  670. }
  671. of_property_for_each_u32(arizona->dev->of_node, "wlf,inmode", prop,
  672. cur, val) {
  673. if (count == ARRAY_SIZE(pdata->inmode))
  674. break;
  675. pdata->inmode[count] = val;
  676. count++;
  677. }
  678. count = 0;
  679. of_property_for_each_u32(arizona->dev->of_node, "wlf,dmic-ref", prop,
  680. cur, val) {
  681. if (count == ARRAY_SIZE(pdata->dmic_ref))
  682. break;
  683. pdata->dmic_ref[count] = val;
  684. count++;
  685. }
  686. return 0;
  687. }
  688. const struct of_device_id arizona_of_match[] = {
  689. { .compatible = "wlf,wm5102", .data = (void *)WM5102 },
  690. { .compatible = "wlf,wm5110", .data = (void *)WM5110 },
  691. { .compatible = "wlf,wm8280", .data = (void *)WM8280 },
  692. { .compatible = "wlf,wm8997", .data = (void *)WM8997 },
  693. { .compatible = "wlf,wm8998", .data = (void *)WM8998 },
  694. { .compatible = "wlf,wm1814", .data = (void *)WM1814 },
  695. {},
  696. };
  697. EXPORT_SYMBOL_GPL(arizona_of_match);
  698. #else
  699. static inline int arizona_of_get_core_pdata(struct arizona *arizona)
  700. {
  701. return 0;
  702. }
  703. #endif
  704. static const struct mfd_cell early_devs[] = {
  705. { .name = "arizona-ldo1" },
  706. };
  707. static const char * const wm5102_supplies[] = {
  708. "MICVDD",
  709. "DBVDD2",
  710. "DBVDD3",
  711. "CPVDD",
  712. "SPKVDDL",
  713. "SPKVDDR",
  714. };
  715. static const struct mfd_cell wm5102_devs[] = {
  716. { .name = "arizona-micsupp" },
  717. {
  718. .name = "arizona-extcon",
  719. .parent_supplies = wm5102_supplies,
  720. .num_parent_supplies = 1, /* We only need MICVDD */
  721. },
  722. { .name = "arizona-gpio" },
  723. { .name = "arizona-haptics" },
  724. { .name = "arizona-pwm" },
  725. {
  726. .name = "wm5102-codec",
  727. .parent_supplies = wm5102_supplies,
  728. .num_parent_supplies = ARRAY_SIZE(wm5102_supplies),
  729. },
  730. };
  731. static const struct mfd_cell wm5110_devs[] = {
  732. { .name = "arizona-micsupp" },
  733. {
  734. .name = "arizona-extcon",
  735. .parent_supplies = wm5102_supplies,
  736. .num_parent_supplies = 1, /* We only need MICVDD */
  737. },
  738. { .name = "arizona-gpio" },
  739. { .name = "arizona-haptics" },
  740. { .name = "arizona-pwm" },
  741. {
  742. .name = "wm5110-codec",
  743. .parent_supplies = wm5102_supplies,
  744. .num_parent_supplies = ARRAY_SIZE(wm5102_supplies),
  745. },
  746. };
  747. static const char * const wm8997_supplies[] = {
  748. "MICVDD",
  749. "DBVDD2",
  750. "CPVDD",
  751. "SPKVDD",
  752. };
  753. static const struct mfd_cell wm8997_devs[] = {
  754. { .name = "arizona-micsupp" },
  755. {
  756. .name = "arizona-extcon",
  757. .parent_supplies = wm8997_supplies,
  758. .num_parent_supplies = 1, /* We only need MICVDD */
  759. },
  760. { .name = "arizona-gpio" },
  761. { .name = "arizona-haptics" },
  762. { .name = "arizona-pwm" },
  763. {
  764. .name = "wm8997-codec",
  765. .parent_supplies = wm8997_supplies,
  766. .num_parent_supplies = ARRAY_SIZE(wm8997_supplies),
  767. },
  768. };
  769. static const struct mfd_cell wm8998_devs[] = {
  770. {
  771. .name = "arizona-extcon",
  772. .parent_supplies = wm5102_supplies,
  773. .num_parent_supplies = 1, /* We only need MICVDD */
  774. },
  775. { .name = "arizona-gpio" },
  776. { .name = "arizona-haptics" },
  777. { .name = "arizona-pwm" },
  778. {
  779. .name = "wm8998-codec",
  780. .parent_supplies = wm5102_supplies,
  781. .num_parent_supplies = ARRAY_SIZE(wm5102_supplies),
  782. },
  783. { .name = "arizona-micsupp" },
  784. };
  785. int arizona_dev_init(struct arizona *arizona)
  786. {
  787. struct device *dev = arizona->dev;
  788. const char *type_name;
  789. unsigned int reg, val, mask;
  790. int (*apply_patch)(struct arizona *) = NULL;
  791. int ret, i;
  792. dev_set_drvdata(arizona->dev, arizona);
  793. mutex_init(&arizona->clk_lock);
  794. if (dev_get_platdata(arizona->dev))
  795. memcpy(&arizona->pdata, dev_get_platdata(arizona->dev),
  796. sizeof(arizona->pdata));
  797. else
  798. arizona_of_get_core_pdata(arizona);
  799. regcache_cache_only(arizona->regmap, true);
  800. switch (arizona->type) {
  801. case WM5102:
  802. case WM5110:
  803. case WM8280:
  804. case WM8997:
  805. case WM8998:
  806. case WM1814:
  807. for (i = 0; i < ARRAY_SIZE(wm5102_core_supplies); i++)
  808. arizona->core_supplies[i].supply
  809. = wm5102_core_supplies[i];
  810. arizona->num_core_supplies = ARRAY_SIZE(wm5102_core_supplies);
  811. break;
  812. default:
  813. dev_err(arizona->dev, "Unknown device type %d\n",
  814. arizona->type);
  815. return -EINVAL;
  816. }
  817. /* Mark DCVDD as external, LDO1 driver will clear if internal */
  818. arizona->external_dcvdd = true;
  819. ret = mfd_add_devices(arizona->dev, -1, early_devs,
  820. ARRAY_SIZE(early_devs), NULL, 0, NULL);
  821. if (ret != 0) {
  822. dev_err(dev, "Failed to add early children: %d\n", ret);
  823. return ret;
  824. }
  825. ret = devm_regulator_bulk_get(dev, arizona->num_core_supplies,
  826. arizona->core_supplies);
  827. if (ret != 0) {
  828. dev_err(dev, "Failed to request core supplies: %d\n",
  829. ret);
  830. goto err_early;
  831. }
  832. /**
  833. * Don't use devres here because the only device we have to get
  834. * against is the MFD device and DCVDD will likely be supplied by
  835. * one of its children. Meaning that the regulator will be
  836. * destroyed by the time devres calls regulator put.
  837. */
  838. arizona->dcvdd = regulator_get(arizona->dev, "DCVDD");
  839. if (IS_ERR(arizona->dcvdd)) {
  840. ret = PTR_ERR(arizona->dcvdd);
  841. dev_err(dev, "Failed to request DCVDD: %d\n", ret);
  842. goto err_early;
  843. }
  844. if (arizona->pdata.reset) {
  845. /* Start out with /RESET low to put the chip into reset */
  846. ret = devm_gpio_request_one(arizona->dev, arizona->pdata.reset,
  847. GPIOF_DIR_OUT | GPIOF_INIT_LOW,
  848. "arizona /RESET");
  849. if (ret != 0) {
  850. dev_err(dev, "Failed to request /RESET: %d\n", ret);
  851. goto err_dcvdd;
  852. }
  853. }
  854. ret = regulator_bulk_enable(arizona->num_core_supplies,
  855. arizona->core_supplies);
  856. if (ret != 0) {
  857. dev_err(dev, "Failed to enable core supplies: %d\n",
  858. ret);
  859. goto err_dcvdd;
  860. }
  861. ret = regulator_enable(arizona->dcvdd);
  862. if (ret != 0) {
  863. dev_err(dev, "Failed to enable DCVDD: %d\n", ret);
  864. goto err_enable;
  865. }
  866. arizona_disable_reset(arizona);
  867. regcache_cache_only(arizona->regmap, false);
  868. /* Verify that this is a chip we know about */
  869. ret = regmap_read(arizona->regmap, ARIZONA_SOFTWARE_RESET, &reg);
  870. if (ret != 0) {
  871. dev_err(dev, "Failed to read ID register: %d\n", ret);
  872. goto err_reset;
  873. }
  874. switch (reg) {
  875. case 0x5102:
  876. case 0x5110:
  877. case 0x6349:
  878. case 0x8997:
  879. break;
  880. default:
  881. dev_err(arizona->dev, "Unknown device ID: %x\n", reg);
  882. goto err_reset;
  883. }
  884. /* If we have a /RESET GPIO we'll already be reset */
  885. if (!arizona->pdata.reset) {
  886. ret = regmap_write(arizona->regmap, ARIZONA_SOFTWARE_RESET, 0);
  887. if (ret != 0) {
  888. dev_err(dev, "Failed to reset device: %d\n", ret);
  889. goto err_reset;
  890. }
  891. msleep(1);
  892. }
  893. /* Ensure device startup is complete */
  894. switch (arizona->type) {
  895. case WM5102:
  896. ret = regmap_read(arizona->regmap,
  897. ARIZONA_WRITE_SEQUENCER_CTRL_3, &val);
  898. if (ret) {
  899. dev_err(dev,
  900. "Failed to check write sequencer state: %d\n",
  901. ret);
  902. } else if (val & 0x01) {
  903. ret = wm5102_clear_write_sequencer(arizona);
  904. if (ret)
  905. return ret;
  906. }
  907. break;
  908. default:
  909. break;
  910. }
  911. ret = arizona_wait_for_boot(arizona);
  912. if (ret) {
  913. dev_err(arizona->dev, "Device failed initial boot: %d\n", ret);
  914. goto err_reset;
  915. }
  916. /* Read the device ID information & do device specific stuff */
  917. ret = regmap_read(arizona->regmap, ARIZONA_SOFTWARE_RESET, &reg);
  918. if (ret != 0) {
  919. dev_err(dev, "Failed to read ID register: %d\n", ret);
  920. goto err_reset;
  921. }
  922. ret = regmap_read(arizona->regmap, ARIZONA_DEVICE_REVISION,
  923. &arizona->rev);
  924. if (ret != 0) {
  925. dev_err(dev, "Failed to read revision register: %d\n", ret);
  926. goto err_reset;
  927. }
  928. arizona->rev &= ARIZONA_DEVICE_REVISION_MASK;
  929. switch (reg) {
  930. #ifdef CONFIG_MFD_WM5102
  931. case 0x5102:
  932. type_name = "WM5102";
  933. if (arizona->type != WM5102) {
  934. dev_err(arizona->dev, "WM5102 registered as %d\n",
  935. arizona->type);
  936. arizona->type = WM5102;
  937. }
  938. apply_patch = wm5102_patch;
  939. arizona->rev &= 0x7;
  940. break;
  941. #endif
  942. #ifdef CONFIG_MFD_WM5110
  943. case 0x5110:
  944. switch (arizona->type) {
  945. case WM5110:
  946. type_name = "WM5110";
  947. break;
  948. case WM8280:
  949. type_name = "WM8280";
  950. break;
  951. default:
  952. type_name = "WM5110";
  953. dev_err(arizona->dev, "WM5110 registered as %d\n",
  954. arizona->type);
  955. arizona->type = WM5110;
  956. break;
  957. }
  958. apply_patch = wm5110_patch;
  959. break;
  960. #endif
  961. #ifdef CONFIG_MFD_WM8997
  962. case 0x8997:
  963. type_name = "WM8997";
  964. if (arizona->type != WM8997) {
  965. dev_err(arizona->dev, "WM8997 registered as %d\n",
  966. arizona->type);
  967. arizona->type = WM8997;
  968. }
  969. apply_patch = wm8997_patch;
  970. break;
  971. #endif
  972. #ifdef CONFIG_MFD_WM8998
  973. case 0x6349:
  974. switch (arizona->type) {
  975. case WM8998:
  976. type_name = "WM8998";
  977. break;
  978. case WM1814:
  979. type_name = "WM1814";
  980. break;
  981. default:
  982. type_name = "WM8998";
  983. dev_err(arizona->dev, "WM8998 registered as %d\n",
  984. arizona->type);
  985. arizona->type = WM8998;
  986. }
  987. apply_patch = wm8998_patch;
  988. break;
  989. #endif
  990. default:
  991. dev_err(arizona->dev, "Unknown device ID %x\n", reg);
  992. goto err_reset;
  993. }
  994. dev_info(dev, "%s revision %c\n", type_name, arizona->rev + 'A');
  995. if (apply_patch) {
  996. ret = apply_patch(arizona);
  997. if (ret != 0) {
  998. dev_err(arizona->dev, "Failed to apply patch: %d\n",
  999. ret);
  1000. goto err_reset;
  1001. }
  1002. switch (arizona->type) {
  1003. case WM5102:
  1004. ret = wm5102_apply_hardware_patch(arizona);
  1005. if (ret) {
  1006. dev_err(arizona->dev,
  1007. "Failed to apply hardware patch: %d\n",
  1008. ret);
  1009. goto err_reset;
  1010. }
  1011. break;
  1012. case WM5110:
  1013. case WM8280:
  1014. ret = wm5110_apply_sleep_patch(arizona);
  1015. if (ret) {
  1016. dev_err(arizona->dev,
  1017. "Failed to apply sleep patch: %d\n",
  1018. ret);
  1019. goto err_reset;
  1020. }
  1021. break;
  1022. default:
  1023. break;
  1024. }
  1025. }
  1026. for (i = 0; i < ARRAY_SIZE(arizona->pdata.gpio_defaults); i++) {
  1027. if (!arizona->pdata.gpio_defaults[i])
  1028. continue;
  1029. regmap_write(arizona->regmap, ARIZONA_GPIO1_CTRL + i,
  1030. arizona->pdata.gpio_defaults[i]);
  1031. }
  1032. /* Chip default */
  1033. if (!arizona->pdata.clk32k_src)
  1034. arizona->pdata.clk32k_src = ARIZONA_32KZ_MCLK2;
  1035. switch (arizona->pdata.clk32k_src) {
  1036. case ARIZONA_32KZ_MCLK1:
  1037. case ARIZONA_32KZ_MCLK2:
  1038. regmap_update_bits(arizona->regmap, ARIZONA_CLOCK_32K_1,
  1039. ARIZONA_CLK_32K_SRC_MASK,
  1040. arizona->pdata.clk32k_src - 1);
  1041. arizona_clk32k_enable(arizona);
  1042. break;
  1043. case ARIZONA_32KZ_NONE:
  1044. regmap_update_bits(arizona->regmap, ARIZONA_CLOCK_32K_1,
  1045. ARIZONA_CLK_32K_SRC_MASK, 2);
  1046. break;
  1047. default:
  1048. dev_err(arizona->dev, "Invalid 32kHz clock source: %d\n",
  1049. arizona->pdata.clk32k_src);
  1050. ret = -EINVAL;
  1051. goto err_reset;
  1052. }
  1053. for (i = 0; i < ARIZONA_MAX_MICBIAS; i++) {
  1054. if (!arizona->pdata.micbias[i].mV &&
  1055. !arizona->pdata.micbias[i].bypass)
  1056. continue;
  1057. /* Apply default for bypass mode */
  1058. if (!arizona->pdata.micbias[i].mV)
  1059. arizona->pdata.micbias[i].mV = 2800;
  1060. val = (arizona->pdata.micbias[i].mV - 1500) / 100;
  1061. val <<= ARIZONA_MICB1_LVL_SHIFT;
  1062. if (arizona->pdata.micbias[i].ext_cap)
  1063. val |= ARIZONA_MICB1_EXT_CAP;
  1064. if (arizona->pdata.micbias[i].discharge)
  1065. val |= ARIZONA_MICB1_DISCH;
  1066. if (arizona->pdata.micbias[i].soft_start)
  1067. val |= ARIZONA_MICB1_RATE;
  1068. if (arizona->pdata.micbias[i].bypass)
  1069. val |= ARIZONA_MICB1_BYPASS;
  1070. regmap_update_bits(arizona->regmap,
  1071. ARIZONA_MIC_BIAS_CTRL_1 + i,
  1072. ARIZONA_MICB1_LVL_MASK |
  1073. ARIZONA_MICB1_EXT_CAP |
  1074. ARIZONA_MICB1_DISCH |
  1075. ARIZONA_MICB1_BYPASS |
  1076. ARIZONA_MICB1_RATE, val);
  1077. }
  1078. for (i = 0; i < ARIZONA_MAX_INPUT; i++) {
  1079. /* Default for both is 0 so noop with defaults */
  1080. val = arizona->pdata.dmic_ref[i]
  1081. << ARIZONA_IN1_DMIC_SUP_SHIFT;
  1082. if (arizona->pdata.inmode[i] & ARIZONA_INMODE_DMIC)
  1083. val |= 1 << ARIZONA_IN1_MODE_SHIFT;
  1084. switch (arizona->type) {
  1085. case WM8998:
  1086. case WM1814:
  1087. regmap_update_bits(arizona->regmap,
  1088. ARIZONA_ADC_DIGITAL_VOLUME_1L + (i * 8),
  1089. ARIZONA_IN1L_SRC_SE_MASK,
  1090. (arizona->pdata.inmode[i] & ARIZONA_INMODE_SE)
  1091. << ARIZONA_IN1L_SRC_SE_SHIFT);
  1092. regmap_update_bits(arizona->regmap,
  1093. ARIZONA_ADC_DIGITAL_VOLUME_1R + (i * 8),
  1094. ARIZONA_IN1R_SRC_SE_MASK,
  1095. (arizona->pdata.inmode[i] & ARIZONA_INMODE_SE)
  1096. << ARIZONA_IN1R_SRC_SE_SHIFT);
  1097. mask = ARIZONA_IN1_DMIC_SUP_MASK |
  1098. ARIZONA_IN1_MODE_MASK;
  1099. break;
  1100. default:
  1101. if (arizona->pdata.inmode[i] & ARIZONA_INMODE_SE)
  1102. val |= 1 << ARIZONA_IN1_SINGLE_ENDED_SHIFT;
  1103. mask = ARIZONA_IN1_DMIC_SUP_MASK |
  1104. ARIZONA_IN1_MODE_MASK |
  1105. ARIZONA_IN1_SINGLE_ENDED_MASK;
  1106. break;
  1107. }
  1108. regmap_update_bits(arizona->regmap,
  1109. ARIZONA_IN1L_CONTROL + (i * 8),
  1110. mask, val);
  1111. }
  1112. for (i = 0; i < ARIZONA_MAX_OUTPUT; i++) {
  1113. /* Default is 0 so noop with defaults */
  1114. if (arizona->pdata.out_mono[i])
  1115. val = ARIZONA_OUT1_MONO;
  1116. else
  1117. val = 0;
  1118. regmap_update_bits(arizona->regmap,
  1119. ARIZONA_OUTPUT_PATH_CONFIG_1L + (i * 8),
  1120. ARIZONA_OUT1_MONO, val);
  1121. }
  1122. for (i = 0; i < ARIZONA_MAX_PDM_SPK; i++) {
  1123. if (arizona->pdata.spk_mute[i])
  1124. regmap_update_bits(arizona->regmap,
  1125. ARIZONA_PDM_SPK1_CTRL_1 + (i * 2),
  1126. ARIZONA_SPK1_MUTE_ENDIAN_MASK |
  1127. ARIZONA_SPK1_MUTE_SEQ1_MASK,
  1128. arizona->pdata.spk_mute[i]);
  1129. if (arizona->pdata.spk_fmt[i])
  1130. regmap_update_bits(arizona->regmap,
  1131. ARIZONA_PDM_SPK1_CTRL_2 + (i * 2),
  1132. ARIZONA_SPK1_FMT_MASK,
  1133. arizona->pdata.spk_fmt[i]);
  1134. }
  1135. pm_runtime_set_active(arizona->dev);
  1136. pm_runtime_enable(arizona->dev);
  1137. /* Set up for interrupts */
  1138. ret = arizona_irq_init(arizona);
  1139. if (ret != 0)
  1140. goto err_reset;
  1141. pm_runtime_set_autosuspend_delay(arizona->dev, 100);
  1142. pm_runtime_use_autosuspend(arizona->dev);
  1143. arizona_request_irq(arizona, ARIZONA_IRQ_CLKGEN_ERR, "CLKGEN error",
  1144. arizona_clkgen_err, arizona);
  1145. arizona_request_irq(arizona, ARIZONA_IRQ_OVERCLOCKED, "Overclocked",
  1146. arizona_overclocked, arizona);
  1147. arizona_request_irq(arizona, ARIZONA_IRQ_UNDERCLOCKED, "Underclocked",
  1148. arizona_underclocked, arizona);
  1149. switch (arizona->type) {
  1150. case WM5102:
  1151. ret = mfd_add_devices(arizona->dev, -1, wm5102_devs,
  1152. ARRAY_SIZE(wm5102_devs), NULL, 0, NULL);
  1153. break;
  1154. case WM5110:
  1155. case WM8280:
  1156. ret = mfd_add_devices(arizona->dev, -1, wm5110_devs,
  1157. ARRAY_SIZE(wm5110_devs), NULL, 0, NULL);
  1158. break;
  1159. case WM8997:
  1160. ret = mfd_add_devices(arizona->dev, -1, wm8997_devs,
  1161. ARRAY_SIZE(wm8997_devs), NULL, 0, NULL);
  1162. break;
  1163. case WM8998:
  1164. case WM1814:
  1165. ret = mfd_add_devices(arizona->dev, -1, wm8998_devs,
  1166. ARRAY_SIZE(wm8998_devs), NULL, 0, NULL);
  1167. break;
  1168. }
  1169. if (ret != 0) {
  1170. dev_err(arizona->dev, "Failed to add subdevices: %d\n", ret);
  1171. goto err_irq;
  1172. }
  1173. return 0;
  1174. err_irq:
  1175. arizona_irq_exit(arizona);
  1176. err_reset:
  1177. arizona_enable_reset(arizona);
  1178. regulator_disable(arizona->dcvdd);
  1179. err_enable:
  1180. regulator_bulk_disable(arizona->num_core_supplies,
  1181. arizona->core_supplies);
  1182. err_dcvdd:
  1183. regulator_put(arizona->dcvdd);
  1184. err_early:
  1185. mfd_remove_devices(dev);
  1186. return ret;
  1187. }
  1188. EXPORT_SYMBOL_GPL(arizona_dev_init);
  1189. int arizona_dev_exit(struct arizona *arizona)
  1190. {
  1191. pm_runtime_disable(arizona->dev);
  1192. regulator_disable(arizona->dcvdd);
  1193. regulator_put(arizona->dcvdd);
  1194. mfd_remove_devices(arizona->dev);
  1195. arizona_free_irq(arizona, ARIZONA_IRQ_UNDERCLOCKED, arizona);
  1196. arizona_free_irq(arizona, ARIZONA_IRQ_OVERCLOCKED, arizona);
  1197. arizona_free_irq(arizona, ARIZONA_IRQ_CLKGEN_ERR, arizona);
  1198. arizona_irq_exit(arizona);
  1199. arizona_enable_reset(arizona);
  1200. regulator_bulk_disable(arizona->num_core_supplies,
  1201. arizona->core_supplies);
  1202. return 0;
  1203. }
  1204. EXPORT_SYMBOL_GPL(arizona_dev_exit);