irq-gic-common.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /*
  2. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/irqchip/arm-gic.h>
  20. #include "irq-gic-common.h"
  21. int gic_configure_irq(unsigned int irq, unsigned int type,
  22. void __iomem *base, void (*sync_access)(void))
  23. {
  24. u32 confmask = 0x2 << ((irq % 16) * 2);
  25. u32 confoff = (irq / 16) * 4;
  26. u32 val, oldval;
  27. int ret = 0;
  28. /*
  29. * Read current configuration register, and insert the config
  30. * for "irq", depending on "type".
  31. */
  32. val = oldval = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  33. if (type & IRQ_TYPE_LEVEL_MASK)
  34. val &= ~confmask;
  35. else if (type & IRQ_TYPE_EDGE_BOTH)
  36. val |= confmask;
  37. /*
  38. * Write back the new configuration, and possibly re-enable
  39. * the interrupt. If we tried to write a new configuration and failed,
  40. * return an error.
  41. */
  42. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  43. if (readl_relaxed(base + GIC_DIST_CONFIG + confoff) != val && val != oldval)
  44. ret = -EINVAL;
  45. if (sync_access)
  46. sync_access();
  47. return ret;
  48. }
  49. void __init gic_dist_config(void __iomem *base, int gic_irqs,
  50. void (*sync_access)(void))
  51. {
  52. unsigned int i;
  53. /*
  54. * Set all global interrupts to be level triggered, active low.
  55. */
  56. for (i = 32; i < gic_irqs; i += 16)
  57. writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
  58. base + GIC_DIST_CONFIG + i / 4);
  59. /*
  60. * Set priority on all global interrupts.
  61. */
  62. for (i = 32; i < gic_irqs; i += 4)
  63. writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
  64. /*
  65. * Disable all interrupts. Leave the PPI and SGIs alone
  66. * as they are enabled by redistributor registers.
  67. */
  68. for (i = 32; i < gic_irqs; i += 32)
  69. writel_relaxed(GICD_INT_EN_CLR_X32,
  70. base + GIC_DIST_ENABLE_CLEAR + i / 8);
  71. if (sync_access)
  72. sync_access();
  73. }
  74. void gic_cpu_config(void __iomem *base, void (*sync_access)(void))
  75. {
  76. int i;
  77. /*
  78. * Deal with the banked PPI and SGI interrupts - disable all
  79. * PPI interrupts, ensure all SGI interrupts are enabled.
  80. */
  81. writel_relaxed(GICD_INT_EN_CLR_PPI, base + GIC_DIST_ENABLE_CLEAR);
  82. writel_relaxed(GICD_INT_EN_SET_SGI, base + GIC_DIST_ENABLE_SET);
  83. /*
  84. * Set priority on PPI and SGI interrupts
  85. */
  86. for (i = 0; i < 32; i += 4)
  87. writel_relaxed(GICD_INT_DEF_PRI_X4,
  88. base + GIC_DIST_PRI + i * 4 / 4);
  89. if (sync_access)
  90. sync_access();
  91. }