ocrdma.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593
  1. /* This file is part of the Emulex RoCE Device Driver for
  2. * RoCE (RDMA over Converged Ethernet) adapters.
  3. * Copyright (C) 2012-2015 Emulex. All rights reserved.
  4. * EMULEX and SLI are trademarks of Emulex.
  5. * www.emulex.com
  6. *
  7. * This software is available to you under a choice of one of two licenses.
  8. * You may choose to be licensed under the terms of the GNU General Public
  9. * License (GPL) Version 2, available from the file COPYING in the main
  10. * directory of this source tree, or the BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or without
  13. * modification, are permitted provided that the following conditions
  14. * are met:
  15. *
  16. * - Redistributions of source code must retain the above copyright notice,
  17. * this list of conditions and the following disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above copyright
  20. * notice, this list of conditions and the following disclaimer in
  21. * the documentation and/or other materials provided with the distribution.
  22. *
  23. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  24. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,THE
  25. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  26. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
  27. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  28. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  29. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  30. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  31. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
  32. * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
  33. * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. * Contact Information:
  36. * linux-drivers@emulex.com
  37. *
  38. * Emulex
  39. * 3333 Susan Street
  40. * Costa Mesa, CA 92626
  41. */
  42. #ifndef __OCRDMA_H__
  43. #define __OCRDMA_H__
  44. #include <linux/mutex.h>
  45. #include <linux/list.h>
  46. #include <linux/spinlock.h>
  47. #include <linux/pci.h>
  48. #include <rdma/ib_verbs.h>
  49. #include <rdma/ib_user_verbs.h>
  50. #include <rdma/ib_addr.h>
  51. #include <be_roce.h>
  52. #include "ocrdma_sli.h"
  53. #define OCRDMA_ROCE_DRV_VERSION "10.6.0.0"
  54. #define OCRDMA_ROCE_DRV_DESC "Emulex OneConnect RoCE Driver"
  55. #define OCRDMA_NODE_DESC "Emulex OneConnect RoCE HCA"
  56. #define OC_NAME_SH OCRDMA_NODE_DESC "(Skyhawk)"
  57. #define OC_NAME_UNKNOWN OCRDMA_NODE_DESC "(Unknown)"
  58. #define OC_SKH_DEVICE_PF 0x720
  59. #define OC_SKH_DEVICE_VF 0x728
  60. #define OCRDMA_MAX_AH 512
  61. #define OCRDMA_UVERBS(CMD_NAME) (1ull << IB_USER_VERBS_CMD_##CMD_NAME)
  62. #define convert_to_64bit(lo, hi) ((u64)hi << 32 | (u64)lo)
  63. #define EQ_INTR_PER_SEC_THRSH_HI 150000
  64. #define EQ_INTR_PER_SEC_THRSH_LOW 100000
  65. #define EQ_AIC_MAX_EQD 20
  66. #define EQ_AIC_MIN_EQD 0
  67. void ocrdma_eqd_set_task(struct work_struct *work);
  68. struct ocrdma_dev_attr {
  69. u8 fw_ver[32];
  70. u32 vendor_id;
  71. u32 device_id;
  72. u16 max_pd;
  73. u16 max_dpp_pds;
  74. u16 max_cq;
  75. u16 max_cqe;
  76. u16 max_qp;
  77. u16 max_wqe;
  78. u16 max_rqe;
  79. u16 max_srq;
  80. u32 max_inline_data;
  81. int max_send_sge;
  82. int max_recv_sge;
  83. int max_srq_sge;
  84. int max_rdma_sge;
  85. int max_mr;
  86. u64 max_mr_size;
  87. u32 max_num_mr_pbl;
  88. int max_mw;
  89. int max_fmr;
  90. int max_map_per_fmr;
  91. int max_pages_per_frmr;
  92. u16 max_ord_per_qp;
  93. u16 max_ird_per_qp;
  94. int device_cap_flags;
  95. u8 cq_overflow_detect;
  96. u8 srq_supported;
  97. u32 wqe_size;
  98. u32 rqe_size;
  99. u32 ird_page_size;
  100. u8 local_ca_ack_delay;
  101. u8 ird;
  102. u8 num_ird_pages;
  103. };
  104. struct ocrdma_dma_mem {
  105. void *va;
  106. dma_addr_t pa;
  107. u32 size;
  108. };
  109. struct ocrdma_pbl {
  110. void *va;
  111. dma_addr_t pa;
  112. };
  113. struct ocrdma_queue_info {
  114. void *va;
  115. dma_addr_t dma;
  116. u32 size;
  117. u16 len;
  118. u16 entry_size; /* Size of an element in the queue */
  119. u16 id; /* qid, where to ring the doorbell. */
  120. u16 head, tail;
  121. bool created;
  122. };
  123. struct ocrdma_aic_obj { /* Adaptive interrupt coalescing (AIC) info */
  124. u32 prev_eqd;
  125. u64 eq_intr_cnt;
  126. u64 prev_eq_intr_cnt;
  127. };
  128. struct ocrdma_eq {
  129. struct ocrdma_queue_info q;
  130. u32 vector;
  131. int cq_cnt;
  132. struct ocrdma_dev *dev;
  133. char irq_name[32];
  134. struct ocrdma_aic_obj aic_obj;
  135. };
  136. struct ocrdma_mq {
  137. struct ocrdma_queue_info sq;
  138. struct ocrdma_queue_info cq;
  139. bool rearm_cq;
  140. };
  141. struct mqe_ctx {
  142. struct mutex lock; /* for serializing mailbox commands on MQ */
  143. wait_queue_head_t cmd_wait;
  144. u32 tag;
  145. u16 cqe_status;
  146. u16 ext_status;
  147. bool cmd_done;
  148. bool fw_error_state;
  149. };
  150. struct ocrdma_hw_mr {
  151. u32 lkey;
  152. u8 fr_mr;
  153. u8 remote_atomic;
  154. u8 remote_rd;
  155. u8 remote_wr;
  156. u8 local_rd;
  157. u8 local_wr;
  158. u8 mw_bind;
  159. u8 rsvd;
  160. u64 len;
  161. struct ocrdma_pbl *pbl_table;
  162. u32 num_pbls;
  163. u32 num_pbes;
  164. u32 pbl_size;
  165. u32 pbe_size;
  166. u64 fbo;
  167. u64 va;
  168. };
  169. struct ocrdma_mr {
  170. struct ib_mr ibmr;
  171. struct ib_umem *umem;
  172. struct ocrdma_hw_mr hwmr;
  173. };
  174. struct ocrdma_stats {
  175. u8 type;
  176. struct ocrdma_dev *dev;
  177. };
  178. struct ocrdma_pd_resource_mgr {
  179. u32 pd_norm_start;
  180. u16 pd_norm_count;
  181. u16 pd_norm_thrsh;
  182. u16 max_normal_pd;
  183. u32 pd_dpp_start;
  184. u16 pd_dpp_count;
  185. u16 pd_dpp_thrsh;
  186. u16 max_dpp_pd;
  187. u16 dpp_page_index;
  188. unsigned long *pd_norm_bitmap;
  189. unsigned long *pd_dpp_bitmap;
  190. bool pd_prealloc_valid;
  191. };
  192. struct stats_mem {
  193. struct ocrdma_mqe mqe;
  194. void *va;
  195. dma_addr_t pa;
  196. u32 size;
  197. char *debugfs_mem;
  198. };
  199. struct phy_info {
  200. u16 auto_speeds_supported;
  201. u16 fixed_speeds_supported;
  202. u16 phy_type;
  203. u16 interface_type;
  204. };
  205. struct ocrdma_dev {
  206. struct ib_device ibdev;
  207. struct ocrdma_dev_attr attr;
  208. struct mutex dev_lock; /* provides syncronise access to device data */
  209. spinlock_t flush_q_lock ____cacheline_aligned;
  210. struct ocrdma_cq **cq_tbl;
  211. struct ocrdma_qp **qp_tbl;
  212. struct ocrdma_eq *eq_tbl;
  213. int eq_cnt;
  214. struct delayed_work eqd_work;
  215. u16 base_eqid;
  216. u16 max_eq;
  217. /* provided synchronization to sgid table for
  218. * updating gid entries triggered by notifier.
  219. */
  220. spinlock_t sgid_lock;
  221. int gsi_qp_created;
  222. struct ocrdma_cq *gsi_sqcq;
  223. struct ocrdma_cq *gsi_rqcq;
  224. struct {
  225. struct ocrdma_av *va;
  226. dma_addr_t pa;
  227. u32 size;
  228. u32 num_ah;
  229. /* provide synchronization for av
  230. * entry allocations.
  231. */
  232. spinlock_t lock;
  233. u32 ahid;
  234. struct ocrdma_pbl pbl;
  235. } av_tbl;
  236. void *mbx_cmd;
  237. struct ocrdma_mq mq;
  238. struct mqe_ctx mqe_ctx;
  239. struct be_dev_info nic_info;
  240. struct phy_info phy;
  241. char model_number[32];
  242. u32 hba_port_num;
  243. struct list_head entry;
  244. struct rcu_head rcu;
  245. int id;
  246. u64 *stag_arr;
  247. u8 sl; /* service level */
  248. bool pfc_state;
  249. atomic_t update_sl;
  250. u16 pvid;
  251. u32 asic_id;
  252. ulong last_stats_time;
  253. struct mutex stats_lock; /* provide synch for debugfs operations */
  254. struct stats_mem stats_mem;
  255. struct ocrdma_stats rsrc_stats;
  256. struct ocrdma_stats rx_stats;
  257. struct ocrdma_stats wqe_stats;
  258. struct ocrdma_stats tx_stats;
  259. struct ocrdma_stats db_err_stats;
  260. struct ocrdma_stats tx_qp_err_stats;
  261. struct ocrdma_stats rx_qp_err_stats;
  262. struct ocrdma_stats tx_dbg_stats;
  263. struct ocrdma_stats rx_dbg_stats;
  264. struct ocrdma_stats driver_stats;
  265. struct ocrdma_stats reset_stats;
  266. struct dentry *dir;
  267. atomic_t async_err_stats[OCRDMA_MAX_ASYNC_ERRORS];
  268. atomic_t cqe_err_stats[OCRDMA_MAX_CQE_ERR];
  269. struct ocrdma_pd_resource_mgr *pd_mgr;
  270. };
  271. struct ocrdma_cq {
  272. struct ib_cq ibcq;
  273. struct ocrdma_cqe *va;
  274. u32 phase;
  275. u32 getp; /* pointer to pending wrs to
  276. * return to stack, wrap arounds
  277. * at max_hw_cqe
  278. */
  279. u32 max_hw_cqe;
  280. bool phase_change;
  281. bool deferred_arm, deferred_sol;
  282. bool first_arm;
  283. spinlock_t cq_lock ____cacheline_aligned; /* provide synchronization
  284. * to cq polling
  285. */
  286. /* syncronizes cq completion handler invoked from multiple context */
  287. spinlock_t comp_handler_lock ____cacheline_aligned;
  288. u16 id;
  289. u16 eqn;
  290. struct ocrdma_ucontext *ucontext;
  291. dma_addr_t pa;
  292. u32 len;
  293. u32 cqe_cnt;
  294. /* head of all qp's sq and rq for which cqes need to be flushed
  295. * by the software.
  296. */
  297. struct list_head sq_head, rq_head;
  298. };
  299. struct ocrdma_pd {
  300. struct ib_pd ibpd;
  301. struct ocrdma_ucontext *uctx;
  302. u32 id;
  303. int num_dpp_qp;
  304. u32 dpp_page;
  305. bool dpp_enabled;
  306. };
  307. struct ocrdma_ah {
  308. struct ib_ah ibah;
  309. struct ocrdma_av *av;
  310. u16 sgid_index;
  311. u32 id;
  312. };
  313. struct ocrdma_qp_hwq_info {
  314. u8 *va; /* virtual address */
  315. u32 max_sges;
  316. u32 head, tail;
  317. u32 entry_size;
  318. u32 max_cnt;
  319. u32 max_wqe_idx;
  320. u16 dbid; /* qid, where to ring the doorbell. */
  321. u32 len;
  322. dma_addr_t pa;
  323. };
  324. struct ocrdma_srq {
  325. struct ib_srq ibsrq;
  326. u8 __iomem *db;
  327. struct ocrdma_qp_hwq_info rq;
  328. u64 *rqe_wr_id_tbl;
  329. u32 *idx_bit_fields;
  330. u32 bit_fields_len;
  331. /* provide synchronization to multiple context(s) posting rqe */
  332. spinlock_t q_lock ____cacheline_aligned;
  333. struct ocrdma_pd *pd;
  334. u32 id;
  335. };
  336. struct ocrdma_qp {
  337. struct ib_qp ibqp;
  338. u8 __iomem *sq_db;
  339. struct ocrdma_qp_hwq_info sq;
  340. struct {
  341. uint64_t wrid;
  342. uint16_t dpp_wqe_idx;
  343. uint16_t dpp_wqe;
  344. uint8_t signaled;
  345. uint8_t rsvd[3];
  346. } *wqe_wr_id_tbl;
  347. u32 max_inline_data;
  348. /* provide synchronization to multiple context(s) posting wqe, rqe */
  349. spinlock_t q_lock ____cacheline_aligned;
  350. struct ocrdma_cq *sq_cq;
  351. /* list maintained per CQ to flush SQ errors */
  352. struct list_head sq_entry;
  353. u8 __iomem *rq_db;
  354. struct ocrdma_qp_hwq_info rq;
  355. u64 *rqe_wr_id_tbl;
  356. struct ocrdma_cq *rq_cq;
  357. struct ocrdma_srq *srq;
  358. /* list maintained per CQ to flush RQ errors */
  359. struct list_head rq_entry;
  360. enum ocrdma_qp_state state; /* QP state */
  361. int cap_flags;
  362. u32 max_ord, max_ird;
  363. u32 id;
  364. struct ocrdma_pd *pd;
  365. enum ib_qp_type qp_type;
  366. int sgid_idx;
  367. u32 qkey;
  368. bool dpp_enabled;
  369. u8 *ird_q_va;
  370. bool signaled;
  371. };
  372. struct ocrdma_ucontext {
  373. struct ib_ucontext ibucontext;
  374. struct list_head mm_head;
  375. struct mutex mm_list_lock; /* protects list entries of mm type */
  376. struct ocrdma_pd *cntxt_pd;
  377. int pd_in_use;
  378. struct {
  379. u32 *va;
  380. dma_addr_t pa;
  381. u32 len;
  382. } ah_tbl;
  383. };
  384. struct ocrdma_mm {
  385. struct {
  386. u64 phy_addr;
  387. unsigned long len;
  388. } key;
  389. struct list_head entry;
  390. };
  391. static inline struct ocrdma_dev *get_ocrdma_dev(struct ib_device *ibdev)
  392. {
  393. return container_of(ibdev, struct ocrdma_dev, ibdev);
  394. }
  395. static inline struct ocrdma_ucontext *get_ocrdma_ucontext(struct ib_ucontext
  396. *ibucontext)
  397. {
  398. return container_of(ibucontext, struct ocrdma_ucontext, ibucontext);
  399. }
  400. static inline struct ocrdma_pd *get_ocrdma_pd(struct ib_pd *ibpd)
  401. {
  402. return container_of(ibpd, struct ocrdma_pd, ibpd);
  403. }
  404. static inline struct ocrdma_cq *get_ocrdma_cq(struct ib_cq *ibcq)
  405. {
  406. return container_of(ibcq, struct ocrdma_cq, ibcq);
  407. }
  408. static inline struct ocrdma_qp *get_ocrdma_qp(struct ib_qp *ibqp)
  409. {
  410. return container_of(ibqp, struct ocrdma_qp, ibqp);
  411. }
  412. static inline struct ocrdma_mr *get_ocrdma_mr(struct ib_mr *ibmr)
  413. {
  414. return container_of(ibmr, struct ocrdma_mr, ibmr);
  415. }
  416. static inline struct ocrdma_ah *get_ocrdma_ah(struct ib_ah *ibah)
  417. {
  418. return container_of(ibah, struct ocrdma_ah, ibah);
  419. }
  420. static inline struct ocrdma_srq *get_ocrdma_srq(struct ib_srq *ibsrq)
  421. {
  422. return container_of(ibsrq, struct ocrdma_srq, ibsrq);
  423. }
  424. static inline int is_cqe_valid(struct ocrdma_cq *cq, struct ocrdma_cqe *cqe)
  425. {
  426. int cqe_valid;
  427. cqe_valid = le32_to_cpu(cqe->flags_status_srcqpn) & OCRDMA_CQE_VALID;
  428. return (cqe_valid == cq->phase);
  429. }
  430. static inline int is_cqe_for_sq(struct ocrdma_cqe *cqe)
  431. {
  432. return (le32_to_cpu(cqe->flags_status_srcqpn) &
  433. OCRDMA_CQE_QTYPE) ? 0 : 1;
  434. }
  435. static inline int is_cqe_invalidated(struct ocrdma_cqe *cqe)
  436. {
  437. return (le32_to_cpu(cqe->flags_status_srcqpn) &
  438. OCRDMA_CQE_INVALIDATE) ? 1 : 0;
  439. }
  440. static inline int is_cqe_imm(struct ocrdma_cqe *cqe)
  441. {
  442. return (le32_to_cpu(cqe->flags_status_srcqpn) &
  443. OCRDMA_CQE_IMM) ? 1 : 0;
  444. }
  445. static inline int is_cqe_wr_imm(struct ocrdma_cqe *cqe)
  446. {
  447. return (le32_to_cpu(cqe->flags_status_srcqpn) &
  448. OCRDMA_CQE_WRITE_IMM) ? 1 : 0;
  449. }
  450. static inline int ocrdma_resolve_dmac(struct ocrdma_dev *dev,
  451. struct ib_ah_attr *ah_attr, u8 *mac_addr)
  452. {
  453. struct in6_addr in6;
  454. memcpy(&in6, ah_attr->grh.dgid.raw, sizeof(in6));
  455. if (rdma_is_multicast_addr(&in6))
  456. rdma_get_mcast_mac(&in6, mac_addr);
  457. else if (rdma_link_local_addr(&in6))
  458. rdma_get_ll_mac(&in6, mac_addr);
  459. else
  460. memcpy(mac_addr, ah_attr->dmac, ETH_ALEN);
  461. return 0;
  462. }
  463. static inline char *hca_name(struct ocrdma_dev *dev)
  464. {
  465. switch (dev->nic_info.pdev->device) {
  466. case OC_SKH_DEVICE_PF:
  467. case OC_SKH_DEVICE_VF:
  468. return OC_NAME_SH;
  469. default:
  470. return OC_NAME_UNKNOWN;
  471. }
  472. }
  473. static inline int ocrdma_get_eq_table_index(struct ocrdma_dev *dev,
  474. int eqid)
  475. {
  476. int indx;
  477. for (indx = 0; indx < dev->eq_cnt; indx++) {
  478. if (dev->eq_tbl[indx].q.id == eqid)
  479. return indx;
  480. }
  481. return -EINVAL;
  482. }
  483. static inline u8 ocrdma_get_asic_type(struct ocrdma_dev *dev)
  484. {
  485. if (dev->nic_info.dev_family == 0xF && !dev->asic_id) {
  486. pci_read_config_dword(
  487. dev->nic_info.pdev,
  488. OCRDMA_SLI_ASIC_ID_OFFSET, &dev->asic_id);
  489. }
  490. return (dev->asic_id & OCRDMA_SLI_ASIC_GEN_NUM_MASK) >>
  491. OCRDMA_SLI_ASIC_GEN_NUM_SHIFT;
  492. }
  493. static inline u8 ocrdma_get_pfc_prio(u8 *pfc, u8 prio)
  494. {
  495. return *(pfc + prio);
  496. }
  497. static inline u8 ocrdma_get_app_prio(u8 *app_prio, u8 prio)
  498. {
  499. return *(app_prio + prio);
  500. }
  501. static inline u8 ocrdma_is_enabled_and_synced(u32 state)
  502. { /* May also be used to interpret TC-state, QCN-state
  503. * Appl-state and Logical-link-state in future.
  504. */
  505. return (state & OCRDMA_STATE_FLAG_ENABLED) &&
  506. (state & OCRDMA_STATE_FLAG_SYNC);
  507. }
  508. #endif