qp.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include "mlx5_ib.h"
  35. #include "user.h"
  36. /* not supported currently */
  37. static int wq_signature;
  38. enum {
  39. MLX5_IB_ACK_REQ_FREQ = 8,
  40. };
  41. enum {
  42. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  43. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  44. MLX5_IB_LINK_TYPE_IB = 0,
  45. MLX5_IB_LINK_TYPE_ETH = 1
  46. };
  47. enum {
  48. MLX5_IB_SQ_STRIDE = 6,
  49. MLX5_IB_CACHE_LINE_SIZE = 64,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  54. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  55. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  56. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  57. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  58. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  59. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  60. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  61. [IB_WR_FAST_REG_MR] = MLX5_OPCODE_UMR,
  62. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  63. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  64. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  65. };
  66. static int is_qp0(enum ib_qp_type qp_type)
  67. {
  68. return qp_type == IB_QPT_SMI;
  69. }
  70. static int is_sqp(enum ib_qp_type qp_type)
  71. {
  72. return is_qp0(qp_type) || is_qp1(qp_type);
  73. }
  74. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  75. {
  76. return mlx5_buf_offset(&qp->buf, offset);
  77. }
  78. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  79. {
  80. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  81. }
  82. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  83. {
  84. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  85. }
  86. /**
  87. * mlx5_ib_read_user_wqe() - Copy a user-space WQE to kernel space.
  88. *
  89. * @qp: QP to copy from.
  90. * @send: copy from the send queue when non-zero, use the receive queue
  91. * otherwise.
  92. * @wqe_index: index to start copying from. For send work queues, the
  93. * wqe_index is in units of MLX5_SEND_WQE_BB.
  94. * For receive work queue, it is the number of work queue
  95. * element in the queue.
  96. * @buffer: destination buffer.
  97. * @length: maximum number of bytes to copy.
  98. *
  99. * Copies at least a single WQE, but may copy more data.
  100. *
  101. * Return: the number of bytes copied, or an error code.
  102. */
  103. int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
  104. void *buffer, u32 length)
  105. {
  106. struct ib_device *ibdev = qp->ibqp.device;
  107. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  108. struct mlx5_ib_wq *wq = send ? &qp->sq : &qp->rq;
  109. size_t offset;
  110. size_t wq_end;
  111. struct ib_umem *umem = qp->umem;
  112. u32 first_copy_length;
  113. int wqe_length;
  114. int ret;
  115. if (wq->wqe_cnt == 0) {
  116. mlx5_ib_dbg(dev, "mlx5_ib_read_user_wqe for a QP with wqe_cnt == 0. qp_type: 0x%x\n",
  117. qp->ibqp.qp_type);
  118. return -EINVAL;
  119. }
  120. offset = wq->offset + ((wqe_index % wq->wqe_cnt) << wq->wqe_shift);
  121. wq_end = wq->offset + (wq->wqe_cnt << wq->wqe_shift);
  122. if (send && length < sizeof(struct mlx5_wqe_ctrl_seg))
  123. return -EINVAL;
  124. if (offset > umem->length ||
  125. (send && offset + sizeof(struct mlx5_wqe_ctrl_seg) > umem->length))
  126. return -EINVAL;
  127. first_copy_length = min_t(u32, offset + length, wq_end) - offset;
  128. ret = ib_umem_copy_from(buffer, umem, offset, first_copy_length);
  129. if (ret)
  130. return ret;
  131. if (send) {
  132. struct mlx5_wqe_ctrl_seg *ctrl = buffer;
  133. int ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
  134. wqe_length = ds * MLX5_WQE_DS_UNITS;
  135. } else {
  136. wqe_length = 1 << wq->wqe_shift;
  137. }
  138. if (wqe_length <= first_copy_length)
  139. return first_copy_length;
  140. ret = ib_umem_copy_from(buffer + first_copy_length, umem, wq->offset,
  141. wqe_length - first_copy_length);
  142. if (ret)
  143. return ret;
  144. return wqe_length;
  145. }
  146. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  147. {
  148. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  149. struct ib_event event;
  150. if (type == MLX5_EVENT_TYPE_PATH_MIG)
  151. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  152. if (ibqp->event_handler) {
  153. event.device = ibqp->device;
  154. event.element.qp = ibqp;
  155. switch (type) {
  156. case MLX5_EVENT_TYPE_PATH_MIG:
  157. event.event = IB_EVENT_PATH_MIG;
  158. break;
  159. case MLX5_EVENT_TYPE_COMM_EST:
  160. event.event = IB_EVENT_COMM_EST;
  161. break;
  162. case MLX5_EVENT_TYPE_SQ_DRAINED:
  163. event.event = IB_EVENT_SQ_DRAINED;
  164. break;
  165. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  166. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  167. break;
  168. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  169. event.event = IB_EVENT_QP_FATAL;
  170. break;
  171. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  172. event.event = IB_EVENT_PATH_MIG_ERR;
  173. break;
  174. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  175. event.event = IB_EVENT_QP_REQ_ERR;
  176. break;
  177. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  178. event.event = IB_EVENT_QP_ACCESS_ERR;
  179. break;
  180. default:
  181. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  182. return;
  183. }
  184. ibqp->event_handler(&event, ibqp->qp_context);
  185. }
  186. }
  187. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  188. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  189. {
  190. int wqe_size;
  191. int wq_size;
  192. /* Sanity check RQ size before proceeding */
  193. if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
  194. return -EINVAL;
  195. if (!has_rq) {
  196. qp->rq.max_gs = 0;
  197. qp->rq.wqe_cnt = 0;
  198. qp->rq.wqe_shift = 0;
  199. } else {
  200. if (ucmd) {
  201. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  202. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  203. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  204. qp->rq.max_post = qp->rq.wqe_cnt;
  205. } else {
  206. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  207. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  208. wqe_size = roundup_pow_of_two(wqe_size);
  209. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  210. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  211. qp->rq.wqe_cnt = wq_size / wqe_size;
  212. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
  213. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  214. wqe_size,
  215. MLX5_CAP_GEN(dev->mdev,
  216. max_wqe_sz_rq));
  217. return -EINVAL;
  218. }
  219. qp->rq.wqe_shift = ilog2(wqe_size);
  220. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  221. qp->rq.max_post = qp->rq.wqe_cnt;
  222. }
  223. }
  224. return 0;
  225. }
  226. static int sq_overhead(enum ib_qp_type qp_type)
  227. {
  228. int size = 0;
  229. switch (qp_type) {
  230. case IB_QPT_XRC_INI:
  231. size += sizeof(struct mlx5_wqe_xrc_seg);
  232. /* fall through */
  233. case IB_QPT_RC:
  234. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  235. sizeof(struct mlx5_wqe_atomic_seg) +
  236. sizeof(struct mlx5_wqe_raddr_seg);
  237. break;
  238. case IB_QPT_XRC_TGT:
  239. return 0;
  240. case IB_QPT_UC:
  241. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  242. sizeof(struct mlx5_wqe_raddr_seg) +
  243. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  244. sizeof(struct mlx5_mkey_seg);
  245. break;
  246. case IB_QPT_UD:
  247. case IB_QPT_SMI:
  248. case IB_QPT_GSI:
  249. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  250. sizeof(struct mlx5_wqe_datagram_seg);
  251. break;
  252. case MLX5_IB_QPT_REG_UMR:
  253. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  254. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  255. sizeof(struct mlx5_mkey_seg);
  256. break;
  257. default:
  258. return -EINVAL;
  259. }
  260. return size;
  261. }
  262. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  263. {
  264. int inl_size = 0;
  265. int size;
  266. size = sq_overhead(attr->qp_type);
  267. if (size < 0)
  268. return size;
  269. if (attr->cap.max_inline_data) {
  270. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  271. attr->cap.max_inline_data;
  272. }
  273. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  274. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  275. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  276. return MLX5_SIG_WQE_SIZE;
  277. else
  278. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  279. }
  280. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  281. struct mlx5_ib_qp *qp)
  282. {
  283. int wqe_size;
  284. int wq_size;
  285. if (!attr->cap.max_send_wr)
  286. return 0;
  287. wqe_size = calc_send_wqe(attr);
  288. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  289. if (wqe_size < 0)
  290. return wqe_size;
  291. if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  292. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  293. wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  294. return -EINVAL;
  295. }
  296. qp->max_inline_data = wqe_size - sq_overhead(attr->qp_type) -
  297. sizeof(struct mlx5_wqe_inline_seg);
  298. attr->cap.max_inline_data = qp->max_inline_data;
  299. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  300. qp->signature_en = true;
  301. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  302. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  303. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  304. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  305. qp->sq.wqe_cnt,
  306. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  307. return -ENOMEM;
  308. }
  309. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  310. qp->sq.max_gs = attr->cap.max_send_sge;
  311. qp->sq.max_post = wq_size / wqe_size;
  312. attr->cap.max_send_wr = qp->sq.max_post;
  313. return wq_size;
  314. }
  315. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  316. struct mlx5_ib_qp *qp,
  317. struct mlx5_ib_create_qp *ucmd)
  318. {
  319. int desc_sz = 1 << qp->sq.wqe_shift;
  320. if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
  321. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  322. desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
  323. return -EINVAL;
  324. }
  325. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  326. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  327. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  328. return -EINVAL;
  329. }
  330. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  331. if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
  332. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  333. qp->sq.wqe_cnt,
  334. 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
  335. return -EINVAL;
  336. }
  337. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  338. (qp->sq.wqe_cnt << 6);
  339. return 0;
  340. }
  341. static int qp_has_rq(struct ib_qp_init_attr *attr)
  342. {
  343. if (attr->qp_type == IB_QPT_XRC_INI ||
  344. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  345. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  346. !attr->cap.max_recv_wr)
  347. return 0;
  348. return 1;
  349. }
  350. static int first_med_uuar(void)
  351. {
  352. return 1;
  353. }
  354. static int next_uuar(int n)
  355. {
  356. n++;
  357. while (((n % 4) & 2))
  358. n++;
  359. return n;
  360. }
  361. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  362. {
  363. int n;
  364. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  365. uuari->num_low_latency_uuars - 1;
  366. return n >= 0 ? n : 0;
  367. }
  368. static int max_uuari(struct mlx5_uuar_info *uuari)
  369. {
  370. return uuari->num_uars * 4;
  371. }
  372. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  373. {
  374. int med;
  375. int i;
  376. int t;
  377. med = num_med_uuar(uuari);
  378. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  379. t++;
  380. if (t == med)
  381. return next_uuar(i);
  382. }
  383. return 0;
  384. }
  385. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  386. {
  387. int i;
  388. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  389. if (!test_bit(i, uuari->bitmap)) {
  390. set_bit(i, uuari->bitmap);
  391. uuari->count[i]++;
  392. return i;
  393. }
  394. }
  395. return -ENOMEM;
  396. }
  397. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  398. {
  399. int minidx = first_med_uuar();
  400. int i;
  401. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  402. if (uuari->count[i] < uuari->count[minidx])
  403. minidx = i;
  404. }
  405. uuari->count[minidx]++;
  406. return minidx;
  407. }
  408. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  409. enum mlx5_ib_latency_class lat)
  410. {
  411. int uuarn = -EINVAL;
  412. mutex_lock(&uuari->lock);
  413. switch (lat) {
  414. case MLX5_IB_LATENCY_CLASS_LOW:
  415. uuarn = 0;
  416. uuari->count[uuarn]++;
  417. break;
  418. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  419. if (uuari->ver < 2)
  420. uuarn = -ENOMEM;
  421. else
  422. uuarn = alloc_med_class_uuar(uuari);
  423. break;
  424. case MLX5_IB_LATENCY_CLASS_HIGH:
  425. if (uuari->ver < 2)
  426. uuarn = -ENOMEM;
  427. else
  428. uuarn = alloc_high_class_uuar(uuari);
  429. break;
  430. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  431. uuarn = 2;
  432. break;
  433. }
  434. mutex_unlock(&uuari->lock);
  435. return uuarn;
  436. }
  437. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  438. {
  439. clear_bit(uuarn, uuari->bitmap);
  440. --uuari->count[uuarn];
  441. }
  442. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  443. {
  444. clear_bit(uuarn, uuari->bitmap);
  445. --uuari->count[uuarn];
  446. }
  447. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  448. {
  449. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  450. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  451. mutex_lock(&uuari->lock);
  452. if (uuarn == 0) {
  453. --uuari->count[uuarn];
  454. goto out;
  455. }
  456. if (uuarn < high_uuar) {
  457. free_med_class_uuar(uuari, uuarn);
  458. goto out;
  459. }
  460. free_high_class_uuar(uuari, uuarn);
  461. out:
  462. mutex_unlock(&uuari->lock);
  463. }
  464. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  465. {
  466. switch (state) {
  467. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  468. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  469. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  470. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  471. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  472. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  473. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  474. default: return -1;
  475. }
  476. }
  477. static int to_mlx5_st(enum ib_qp_type type)
  478. {
  479. switch (type) {
  480. case IB_QPT_RC: return MLX5_QP_ST_RC;
  481. case IB_QPT_UC: return MLX5_QP_ST_UC;
  482. case IB_QPT_UD: return MLX5_QP_ST_UD;
  483. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  484. case IB_QPT_XRC_INI:
  485. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  486. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  487. case IB_QPT_GSI: return MLX5_QP_ST_QP1;
  488. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  489. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  490. case IB_QPT_RAW_PACKET:
  491. case IB_QPT_MAX:
  492. default: return -EINVAL;
  493. }
  494. }
  495. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  496. {
  497. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  498. }
  499. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  500. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  501. struct mlx5_create_qp_mbox_in **in,
  502. struct mlx5_ib_create_qp_resp *resp, int *inlen)
  503. {
  504. struct mlx5_ib_ucontext *context;
  505. struct mlx5_ib_create_qp ucmd;
  506. int page_shift = 0;
  507. int uar_index;
  508. int npages;
  509. u32 offset = 0;
  510. int uuarn;
  511. int ncont = 0;
  512. int err;
  513. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  514. if (err) {
  515. mlx5_ib_dbg(dev, "copy failed\n");
  516. return err;
  517. }
  518. context = to_mucontext(pd->uobject->context);
  519. /*
  520. * TBD: should come from the verbs when we have the API
  521. */
  522. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  523. if (uuarn < 0) {
  524. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  525. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  526. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  527. if (uuarn < 0) {
  528. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  529. mlx5_ib_dbg(dev, "reverting to high latency\n");
  530. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  531. if (uuarn < 0) {
  532. mlx5_ib_warn(dev, "uuar allocation failed\n");
  533. return uuarn;
  534. }
  535. }
  536. }
  537. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  538. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  539. qp->rq.offset = 0;
  540. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  541. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  542. err = set_user_buf_size(dev, qp, &ucmd);
  543. if (err)
  544. goto err_uuar;
  545. if (ucmd.buf_addr && qp->buf_size) {
  546. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  547. qp->buf_size, 0, 0);
  548. if (IS_ERR(qp->umem)) {
  549. mlx5_ib_dbg(dev, "umem_get failed\n");
  550. err = PTR_ERR(qp->umem);
  551. goto err_uuar;
  552. }
  553. } else {
  554. qp->umem = NULL;
  555. }
  556. if (qp->umem) {
  557. mlx5_ib_cont_pages(qp->umem, ucmd.buf_addr, &npages, &page_shift,
  558. &ncont, NULL);
  559. err = mlx5_ib_get_buf_offset(ucmd.buf_addr, page_shift, &offset);
  560. if (err) {
  561. mlx5_ib_warn(dev, "bad offset\n");
  562. goto err_umem;
  563. }
  564. mlx5_ib_dbg(dev, "addr 0x%llx, size %d, npages %d, page_shift %d, ncont %d, offset %d\n",
  565. ucmd.buf_addr, qp->buf_size, npages, page_shift, ncont, offset);
  566. }
  567. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * ncont;
  568. *in = mlx5_vzalloc(*inlen);
  569. if (!*in) {
  570. err = -ENOMEM;
  571. goto err_umem;
  572. }
  573. if (qp->umem)
  574. mlx5_ib_populate_pas(dev, qp->umem, page_shift, (*in)->pas, 0);
  575. (*in)->ctx.log_pg_sz_remote_qpn =
  576. cpu_to_be32((page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  577. (*in)->ctx.params2 = cpu_to_be32(offset << 6);
  578. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  579. resp->uuar_index = uuarn;
  580. qp->uuarn = uuarn;
  581. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  582. if (err) {
  583. mlx5_ib_dbg(dev, "map failed\n");
  584. goto err_free;
  585. }
  586. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  587. if (err) {
  588. mlx5_ib_dbg(dev, "copy failed\n");
  589. goto err_unmap;
  590. }
  591. qp->create_type = MLX5_QP_USER;
  592. return 0;
  593. err_unmap:
  594. mlx5_ib_db_unmap_user(context, &qp->db);
  595. err_free:
  596. kvfree(*in);
  597. err_umem:
  598. if (qp->umem)
  599. ib_umem_release(qp->umem);
  600. err_uuar:
  601. free_uuar(&context->uuari, uuarn);
  602. return err;
  603. }
  604. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp)
  605. {
  606. struct mlx5_ib_ucontext *context;
  607. context = to_mucontext(pd->uobject->context);
  608. mlx5_ib_db_unmap_user(context, &qp->db);
  609. if (qp->umem)
  610. ib_umem_release(qp->umem);
  611. free_uuar(&context->uuari, qp->uuarn);
  612. }
  613. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  614. struct ib_qp_init_attr *init_attr,
  615. struct mlx5_ib_qp *qp,
  616. struct mlx5_create_qp_mbox_in **in, int *inlen)
  617. {
  618. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  619. struct mlx5_uuar_info *uuari;
  620. int uar_index;
  621. int uuarn;
  622. int err;
  623. uuari = &dev->mdev->priv.uuari;
  624. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN | IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK))
  625. return -EINVAL;
  626. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  627. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  628. uuarn = alloc_uuar(uuari, lc);
  629. if (uuarn < 0) {
  630. mlx5_ib_dbg(dev, "\n");
  631. return -ENOMEM;
  632. }
  633. qp->bf = &uuari->bfs[uuarn];
  634. uar_index = qp->bf->uar->index;
  635. err = calc_sq_size(dev, init_attr, qp);
  636. if (err < 0) {
  637. mlx5_ib_dbg(dev, "err %d\n", err);
  638. goto err_uuar;
  639. }
  640. qp->rq.offset = 0;
  641. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  642. qp->buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  643. err = mlx5_buf_alloc(dev->mdev, qp->buf_size, &qp->buf);
  644. if (err) {
  645. mlx5_ib_dbg(dev, "err %d\n", err);
  646. goto err_uuar;
  647. }
  648. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  649. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * qp->buf.npages;
  650. *in = mlx5_vzalloc(*inlen);
  651. if (!*in) {
  652. err = -ENOMEM;
  653. goto err_buf;
  654. }
  655. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  656. (*in)->ctx.log_pg_sz_remote_qpn =
  657. cpu_to_be32((qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  658. /* Set "fast registration enabled" for all kernel QPs */
  659. (*in)->ctx.params1 |= cpu_to_be32(1 << 11);
  660. (*in)->ctx.sq_crq_size |= cpu_to_be16(1 << 4);
  661. mlx5_fill_page_array(&qp->buf, (*in)->pas);
  662. err = mlx5_db_alloc(dev->mdev, &qp->db);
  663. if (err) {
  664. mlx5_ib_dbg(dev, "err %d\n", err);
  665. goto err_free;
  666. }
  667. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  668. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  669. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  670. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  671. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  672. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  673. !qp->sq.w_list || !qp->sq.wqe_head) {
  674. err = -ENOMEM;
  675. goto err_wrid;
  676. }
  677. qp->create_type = MLX5_QP_KERNEL;
  678. return 0;
  679. err_wrid:
  680. mlx5_db_free(dev->mdev, &qp->db);
  681. kfree(qp->sq.wqe_head);
  682. kfree(qp->sq.w_list);
  683. kfree(qp->sq.wrid);
  684. kfree(qp->sq.wr_data);
  685. kfree(qp->rq.wrid);
  686. err_free:
  687. kvfree(*in);
  688. err_buf:
  689. mlx5_buf_free(dev->mdev, &qp->buf);
  690. err_uuar:
  691. free_uuar(&dev->mdev->priv.uuari, uuarn);
  692. return err;
  693. }
  694. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  695. {
  696. mlx5_db_free(dev->mdev, &qp->db);
  697. kfree(qp->sq.wqe_head);
  698. kfree(qp->sq.w_list);
  699. kfree(qp->sq.wrid);
  700. kfree(qp->sq.wr_data);
  701. kfree(qp->rq.wrid);
  702. mlx5_buf_free(dev->mdev, &qp->buf);
  703. free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
  704. }
  705. static __be32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  706. {
  707. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  708. (attr->qp_type == IB_QPT_XRC_INI))
  709. return cpu_to_be32(MLX5_SRQ_RQ);
  710. else if (!qp->has_rq)
  711. return cpu_to_be32(MLX5_ZERO_LEN_RQ);
  712. else
  713. return cpu_to_be32(MLX5_NON_ZERO_RQ);
  714. }
  715. static int is_connected(enum ib_qp_type qp_type)
  716. {
  717. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  718. return 1;
  719. return 0;
  720. }
  721. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  722. struct ib_qp_init_attr *init_attr,
  723. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  724. {
  725. struct mlx5_ib_resources *devr = &dev->devr;
  726. struct mlx5_core_dev *mdev = dev->mdev;
  727. struct mlx5_ib_create_qp_resp resp;
  728. struct mlx5_create_qp_mbox_in *in;
  729. struct mlx5_ib_create_qp ucmd;
  730. int inlen = sizeof(*in);
  731. int err;
  732. mlx5_ib_odp_create_qp(qp);
  733. mutex_init(&qp->mutex);
  734. spin_lock_init(&qp->sq.lock);
  735. spin_lock_init(&qp->rq.lock);
  736. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  737. if (!MLX5_CAP_GEN(mdev, block_lb_mc)) {
  738. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  739. return -EINVAL;
  740. } else {
  741. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  742. }
  743. }
  744. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  745. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  746. if (pd && pd->uobject) {
  747. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  748. mlx5_ib_dbg(dev, "copy failed\n");
  749. return -EFAULT;
  750. }
  751. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  752. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  753. } else {
  754. qp->wq_sig = !!wq_signature;
  755. }
  756. qp->has_rq = qp_has_rq(init_attr);
  757. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  758. qp, (pd && pd->uobject) ? &ucmd : NULL);
  759. if (err) {
  760. mlx5_ib_dbg(dev, "err %d\n", err);
  761. return err;
  762. }
  763. if (pd) {
  764. if (pd->uobject) {
  765. __u32 max_wqes =
  766. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  767. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  768. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  769. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  770. mlx5_ib_dbg(dev, "invalid rq params\n");
  771. return -EINVAL;
  772. }
  773. if (ucmd.sq_wqe_count > max_wqes) {
  774. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  775. ucmd.sq_wqe_count, max_wqes);
  776. return -EINVAL;
  777. }
  778. err = create_user_qp(dev, pd, qp, udata, &in, &resp, &inlen);
  779. if (err)
  780. mlx5_ib_dbg(dev, "err %d\n", err);
  781. } else {
  782. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen);
  783. if (err)
  784. mlx5_ib_dbg(dev, "err %d\n", err);
  785. }
  786. if (err)
  787. return err;
  788. } else {
  789. in = mlx5_vzalloc(sizeof(*in));
  790. if (!in)
  791. return -ENOMEM;
  792. qp->create_type = MLX5_QP_EMPTY;
  793. }
  794. if (is_sqp(init_attr->qp_type))
  795. qp->port = init_attr->port_num;
  796. in->ctx.flags = cpu_to_be32(to_mlx5_st(init_attr->qp_type) << 16 |
  797. MLX5_QP_PM_MIGRATED << 11);
  798. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  799. in->ctx.flags_pd = cpu_to_be32(to_mpd(pd ? pd : devr->p0)->pdn);
  800. else
  801. in->ctx.flags_pd = cpu_to_be32(MLX5_QP_LAT_SENSITIVE);
  802. if (qp->wq_sig)
  803. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_ENABLE_SIG);
  804. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  805. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_BLOCK_MCAST);
  806. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  807. int rcqe_sz;
  808. int scqe_sz;
  809. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  810. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  811. if (rcqe_sz == 128)
  812. in->ctx.cs_res = MLX5_RES_SCAT_DATA64_CQE;
  813. else
  814. in->ctx.cs_res = MLX5_RES_SCAT_DATA32_CQE;
  815. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  816. if (scqe_sz == 128)
  817. in->ctx.cs_req = MLX5_REQ_SCAT_DATA64_CQE;
  818. else
  819. in->ctx.cs_req = MLX5_REQ_SCAT_DATA32_CQE;
  820. }
  821. }
  822. if (qp->rq.wqe_cnt) {
  823. in->ctx.rq_size_stride = (qp->rq.wqe_shift - 4);
  824. in->ctx.rq_size_stride |= ilog2(qp->rq.wqe_cnt) << 3;
  825. }
  826. in->ctx.rq_type_srqn = get_rx_type(qp, init_attr);
  827. if (qp->sq.wqe_cnt)
  828. in->ctx.sq_crq_size |= cpu_to_be16(ilog2(qp->sq.wqe_cnt) << 11);
  829. else
  830. in->ctx.sq_crq_size |= cpu_to_be16(0x8000);
  831. /* Set default resources */
  832. switch (init_attr->qp_type) {
  833. case IB_QPT_XRC_TGT:
  834. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  835. in->ctx.cqn_send = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  836. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  837. in->ctx.xrcd = cpu_to_be32(to_mxrcd(init_attr->xrcd)->xrcdn);
  838. break;
  839. case IB_QPT_XRC_INI:
  840. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  841. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  842. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  843. break;
  844. default:
  845. if (init_attr->srq) {
  846. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x0)->xrcdn);
  847. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(init_attr->srq)->msrq.srqn);
  848. } else {
  849. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  850. in->ctx.rq_type_srqn |=
  851. cpu_to_be32(to_msrq(devr->s1)->msrq.srqn);
  852. }
  853. }
  854. if (init_attr->send_cq)
  855. in->ctx.cqn_send = cpu_to_be32(to_mcq(init_attr->send_cq)->mcq.cqn);
  856. if (init_attr->recv_cq)
  857. in->ctx.cqn_recv = cpu_to_be32(to_mcq(init_attr->recv_cq)->mcq.cqn);
  858. in->ctx.db_rec_addr = cpu_to_be64(qp->db.dma);
  859. err = mlx5_core_create_qp(dev->mdev, &qp->mqp, in, inlen);
  860. if (err) {
  861. mlx5_ib_dbg(dev, "create qp failed\n");
  862. goto err_create;
  863. }
  864. kvfree(in);
  865. /* Hardware wants QPN written in big-endian order (after
  866. * shifting) for send doorbell. Precompute this value to save
  867. * a little bit when posting sends.
  868. */
  869. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  870. qp->mqp.event = mlx5_ib_qp_event;
  871. return 0;
  872. err_create:
  873. if (qp->create_type == MLX5_QP_USER)
  874. destroy_qp_user(pd, qp);
  875. else if (qp->create_type == MLX5_QP_KERNEL)
  876. destroy_qp_kernel(dev, qp);
  877. kvfree(in);
  878. return err;
  879. }
  880. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  881. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  882. {
  883. if (send_cq) {
  884. if (recv_cq) {
  885. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  886. spin_lock_irq(&send_cq->lock);
  887. spin_lock_nested(&recv_cq->lock,
  888. SINGLE_DEPTH_NESTING);
  889. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  890. spin_lock_irq(&send_cq->lock);
  891. __acquire(&recv_cq->lock);
  892. } else {
  893. spin_lock_irq(&recv_cq->lock);
  894. spin_lock_nested(&send_cq->lock,
  895. SINGLE_DEPTH_NESTING);
  896. }
  897. } else {
  898. spin_lock_irq(&send_cq->lock);
  899. __acquire(&recv_cq->lock);
  900. }
  901. } else if (recv_cq) {
  902. spin_lock_irq(&recv_cq->lock);
  903. __acquire(&send_cq->lock);
  904. } else {
  905. __acquire(&send_cq->lock);
  906. __acquire(&recv_cq->lock);
  907. }
  908. }
  909. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  910. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  911. {
  912. if (send_cq) {
  913. if (recv_cq) {
  914. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  915. spin_unlock(&recv_cq->lock);
  916. spin_unlock_irq(&send_cq->lock);
  917. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  918. __release(&recv_cq->lock);
  919. spin_unlock_irq(&send_cq->lock);
  920. } else {
  921. spin_unlock(&send_cq->lock);
  922. spin_unlock_irq(&recv_cq->lock);
  923. }
  924. } else {
  925. __release(&recv_cq->lock);
  926. spin_unlock_irq(&send_cq->lock);
  927. }
  928. } else if (recv_cq) {
  929. __release(&send_cq->lock);
  930. spin_unlock_irq(&recv_cq->lock);
  931. } else {
  932. __release(&recv_cq->lock);
  933. __release(&send_cq->lock);
  934. }
  935. }
  936. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  937. {
  938. return to_mpd(qp->ibqp.pd);
  939. }
  940. static void get_cqs(struct mlx5_ib_qp *qp,
  941. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  942. {
  943. switch (qp->ibqp.qp_type) {
  944. case IB_QPT_XRC_TGT:
  945. *send_cq = NULL;
  946. *recv_cq = NULL;
  947. break;
  948. case MLX5_IB_QPT_REG_UMR:
  949. case IB_QPT_XRC_INI:
  950. *send_cq = to_mcq(qp->ibqp.send_cq);
  951. *recv_cq = NULL;
  952. break;
  953. case IB_QPT_SMI:
  954. case IB_QPT_GSI:
  955. case IB_QPT_RC:
  956. case IB_QPT_UC:
  957. case IB_QPT_UD:
  958. case IB_QPT_RAW_IPV6:
  959. case IB_QPT_RAW_ETHERTYPE:
  960. *send_cq = to_mcq(qp->ibqp.send_cq);
  961. *recv_cq = to_mcq(qp->ibqp.recv_cq);
  962. break;
  963. case IB_QPT_RAW_PACKET:
  964. case IB_QPT_MAX:
  965. default:
  966. *send_cq = NULL;
  967. *recv_cq = NULL;
  968. break;
  969. }
  970. }
  971. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  972. {
  973. struct mlx5_ib_cq *send_cq, *recv_cq;
  974. struct mlx5_modify_qp_mbox_in *in;
  975. int err;
  976. in = kzalloc(sizeof(*in), GFP_KERNEL);
  977. if (!in)
  978. return;
  979. if (qp->state != IB_QPS_RESET) {
  980. mlx5_ib_qp_disable_pagefaults(qp);
  981. if (mlx5_core_qp_modify(dev->mdev, to_mlx5_state(qp->state),
  982. MLX5_QP_STATE_RST, in, 0, &qp->mqp))
  983. mlx5_ib_warn(dev, "mlx5_ib: modify QP %06x to RESET failed\n",
  984. qp->mqp.qpn);
  985. }
  986. get_cqs(qp, &send_cq, &recv_cq);
  987. if (qp->create_type == MLX5_QP_KERNEL) {
  988. mlx5_ib_lock_cqs(send_cq, recv_cq);
  989. __mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  990. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  991. if (send_cq != recv_cq)
  992. __mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  993. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  994. }
  995. err = mlx5_core_destroy_qp(dev->mdev, &qp->mqp);
  996. if (err)
  997. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n", qp->mqp.qpn);
  998. kfree(in);
  999. if (qp->create_type == MLX5_QP_KERNEL)
  1000. destroy_qp_kernel(dev, qp);
  1001. else if (qp->create_type == MLX5_QP_USER)
  1002. destroy_qp_user(&get_pd(qp)->ibpd, qp);
  1003. }
  1004. static const char *ib_qp_type_str(enum ib_qp_type type)
  1005. {
  1006. switch (type) {
  1007. case IB_QPT_SMI:
  1008. return "IB_QPT_SMI";
  1009. case IB_QPT_GSI:
  1010. return "IB_QPT_GSI";
  1011. case IB_QPT_RC:
  1012. return "IB_QPT_RC";
  1013. case IB_QPT_UC:
  1014. return "IB_QPT_UC";
  1015. case IB_QPT_UD:
  1016. return "IB_QPT_UD";
  1017. case IB_QPT_RAW_IPV6:
  1018. return "IB_QPT_RAW_IPV6";
  1019. case IB_QPT_RAW_ETHERTYPE:
  1020. return "IB_QPT_RAW_ETHERTYPE";
  1021. case IB_QPT_XRC_INI:
  1022. return "IB_QPT_XRC_INI";
  1023. case IB_QPT_XRC_TGT:
  1024. return "IB_QPT_XRC_TGT";
  1025. case IB_QPT_RAW_PACKET:
  1026. return "IB_QPT_RAW_PACKET";
  1027. case MLX5_IB_QPT_REG_UMR:
  1028. return "MLX5_IB_QPT_REG_UMR";
  1029. case IB_QPT_MAX:
  1030. default:
  1031. return "Invalid QP type";
  1032. }
  1033. }
  1034. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  1035. struct ib_qp_init_attr *init_attr,
  1036. struct ib_udata *udata)
  1037. {
  1038. struct mlx5_ib_dev *dev;
  1039. struct mlx5_ib_qp *qp;
  1040. u16 xrcdn = 0;
  1041. int err;
  1042. if (pd) {
  1043. dev = to_mdev(pd->device);
  1044. } else {
  1045. /* being cautious here */
  1046. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  1047. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  1048. pr_warn("%s: no PD for transport %s\n", __func__,
  1049. ib_qp_type_str(init_attr->qp_type));
  1050. return ERR_PTR(-EINVAL);
  1051. }
  1052. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  1053. }
  1054. switch (init_attr->qp_type) {
  1055. case IB_QPT_XRC_TGT:
  1056. case IB_QPT_XRC_INI:
  1057. if (!MLX5_CAP_GEN(dev->mdev, xrc)) {
  1058. mlx5_ib_dbg(dev, "XRC not supported\n");
  1059. return ERR_PTR(-ENOSYS);
  1060. }
  1061. init_attr->recv_cq = NULL;
  1062. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1063. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1064. init_attr->send_cq = NULL;
  1065. }
  1066. /* fall through */
  1067. case IB_QPT_RC:
  1068. case IB_QPT_UC:
  1069. case IB_QPT_UD:
  1070. case IB_QPT_SMI:
  1071. case IB_QPT_GSI:
  1072. case MLX5_IB_QPT_REG_UMR:
  1073. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1074. if (!qp)
  1075. return ERR_PTR(-ENOMEM);
  1076. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1077. if (err) {
  1078. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1079. kfree(qp);
  1080. return ERR_PTR(err);
  1081. }
  1082. if (is_qp0(init_attr->qp_type))
  1083. qp->ibqp.qp_num = 0;
  1084. else if (is_qp1(init_attr->qp_type))
  1085. qp->ibqp.qp_num = 1;
  1086. else
  1087. qp->ibqp.qp_num = qp->mqp.qpn;
  1088. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1089. qp->ibqp.qp_num, qp->mqp.qpn, to_mcq(init_attr->recv_cq)->mcq.cqn,
  1090. to_mcq(init_attr->send_cq)->mcq.cqn);
  1091. qp->xrcdn = xrcdn;
  1092. break;
  1093. case IB_QPT_RAW_IPV6:
  1094. case IB_QPT_RAW_ETHERTYPE:
  1095. case IB_QPT_RAW_PACKET:
  1096. case IB_QPT_MAX:
  1097. default:
  1098. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1099. init_attr->qp_type);
  1100. /* Don't support raw QPs */
  1101. return ERR_PTR(-EINVAL);
  1102. }
  1103. return &qp->ibqp;
  1104. }
  1105. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1106. {
  1107. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1108. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1109. destroy_qp_common(dev, mqp);
  1110. kfree(mqp);
  1111. return 0;
  1112. }
  1113. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1114. int attr_mask)
  1115. {
  1116. u32 hw_access_flags = 0;
  1117. u8 dest_rd_atomic;
  1118. u32 access_flags;
  1119. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1120. dest_rd_atomic = attr->max_dest_rd_atomic;
  1121. else
  1122. dest_rd_atomic = qp->resp_depth;
  1123. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1124. access_flags = attr->qp_access_flags;
  1125. else
  1126. access_flags = qp->atomic_rd_en;
  1127. if (!dest_rd_atomic)
  1128. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1129. if (access_flags & IB_ACCESS_REMOTE_READ)
  1130. hw_access_flags |= MLX5_QP_BIT_RRE;
  1131. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1132. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1133. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1134. hw_access_flags |= MLX5_QP_BIT_RWE;
  1135. return cpu_to_be32(hw_access_flags);
  1136. }
  1137. enum {
  1138. MLX5_PATH_FLAG_FL = 1 << 0,
  1139. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1140. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1141. };
  1142. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1143. {
  1144. if (rate == IB_RATE_PORT_CURRENT) {
  1145. return 0;
  1146. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1147. return -EINVAL;
  1148. } else {
  1149. while (rate != IB_RATE_2_5_GBPS &&
  1150. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1151. MLX5_CAP_GEN(dev->mdev, stat_rate_support)))
  1152. --rate;
  1153. }
  1154. return rate + MLX5_STAT_RATE_OFFSET;
  1155. }
  1156. static int mlx5_set_path(struct mlx5_ib_dev *dev, const struct ib_ah_attr *ah,
  1157. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1158. u32 path_flags, const struct ib_qp_attr *attr)
  1159. {
  1160. int err;
  1161. path->fl = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1162. path->free_ar = (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x80 : 0;
  1163. if (attr_mask & IB_QP_PKEY_INDEX)
  1164. path->pkey_index = attr->pkey_index;
  1165. path->grh_mlid = ah->src_path_bits & 0x7f;
  1166. path->rlid = cpu_to_be16(ah->dlid);
  1167. if (ah->ah_flags & IB_AH_GRH) {
  1168. if (ah->grh.sgid_index >=
  1169. dev->mdev->port_caps[port - 1].gid_table_len) {
  1170. pr_err("sgid_index (%u) too large. max is %d\n",
  1171. ah->grh.sgid_index,
  1172. dev->mdev->port_caps[port - 1].gid_table_len);
  1173. return -EINVAL;
  1174. }
  1175. path->grh_mlid |= 1 << 7;
  1176. path->mgid_index = ah->grh.sgid_index;
  1177. path->hop_limit = ah->grh.hop_limit;
  1178. path->tclass_flowlabel =
  1179. cpu_to_be32((ah->grh.traffic_class << 20) |
  1180. (ah->grh.flow_label));
  1181. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1182. }
  1183. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1184. if (err < 0)
  1185. return err;
  1186. path->static_rate = err;
  1187. path->port = port;
  1188. if (attr_mask & IB_QP_TIMEOUT)
  1189. path->ackto_lt = attr->timeout << 3;
  1190. path->sl = ah->sl & 0xf;
  1191. return 0;
  1192. }
  1193. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1194. [MLX5_QP_STATE_INIT] = {
  1195. [MLX5_QP_STATE_INIT] = {
  1196. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1197. MLX5_QP_OPTPAR_RAE |
  1198. MLX5_QP_OPTPAR_RWE |
  1199. MLX5_QP_OPTPAR_PKEY_INDEX |
  1200. MLX5_QP_OPTPAR_PRI_PORT,
  1201. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1202. MLX5_QP_OPTPAR_PKEY_INDEX |
  1203. MLX5_QP_OPTPAR_PRI_PORT,
  1204. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1205. MLX5_QP_OPTPAR_Q_KEY |
  1206. MLX5_QP_OPTPAR_PRI_PORT,
  1207. },
  1208. [MLX5_QP_STATE_RTR] = {
  1209. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1210. MLX5_QP_OPTPAR_RRE |
  1211. MLX5_QP_OPTPAR_RAE |
  1212. MLX5_QP_OPTPAR_RWE |
  1213. MLX5_QP_OPTPAR_PKEY_INDEX,
  1214. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1215. MLX5_QP_OPTPAR_RWE |
  1216. MLX5_QP_OPTPAR_PKEY_INDEX,
  1217. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1218. MLX5_QP_OPTPAR_Q_KEY,
  1219. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1220. MLX5_QP_OPTPAR_Q_KEY,
  1221. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1222. MLX5_QP_OPTPAR_RRE |
  1223. MLX5_QP_OPTPAR_RAE |
  1224. MLX5_QP_OPTPAR_RWE |
  1225. MLX5_QP_OPTPAR_PKEY_INDEX,
  1226. },
  1227. },
  1228. [MLX5_QP_STATE_RTR] = {
  1229. [MLX5_QP_STATE_RTS] = {
  1230. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1231. MLX5_QP_OPTPAR_RRE |
  1232. MLX5_QP_OPTPAR_RAE |
  1233. MLX5_QP_OPTPAR_RWE |
  1234. MLX5_QP_OPTPAR_PM_STATE |
  1235. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1236. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1237. MLX5_QP_OPTPAR_RWE |
  1238. MLX5_QP_OPTPAR_PM_STATE,
  1239. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1240. },
  1241. },
  1242. [MLX5_QP_STATE_RTS] = {
  1243. [MLX5_QP_STATE_RTS] = {
  1244. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1245. MLX5_QP_OPTPAR_RAE |
  1246. MLX5_QP_OPTPAR_RWE |
  1247. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1248. MLX5_QP_OPTPAR_PM_STATE |
  1249. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1250. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1251. MLX5_QP_OPTPAR_PM_STATE |
  1252. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1253. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1254. MLX5_QP_OPTPAR_SRQN |
  1255. MLX5_QP_OPTPAR_CQN_RCV,
  1256. },
  1257. },
  1258. [MLX5_QP_STATE_SQER] = {
  1259. [MLX5_QP_STATE_RTS] = {
  1260. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1261. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1262. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1263. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1264. MLX5_QP_OPTPAR_RWE |
  1265. MLX5_QP_OPTPAR_RAE |
  1266. MLX5_QP_OPTPAR_RRE,
  1267. },
  1268. },
  1269. };
  1270. static int ib_nr_to_mlx5_nr(int ib_mask)
  1271. {
  1272. switch (ib_mask) {
  1273. case IB_QP_STATE:
  1274. return 0;
  1275. case IB_QP_CUR_STATE:
  1276. return 0;
  1277. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  1278. return 0;
  1279. case IB_QP_ACCESS_FLAGS:
  1280. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  1281. MLX5_QP_OPTPAR_RAE;
  1282. case IB_QP_PKEY_INDEX:
  1283. return MLX5_QP_OPTPAR_PKEY_INDEX;
  1284. case IB_QP_PORT:
  1285. return MLX5_QP_OPTPAR_PRI_PORT;
  1286. case IB_QP_QKEY:
  1287. return MLX5_QP_OPTPAR_Q_KEY;
  1288. case IB_QP_AV:
  1289. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  1290. MLX5_QP_OPTPAR_PRI_PORT;
  1291. case IB_QP_PATH_MTU:
  1292. return 0;
  1293. case IB_QP_TIMEOUT:
  1294. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  1295. case IB_QP_RETRY_CNT:
  1296. return MLX5_QP_OPTPAR_RETRY_COUNT;
  1297. case IB_QP_RNR_RETRY:
  1298. return MLX5_QP_OPTPAR_RNR_RETRY;
  1299. case IB_QP_RQ_PSN:
  1300. return 0;
  1301. case IB_QP_MAX_QP_RD_ATOMIC:
  1302. return MLX5_QP_OPTPAR_SRA_MAX;
  1303. case IB_QP_ALT_PATH:
  1304. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  1305. case IB_QP_MIN_RNR_TIMER:
  1306. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  1307. case IB_QP_SQ_PSN:
  1308. return 0;
  1309. case IB_QP_MAX_DEST_RD_ATOMIC:
  1310. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  1311. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  1312. case IB_QP_PATH_MIG_STATE:
  1313. return MLX5_QP_OPTPAR_PM_STATE;
  1314. case IB_QP_CAP:
  1315. return 0;
  1316. case IB_QP_DEST_QPN:
  1317. return 0;
  1318. }
  1319. return 0;
  1320. }
  1321. static int ib_mask_to_mlx5_opt(int ib_mask)
  1322. {
  1323. int result = 0;
  1324. int i;
  1325. for (i = 0; i < 8 * sizeof(int); i++) {
  1326. if ((1 << i) & ib_mask)
  1327. result |= ib_nr_to_mlx5_nr(1 << i);
  1328. }
  1329. return result;
  1330. }
  1331. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  1332. const struct ib_qp_attr *attr, int attr_mask,
  1333. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  1334. {
  1335. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1336. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1337. struct mlx5_ib_cq *send_cq, *recv_cq;
  1338. struct mlx5_qp_context *context;
  1339. struct mlx5_modify_qp_mbox_in *in;
  1340. struct mlx5_ib_pd *pd;
  1341. enum mlx5_qp_state mlx5_cur, mlx5_new;
  1342. enum mlx5_qp_optpar optpar;
  1343. int sqd_event;
  1344. int mlx5_st;
  1345. int err;
  1346. in = kzalloc(sizeof(*in), GFP_KERNEL);
  1347. if (!in)
  1348. return -ENOMEM;
  1349. context = &in->ctx;
  1350. err = to_mlx5_st(ibqp->qp_type);
  1351. if (err < 0)
  1352. goto out;
  1353. context->flags = cpu_to_be32(err << 16);
  1354. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  1355. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1356. } else {
  1357. switch (attr->path_mig_state) {
  1358. case IB_MIG_MIGRATED:
  1359. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1360. break;
  1361. case IB_MIG_REARM:
  1362. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  1363. break;
  1364. case IB_MIG_ARMED:
  1365. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  1366. break;
  1367. }
  1368. }
  1369. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI) {
  1370. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  1371. } else if (ibqp->qp_type == IB_QPT_UD ||
  1372. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  1373. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  1374. } else if (attr_mask & IB_QP_PATH_MTU) {
  1375. if (attr->path_mtu < IB_MTU_256 ||
  1376. attr->path_mtu > IB_MTU_4096) {
  1377. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  1378. err = -EINVAL;
  1379. goto out;
  1380. }
  1381. context->mtu_msgmax = (attr->path_mtu << 5) |
  1382. (u8)MLX5_CAP_GEN(dev->mdev, log_max_msg);
  1383. }
  1384. if (attr_mask & IB_QP_DEST_QPN)
  1385. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  1386. if (attr_mask & IB_QP_PKEY_INDEX)
  1387. context->pri_path.pkey_index = attr->pkey_index;
  1388. /* todo implement counter_index functionality */
  1389. if (is_sqp(ibqp->qp_type))
  1390. context->pri_path.port = qp->port;
  1391. if (attr_mask & IB_QP_PORT)
  1392. context->pri_path.port = attr->port_num;
  1393. if (attr_mask & IB_QP_AV) {
  1394. err = mlx5_set_path(dev, &attr->ah_attr, &context->pri_path,
  1395. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  1396. attr_mask, 0, attr);
  1397. if (err)
  1398. goto out;
  1399. }
  1400. if (attr_mask & IB_QP_TIMEOUT)
  1401. context->pri_path.ackto_lt |= attr->timeout << 3;
  1402. if (attr_mask & IB_QP_ALT_PATH) {
  1403. err = mlx5_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  1404. attr->alt_port_num, attr_mask, 0, attr);
  1405. if (err)
  1406. goto out;
  1407. }
  1408. pd = get_pd(qp);
  1409. get_cqs(qp, &send_cq, &recv_cq);
  1410. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  1411. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  1412. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  1413. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  1414. if (attr_mask & IB_QP_RNR_RETRY)
  1415. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  1416. if (attr_mask & IB_QP_RETRY_CNT)
  1417. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  1418. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1419. if (attr->max_rd_atomic)
  1420. context->params1 |=
  1421. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  1422. }
  1423. if (attr_mask & IB_QP_SQ_PSN)
  1424. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  1425. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1426. if (attr->max_dest_rd_atomic)
  1427. context->params2 |=
  1428. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  1429. }
  1430. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  1431. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  1432. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  1433. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  1434. if (attr_mask & IB_QP_RQ_PSN)
  1435. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  1436. if (attr_mask & IB_QP_QKEY)
  1437. context->qkey = cpu_to_be32(attr->qkey);
  1438. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1439. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  1440. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  1441. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  1442. sqd_event = 1;
  1443. else
  1444. sqd_event = 0;
  1445. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1446. context->sq_crq_size |= cpu_to_be16(1 << 4);
  1447. mlx5_cur = to_mlx5_state(cur_state);
  1448. mlx5_new = to_mlx5_state(new_state);
  1449. mlx5_st = to_mlx5_st(ibqp->qp_type);
  1450. if (mlx5_st < 0)
  1451. goto out;
  1452. /* If moving to a reset or error state, we must disable page faults on
  1453. * this QP and flush all current page faults. Otherwise a stale page
  1454. * fault may attempt to work on this QP after it is reset and moved
  1455. * again to RTS, and may cause the driver and the device to get out of
  1456. * sync. */
  1457. if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
  1458. (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
  1459. mlx5_ib_qp_disable_pagefaults(qp);
  1460. optpar = ib_mask_to_mlx5_opt(attr_mask);
  1461. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  1462. in->optparam = cpu_to_be32(optpar);
  1463. err = mlx5_core_qp_modify(dev->mdev, to_mlx5_state(cur_state),
  1464. to_mlx5_state(new_state), in, sqd_event,
  1465. &qp->mqp);
  1466. if (err)
  1467. goto out;
  1468. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1469. mlx5_ib_qp_enable_pagefaults(qp);
  1470. qp->state = new_state;
  1471. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1472. qp->atomic_rd_en = attr->qp_access_flags;
  1473. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1474. qp->resp_depth = attr->max_dest_rd_atomic;
  1475. if (attr_mask & IB_QP_PORT)
  1476. qp->port = attr->port_num;
  1477. if (attr_mask & IB_QP_ALT_PATH)
  1478. qp->alt_port = attr->alt_port_num;
  1479. /*
  1480. * If we moved a kernel QP to RESET, clean up all old CQ
  1481. * entries and reinitialize the QP.
  1482. */
  1483. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  1484. mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  1485. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  1486. if (send_cq != recv_cq)
  1487. mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  1488. qp->rq.head = 0;
  1489. qp->rq.tail = 0;
  1490. qp->sq.head = 0;
  1491. qp->sq.tail = 0;
  1492. qp->sq.cur_post = 0;
  1493. qp->sq.last_poll = 0;
  1494. qp->db.db[MLX5_RCV_DBR] = 0;
  1495. qp->db.db[MLX5_SND_DBR] = 0;
  1496. }
  1497. out:
  1498. kfree(in);
  1499. return err;
  1500. }
  1501. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1502. int attr_mask, struct ib_udata *udata)
  1503. {
  1504. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1505. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1506. enum ib_qp_state cur_state, new_state;
  1507. int err = -EINVAL;
  1508. int port;
  1509. mutex_lock(&qp->mutex);
  1510. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  1511. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  1512. if (ibqp->qp_type != MLX5_IB_QPT_REG_UMR &&
  1513. !ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask,
  1514. IB_LINK_LAYER_UNSPECIFIED))
  1515. goto out;
  1516. if ((attr_mask & IB_QP_PORT) &&
  1517. (attr->port_num == 0 ||
  1518. attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)))
  1519. goto out;
  1520. if (attr_mask & IB_QP_PKEY_INDEX) {
  1521. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  1522. if (attr->pkey_index >=
  1523. dev->mdev->port_caps[port - 1].pkey_table_len)
  1524. goto out;
  1525. }
  1526. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  1527. attr->max_rd_atomic >
  1528. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp)))
  1529. goto out;
  1530. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  1531. attr->max_dest_rd_atomic >
  1532. (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp)))
  1533. goto out;
  1534. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  1535. err = 0;
  1536. goto out;
  1537. }
  1538. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  1539. out:
  1540. mutex_unlock(&qp->mutex);
  1541. return err;
  1542. }
  1543. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1544. {
  1545. struct mlx5_ib_cq *cq;
  1546. unsigned cur;
  1547. cur = wq->head - wq->tail;
  1548. if (likely(cur + nreq < wq->max_post))
  1549. return 0;
  1550. cq = to_mcq(ib_cq);
  1551. spin_lock(&cq->lock);
  1552. cur = wq->head - wq->tail;
  1553. spin_unlock(&cq->lock);
  1554. return cur + nreq >= wq->max_post;
  1555. }
  1556. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  1557. u64 remote_addr, u32 rkey)
  1558. {
  1559. rseg->raddr = cpu_to_be64(remote_addr);
  1560. rseg->rkey = cpu_to_be32(rkey);
  1561. rseg->reserved = 0;
  1562. }
  1563. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  1564. struct ib_send_wr *wr)
  1565. {
  1566. memcpy(&dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof(struct mlx5_av));
  1567. dseg->av.dqp_dct = cpu_to_be32(wr->wr.ud.remote_qpn | MLX5_EXTENDED_UD_AV);
  1568. dseg->av.key.qkey.qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1569. }
  1570. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  1571. {
  1572. dseg->byte_count = cpu_to_be32(sg->length);
  1573. dseg->lkey = cpu_to_be32(sg->lkey);
  1574. dseg->addr = cpu_to_be64(sg->addr);
  1575. }
  1576. static __be16 get_klm_octo(int npages)
  1577. {
  1578. return cpu_to_be16(ALIGN(npages, 8) / 2);
  1579. }
  1580. static __be64 frwr_mkey_mask(void)
  1581. {
  1582. u64 result;
  1583. result = MLX5_MKEY_MASK_LEN |
  1584. MLX5_MKEY_MASK_PAGE_SIZE |
  1585. MLX5_MKEY_MASK_START_ADDR |
  1586. MLX5_MKEY_MASK_EN_RINVAL |
  1587. MLX5_MKEY_MASK_KEY |
  1588. MLX5_MKEY_MASK_LR |
  1589. MLX5_MKEY_MASK_LW |
  1590. MLX5_MKEY_MASK_RR |
  1591. MLX5_MKEY_MASK_RW |
  1592. MLX5_MKEY_MASK_A |
  1593. MLX5_MKEY_MASK_SMALL_FENCE |
  1594. MLX5_MKEY_MASK_FREE;
  1595. return cpu_to_be64(result);
  1596. }
  1597. static __be64 sig_mkey_mask(void)
  1598. {
  1599. u64 result;
  1600. result = MLX5_MKEY_MASK_LEN |
  1601. MLX5_MKEY_MASK_PAGE_SIZE |
  1602. MLX5_MKEY_MASK_START_ADDR |
  1603. MLX5_MKEY_MASK_EN_SIGERR |
  1604. MLX5_MKEY_MASK_EN_RINVAL |
  1605. MLX5_MKEY_MASK_KEY |
  1606. MLX5_MKEY_MASK_LR |
  1607. MLX5_MKEY_MASK_LW |
  1608. MLX5_MKEY_MASK_RR |
  1609. MLX5_MKEY_MASK_RW |
  1610. MLX5_MKEY_MASK_SMALL_FENCE |
  1611. MLX5_MKEY_MASK_FREE |
  1612. MLX5_MKEY_MASK_BSF_EN;
  1613. return cpu_to_be64(result);
  1614. }
  1615. static void set_frwr_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1616. struct ib_send_wr *wr, int li)
  1617. {
  1618. memset(umr, 0, sizeof(*umr));
  1619. if (li) {
  1620. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  1621. umr->flags = 1 << 7;
  1622. return;
  1623. }
  1624. umr->flags = (1 << 5); /* fail if not free */
  1625. umr->klm_octowords = get_klm_octo(wr->wr.fast_reg.page_list_len);
  1626. umr->mkey_mask = frwr_mkey_mask();
  1627. }
  1628. static __be64 get_umr_reg_mr_mask(void)
  1629. {
  1630. u64 result;
  1631. result = MLX5_MKEY_MASK_LEN |
  1632. MLX5_MKEY_MASK_PAGE_SIZE |
  1633. MLX5_MKEY_MASK_START_ADDR |
  1634. MLX5_MKEY_MASK_PD |
  1635. MLX5_MKEY_MASK_LR |
  1636. MLX5_MKEY_MASK_LW |
  1637. MLX5_MKEY_MASK_KEY |
  1638. MLX5_MKEY_MASK_RR |
  1639. MLX5_MKEY_MASK_RW |
  1640. MLX5_MKEY_MASK_A |
  1641. MLX5_MKEY_MASK_FREE;
  1642. return cpu_to_be64(result);
  1643. }
  1644. static __be64 get_umr_unreg_mr_mask(void)
  1645. {
  1646. u64 result;
  1647. result = MLX5_MKEY_MASK_FREE;
  1648. return cpu_to_be64(result);
  1649. }
  1650. static __be64 get_umr_update_mtt_mask(void)
  1651. {
  1652. u64 result;
  1653. result = MLX5_MKEY_MASK_FREE;
  1654. return cpu_to_be64(result);
  1655. }
  1656. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1657. struct ib_send_wr *wr)
  1658. {
  1659. struct mlx5_umr_wr *umrwr = (struct mlx5_umr_wr *)&wr->wr.fast_reg;
  1660. memset(umr, 0, sizeof(*umr));
  1661. if (wr->send_flags & MLX5_IB_SEND_UMR_FAIL_IF_FREE)
  1662. umr->flags = MLX5_UMR_CHECK_FREE; /* fail if free */
  1663. else
  1664. umr->flags = MLX5_UMR_CHECK_NOT_FREE; /* fail if not free */
  1665. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  1666. umr->klm_octowords = get_klm_octo(umrwr->npages);
  1667. if (wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT) {
  1668. umr->mkey_mask = get_umr_update_mtt_mask();
  1669. umr->bsf_octowords = get_klm_octo(umrwr->target.offset);
  1670. umr->flags |= MLX5_UMR_TRANSLATION_OFFSET_EN;
  1671. } else {
  1672. umr->mkey_mask = get_umr_reg_mr_mask();
  1673. }
  1674. } else {
  1675. umr->mkey_mask = get_umr_unreg_mr_mask();
  1676. }
  1677. if (!wr->num_sge)
  1678. umr->flags |= MLX5_UMR_INLINE;
  1679. }
  1680. static u8 get_umr_flags(int acc)
  1681. {
  1682. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  1683. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  1684. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  1685. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  1686. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  1687. }
  1688. static void set_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr,
  1689. int li, int *writ)
  1690. {
  1691. memset(seg, 0, sizeof(*seg));
  1692. if (li) {
  1693. seg->status = MLX5_MKEY_STATUS_FREE;
  1694. return;
  1695. }
  1696. seg->flags = get_umr_flags(wr->wr.fast_reg.access_flags) |
  1697. MLX5_ACCESS_MODE_MTT;
  1698. *writ = seg->flags & (MLX5_PERM_LOCAL_WRITE | IB_ACCESS_REMOTE_WRITE);
  1699. seg->qpn_mkey7_0 = cpu_to_be32((wr->wr.fast_reg.rkey & 0xff) | 0xffffff00);
  1700. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  1701. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1702. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1703. seg->xlt_oct_size = cpu_to_be32((wr->wr.fast_reg.page_list_len + 1) / 2);
  1704. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1705. }
  1706. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  1707. {
  1708. struct mlx5_umr_wr *umrwr = (struct mlx5_umr_wr *)&wr->wr.fast_reg;
  1709. memset(seg, 0, sizeof(*seg));
  1710. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  1711. seg->status = MLX5_MKEY_STATUS_FREE;
  1712. return;
  1713. }
  1714. seg->flags = convert_access(umrwr->access_flags);
  1715. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UPDATE_MTT)) {
  1716. seg->flags_pd = cpu_to_be32(to_mpd(umrwr->pd)->pdn);
  1717. seg->start_addr = cpu_to_be64(umrwr->target.virt_addr);
  1718. }
  1719. seg->len = cpu_to_be64(umrwr->length);
  1720. seg->log2_page_size = umrwr->page_shift;
  1721. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  1722. mlx5_mkey_variant(umrwr->mkey));
  1723. }
  1724. static void set_frwr_pages(struct mlx5_wqe_data_seg *dseg,
  1725. struct ib_send_wr *wr,
  1726. struct mlx5_core_dev *mdev,
  1727. struct mlx5_ib_pd *pd,
  1728. int writ)
  1729. {
  1730. struct mlx5_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1731. u64 *page_list = wr->wr.fast_reg.page_list->page_list;
  1732. u64 perm = MLX5_EN_RD | (writ ? MLX5_EN_WR : 0);
  1733. int i;
  1734. for (i = 0; i < wr->wr.fast_reg.page_list_len; i++)
  1735. mfrpl->mapped_page_list[i] = cpu_to_be64(page_list[i] | perm);
  1736. dseg->addr = cpu_to_be64(mfrpl->map);
  1737. dseg->byte_count = cpu_to_be32(ALIGN(sizeof(u64) * wr->wr.fast_reg.page_list_len, 64));
  1738. dseg->lkey = cpu_to_be32(pd->ibpd.local_dma_lkey);
  1739. }
  1740. static __be32 send_ieth(struct ib_send_wr *wr)
  1741. {
  1742. switch (wr->opcode) {
  1743. case IB_WR_SEND_WITH_IMM:
  1744. case IB_WR_RDMA_WRITE_WITH_IMM:
  1745. return wr->ex.imm_data;
  1746. case IB_WR_SEND_WITH_INV:
  1747. return cpu_to_be32(wr->ex.invalidate_rkey);
  1748. default:
  1749. return 0;
  1750. }
  1751. }
  1752. static u8 calc_sig(void *wqe, int size)
  1753. {
  1754. u8 *p = wqe;
  1755. u8 res = 0;
  1756. int i;
  1757. for (i = 0; i < size; i++)
  1758. res ^= p[i];
  1759. return ~res;
  1760. }
  1761. static u8 wq_sig(void *wqe)
  1762. {
  1763. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  1764. }
  1765. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  1766. void *wqe, int *sz)
  1767. {
  1768. struct mlx5_wqe_inline_seg *seg;
  1769. void *qend = qp->sq.qend;
  1770. void *addr;
  1771. int inl = 0;
  1772. int copy;
  1773. int len;
  1774. int i;
  1775. seg = wqe;
  1776. wqe += sizeof(*seg);
  1777. for (i = 0; i < wr->num_sge; i++) {
  1778. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  1779. len = wr->sg_list[i].length;
  1780. inl += len;
  1781. if (unlikely(inl > qp->max_inline_data))
  1782. return -ENOMEM;
  1783. if (unlikely(wqe + len > qend)) {
  1784. copy = qend - wqe;
  1785. memcpy(wqe, addr, copy);
  1786. addr += copy;
  1787. len -= copy;
  1788. wqe = mlx5_get_send_wqe(qp, 0);
  1789. }
  1790. memcpy(wqe, addr, len);
  1791. wqe += len;
  1792. }
  1793. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  1794. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  1795. return 0;
  1796. }
  1797. static u16 prot_field_size(enum ib_signature_type type)
  1798. {
  1799. switch (type) {
  1800. case IB_SIG_TYPE_T10_DIF:
  1801. return MLX5_DIF_SIZE;
  1802. default:
  1803. return 0;
  1804. }
  1805. }
  1806. static u8 bs_selector(int block_size)
  1807. {
  1808. switch (block_size) {
  1809. case 512: return 0x1;
  1810. case 520: return 0x2;
  1811. case 4096: return 0x3;
  1812. case 4160: return 0x4;
  1813. case 1073741824: return 0x5;
  1814. default: return 0;
  1815. }
  1816. }
  1817. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  1818. struct mlx5_bsf_inl *inl)
  1819. {
  1820. /* Valid inline section and allow BSF refresh */
  1821. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  1822. MLX5_BSF_REFRESH_DIF);
  1823. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  1824. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  1825. /* repeating block */
  1826. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  1827. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  1828. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  1829. if (domain->sig.dif.ref_remap)
  1830. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  1831. if (domain->sig.dif.app_escape) {
  1832. if (domain->sig.dif.ref_escape)
  1833. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  1834. else
  1835. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  1836. }
  1837. inl->dif_app_bitmask_check =
  1838. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  1839. }
  1840. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  1841. struct ib_sig_attrs *sig_attrs,
  1842. struct mlx5_bsf *bsf, u32 data_size)
  1843. {
  1844. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  1845. struct mlx5_bsf_basic *basic = &bsf->basic;
  1846. struct ib_sig_domain *mem = &sig_attrs->mem;
  1847. struct ib_sig_domain *wire = &sig_attrs->wire;
  1848. memset(bsf, 0, sizeof(*bsf));
  1849. /* Basic + Extended + Inline */
  1850. basic->bsf_size_sbs = 1 << 7;
  1851. /* Input domain check byte mask */
  1852. basic->check_byte_mask = sig_attrs->check_mask;
  1853. basic->raw_data_size = cpu_to_be32(data_size);
  1854. /* Memory domain */
  1855. switch (sig_attrs->mem.sig_type) {
  1856. case IB_SIG_TYPE_NONE:
  1857. break;
  1858. case IB_SIG_TYPE_T10_DIF:
  1859. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  1860. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  1861. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  1862. break;
  1863. default:
  1864. return -EINVAL;
  1865. }
  1866. /* Wire domain */
  1867. switch (sig_attrs->wire.sig_type) {
  1868. case IB_SIG_TYPE_NONE:
  1869. break;
  1870. case IB_SIG_TYPE_T10_DIF:
  1871. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  1872. mem->sig_type == wire->sig_type) {
  1873. /* Same block structure */
  1874. basic->bsf_size_sbs |= 1 << 4;
  1875. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  1876. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  1877. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  1878. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  1879. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  1880. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  1881. } else
  1882. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  1883. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  1884. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  1885. break;
  1886. default:
  1887. return -EINVAL;
  1888. }
  1889. return 0;
  1890. }
  1891. static int set_sig_data_segment(struct ib_send_wr *wr, struct mlx5_ib_qp *qp,
  1892. void **seg, int *size)
  1893. {
  1894. struct ib_sig_attrs *sig_attrs = wr->wr.sig_handover.sig_attrs;
  1895. struct ib_mr *sig_mr = wr->wr.sig_handover.sig_mr;
  1896. struct mlx5_bsf *bsf;
  1897. u32 data_len = wr->sg_list->length;
  1898. u32 data_key = wr->sg_list->lkey;
  1899. u64 data_va = wr->sg_list->addr;
  1900. int ret;
  1901. int wqe_size;
  1902. if (!wr->wr.sig_handover.prot ||
  1903. (data_key == wr->wr.sig_handover.prot->lkey &&
  1904. data_va == wr->wr.sig_handover.prot->addr &&
  1905. data_len == wr->wr.sig_handover.prot->length)) {
  1906. /**
  1907. * Source domain doesn't contain signature information
  1908. * or data and protection are interleaved in memory.
  1909. * So need construct:
  1910. * ------------------
  1911. * | data_klm |
  1912. * ------------------
  1913. * | BSF |
  1914. * ------------------
  1915. **/
  1916. struct mlx5_klm *data_klm = *seg;
  1917. data_klm->bcount = cpu_to_be32(data_len);
  1918. data_klm->key = cpu_to_be32(data_key);
  1919. data_klm->va = cpu_to_be64(data_va);
  1920. wqe_size = ALIGN(sizeof(*data_klm), 64);
  1921. } else {
  1922. /**
  1923. * Source domain contains signature information
  1924. * So need construct a strided block format:
  1925. * ---------------------------
  1926. * | stride_block_ctrl |
  1927. * ---------------------------
  1928. * | data_klm |
  1929. * ---------------------------
  1930. * | prot_klm |
  1931. * ---------------------------
  1932. * | BSF |
  1933. * ---------------------------
  1934. **/
  1935. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  1936. struct mlx5_stride_block_entry *data_sentry;
  1937. struct mlx5_stride_block_entry *prot_sentry;
  1938. u32 prot_key = wr->wr.sig_handover.prot->lkey;
  1939. u64 prot_va = wr->wr.sig_handover.prot->addr;
  1940. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  1941. int prot_size;
  1942. sblock_ctrl = *seg;
  1943. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  1944. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  1945. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  1946. if (!prot_size) {
  1947. pr_err("Bad block size given: %u\n", block_size);
  1948. return -EINVAL;
  1949. }
  1950. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  1951. prot_size);
  1952. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  1953. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  1954. sblock_ctrl->num_entries = cpu_to_be16(2);
  1955. data_sentry->bcount = cpu_to_be16(block_size);
  1956. data_sentry->key = cpu_to_be32(data_key);
  1957. data_sentry->va = cpu_to_be64(data_va);
  1958. data_sentry->stride = cpu_to_be16(block_size);
  1959. prot_sentry->bcount = cpu_to_be16(prot_size);
  1960. prot_sentry->key = cpu_to_be32(prot_key);
  1961. prot_sentry->va = cpu_to_be64(prot_va);
  1962. prot_sentry->stride = cpu_to_be16(prot_size);
  1963. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  1964. sizeof(*prot_sentry), 64);
  1965. }
  1966. *seg += wqe_size;
  1967. *size += wqe_size / 16;
  1968. if (unlikely((*seg == qp->sq.qend)))
  1969. *seg = mlx5_get_send_wqe(qp, 0);
  1970. bsf = *seg;
  1971. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  1972. if (ret)
  1973. return -EINVAL;
  1974. *seg += sizeof(*bsf);
  1975. *size += sizeof(*bsf) / 16;
  1976. if (unlikely((*seg == qp->sq.qend)))
  1977. *seg = mlx5_get_send_wqe(qp, 0);
  1978. return 0;
  1979. }
  1980. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  1981. struct ib_send_wr *wr, u32 nelements,
  1982. u32 length, u32 pdn)
  1983. {
  1984. struct ib_mr *sig_mr = wr->wr.sig_handover.sig_mr;
  1985. u32 sig_key = sig_mr->rkey;
  1986. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  1987. memset(seg, 0, sizeof(*seg));
  1988. seg->flags = get_umr_flags(wr->wr.sig_handover.access_flags) |
  1989. MLX5_ACCESS_MODE_KLM;
  1990. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  1991. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  1992. MLX5_MKEY_BSF_EN | pdn);
  1993. seg->len = cpu_to_be64(length);
  1994. seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
  1995. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  1996. }
  1997. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1998. struct ib_send_wr *wr, u32 nelements)
  1999. {
  2000. memset(umr, 0, sizeof(*umr));
  2001. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  2002. umr->klm_octowords = get_klm_octo(nelements);
  2003. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  2004. umr->mkey_mask = sig_mkey_mask();
  2005. }
  2006. static int set_sig_umr_wr(struct ib_send_wr *wr, struct mlx5_ib_qp *qp,
  2007. void **seg, int *size)
  2008. {
  2009. struct mlx5_ib_mr *sig_mr = to_mmr(wr->wr.sig_handover.sig_mr);
  2010. u32 pdn = get_pd(qp)->pdn;
  2011. u32 klm_oct_size;
  2012. int region_len, ret;
  2013. if (unlikely(wr->num_sge != 1) ||
  2014. unlikely(wr->wr.sig_handover.access_flags &
  2015. IB_ACCESS_REMOTE_ATOMIC) ||
  2016. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  2017. unlikely(!sig_mr->sig->sig_status_checked))
  2018. return -EINVAL;
  2019. /* length of the protected region, data + protection */
  2020. region_len = wr->sg_list->length;
  2021. if (wr->wr.sig_handover.prot &&
  2022. (wr->wr.sig_handover.prot->lkey != wr->sg_list->lkey ||
  2023. wr->wr.sig_handover.prot->addr != wr->sg_list->addr ||
  2024. wr->wr.sig_handover.prot->length != wr->sg_list->length))
  2025. region_len += wr->wr.sig_handover.prot->length;
  2026. /**
  2027. * KLM octoword size - if protection was provided
  2028. * then we use strided block format (3 octowords),
  2029. * else we use single KLM (1 octoword)
  2030. **/
  2031. klm_oct_size = wr->wr.sig_handover.prot ? 3 : 1;
  2032. set_sig_umr_segment(*seg, wr, klm_oct_size);
  2033. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2034. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2035. if (unlikely((*seg == qp->sq.qend)))
  2036. *seg = mlx5_get_send_wqe(qp, 0);
  2037. set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
  2038. *seg += sizeof(struct mlx5_mkey_seg);
  2039. *size += sizeof(struct mlx5_mkey_seg) / 16;
  2040. if (unlikely((*seg == qp->sq.qend)))
  2041. *seg = mlx5_get_send_wqe(qp, 0);
  2042. ret = set_sig_data_segment(wr, qp, seg, size);
  2043. if (ret)
  2044. return ret;
  2045. sig_mr->sig->sig_status_checked = false;
  2046. return 0;
  2047. }
  2048. static int set_psv_wr(struct ib_sig_domain *domain,
  2049. u32 psv_idx, void **seg, int *size)
  2050. {
  2051. struct mlx5_seg_set_psv *psv_seg = *seg;
  2052. memset(psv_seg, 0, sizeof(*psv_seg));
  2053. psv_seg->psv_num = cpu_to_be32(psv_idx);
  2054. switch (domain->sig_type) {
  2055. case IB_SIG_TYPE_NONE:
  2056. break;
  2057. case IB_SIG_TYPE_T10_DIF:
  2058. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  2059. domain->sig.dif.app_tag);
  2060. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  2061. break;
  2062. default:
  2063. pr_err("Bad signature type given.\n");
  2064. return 1;
  2065. }
  2066. *seg += sizeof(*psv_seg);
  2067. *size += sizeof(*psv_seg) / 16;
  2068. return 0;
  2069. }
  2070. static int set_frwr_li_wr(void **seg, struct ib_send_wr *wr, int *size,
  2071. struct mlx5_core_dev *mdev, struct mlx5_ib_pd *pd, struct mlx5_ib_qp *qp)
  2072. {
  2073. int writ = 0;
  2074. int li;
  2075. li = wr->opcode == IB_WR_LOCAL_INV ? 1 : 0;
  2076. if (unlikely(wr->send_flags & IB_SEND_INLINE))
  2077. return -EINVAL;
  2078. set_frwr_umr_segment(*seg, wr, li);
  2079. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2080. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2081. if (unlikely((*seg == qp->sq.qend)))
  2082. *seg = mlx5_get_send_wqe(qp, 0);
  2083. set_mkey_segment(*seg, wr, li, &writ);
  2084. *seg += sizeof(struct mlx5_mkey_seg);
  2085. *size += sizeof(struct mlx5_mkey_seg) / 16;
  2086. if (unlikely((*seg == qp->sq.qend)))
  2087. *seg = mlx5_get_send_wqe(qp, 0);
  2088. if (!li) {
  2089. if (unlikely(wr->wr.fast_reg.page_list_len >
  2090. wr->wr.fast_reg.page_list->max_page_list_len))
  2091. return -ENOMEM;
  2092. set_frwr_pages(*seg, wr, mdev, pd, writ);
  2093. *seg += sizeof(struct mlx5_wqe_data_seg);
  2094. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  2095. }
  2096. return 0;
  2097. }
  2098. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  2099. {
  2100. __be32 *p = NULL;
  2101. int tidx = idx;
  2102. int i, j;
  2103. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  2104. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  2105. if ((i & 0xf) == 0) {
  2106. void *buf = mlx5_get_send_wqe(qp, tidx);
  2107. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  2108. p = buf;
  2109. j = 0;
  2110. }
  2111. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  2112. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  2113. be32_to_cpu(p[j + 3]));
  2114. }
  2115. }
  2116. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  2117. unsigned bytecnt, struct mlx5_ib_qp *qp)
  2118. {
  2119. while (bytecnt > 0) {
  2120. __iowrite64_copy(dst++, src++, 8);
  2121. __iowrite64_copy(dst++, src++, 8);
  2122. __iowrite64_copy(dst++, src++, 8);
  2123. __iowrite64_copy(dst++, src++, 8);
  2124. __iowrite64_copy(dst++, src++, 8);
  2125. __iowrite64_copy(dst++, src++, 8);
  2126. __iowrite64_copy(dst++, src++, 8);
  2127. __iowrite64_copy(dst++, src++, 8);
  2128. bytecnt -= 64;
  2129. if (unlikely(src == qp->sq.qend))
  2130. src = mlx5_get_send_wqe(qp, 0);
  2131. }
  2132. }
  2133. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  2134. {
  2135. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  2136. wr->send_flags & IB_SEND_FENCE))
  2137. return MLX5_FENCE_MODE_STRONG_ORDERING;
  2138. if (unlikely(fence)) {
  2139. if (wr->send_flags & IB_SEND_FENCE)
  2140. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  2141. else
  2142. return fence;
  2143. } else {
  2144. return 0;
  2145. }
  2146. }
  2147. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  2148. struct mlx5_wqe_ctrl_seg **ctrl,
  2149. struct ib_send_wr *wr, unsigned *idx,
  2150. int *size, int nreq)
  2151. {
  2152. int err = 0;
  2153. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq))) {
  2154. err = -ENOMEM;
  2155. return err;
  2156. }
  2157. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  2158. *seg = mlx5_get_send_wqe(qp, *idx);
  2159. *ctrl = *seg;
  2160. *(uint32_t *)(*seg + 8) = 0;
  2161. (*ctrl)->imm = send_ieth(wr);
  2162. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  2163. (wr->send_flags & IB_SEND_SIGNALED ?
  2164. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  2165. (wr->send_flags & IB_SEND_SOLICITED ?
  2166. MLX5_WQE_CTRL_SOLICITED : 0);
  2167. *seg += sizeof(**ctrl);
  2168. *size = sizeof(**ctrl) / 16;
  2169. return err;
  2170. }
  2171. static void finish_wqe(struct mlx5_ib_qp *qp,
  2172. struct mlx5_wqe_ctrl_seg *ctrl,
  2173. u8 size, unsigned idx, u64 wr_id,
  2174. int nreq, u8 fence, u8 next_fence,
  2175. u32 mlx5_opcode)
  2176. {
  2177. u8 opmod = 0;
  2178. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  2179. mlx5_opcode | ((u32)opmod << 24));
  2180. ctrl->qpn_ds = cpu_to_be32(size | (qp->mqp.qpn << 8));
  2181. ctrl->fm_ce_se |= fence;
  2182. qp->fm_cache = next_fence;
  2183. if (unlikely(qp->wq_sig))
  2184. ctrl->signature = wq_sig(ctrl);
  2185. qp->sq.wrid[idx] = wr_id;
  2186. qp->sq.w_list[idx].opcode = mlx5_opcode;
  2187. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  2188. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  2189. qp->sq.w_list[idx].next = qp->sq.cur_post;
  2190. }
  2191. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  2192. struct ib_send_wr **bad_wr)
  2193. {
  2194. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  2195. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2196. struct mlx5_core_dev *mdev = dev->mdev;
  2197. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2198. struct mlx5_ib_mr *mr;
  2199. struct mlx5_wqe_data_seg *dpseg;
  2200. struct mlx5_wqe_xrc_seg *xrc;
  2201. struct mlx5_bf *bf = qp->bf;
  2202. int uninitialized_var(size);
  2203. void *qend = qp->sq.qend;
  2204. unsigned long flags;
  2205. unsigned idx;
  2206. int err = 0;
  2207. int inl = 0;
  2208. int num_sge;
  2209. void *seg;
  2210. int nreq;
  2211. int i;
  2212. u8 next_fence = 0;
  2213. u8 fence;
  2214. spin_lock_irqsave(&qp->sq.lock, flags);
  2215. for (nreq = 0; wr; nreq++, wr = wr->next) {
  2216. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  2217. mlx5_ib_warn(dev, "\n");
  2218. err = -EINVAL;
  2219. *bad_wr = wr;
  2220. goto out;
  2221. }
  2222. fence = qp->fm_cache;
  2223. num_sge = wr->num_sge;
  2224. if (unlikely(num_sge > qp->sq.max_gs)) {
  2225. mlx5_ib_warn(dev, "\n");
  2226. err = -ENOMEM;
  2227. *bad_wr = wr;
  2228. goto out;
  2229. }
  2230. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  2231. if (err) {
  2232. mlx5_ib_warn(dev, "\n");
  2233. err = -ENOMEM;
  2234. *bad_wr = wr;
  2235. goto out;
  2236. }
  2237. switch (ibqp->qp_type) {
  2238. case IB_QPT_XRC_INI:
  2239. xrc = seg;
  2240. xrc->xrc_srqn = htonl(wr->xrc_remote_srq_num);
  2241. seg += sizeof(*xrc);
  2242. size += sizeof(*xrc) / 16;
  2243. /* fall through */
  2244. case IB_QPT_RC:
  2245. switch (wr->opcode) {
  2246. case IB_WR_RDMA_READ:
  2247. case IB_WR_RDMA_WRITE:
  2248. case IB_WR_RDMA_WRITE_WITH_IMM:
  2249. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  2250. wr->wr.rdma.rkey);
  2251. seg += sizeof(struct mlx5_wqe_raddr_seg);
  2252. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  2253. break;
  2254. case IB_WR_ATOMIC_CMP_AND_SWP:
  2255. case IB_WR_ATOMIC_FETCH_AND_ADD:
  2256. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  2257. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  2258. err = -ENOSYS;
  2259. *bad_wr = wr;
  2260. goto out;
  2261. case IB_WR_LOCAL_INV:
  2262. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2263. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  2264. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  2265. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  2266. if (err) {
  2267. mlx5_ib_warn(dev, "\n");
  2268. *bad_wr = wr;
  2269. goto out;
  2270. }
  2271. num_sge = 0;
  2272. break;
  2273. case IB_WR_FAST_REG_MR:
  2274. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2275. qp->sq.wr_data[idx] = IB_WR_FAST_REG_MR;
  2276. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  2277. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  2278. if (err) {
  2279. mlx5_ib_warn(dev, "\n");
  2280. *bad_wr = wr;
  2281. goto out;
  2282. }
  2283. num_sge = 0;
  2284. break;
  2285. case IB_WR_REG_SIG_MR:
  2286. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  2287. mr = to_mmr(wr->wr.sig_handover.sig_mr);
  2288. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  2289. err = set_sig_umr_wr(wr, qp, &seg, &size);
  2290. if (err) {
  2291. mlx5_ib_warn(dev, "\n");
  2292. *bad_wr = wr;
  2293. goto out;
  2294. }
  2295. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2296. nreq, get_fence(fence, wr),
  2297. next_fence, MLX5_OPCODE_UMR);
  2298. /*
  2299. * SET_PSV WQEs are not signaled and solicited
  2300. * on error
  2301. */
  2302. wr->send_flags &= ~IB_SEND_SIGNALED;
  2303. wr->send_flags |= IB_SEND_SOLICITED;
  2304. err = begin_wqe(qp, &seg, &ctrl, wr,
  2305. &idx, &size, nreq);
  2306. if (err) {
  2307. mlx5_ib_warn(dev, "\n");
  2308. err = -ENOMEM;
  2309. *bad_wr = wr;
  2310. goto out;
  2311. }
  2312. err = set_psv_wr(&wr->wr.sig_handover.sig_attrs->mem,
  2313. mr->sig->psv_memory.psv_idx, &seg,
  2314. &size);
  2315. if (err) {
  2316. mlx5_ib_warn(dev, "\n");
  2317. *bad_wr = wr;
  2318. goto out;
  2319. }
  2320. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2321. nreq, get_fence(fence, wr),
  2322. next_fence, MLX5_OPCODE_SET_PSV);
  2323. err = begin_wqe(qp, &seg, &ctrl, wr,
  2324. &idx, &size, nreq);
  2325. if (err) {
  2326. mlx5_ib_warn(dev, "\n");
  2327. err = -ENOMEM;
  2328. *bad_wr = wr;
  2329. goto out;
  2330. }
  2331. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2332. err = set_psv_wr(&wr->wr.sig_handover.sig_attrs->wire,
  2333. mr->sig->psv_wire.psv_idx, &seg,
  2334. &size);
  2335. if (err) {
  2336. mlx5_ib_warn(dev, "\n");
  2337. *bad_wr = wr;
  2338. goto out;
  2339. }
  2340. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2341. nreq, get_fence(fence, wr),
  2342. next_fence, MLX5_OPCODE_SET_PSV);
  2343. num_sge = 0;
  2344. goto skip_psv;
  2345. default:
  2346. break;
  2347. }
  2348. break;
  2349. case IB_QPT_UC:
  2350. switch (wr->opcode) {
  2351. case IB_WR_RDMA_WRITE:
  2352. case IB_WR_RDMA_WRITE_WITH_IMM:
  2353. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  2354. wr->wr.rdma.rkey);
  2355. seg += sizeof(struct mlx5_wqe_raddr_seg);
  2356. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  2357. break;
  2358. default:
  2359. break;
  2360. }
  2361. break;
  2362. case IB_QPT_UD:
  2363. case IB_QPT_SMI:
  2364. case IB_QPT_GSI:
  2365. set_datagram_seg(seg, wr);
  2366. seg += sizeof(struct mlx5_wqe_datagram_seg);
  2367. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  2368. if (unlikely((seg == qend)))
  2369. seg = mlx5_get_send_wqe(qp, 0);
  2370. break;
  2371. case MLX5_IB_QPT_REG_UMR:
  2372. if (wr->opcode != MLX5_IB_WR_UMR) {
  2373. err = -EINVAL;
  2374. mlx5_ib_warn(dev, "bad opcode\n");
  2375. goto out;
  2376. }
  2377. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  2378. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  2379. set_reg_umr_segment(seg, wr);
  2380. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2381. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2382. if (unlikely((seg == qend)))
  2383. seg = mlx5_get_send_wqe(qp, 0);
  2384. set_reg_mkey_segment(seg, wr);
  2385. seg += sizeof(struct mlx5_mkey_seg);
  2386. size += sizeof(struct mlx5_mkey_seg) / 16;
  2387. if (unlikely((seg == qend)))
  2388. seg = mlx5_get_send_wqe(qp, 0);
  2389. break;
  2390. default:
  2391. break;
  2392. }
  2393. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  2394. int uninitialized_var(sz);
  2395. err = set_data_inl_seg(qp, wr, seg, &sz);
  2396. if (unlikely(err)) {
  2397. mlx5_ib_warn(dev, "\n");
  2398. *bad_wr = wr;
  2399. goto out;
  2400. }
  2401. inl = 1;
  2402. size += sz;
  2403. } else {
  2404. dpseg = seg;
  2405. for (i = 0; i < num_sge; i++) {
  2406. if (unlikely(dpseg == qend)) {
  2407. seg = mlx5_get_send_wqe(qp, 0);
  2408. dpseg = seg;
  2409. }
  2410. if (likely(wr->sg_list[i].length)) {
  2411. set_data_ptr_seg(dpseg, wr->sg_list + i);
  2412. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  2413. dpseg++;
  2414. }
  2415. }
  2416. }
  2417. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  2418. get_fence(fence, wr), next_fence,
  2419. mlx5_ib_opcode[wr->opcode]);
  2420. skip_psv:
  2421. if (0)
  2422. dump_wqe(qp, idx, size);
  2423. }
  2424. out:
  2425. if (likely(nreq)) {
  2426. qp->sq.head += nreq;
  2427. /* Make sure that descriptors are written before
  2428. * updating doorbell record and ringing the doorbell
  2429. */
  2430. wmb();
  2431. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  2432. /* Make sure doorbell record is visible to the HCA before
  2433. * we hit doorbell */
  2434. wmb();
  2435. if (bf->need_lock)
  2436. spin_lock(&bf->lock);
  2437. else
  2438. __acquire(&bf->lock);
  2439. /* TBD enable WC */
  2440. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  2441. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  2442. /* wc_wmb(); */
  2443. } else {
  2444. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  2445. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  2446. /* Make sure doorbells don't leak out of SQ spinlock
  2447. * and reach the HCA out of order.
  2448. */
  2449. mmiowb();
  2450. }
  2451. bf->offset ^= bf->buf_size;
  2452. if (bf->need_lock)
  2453. spin_unlock(&bf->lock);
  2454. else
  2455. __release(&bf->lock);
  2456. }
  2457. spin_unlock_irqrestore(&qp->sq.lock, flags);
  2458. return err;
  2459. }
  2460. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  2461. {
  2462. sig->signature = calc_sig(sig, size);
  2463. }
  2464. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  2465. struct ib_recv_wr **bad_wr)
  2466. {
  2467. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2468. struct mlx5_wqe_data_seg *scat;
  2469. struct mlx5_rwqe_sig *sig;
  2470. unsigned long flags;
  2471. int err = 0;
  2472. int nreq;
  2473. int ind;
  2474. int i;
  2475. spin_lock_irqsave(&qp->rq.lock, flags);
  2476. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  2477. for (nreq = 0; wr; nreq++, wr = wr->next) {
  2478. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  2479. err = -ENOMEM;
  2480. *bad_wr = wr;
  2481. goto out;
  2482. }
  2483. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  2484. err = -EINVAL;
  2485. *bad_wr = wr;
  2486. goto out;
  2487. }
  2488. scat = get_recv_wqe(qp, ind);
  2489. if (qp->wq_sig)
  2490. scat++;
  2491. for (i = 0; i < wr->num_sge; i++)
  2492. set_data_ptr_seg(scat + i, wr->sg_list + i);
  2493. if (i < qp->rq.max_gs) {
  2494. scat[i].byte_count = 0;
  2495. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  2496. scat[i].addr = 0;
  2497. }
  2498. if (qp->wq_sig) {
  2499. sig = (struct mlx5_rwqe_sig *)scat;
  2500. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  2501. }
  2502. qp->rq.wrid[ind] = wr->wr_id;
  2503. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  2504. }
  2505. out:
  2506. if (likely(nreq)) {
  2507. qp->rq.head += nreq;
  2508. /* Make sure that descriptors are written before
  2509. * doorbell record.
  2510. */
  2511. wmb();
  2512. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  2513. }
  2514. spin_unlock_irqrestore(&qp->rq.lock, flags);
  2515. return err;
  2516. }
  2517. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  2518. {
  2519. switch (mlx5_state) {
  2520. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  2521. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  2522. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  2523. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  2524. case MLX5_QP_STATE_SQ_DRAINING:
  2525. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  2526. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  2527. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  2528. default: return -1;
  2529. }
  2530. }
  2531. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  2532. {
  2533. switch (mlx5_mig_state) {
  2534. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  2535. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  2536. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  2537. default: return -1;
  2538. }
  2539. }
  2540. static int to_ib_qp_access_flags(int mlx5_flags)
  2541. {
  2542. int ib_flags = 0;
  2543. if (mlx5_flags & MLX5_QP_BIT_RRE)
  2544. ib_flags |= IB_ACCESS_REMOTE_READ;
  2545. if (mlx5_flags & MLX5_QP_BIT_RWE)
  2546. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  2547. if (mlx5_flags & MLX5_QP_BIT_RAE)
  2548. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  2549. return ib_flags;
  2550. }
  2551. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  2552. struct mlx5_qp_path *path)
  2553. {
  2554. struct mlx5_core_dev *dev = ibdev->mdev;
  2555. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  2556. ib_ah_attr->port_num = path->port;
  2557. if (ib_ah_attr->port_num == 0 ||
  2558. ib_ah_attr->port_num > MLX5_CAP_GEN(dev, num_ports))
  2559. return;
  2560. ib_ah_attr->sl = path->sl & 0xf;
  2561. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  2562. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  2563. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  2564. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  2565. if (ib_ah_attr->ah_flags) {
  2566. ib_ah_attr->grh.sgid_index = path->mgid_index;
  2567. ib_ah_attr->grh.hop_limit = path->hop_limit;
  2568. ib_ah_attr->grh.traffic_class =
  2569. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  2570. ib_ah_attr->grh.flow_label =
  2571. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  2572. memcpy(ib_ah_attr->grh.dgid.raw,
  2573. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  2574. }
  2575. }
  2576. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  2577. struct ib_qp_init_attr *qp_init_attr)
  2578. {
  2579. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2580. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2581. struct mlx5_query_qp_mbox_out *outb;
  2582. struct mlx5_qp_context *context;
  2583. int mlx5_state;
  2584. int err = 0;
  2585. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  2586. /*
  2587. * Wait for any outstanding page faults, in case the user frees memory
  2588. * based upon this query's result.
  2589. */
  2590. flush_workqueue(mlx5_ib_page_fault_wq);
  2591. #endif
  2592. mutex_lock(&qp->mutex);
  2593. outb = kzalloc(sizeof(*outb), GFP_KERNEL);
  2594. if (!outb) {
  2595. err = -ENOMEM;
  2596. goto out;
  2597. }
  2598. context = &outb->ctx;
  2599. err = mlx5_core_qp_query(dev->mdev, &qp->mqp, outb, sizeof(*outb));
  2600. if (err)
  2601. goto out_free;
  2602. mlx5_state = be32_to_cpu(context->flags) >> 28;
  2603. qp->state = to_ib_qp_state(mlx5_state);
  2604. qp_attr->qp_state = qp->state;
  2605. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  2606. qp_attr->path_mig_state =
  2607. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  2608. qp_attr->qkey = be32_to_cpu(context->qkey);
  2609. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  2610. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  2611. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  2612. qp_attr->qp_access_flags =
  2613. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  2614. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  2615. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  2616. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  2617. qp_attr->alt_pkey_index = context->alt_path.pkey_index & 0x7f;
  2618. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  2619. }
  2620. qp_attr->pkey_index = context->pri_path.pkey_index & 0x7f;
  2621. qp_attr->port_num = context->pri_path.port;
  2622. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  2623. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  2624. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  2625. qp_attr->max_dest_rd_atomic =
  2626. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  2627. qp_attr->min_rnr_timer =
  2628. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  2629. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  2630. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  2631. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  2632. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  2633. qp_attr->cur_qp_state = qp_attr->qp_state;
  2634. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  2635. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  2636. if (!ibqp->uobject) {
  2637. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  2638. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  2639. } else {
  2640. qp_attr->cap.max_send_wr = 0;
  2641. qp_attr->cap.max_send_sge = 0;
  2642. }
  2643. /* We don't support inline sends for kernel QPs (yet), and we
  2644. * don't know what userspace's value should be.
  2645. */
  2646. qp_attr->cap.max_inline_data = 0;
  2647. qp_init_attr->cap = qp_attr->cap;
  2648. qp_init_attr->create_flags = 0;
  2649. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  2650. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  2651. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  2652. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  2653. out_free:
  2654. kfree(outb);
  2655. out:
  2656. mutex_unlock(&qp->mutex);
  2657. return err;
  2658. }
  2659. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  2660. struct ib_ucontext *context,
  2661. struct ib_udata *udata)
  2662. {
  2663. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2664. struct mlx5_ib_xrcd *xrcd;
  2665. int err;
  2666. if (!MLX5_CAP_GEN(dev->mdev, xrc))
  2667. return ERR_PTR(-ENOSYS);
  2668. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  2669. if (!xrcd)
  2670. return ERR_PTR(-ENOMEM);
  2671. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  2672. if (err) {
  2673. kfree(xrcd);
  2674. return ERR_PTR(-ENOMEM);
  2675. }
  2676. return &xrcd->ibxrcd;
  2677. }
  2678. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  2679. {
  2680. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  2681. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  2682. int err;
  2683. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  2684. if (err) {
  2685. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  2686. return err;
  2687. }
  2688. kfree(xrcd);
  2689. return 0;
  2690. }