coresight-etb10.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /* Copyright (c) 2011-2012, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/types.h>
  16. #include <linux/device.h>
  17. #include <linux/io.h>
  18. #include <linux/err.h>
  19. #include <linux/fs.h>
  20. #include <linux/miscdevice.h>
  21. #include <linux/uaccess.h>
  22. #include <linux/slab.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/seq_file.h>
  26. #include <linux/coresight.h>
  27. #include <linux/amba/bus.h>
  28. #include <linux/clk.h>
  29. #include "coresight-priv.h"
  30. #define ETB_RAM_DEPTH_REG 0x004
  31. #define ETB_STATUS_REG 0x00c
  32. #define ETB_RAM_READ_DATA_REG 0x010
  33. #define ETB_RAM_READ_POINTER 0x014
  34. #define ETB_RAM_WRITE_POINTER 0x018
  35. #define ETB_TRG 0x01c
  36. #define ETB_CTL_REG 0x020
  37. #define ETB_RWD_REG 0x024
  38. #define ETB_FFSR 0x300
  39. #define ETB_FFCR 0x304
  40. #define ETB_ITMISCOP0 0xee0
  41. #define ETB_ITTRFLINACK 0xee4
  42. #define ETB_ITTRFLIN 0xee8
  43. #define ETB_ITATBDATA0 0xeeC
  44. #define ETB_ITATBCTR2 0xef0
  45. #define ETB_ITATBCTR1 0xef4
  46. #define ETB_ITATBCTR0 0xef8
  47. /* register description */
  48. /* STS - 0x00C */
  49. #define ETB_STATUS_RAM_FULL BIT(0)
  50. /* CTL - 0x020 */
  51. #define ETB_CTL_CAPT_EN BIT(0)
  52. /* FFCR - 0x304 */
  53. #define ETB_FFCR_EN_FTC BIT(0)
  54. #define ETB_FFCR_FON_MAN BIT(6)
  55. #define ETB_FFCR_STOP_FI BIT(12)
  56. #define ETB_FFCR_STOP_TRIGGER BIT(13)
  57. #define ETB_FFCR_BIT 6
  58. #define ETB_FFSR_BIT 1
  59. #define ETB_FRAME_SIZE_WORDS 4
  60. /**
  61. * struct etb_drvdata - specifics associated to an ETB component
  62. * @base: memory mapped base address for this component.
  63. * @dev: the device entity associated to this component.
  64. * @atclk: optional clock for the core parts of the ETB.
  65. * @csdev: component vitals needed by the framework.
  66. * @miscdev: specifics to handle "/dev/xyz.etb" entry.
  67. * @spinlock: only one at a time pls.
  68. * @in_use: synchronise user space access to etb buffer.
  69. * @buf: area of memory where ETB buffer content gets sent.
  70. * @buffer_depth: size of @buf.
  71. * @enable: this ETB is being used.
  72. * @trigger_cntr: amount of words to store after a trigger.
  73. */
  74. struct etb_drvdata {
  75. void __iomem *base;
  76. struct device *dev;
  77. struct clk *atclk;
  78. struct coresight_device *csdev;
  79. struct miscdevice miscdev;
  80. spinlock_t spinlock;
  81. atomic_t in_use;
  82. u8 *buf;
  83. u32 buffer_depth;
  84. bool enable;
  85. u32 trigger_cntr;
  86. };
  87. static unsigned int etb_get_buffer_depth(struct etb_drvdata *drvdata)
  88. {
  89. u32 depth = 0;
  90. pm_runtime_get_sync(drvdata->dev);
  91. /* RO registers don't need locking */
  92. depth = readl_relaxed(drvdata->base + ETB_RAM_DEPTH_REG);
  93. pm_runtime_put(drvdata->dev);
  94. return depth;
  95. }
  96. static void etb_enable_hw(struct etb_drvdata *drvdata)
  97. {
  98. int i;
  99. u32 depth;
  100. CS_UNLOCK(drvdata->base);
  101. depth = drvdata->buffer_depth;
  102. /* reset write RAM pointer address */
  103. writel_relaxed(0x0, drvdata->base + ETB_RAM_WRITE_POINTER);
  104. /* clear entire RAM buffer */
  105. for (i = 0; i < depth; i++)
  106. writel_relaxed(0x0, drvdata->base + ETB_RWD_REG);
  107. /* reset write RAM pointer address */
  108. writel_relaxed(0x0, drvdata->base + ETB_RAM_WRITE_POINTER);
  109. /* reset read RAM pointer address */
  110. writel_relaxed(0x0, drvdata->base + ETB_RAM_READ_POINTER);
  111. writel_relaxed(drvdata->trigger_cntr, drvdata->base + ETB_TRG);
  112. writel_relaxed(ETB_FFCR_EN_FTC | ETB_FFCR_STOP_TRIGGER,
  113. drvdata->base + ETB_FFCR);
  114. /* ETB trace capture enable */
  115. writel_relaxed(ETB_CTL_CAPT_EN, drvdata->base + ETB_CTL_REG);
  116. CS_LOCK(drvdata->base);
  117. }
  118. static int etb_enable(struct coresight_device *csdev)
  119. {
  120. struct etb_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
  121. unsigned long flags;
  122. pm_runtime_get_sync(drvdata->dev);
  123. spin_lock_irqsave(&drvdata->spinlock, flags);
  124. etb_enable_hw(drvdata);
  125. drvdata->enable = true;
  126. spin_unlock_irqrestore(&drvdata->spinlock, flags);
  127. dev_info(drvdata->dev, "ETB enabled\n");
  128. return 0;
  129. }
  130. static void etb_disable_hw(struct etb_drvdata *drvdata)
  131. {
  132. u32 ffcr;
  133. CS_UNLOCK(drvdata->base);
  134. ffcr = readl_relaxed(drvdata->base + ETB_FFCR);
  135. /* stop formatter when a stop has completed */
  136. ffcr |= ETB_FFCR_STOP_FI;
  137. writel_relaxed(ffcr, drvdata->base + ETB_FFCR);
  138. /* manually generate a flush of the system */
  139. ffcr |= ETB_FFCR_FON_MAN;
  140. writel_relaxed(ffcr, drvdata->base + ETB_FFCR);
  141. if (coresight_timeout(drvdata->base, ETB_FFCR, ETB_FFCR_BIT, 0)) {
  142. dev_err(drvdata->dev,
  143. "timeout observed when probing at offset %#x\n",
  144. ETB_FFCR);
  145. }
  146. /* disable trace capture */
  147. writel_relaxed(0x0, drvdata->base + ETB_CTL_REG);
  148. if (coresight_timeout(drvdata->base, ETB_FFSR, ETB_FFSR_BIT, 1)) {
  149. dev_err(drvdata->dev,
  150. "timeout observed when probing at offset %#x\n",
  151. ETB_FFCR);
  152. }
  153. CS_LOCK(drvdata->base);
  154. }
  155. static void etb_dump_hw(struct etb_drvdata *drvdata)
  156. {
  157. int i;
  158. u8 *buf_ptr;
  159. u32 read_data, depth;
  160. u32 read_ptr, write_ptr;
  161. u32 frame_off, frame_endoff;
  162. CS_UNLOCK(drvdata->base);
  163. read_ptr = readl_relaxed(drvdata->base + ETB_RAM_READ_POINTER);
  164. write_ptr = readl_relaxed(drvdata->base + ETB_RAM_WRITE_POINTER);
  165. frame_off = write_ptr % ETB_FRAME_SIZE_WORDS;
  166. frame_endoff = ETB_FRAME_SIZE_WORDS - frame_off;
  167. if (frame_off) {
  168. dev_err(drvdata->dev,
  169. "write_ptr: %lu not aligned to formatter frame size\n",
  170. (unsigned long)write_ptr);
  171. dev_err(drvdata->dev, "frameoff: %lu, frame_endoff: %lu\n",
  172. (unsigned long)frame_off, (unsigned long)frame_endoff);
  173. write_ptr += frame_endoff;
  174. }
  175. if ((readl_relaxed(drvdata->base + ETB_STATUS_REG)
  176. & ETB_STATUS_RAM_FULL) == 0)
  177. writel_relaxed(0x0, drvdata->base + ETB_RAM_READ_POINTER);
  178. else
  179. writel_relaxed(write_ptr, drvdata->base + ETB_RAM_READ_POINTER);
  180. depth = drvdata->buffer_depth;
  181. buf_ptr = drvdata->buf;
  182. for (i = 0; i < depth; i++) {
  183. read_data = readl_relaxed(drvdata->base +
  184. ETB_RAM_READ_DATA_REG);
  185. *buf_ptr++ = read_data >> 0;
  186. *buf_ptr++ = read_data >> 8;
  187. *buf_ptr++ = read_data >> 16;
  188. *buf_ptr++ = read_data >> 24;
  189. }
  190. if (frame_off) {
  191. buf_ptr -= (frame_endoff * 4);
  192. for (i = 0; i < frame_endoff; i++) {
  193. *buf_ptr++ = 0x0;
  194. *buf_ptr++ = 0x0;
  195. *buf_ptr++ = 0x0;
  196. *buf_ptr++ = 0x0;
  197. }
  198. }
  199. writel_relaxed(read_ptr, drvdata->base + ETB_RAM_READ_POINTER);
  200. CS_LOCK(drvdata->base);
  201. }
  202. static void etb_disable(struct coresight_device *csdev)
  203. {
  204. struct etb_drvdata *drvdata = dev_get_drvdata(csdev->dev.parent);
  205. unsigned long flags;
  206. spin_lock_irqsave(&drvdata->spinlock, flags);
  207. etb_disable_hw(drvdata);
  208. etb_dump_hw(drvdata);
  209. drvdata->enable = false;
  210. spin_unlock_irqrestore(&drvdata->spinlock, flags);
  211. pm_runtime_put(drvdata->dev);
  212. dev_info(drvdata->dev, "ETB disabled\n");
  213. }
  214. static const struct coresight_ops_sink etb_sink_ops = {
  215. .enable = etb_enable,
  216. .disable = etb_disable,
  217. };
  218. static const struct coresight_ops etb_cs_ops = {
  219. .sink_ops = &etb_sink_ops,
  220. };
  221. static void etb_dump(struct etb_drvdata *drvdata)
  222. {
  223. unsigned long flags;
  224. spin_lock_irqsave(&drvdata->spinlock, flags);
  225. if (drvdata->enable) {
  226. etb_disable_hw(drvdata);
  227. etb_dump_hw(drvdata);
  228. etb_enable_hw(drvdata);
  229. }
  230. spin_unlock_irqrestore(&drvdata->spinlock, flags);
  231. dev_info(drvdata->dev, "ETB dumped\n");
  232. }
  233. static int etb_open(struct inode *inode, struct file *file)
  234. {
  235. struct etb_drvdata *drvdata = container_of(file->private_data,
  236. struct etb_drvdata, miscdev);
  237. if (atomic_cmpxchg(&drvdata->in_use, 0, 1))
  238. return -EBUSY;
  239. dev_dbg(drvdata->dev, "%s: successfully opened\n", __func__);
  240. return 0;
  241. }
  242. static ssize_t etb_read(struct file *file, char __user *data,
  243. size_t len, loff_t *ppos)
  244. {
  245. u32 depth;
  246. struct etb_drvdata *drvdata = container_of(file->private_data,
  247. struct etb_drvdata, miscdev);
  248. etb_dump(drvdata);
  249. depth = drvdata->buffer_depth;
  250. if (*ppos + len > depth * 4)
  251. len = depth * 4 - *ppos;
  252. if (copy_to_user(data, drvdata->buf + *ppos, len)) {
  253. dev_dbg(drvdata->dev, "%s: copy_to_user failed\n", __func__);
  254. return -EFAULT;
  255. }
  256. *ppos += len;
  257. dev_dbg(drvdata->dev, "%s: %zu bytes copied, %d bytes left\n",
  258. __func__, len, (int)(depth * 4 - *ppos));
  259. return len;
  260. }
  261. static int etb_release(struct inode *inode, struct file *file)
  262. {
  263. struct etb_drvdata *drvdata = container_of(file->private_data,
  264. struct etb_drvdata, miscdev);
  265. atomic_set(&drvdata->in_use, 0);
  266. dev_dbg(drvdata->dev, "%s: released\n", __func__);
  267. return 0;
  268. }
  269. static const struct file_operations etb_fops = {
  270. .owner = THIS_MODULE,
  271. .open = etb_open,
  272. .read = etb_read,
  273. .release = etb_release,
  274. .llseek = no_llseek,
  275. };
  276. static ssize_t status_show(struct device *dev,
  277. struct device_attribute *attr, char *buf)
  278. {
  279. unsigned long flags;
  280. u32 etb_rdr, etb_sr, etb_rrp, etb_rwp;
  281. u32 etb_trg, etb_cr, etb_ffsr, etb_ffcr;
  282. struct etb_drvdata *drvdata = dev_get_drvdata(dev->parent);
  283. pm_runtime_get_sync(drvdata->dev);
  284. spin_lock_irqsave(&drvdata->spinlock, flags);
  285. CS_UNLOCK(drvdata->base);
  286. etb_rdr = readl_relaxed(drvdata->base + ETB_RAM_DEPTH_REG);
  287. etb_sr = readl_relaxed(drvdata->base + ETB_STATUS_REG);
  288. etb_rrp = readl_relaxed(drvdata->base + ETB_RAM_READ_POINTER);
  289. etb_rwp = readl_relaxed(drvdata->base + ETB_RAM_WRITE_POINTER);
  290. etb_trg = readl_relaxed(drvdata->base + ETB_TRG);
  291. etb_cr = readl_relaxed(drvdata->base + ETB_CTL_REG);
  292. etb_ffsr = readl_relaxed(drvdata->base + ETB_FFSR);
  293. etb_ffcr = readl_relaxed(drvdata->base + ETB_FFCR);
  294. CS_LOCK(drvdata->base);
  295. spin_unlock_irqrestore(&drvdata->spinlock, flags);
  296. pm_runtime_put(drvdata->dev);
  297. return sprintf(buf,
  298. "Depth:\t\t0x%x\n"
  299. "Status:\t\t0x%x\n"
  300. "RAM read ptr:\t0x%x\n"
  301. "RAM wrt ptr:\t0x%x\n"
  302. "Trigger cnt:\t0x%x\n"
  303. "Control:\t0x%x\n"
  304. "Flush status:\t0x%x\n"
  305. "Flush ctrl:\t0x%x\n",
  306. etb_rdr, etb_sr, etb_rrp, etb_rwp,
  307. etb_trg, etb_cr, etb_ffsr, etb_ffcr);
  308. return -EINVAL;
  309. }
  310. static DEVICE_ATTR_RO(status);
  311. static ssize_t trigger_cntr_show(struct device *dev,
  312. struct device_attribute *attr, char *buf)
  313. {
  314. struct etb_drvdata *drvdata = dev_get_drvdata(dev->parent);
  315. unsigned long val = drvdata->trigger_cntr;
  316. return sprintf(buf, "%#lx\n", val);
  317. }
  318. static ssize_t trigger_cntr_store(struct device *dev,
  319. struct device_attribute *attr,
  320. const char *buf, size_t size)
  321. {
  322. int ret;
  323. unsigned long val;
  324. struct etb_drvdata *drvdata = dev_get_drvdata(dev->parent);
  325. ret = kstrtoul(buf, 16, &val);
  326. if (ret)
  327. return ret;
  328. drvdata->trigger_cntr = val;
  329. return size;
  330. }
  331. static DEVICE_ATTR_RW(trigger_cntr);
  332. static struct attribute *coresight_etb_attrs[] = {
  333. &dev_attr_trigger_cntr.attr,
  334. &dev_attr_status.attr,
  335. NULL,
  336. };
  337. ATTRIBUTE_GROUPS(coresight_etb);
  338. static int etb_probe(struct amba_device *adev, const struct amba_id *id)
  339. {
  340. int ret;
  341. void __iomem *base;
  342. struct device *dev = &adev->dev;
  343. struct coresight_platform_data *pdata = NULL;
  344. struct etb_drvdata *drvdata;
  345. struct resource *res = &adev->res;
  346. struct coresight_desc *desc;
  347. struct device_node *np = adev->dev.of_node;
  348. if (np) {
  349. pdata = of_get_coresight_platform_data(dev, np);
  350. if (IS_ERR(pdata))
  351. return PTR_ERR(pdata);
  352. adev->dev.platform_data = pdata;
  353. }
  354. drvdata = devm_kzalloc(dev, sizeof(*drvdata), GFP_KERNEL);
  355. if (!drvdata)
  356. return -ENOMEM;
  357. drvdata->dev = &adev->dev;
  358. drvdata->atclk = devm_clk_get(&adev->dev, "atclk"); /* optional */
  359. if (!IS_ERR(drvdata->atclk)) {
  360. ret = clk_prepare_enable(drvdata->atclk);
  361. if (ret)
  362. return ret;
  363. }
  364. dev_set_drvdata(dev, drvdata);
  365. /* validity for the resource is already checked by the AMBA core */
  366. base = devm_ioremap_resource(dev, res);
  367. if (IS_ERR(base))
  368. return PTR_ERR(base);
  369. drvdata->base = base;
  370. spin_lock_init(&drvdata->spinlock);
  371. drvdata->buffer_depth = etb_get_buffer_depth(drvdata);
  372. pm_runtime_put(&adev->dev);
  373. if (drvdata->buffer_depth & 0x80000000)
  374. return -EINVAL;
  375. drvdata->buf = devm_kzalloc(dev,
  376. drvdata->buffer_depth * 4, GFP_KERNEL);
  377. if (!drvdata->buf) {
  378. dev_err(dev, "Failed to allocate %u bytes for buffer data\n",
  379. drvdata->buffer_depth * 4);
  380. return -ENOMEM;
  381. }
  382. desc = devm_kzalloc(dev, sizeof(*desc), GFP_KERNEL);
  383. if (!desc)
  384. return -ENOMEM;
  385. desc->type = CORESIGHT_DEV_TYPE_SINK;
  386. desc->subtype.sink_subtype = CORESIGHT_DEV_SUBTYPE_SINK_BUFFER;
  387. desc->ops = &etb_cs_ops;
  388. desc->pdata = pdata;
  389. desc->dev = dev;
  390. desc->groups = coresight_etb_groups;
  391. drvdata->csdev = coresight_register(desc);
  392. if (IS_ERR(drvdata->csdev))
  393. return PTR_ERR(drvdata->csdev);
  394. drvdata->miscdev.name = pdata->name;
  395. drvdata->miscdev.minor = MISC_DYNAMIC_MINOR;
  396. drvdata->miscdev.fops = &etb_fops;
  397. ret = misc_register(&drvdata->miscdev);
  398. if (ret)
  399. goto err_misc_register;
  400. dev_info(dev, "ETB initialized\n");
  401. return 0;
  402. err_misc_register:
  403. coresight_unregister(drvdata->csdev);
  404. return ret;
  405. }
  406. static int etb_remove(struct amba_device *adev)
  407. {
  408. struct etb_drvdata *drvdata = amba_get_drvdata(adev);
  409. misc_deregister(&drvdata->miscdev);
  410. coresight_unregister(drvdata->csdev);
  411. return 0;
  412. }
  413. #ifdef CONFIG_PM
  414. static int etb_runtime_suspend(struct device *dev)
  415. {
  416. struct etb_drvdata *drvdata = dev_get_drvdata(dev);
  417. if (drvdata && !IS_ERR(drvdata->atclk))
  418. clk_disable_unprepare(drvdata->atclk);
  419. return 0;
  420. }
  421. static int etb_runtime_resume(struct device *dev)
  422. {
  423. struct etb_drvdata *drvdata = dev_get_drvdata(dev);
  424. if (drvdata && !IS_ERR(drvdata->atclk))
  425. clk_prepare_enable(drvdata->atclk);
  426. return 0;
  427. }
  428. #endif
  429. static const struct dev_pm_ops etb_dev_pm_ops = {
  430. SET_RUNTIME_PM_OPS(etb_runtime_suspend, etb_runtime_resume, NULL)
  431. };
  432. static struct amba_id etb_ids[] = {
  433. {
  434. .id = 0x0003b907,
  435. .mask = 0x0003ffff,
  436. },
  437. { 0, 0},
  438. };
  439. static struct amba_driver etb_driver = {
  440. .drv = {
  441. .name = "coresight-etb10",
  442. .owner = THIS_MODULE,
  443. .pm = &etb_dev_pm_ops,
  444. },
  445. .probe = etb_probe,
  446. .remove = etb_remove,
  447. .id_table = etb_ids,
  448. };
  449. module_amba_driver(etb_driver);
  450. MODULE_LICENSE("GPL v2");
  451. MODULE_DESCRIPTION("CoreSight Embedded Trace Buffer driver");