dpaux.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620
  1. /*
  2. * Copyright (C) 2013 NVIDIA Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/gpio.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/io.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/reset.h>
  16. #include <linux/regulator/consumer.h>
  17. #include <linux/workqueue.h>
  18. #include <drm/drm_dp_helper.h>
  19. #include <drm/drm_panel.h>
  20. #include "dpaux.h"
  21. #include "drm.h"
  22. static DEFINE_MUTEX(dpaux_lock);
  23. static LIST_HEAD(dpaux_list);
  24. struct tegra_dpaux {
  25. struct drm_dp_aux aux;
  26. struct device *dev;
  27. void __iomem *regs;
  28. int irq;
  29. struct tegra_output *output;
  30. struct reset_control *rst;
  31. struct clk *clk_parent;
  32. struct clk *clk;
  33. struct regulator *vdd;
  34. struct completion complete;
  35. struct work_struct work;
  36. struct list_head list;
  37. };
  38. static inline struct tegra_dpaux *to_dpaux(struct drm_dp_aux *aux)
  39. {
  40. return container_of(aux, struct tegra_dpaux, aux);
  41. }
  42. static inline struct tegra_dpaux *work_to_dpaux(struct work_struct *work)
  43. {
  44. return container_of(work, struct tegra_dpaux, work);
  45. }
  46. static inline u32 tegra_dpaux_readl(struct tegra_dpaux *dpaux,
  47. unsigned long offset)
  48. {
  49. return readl(dpaux->regs + (offset << 2));
  50. }
  51. static inline void tegra_dpaux_writel(struct tegra_dpaux *dpaux,
  52. u32 value, unsigned long offset)
  53. {
  54. writel(value, dpaux->regs + (offset << 2));
  55. }
  56. static void tegra_dpaux_write_fifo(struct tegra_dpaux *dpaux, const u8 *buffer,
  57. size_t size)
  58. {
  59. size_t i, j;
  60. for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
  61. size_t num = min_t(size_t, size - i * 4, 4);
  62. u32 value = 0;
  63. for (j = 0; j < num; j++)
  64. value |= buffer[i * 4 + j] << (j * 8);
  65. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXDATA_WRITE(i));
  66. }
  67. }
  68. static void tegra_dpaux_read_fifo(struct tegra_dpaux *dpaux, u8 *buffer,
  69. size_t size)
  70. {
  71. size_t i, j;
  72. for (i = 0; i < DIV_ROUND_UP(size, 4); i++) {
  73. size_t num = min_t(size_t, size - i * 4, 4);
  74. u32 value;
  75. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXDATA_READ(i));
  76. for (j = 0; j < num; j++)
  77. buffer[i * 4 + j] = value >> (j * 8);
  78. }
  79. }
  80. static ssize_t tegra_dpaux_transfer(struct drm_dp_aux *aux,
  81. struct drm_dp_aux_msg *msg)
  82. {
  83. unsigned long timeout = msecs_to_jiffies(250);
  84. struct tegra_dpaux *dpaux = to_dpaux(aux);
  85. unsigned long status;
  86. ssize_t ret = 0;
  87. u32 value;
  88. /* Tegra has 4x4 byte DP AUX transmit and receive FIFOs. */
  89. if (msg->size > 16)
  90. return -EINVAL;
  91. /*
  92. * Allow zero-sized messages only for I2C, in which case they specify
  93. * address-only transactions.
  94. */
  95. if (msg->size < 1) {
  96. switch (msg->request & ~DP_AUX_I2C_MOT) {
  97. case DP_AUX_I2C_WRITE:
  98. case DP_AUX_I2C_READ:
  99. value = DPAUX_DP_AUXCTL_CMD_ADDRESS_ONLY;
  100. break;
  101. default:
  102. return -EINVAL;
  103. }
  104. } else {
  105. /* For non-zero-sized messages, set the CMDLEN field. */
  106. value = DPAUX_DP_AUXCTL_CMDLEN(msg->size - 1);
  107. }
  108. switch (msg->request & ~DP_AUX_I2C_MOT) {
  109. case DP_AUX_I2C_WRITE:
  110. if (msg->request & DP_AUX_I2C_MOT)
  111. value |= DPAUX_DP_AUXCTL_CMD_MOT_WR;
  112. else
  113. value |= DPAUX_DP_AUXCTL_CMD_I2C_WR;
  114. break;
  115. case DP_AUX_I2C_READ:
  116. if (msg->request & DP_AUX_I2C_MOT)
  117. value |= DPAUX_DP_AUXCTL_CMD_MOT_RD;
  118. else
  119. value |= DPAUX_DP_AUXCTL_CMD_I2C_RD;
  120. break;
  121. case DP_AUX_I2C_STATUS:
  122. if (msg->request & DP_AUX_I2C_MOT)
  123. value |= DPAUX_DP_AUXCTL_CMD_MOT_RQ;
  124. else
  125. value |= DPAUX_DP_AUXCTL_CMD_I2C_RQ;
  126. break;
  127. case DP_AUX_NATIVE_WRITE:
  128. value |= DPAUX_DP_AUXCTL_CMD_AUX_WR;
  129. break;
  130. case DP_AUX_NATIVE_READ:
  131. value |= DPAUX_DP_AUXCTL_CMD_AUX_RD;
  132. break;
  133. default:
  134. return -EINVAL;
  135. }
  136. tegra_dpaux_writel(dpaux, msg->address, DPAUX_DP_AUXADDR);
  137. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
  138. if ((msg->request & DP_AUX_I2C_READ) == 0) {
  139. tegra_dpaux_write_fifo(dpaux, msg->buffer, msg->size);
  140. ret = msg->size;
  141. }
  142. /* start transaction */
  143. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXCTL);
  144. value |= DPAUX_DP_AUXCTL_TRANSACTREQ;
  145. tegra_dpaux_writel(dpaux, value, DPAUX_DP_AUXCTL);
  146. status = wait_for_completion_timeout(&dpaux->complete, timeout);
  147. if (!status)
  148. return -ETIMEDOUT;
  149. /* read status and clear errors */
  150. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
  151. tegra_dpaux_writel(dpaux, 0xf00, DPAUX_DP_AUXSTAT);
  152. if (value & DPAUX_DP_AUXSTAT_TIMEOUT_ERROR)
  153. return -ETIMEDOUT;
  154. if ((value & DPAUX_DP_AUXSTAT_RX_ERROR) ||
  155. (value & DPAUX_DP_AUXSTAT_SINKSTAT_ERROR) ||
  156. (value & DPAUX_DP_AUXSTAT_NO_STOP_ERROR))
  157. return -EIO;
  158. switch ((value & DPAUX_DP_AUXSTAT_REPLY_TYPE_MASK) >> 16) {
  159. case 0x00:
  160. msg->reply = DP_AUX_NATIVE_REPLY_ACK;
  161. break;
  162. case 0x01:
  163. msg->reply = DP_AUX_NATIVE_REPLY_NACK;
  164. break;
  165. case 0x02:
  166. msg->reply = DP_AUX_NATIVE_REPLY_DEFER;
  167. break;
  168. case 0x04:
  169. msg->reply = DP_AUX_I2C_REPLY_NACK;
  170. break;
  171. case 0x08:
  172. msg->reply = DP_AUX_I2C_REPLY_DEFER;
  173. break;
  174. }
  175. if ((msg->size > 0) && (msg->reply == DP_AUX_NATIVE_REPLY_ACK)) {
  176. if (msg->request & DP_AUX_I2C_READ) {
  177. size_t count = value & DPAUX_DP_AUXSTAT_REPLY_MASK;
  178. if (WARN_ON(count != msg->size))
  179. count = min_t(size_t, count, msg->size);
  180. tegra_dpaux_read_fifo(dpaux, msg->buffer, count);
  181. ret = count;
  182. }
  183. }
  184. return ret;
  185. }
  186. static void tegra_dpaux_hotplug(struct work_struct *work)
  187. {
  188. struct tegra_dpaux *dpaux = work_to_dpaux(work);
  189. if (dpaux->output)
  190. drm_helper_hpd_irq_event(dpaux->output->connector.dev);
  191. }
  192. static irqreturn_t tegra_dpaux_irq(int irq, void *data)
  193. {
  194. struct tegra_dpaux *dpaux = data;
  195. irqreturn_t ret = IRQ_HANDLED;
  196. u32 value;
  197. /* clear interrupts */
  198. value = tegra_dpaux_readl(dpaux, DPAUX_INTR_AUX);
  199. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
  200. if (value & (DPAUX_INTR_PLUG_EVENT | DPAUX_INTR_UNPLUG_EVENT))
  201. schedule_work(&dpaux->work);
  202. if (value & DPAUX_INTR_IRQ_EVENT) {
  203. /* TODO: handle this */
  204. }
  205. if (value & DPAUX_INTR_AUX_DONE)
  206. complete(&dpaux->complete);
  207. return ret;
  208. }
  209. static int tegra_dpaux_probe(struct platform_device *pdev)
  210. {
  211. struct tegra_dpaux *dpaux;
  212. struct resource *regs;
  213. u32 value;
  214. int err;
  215. dpaux = devm_kzalloc(&pdev->dev, sizeof(*dpaux), GFP_KERNEL);
  216. if (!dpaux)
  217. return -ENOMEM;
  218. INIT_WORK(&dpaux->work, tegra_dpaux_hotplug);
  219. init_completion(&dpaux->complete);
  220. INIT_LIST_HEAD(&dpaux->list);
  221. dpaux->dev = &pdev->dev;
  222. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  223. dpaux->regs = devm_ioremap_resource(&pdev->dev, regs);
  224. if (IS_ERR(dpaux->regs))
  225. return PTR_ERR(dpaux->regs);
  226. dpaux->irq = platform_get_irq(pdev, 0);
  227. if (dpaux->irq < 0) {
  228. dev_err(&pdev->dev, "failed to get IRQ\n");
  229. return -ENXIO;
  230. }
  231. dpaux->rst = devm_reset_control_get(&pdev->dev, "dpaux");
  232. if (IS_ERR(dpaux->rst)) {
  233. dev_err(&pdev->dev, "failed to get reset control: %ld\n",
  234. PTR_ERR(dpaux->rst));
  235. return PTR_ERR(dpaux->rst);
  236. }
  237. dpaux->clk = devm_clk_get(&pdev->dev, NULL);
  238. if (IS_ERR(dpaux->clk)) {
  239. dev_err(&pdev->dev, "failed to get module clock: %ld\n",
  240. PTR_ERR(dpaux->clk));
  241. return PTR_ERR(dpaux->clk);
  242. }
  243. err = clk_prepare_enable(dpaux->clk);
  244. if (err < 0) {
  245. dev_err(&pdev->dev, "failed to enable module clock: %d\n",
  246. err);
  247. return err;
  248. }
  249. reset_control_deassert(dpaux->rst);
  250. dpaux->clk_parent = devm_clk_get(&pdev->dev, "parent");
  251. if (IS_ERR(dpaux->clk_parent)) {
  252. dev_err(&pdev->dev, "failed to get parent clock: %ld\n",
  253. PTR_ERR(dpaux->clk_parent));
  254. return PTR_ERR(dpaux->clk_parent);
  255. }
  256. err = clk_prepare_enable(dpaux->clk_parent);
  257. if (err < 0) {
  258. dev_err(&pdev->dev, "failed to enable parent clock: %d\n",
  259. err);
  260. return err;
  261. }
  262. err = clk_set_rate(dpaux->clk_parent, 270000000);
  263. if (err < 0) {
  264. dev_err(&pdev->dev, "failed to set clock to 270 MHz: %d\n",
  265. err);
  266. return err;
  267. }
  268. dpaux->vdd = devm_regulator_get(&pdev->dev, "vdd");
  269. if (IS_ERR(dpaux->vdd)) {
  270. dev_err(&pdev->dev, "failed to get VDD supply: %ld\n",
  271. PTR_ERR(dpaux->vdd));
  272. return PTR_ERR(dpaux->vdd);
  273. }
  274. err = devm_request_irq(dpaux->dev, dpaux->irq, tegra_dpaux_irq, 0,
  275. dev_name(dpaux->dev), dpaux);
  276. if (err < 0) {
  277. dev_err(dpaux->dev, "failed to request IRQ#%u: %d\n",
  278. dpaux->irq, err);
  279. return err;
  280. }
  281. disable_irq(dpaux->irq);
  282. dpaux->aux.transfer = tegra_dpaux_transfer;
  283. dpaux->aux.dev = &pdev->dev;
  284. err = drm_dp_aux_register(&dpaux->aux);
  285. if (err < 0)
  286. return err;
  287. /*
  288. * Assume that by default the DPAUX/I2C pads will be used for HDMI,
  289. * so power them up and configure them in I2C mode.
  290. *
  291. * The DPAUX code paths reconfigure the pads in AUX mode, but there
  292. * is no possibility to perform the I2C mode configuration in the
  293. * HDMI path.
  294. */
  295. value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
  296. value &= ~DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
  297. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
  298. value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_PADCTL);
  299. value = DPAUX_HYBRID_PADCTL_I2C_SDA_INPUT_RCV |
  300. DPAUX_HYBRID_PADCTL_I2C_SCL_INPUT_RCV |
  301. DPAUX_HYBRID_PADCTL_MODE_I2C;
  302. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL);
  303. /* enable and clear all interrupts */
  304. value = DPAUX_INTR_AUX_DONE | DPAUX_INTR_IRQ_EVENT |
  305. DPAUX_INTR_UNPLUG_EVENT | DPAUX_INTR_PLUG_EVENT;
  306. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_EN_AUX);
  307. tegra_dpaux_writel(dpaux, value, DPAUX_INTR_AUX);
  308. mutex_lock(&dpaux_lock);
  309. list_add_tail(&dpaux->list, &dpaux_list);
  310. mutex_unlock(&dpaux_lock);
  311. platform_set_drvdata(pdev, dpaux);
  312. return 0;
  313. }
  314. static int tegra_dpaux_remove(struct platform_device *pdev)
  315. {
  316. struct tegra_dpaux *dpaux = platform_get_drvdata(pdev);
  317. u32 value;
  318. /* make sure pads are powered down when not in use */
  319. value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
  320. value |= DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
  321. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
  322. drm_dp_aux_unregister(&dpaux->aux);
  323. mutex_lock(&dpaux_lock);
  324. list_del(&dpaux->list);
  325. mutex_unlock(&dpaux_lock);
  326. cancel_work_sync(&dpaux->work);
  327. clk_disable_unprepare(dpaux->clk_parent);
  328. reset_control_assert(dpaux->rst);
  329. clk_disable_unprepare(dpaux->clk);
  330. return 0;
  331. }
  332. static const struct of_device_id tegra_dpaux_of_match[] = {
  333. { .compatible = "nvidia,tegra210-dpaux", },
  334. { .compatible = "nvidia,tegra124-dpaux", },
  335. { },
  336. };
  337. MODULE_DEVICE_TABLE(of, tegra_dpaux_of_match);
  338. struct platform_driver tegra_dpaux_driver = {
  339. .driver = {
  340. .name = "tegra-dpaux",
  341. .of_match_table = tegra_dpaux_of_match,
  342. },
  343. .probe = tegra_dpaux_probe,
  344. .remove = tegra_dpaux_remove,
  345. };
  346. struct tegra_dpaux *tegra_dpaux_find_by_of_node(struct device_node *np)
  347. {
  348. struct tegra_dpaux *dpaux;
  349. mutex_lock(&dpaux_lock);
  350. list_for_each_entry(dpaux, &dpaux_list, list)
  351. if (np == dpaux->dev->of_node) {
  352. mutex_unlock(&dpaux_lock);
  353. return dpaux;
  354. }
  355. mutex_unlock(&dpaux_lock);
  356. return NULL;
  357. }
  358. int tegra_dpaux_attach(struct tegra_dpaux *dpaux, struct tegra_output *output)
  359. {
  360. unsigned long timeout;
  361. int err;
  362. output->connector.polled = DRM_CONNECTOR_POLL_HPD;
  363. dpaux->output = output;
  364. err = regulator_enable(dpaux->vdd);
  365. if (err < 0)
  366. return err;
  367. timeout = jiffies + msecs_to_jiffies(250);
  368. while (time_before(jiffies, timeout)) {
  369. enum drm_connector_status status;
  370. status = tegra_dpaux_detect(dpaux);
  371. if (status == connector_status_connected) {
  372. enable_irq(dpaux->irq);
  373. return 0;
  374. }
  375. usleep_range(1000, 2000);
  376. }
  377. return -ETIMEDOUT;
  378. }
  379. int tegra_dpaux_detach(struct tegra_dpaux *dpaux)
  380. {
  381. unsigned long timeout;
  382. int err;
  383. disable_irq(dpaux->irq);
  384. err = regulator_disable(dpaux->vdd);
  385. if (err < 0)
  386. return err;
  387. timeout = jiffies + msecs_to_jiffies(250);
  388. while (time_before(jiffies, timeout)) {
  389. enum drm_connector_status status;
  390. status = tegra_dpaux_detect(dpaux);
  391. if (status == connector_status_disconnected) {
  392. dpaux->output = NULL;
  393. return 0;
  394. }
  395. usleep_range(1000, 2000);
  396. }
  397. return -ETIMEDOUT;
  398. }
  399. enum drm_connector_status tegra_dpaux_detect(struct tegra_dpaux *dpaux)
  400. {
  401. u32 value;
  402. value = tegra_dpaux_readl(dpaux, DPAUX_DP_AUXSTAT);
  403. if (value & DPAUX_DP_AUXSTAT_HPD_STATUS)
  404. return connector_status_connected;
  405. return connector_status_disconnected;
  406. }
  407. int tegra_dpaux_enable(struct tegra_dpaux *dpaux)
  408. {
  409. u32 value;
  410. value = DPAUX_HYBRID_PADCTL_AUX_CMH(2) |
  411. DPAUX_HYBRID_PADCTL_AUX_DRVZ(4) |
  412. DPAUX_HYBRID_PADCTL_AUX_DRVI(0x18) |
  413. DPAUX_HYBRID_PADCTL_AUX_INPUT_RCV |
  414. DPAUX_HYBRID_PADCTL_MODE_AUX;
  415. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_PADCTL);
  416. value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
  417. value &= ~DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
  418. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
  419. return 0;
  420. }
  421. int tegra_dpaux_disable(struct tegra_dpaux *dpaux)
  422. {
  423. u32 value;
  424. value = tegra_dpaux_readl(dpaux, DPAUX_HYBRID_SPARE);
  425. value |= DPAUX_HYBRID_SPARE_PAD_POWER_DOWN;
  426. tegra_dpaux_writel(dpaux, value, DPAUX_HYBRID_SPARE);
  427. return 0;
  428. }
  429. int tegra_dpaux_prepare(struct tegra_dpaux *dpaux, u8 encoding)
  430. {
  431. int err;
  432. err = drm_dp_dpcd_writeb(&dpaux->aux, DP_MAIN_LINK_CHANNEL_CODING_SET,
  433. encoding);
  434. if (err < 0)
  435. return err;
  436. return 0;
  437. }
  438. int tegra_dpaux_train(struct tegra_dpaux *dpaux, struct drm_dp_link *link,
  439. u8 pattern)
  440. {
  441. u8 tp = pattern & DP_TRAINING_PATTERN_MASK;
  442. u8 status[DP_LINK_STATUS_SIZE], values[4];
  443. unsigned int i;
  444. int err;
  445. err = drm_dp_dpcd_writeb(&dpaux->aux, DP_TRAINING_PATTERN_SET, pattern);
  446. if (err < 0)
  447. return err;
  448. if (tp == DP_TRAINING_PATTERN_DISABLE)
  449. return 0;
  450. for (i = 0; i < link->num_lanes; i++)
  451. values[i] = DP_TRAIN_MAX_PRE_EMPHASIS_REACHED |
  452. DP_TRAIN_PRE_EMPH_LEVEL_0 |
  453. DP_TRAIN_MAX_SWING_REACHED |
  454. DP_TRAIN_VOLTAGE_SWING_LEVEL_0;
  455. err = drm_dp_dpcd_write(&dpaux->aux, DP_TRAINING_LANE0_SET, values,
  456. link->num_lanes);
  457. if (err < 0)
  458. return err;
  459. usleep_range(500, 1000);
  460. err = drm_dp_dpcd_read_link_status(&dpaux->aux, status);
  461. if (err < 0)
  462. return err;
  463. switch (tp) {
  464. case DP_TRAINING_PATTERN_1:
  465. if (!drm_dp_clock_recovery_ok(status, link->num_lanes))
  466. return -EAGAIN;
  467. break;
  468. case DP_TRAINING_PATTERN_2:
  469. if (!drm_dp_channel_eq_ok(status, link->num_lanes))
  470. return -EAGAIN;
  471. break;
  472. default:
  473. dev_err(dpaux->dev, "unsupported training pattern %u\n", tp);
  474. return -EINVAL;
  475. }
  476. err = drm_dp_dpcd_writeb(&dpaux->aux, DP_EDP_CONFIGURATION_SET, 0);
  477. if (err < 0)
  478. return err;
  479. return 0;
  480. }