radeon_pm.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #include "r600_dpm.h"
  28. #include <linux/power_supply.h>
  29. #include <linux/hwmon.h>
  30. #include <linux/hwmon-sysfs.h>
  31. #define RADEON_IDLE_LOOP_MS 100
  32. #define RADEON_RECLOCK_DELAY_MS 200
  33. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  34. static const char *radeon_pm_state_type_name[5] = {
  35. "",
  36. "Powersave",
  37. "Battery",
  38. "Balanced",
  39. "Performance",
  40. };
  41. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  42. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  43. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  44. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  45. static void radeon_pm_update_profile(struct radeon_device *rdev);
  46. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  47. int radeon_pm_get_type_index(struct radeon_device *rdev,
  48. enum radeon_pm_state_type ps_type,
  49. int instance)
  50. {
  51. int i;
  52. int found_instance = -1;
  53. for (i = 0; i < rdev->pm.num_power_states; i++) {
  54. if (rdev->pm.power_state[i].type == ps_type) {
  55. found_instance++;
  56. if (found_instance == instance)
  57. return i;
  58. }
  59. }
  60. /* return default if no match */
  61. return rdev->pm.default_power_state_index;
  62. }
  63. void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
  64. {
  65. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  66. mutex_lock(&rdev->pm.mutex);
  67. if (power_supply_is_system_supplied() > 0)
  68. rdev->pm.dpm.ac_power = true;
  69. else
  70. rdev->pm.dpm.ac_power = false;
  71. if (rdev->family == CHIP_ARUBA) {
  72. if (rdev->asic->dpm.enable_bapm)
  73. radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
  74. }
  75. mutex_unlock(&rdev->pm.mutex);
  76. } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  77. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  78. mutex_lock(&rdev->pm.mutex);
  79. radeon_pm_update_profile(rdev);
  80. radeon_pm_set_clocks(rdev);
  81. mutex_unlock(&rdev->pm.mutex);
  82. }
  83. }
  84. }
  85. static void radeon_pm_update_profile(struct radeon_device *rdev)
  86. {
  87. switch (rdev->pm.profile) {
  88. case PM_PROFILE_DEFAULT:
  89. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  90. break;
  91. case PM_PROFILE_AUTO:
  92. if (power_supply_is_system_supplied() > 0) {
  93. if (rdev->pm.active_crtc_count > 1)
  94. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  95. else
  96. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  97. } else {
  98. if (rdev->pm.active_crtc_count > 1)
  99. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  100. else
  101. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  102. }
  103. break;
  104. case PM_PROFILE_LOW:
  105. if (rdev->pm.active_crtc_count > 1)
  106. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  107. else
  108. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  109. break;
  110. case PM_PROFILE_MID:
  111. if (rdev->pm.active_crtc_count > 1)
  112. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  113. else
  114. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  115. break;
  116. case PM_PROFILE_HIGH:
  117. if (rdev->pm.active_crtc_count > 1)
  118. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  119. else
  120. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  121. break;
  122. }
  123. if (rdev->pm.active_crtc_count == 0) {
  124. rdev->pm.requested_power_state_index =
  125. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  126. rdev->pm.requested_clock_mode_index =
  127. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  128. } else {
  129. rdev->pm.requested_power_state_index =
  130. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  131. rdev->pm.requested_clock_mode_index =
  132. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  133. }
  134. }
  135. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  136. {
  137. struct radeon_bo *bo, *n;
  138. if (list_empty(&rdev->gem.objects))
  139. return;
  140. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  141. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  142. ttm_bo_unmap_virtual(&bo->tbo);
  143. }
  144. }
  145. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  146. {
  147. if (rdev->pm.active_crtcs) {
  148. rdev->pm.vblank_sync = false;
  149. wait_event_timeout(
  150. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  151. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  152. }
  153. }
  154. static void radeon_set_power_state(struct radeon_device *rdev)
  155. {
  156. u32 sclk, mclk;
  157. bool misc_after = false;
  158. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  159. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  160. return;
  161. if (radeon_gui_idle(rdev)) {
  162. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  163. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  164. if (sclk > rdev->pm.default_sclk)
  165. sclk = rdev->pm.default_sclk;
  166. /* starting with BTC, there is one state that is used for both
  167. * MH and SH. Difference is that we always use the high clock index for
  168. * mclk and vddci.
  169. */
  170. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  171. (rdev->family >= CHIP_BARTS) &&
  172. rdev->pm.active_crtc_count &&
  173. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  174. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  175. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  176. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
  177. else
  178. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  179. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  180. if (mclk > rdev->pm.default_mclk)
  181. mclk = rdev->pm.default_mclk;
  182. /* upvolt before raising clocks, downvolt after lowering clocks */
  183. if (sclk < rdev->pm.current_sclk)
  184. misc_after = true;
  185. radeon_sync_with_vblank(rdev);
  186. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  187. if (!radeon_pm_in_vbl(rdev))
  188. return;
  189. }
  190. radeon_pm_prepare(rdev);
  191. if (!misc_after)
  192. /* voltage, pcie lanes, etc.*/
  193. radeon_pm_misc(rdev);
  194. /* set engine clock */
  195. if (sclk != rdev->pm.current_sclk) {
  196. radeon_pm_debug_check_in_vbl(rdev, false);
  197. radeon_set_engine_clock(rdev, sclk);
  198. radeon_pm_debug_check_in_vbl(rdev, true);
  199. rdev->pm.current_sclk = sclk;
  200. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  201. }
  202. /* set memory clock */
  203. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  204. radeon_pm_debug_check_in_vbl(rdev, false);
  205. radeon_set_memory_clock(rdev, mclk);
  206. radeon_pm_debug_check_in_vbl(rdev, true);
  207. rdev->pm.current_mclk = mclk;
  208. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  209. }
  210. if (misc_after)
  211. /* voltage, pcie lanes, etc.*/
  212. radeon_pm_misc(rdev);
  213. radeon_pm_finish(rdev);
  214. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  215. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  216. } else
  217. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  218. }
  219. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  220. {
  221. int i, r;
  222. /* no need to take locks, etc. if nothing's going to change */
  223. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  224. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  225. return;
  226. down_write(&rdev->pm.mclk_lock);
  227. mutex_lock(&rdev->ring_lock);
  228. /* wait for the rings to drain */
  229. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  230. struct radeon_ring *ring = &rdev->ring[i];
  231. if (!ring->ready) {
  232. continue;
  233. }
  234. r = radeon_fence_wait_empty(rdev, i);
  235. if (r) {
  236. /* needs a GPU reset dont reset here */
  237. mutex_unlock(&rdev->ring_lock);
  238. up_write(&rdev->pm.mclk_lock);
  239. return;
  240. }
  241. }
  242. radeon_unmap_vram_bos(rdev);
  243. if (rdev->irq.installed) {
  244. for (i = 0; i < rdev->num_crtc; i++) {
  245. if (rdev->pm.active_crtcs & (1 << i)) {
  246. rdev->pm.req_vblank |= (1 << i);
  247. drm_vblank_get(rdev->ddev, i);
  248. }
  249. }
  250. }
  251. radeon_set_power_state(rdev);
  252. if (rdev->irq.installed) {
  253. for (i = 0; i < rdev->num_crtc; i++) {
  254. if (rdev->pm.req_vblank & (1 << i)) {
  255. rdev->pm.req_vblank &= ~(1 << i);
  256. drm_vblank_put(rdev->ddev, i);
  257. }
  258. }
  259. }
  260. /* update display watermarks based on new power state */
  261. radeon_update_bandwidth_info(rdev);
  262. if (rdev->pm.active_crtc_count)
  263. radeon_bandwidth_update(rdev);
  264. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  265. mutex_unlock(&rdev->ring_lock);
  266. up_write(&rdev->pm.mclk_lock);
  267. }
  268. static void radeon_pm_print_states(struct radeon_device *rdev)
  269. {
  270. int i, j;
  271. struct radeon_power_state *power_state;
  272. struct radeon_pm_clock_info *clock_info;
  273. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  274. for (i = 0; i < rdev->pm.num_power_states; i++) {
  275. power_state = &rdev->pm.power_state[i];
  276. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  277. radeon_pm_state_type_name[power_state->type]);
  278. if (i == rdev->pm.default_power_state_index)
  279. DRM_DEBUG_DRIVER("\tDefault");
  280. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  281. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  282. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  283. DRM_DEBUG_DRIVER("\tSingle display only\n");
  284. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  285. for (j = 0; j < power_state->num_clock_modes; j++) {
  286. clock_info = &(power_state->clock_info[j]);
  287. if (rdev->flags & RADEON_IS_IGP)
  288. DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
  289. j,
  290. clock_info->sclk * 10);
  291. else
  292. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
  293. j,
  294. clock_info->sclk * 10,
  295. clock_info->mclk * 10,
  296. clock_info->voltage.voltage);
  297. }
  298. }
  299. }
  300. static ssize_t radeon_get_pm_profile(struct device *dev,
  301. struct device_attribute *attr,
  302. char *buf)
  303. {
  304. struct drm_device *ddev = dev_get_drvdata(dev);
  305. struct radeon_device *rdev = ddev->dev_private;
  306. int cp = rdev->pm.profile;
  307. return snprintf(buf, PAGE_SIZE, "%s\n",
  308. (cp == PM_PROFILE_AUTO) ? "auto" :
  309. (cp == PM_PROFILE_LOW) ? "low" :
  310. (cp == PM_PROFILE_MID) ? "mid" :
  311. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  312. }
  313. static ssize_t radeon_set_pm_profile(struct device *dev,
  314. struct device_attribute *attr,
  315. const char *buf,
  316. size_t count)
  317. {
  318. struct drm_device *ddev = dev_get_drvdata(dev);
  319. struct radeon_device *rdev = ddev->dev_private;
  320. /* Can't set profile when the card is off */
  321. if ((rdev->flags & RADEON_IS_PX) &&
  322. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  323. return -EINVAL;
  324. mutex_lock(&rdev->pm.mutex);
  325. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  326. if (strncmp("default", buf, strlen("default")) == 0)
  327. rdev->pm.profile = PM_PROFILE_DEFAULT;
  328. else if (strncmp("auto", buf, strlen("auto")) == 0)
  329. rdev->pm.profile = PM_PROFILE_AUTO;
  330. else if (strncmp("low", buf, strlen("low")) == 0)
  331. rdev->pm.profile = PM_PROFILE_LOW;
  332. else if (strncmp("mid", buf, strlen("mid")) == 0)
  333. rdev->pm.profile = PM_PROFILE_MID;
  334. else if (strncmp("high", buf, strlen("high")) == 0)
  335. rdev->pm.profile = PM_PROFILE_HIGH;
  336. else {
  337. count = -EINVAL;
  338. goto fail;
  339. }
  340. radeon_pm_update_profile(rdev);
  341. radeon_pm_set_clocks(rdev);
  342. } else
  343. count = -EINVAL;
  344. fail:
  345. mutex_unlock(&rdev->pm.mutex);
  346. return count;
  347. }
  348. static ssize_t radeon_get_pm_method(struct device *dev,
  349. struct device_attribute *attr,
  350. char *buf)
  351. {
  352. struct drm_device *ddev = dev_get_drvdata(dev);
  353. struct radeon_device *rdev = ddev->dev_private;
  354. int pm = rdev->pm.pm_method;
  355. return snprintf(buf, PAGE_SIZE, "%s\n",
  356. (pm == PM_METHOD_DYNPM) ? "dynpm" :
  357. (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
  358. }
  359. static ssize_t radeon_set_pm_method(struct device *dev,
  360. struct device_attribute *attr,
  361. const char *buf,
  362. size_t count)
  363. {
  364. struct drm_device *ddev = dev_get_drvdata(dev);
  365. struct radeon_device *rdev = ddev->dev_private;
  366. /* Can't set method when the card is off */
  367. if ((rdev->flags & RADEON_IS_PX) &&
  368. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  369. count = -EINVAL;
  370. goto fail;
  371. }
  372. /* we don't support the legacy modes with dpm */
  373. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  374. count = -EINVAL;
  375. goto fail;
  376. }
  377. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  378. mutex_lock(&rdev->pm.mutex);
  379. rdev->pm.pm_method = PM_METHOD_DYNPM;
  380. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  381. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  382. mutex_unlock(&rdev->pm.mutex);
  383. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  384. mutex_lock(&rdev->pm.mutex);
  385. /* disable dynpm */
  386. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  387. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  388. rdev->pm.pm_method = PM_METHOD_PROFILE;
  389. mutex_unlock(&rdev->pm.mutex);
  390. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  391. } else {
  392. count = -EINVAL;
  393. goto fail;
  394. }
  395. radeon_pm_compute_clocks(rdev);
  396. fail:
  397. return count;
  398. }
  399. static ssize_t radeon_get_dpm_state(struct device *dev,
  400. struct device_attribute *attr,
  401. char *buf)
  402. {
  403. struct drm_device *ddev = dev_get_drvdata(dev);
  404. struct radeon_device *rdev = ddev->dev_private;
  405. enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
  406. return snprintf(buf, PAGE_SIZE, "%s\n",
  407. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  408. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  409. }
  410. static ssize_t radeon_set_dpm_state(struct device *dev,
  411. struct device_attribute *attr,
  412. const char *buf,
  413. size_t count)
  414. {
  415. struct drm_device *ddev = dev_get_drvdata(dev);
  416. struct radeon_device *rdev = ddev->dev_private;
  417. mutex_lock(&rdev->pm.mutex);
  418. if (strncmp("battery", buf, strlen("battery")) == 0)
  419. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
  420. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  421. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  422. else if (strncmp("performance", buf, strlen("performance")) == 0)
  423. rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
  424. else {
  425. mutex_unlock(&rdev->pm.mutex);
  426. count = -EINVAL;
  427. goto fail;
  428. }
  429. mutex_unlock(&rdev->pm.mutex);
  430. /* Can't set dpm state when the card is off */
  431. if (!(rdev->flags & RADEON_IS_PX) ||
  432. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  433. radeon_pm_compute_clocks(rdev);
  434. fail:
  435. return count;
  436. }
  437. static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
  438. struct device_attribute *attr,
  439. char *buf)
  440. {
  441. struct drm_device *ddev = dev_get_drvdata(dev);
  442. struct radeon_device *rdev = ddev->dev_private;
  443. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  444. if ((rdev->flags & RADEON_IS_PX) &&
  445. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  446. return snprintf(buf, PAGE_SIZE, "off\n");
  447. return snprintf(buf, PAGE_SIZE, "%s\n",
  448. (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  449. (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
  450. }
  451. static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
  452. struct device_attribute *attr,
  453. const char *buf,
  454. size_t count)
  455. {
  456. struct drm_device *ddev = dev_get_drvdata(dev);
  457. struct radeon_device *rdev = ddev->dev_private;
  458. enum radeon_dpm_forced_level level;
  459. int ret = 0;
  460. /* Can't force performance level when the card is off */
  461. if ((rdev->flags & RADEON_IS_PX) &&
  462. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  463. return -EINVAL;
  464. mutex_lock(&rdev->pm.mutex);
  465. if (strncmp("low", buf, strlen("low")) == 0) {
  466. level = RADEON_DPM_FORCED_LEVEL_LOW;
  467. } else if (strncmp("high", buf, strlen("high")) == 0) {
  468. level = RADEON_DPM_FORCED_LEVEL_HIGH;
  469. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  470. level = RADEON_DPM_FORCED_LEVEL_AUTO;
  471. } else {
  472. count = -EINVAL;
  473. goto fail;
  474. }
  475. if (rdev->asic->dpm.force_performance_level) {
  476. if (rdev->pm.dpm.thermal_active) {
  477. count = -EINVAL;
  478. goto fail;
  479. }
  480. ret = radeon_dpm_force_performance_level(rdev, level);
  481. if (ret)
  482. count = -EINVAL;
  483. }
  484. fail:
  485. mutex_unlock(&rdev->pm.mutex);
  486. return count;
  487. }
  488. static ssize_t radeon_hwmon_get_pwm1_enable(struct device *dev,
  489. struct device_attribute *attr,
  490. char *buf)
  491. {
  492. struct radeon_device *rdev = dev_get_drvdata(dev);
  493. u32 pwm_mode = 0;
  494. if (rdev->asic->dpm.fan_ctrl_get_mode)
  495. pwm_mode = rdev->asic->dpm.fan_ctrl_get_mode(rdev);
  496. /* never 0 (full-speed), fuse or smc-controlled always */
  497. return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
  498. }
  499. static ssize_t radeon_hwmon_set_pwm1_enable(struct device *dev,
  500. struct device_attribute *attr,
  501. const char *buf,
  502. size_t count)
  503. {
  504. struct radeon_device *rdev = dev_get_drvdata(dev);
  505. int err;
  506. int value;
  507. if(!rdev->asic->dpm.fan_ctrl_set_mode)
  508. return -EINVAL;
  509. err = kstrtoint(buf, 10, &value);
  510. if (err)
  511. return err;
  512. switch (value) {
  513. case 1: /* manual, percent-based */
  514. rdev->asic->dpm.fan_ctrl_set_mode(rdev, FDO_PWM_MODE_STATIC);
  515. break;
  516. default: /* disable */
  517. rdev->asic->dpm.fan_ctrl_set_mode(rdev, 0);
  518. break;
  519. }
  520. return count;
  521. }
  522. static ssize_t radeon_hwmon_get_pwm1_min(struct device *dev,
  523. struct device_attribute *attr,
  524. char *buf)
  525. {
  526. return sprintf(buf, "%i\n", 0);
  527. }
  528. static ssize_t radeon_hwmon_get_pwm1_max(struct device *dev,
  529. struct device_attribute *attr,
  530. char *buf)
  531. {
  532. return sprintf(buf, "%i\n", 255);
  533. }
  534. static ssize_t radeon_hwmon_set_pwm1(struct device *dev,
  535. struct device_attribute *attr,
  536. const char *buf, size_t count)
  537. {
  538. struct radeon_device *rdev = dev_get_drvdata(dev);
  539. int err;
  540. u32 value;
  541. err = kstrtou32(buf, 10, &value);
  542. if (err)
  543. return err;
  544. value = (value * 100) / 255;
  545. err = rdev->asic->dpm.set_fan_speed_percent(rdev, value);
  546. if (err)
  547. return err;
  548. return count;
  549. }
  550. static ssize_t radeon_hwmon_get_pwm1(struct device *dev,
  551. struct device_attribute *attr,
  552. char *buf)
  553. {
  554. struct radeon_device *rdev = dev_get_drvdata(dev);
  555. int err;
  556. u32 speed;
  557. err = rdev->asic->dpm.get_fan_speed_percent(rdev, &speed);
  558. if (err)
  559. return err;
  560. speed = (speed * 255) / 100;
  561. return sprintf(buf, "%i\n", speed);
  562. }
  563. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  564. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  565. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
  566. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  567. radeon_get_dpm_forced_performance_level,
  568. radeon_set_dpm_forced_performance_level);
  569. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  570. struct device_attribute *attr,
  571. char *buf)
  572. {
  573. struct radeon_device *rdev = dev_get_drvdata(dev);
  574. struct drm_device *ddev = rdev->ddev;
  575. int temp;
  576. /* Can't get temperature when the card is off */
  577. if ((rdev->flags & RADEON_IS_PX) &&
  578. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  579. return -EINVAL;
  580. if (rdev->asic->pm.get_temperature)
  581. temp = radeon_get_temperature(rdev);
  582. else
  583. temp = 0;
  584. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  585. }
  586. static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
  587. struct device_attribute *attr,
  588. char *buf)
  589. {
  590. struct radeon_device *rdev = dev_get_drvdata(dev);
  591. int hyst = to_sensor_dev_attr(attr)->index;
  592. int temp;
  593. if (hyst)
  594. temp = rdev->pm.dpm.thermal.min_temp;
  595. else
  596. temp = rdev->pm.dpm.thermal.max_temp;
  597. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  598. }
  599. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  600. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
  601. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
  602. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1, radeon_hwmon_set_pwm1, 0);
  603. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1_enable, radeon_hwmon_set_pwm1_enable, 0);
  604. static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, radeon_hwmon_get_pwm1_min, NULL, 0);
  605. static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, radeon_hwmon_get_pwm1_max, NULL, 0);
  606. static struct attribute *hwmon_attributes[] = {
  607. &sensor_dev_attr_temp1_input.dev_attr.attr,
  608. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  609. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  610. &sensor_dev_attr_pwm1.dev_attr.attr,
  611. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  612. &sensor_dev_attr_pwm1_min.dev_attr.attr,
  613. &sensor_dev_attr_pwm1_max.dev_attr.attr,
  614. NULL
  615. };
  616. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  617. struct attribute *attr, int index)
  618. {
  619. struct device *dev = container_of(kobj, struct device, kobj);
  620. struct radeon_device *rdev = dev_get_drvdata(dev);
  621. umode_t effective_mode = attr->mode;
  622. /* Skip limit attributes if DPM is not enabled */
  623. if (rdev->pm.pm_method != PM_METHOD_DPM &&
  624. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  625. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
  626. return 0;
  627. /* Skip fan attributes if fan is not present */
  628. if (rdev->pm.no_fan &&
  629. (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  630. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  631. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  632. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  633. return 0;
  634. /* mask fan attributes if we have no bindings for this asic to expose */
  635. if ((!rdev->asic->dpm.get_fan_speed_percent &&
  636. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
  637. (!rdev->asic->dpm.fan_ctrl_get_mode &&
  638. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
  639. effective_mode &= ~S_IRUGO;
  640. if ((!rdev->asic->dpm.set_fan_speed_percent &&
  641. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
  642. (!rdev->asic->dpm.fan_ctrl_set_mode &&
  643. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
  644. effective_mode &= ~S_IWUSR;
  645. /* hide max/min values if we can't both query and manage the fan */
  646. if ((!rdev->asic->dpm.set_fan_speed_percent &&
  647. !rdev->asic->dpm.get_fan_speed_percent) &&
  648. (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  649. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  650. return 0;
  651. return effective_mode;
  652. }
  653. static const struct attribute_group hwmon_attrgroup = {
  654. .attrs = hwmon_attributes,
  655. .is_visible = hwmon_attributes_visible,
  656. };
  657. static const struct attribute_group *hwmon_groups[] = {
  658. &hwmon_attrgroup,
  659. NULL
  660. };
  661. static int radeon_hwmon_init(struct radeon_device *rdev)
  662. {
  663. int err = 0;
  664. switch (rdev->pm.int_thermal_type) {
  665. case THERMAL_TYPE_RV6XX:
  666. case THERMAL_TYPE_RV770:
  667. case THERMAL_TYPE_EVERGREEN:
  668. case THERMAL_TYPE_NI:
  669. case THERMAL_TYPE_SUMO:
  670. case THERMAL_TYPE_SI:
  671. case THERMAL_TYPE_CI:
  672. case THERMAL_TYPE_KV:
  673. if (rdev->asic->pm.get_temperature == NULL)
  674. return err;
  675. rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
  676. "radeon", rdev,
  677. hwmon_groups);
  678. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  679. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  680. dev_err(rdev->dev,
  681. "Unable to register hwmon device: %d\n", err);
  682. }
  683. break;
  684. default:
  685. break;
  686. }
  687. return err;
  688. }
  689. static void radeon_hwmon_fini(struct radeon_device *rdev)
  690. {
  691. if (rdev->pm.int_hwmon_dev)
  692. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  693. }
  694. static void radeon_dpm_thermal_work_handler(struct work_struct *work)
  695. {
  696. struct radeon_device *rdev =
  697. container_of(work, struct radeon_device,
  698. pm.dpm.thermal.work);
  699. /* switch to the thermal state */
  700. enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  701. if (!rdev->pm.dpm_enabled)
  702. return;
  703. if (rdev->asic->pm.get_temperature) {
  704. int temp = radeon_get_temperature(rdev);
  705. if (temp < rdev->pm.dpm.thermal.min_temp)
  706. /* switch back the user state */
  707. dpm_state = rdev->pm.dpm.user_state;
  708. } else {
  709. if (rdev->pm.dpm.thermal.high_to_low)
  710. /* switch back the user state */
  711. dpm_state = rdev->pm.dpm.user_state;
  712. }
  713. mutex_lock(&rdev->pm.mutex);
  714. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  715. rdev->pm.dpm.thermal_active = true;
  716. else
  717. rdev->pm.dpm.thermal_active = false;
  718. rdev->pm.dpm.state = dpm_state;
  719. mutex_unlock(&rdev->pm.mutex);
  720. radeon_pm_compute_clocks(rdev);
  721. }
  722. static bool radeon_dpm_single_display(struct radeon_device *rdev)
  723. {
  724. bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
  725. true : false;
  726. /* check if the vblank period is too short to adjust the mclk */
  727. if (single_display && rdev->asic->dpm.vblank_too_short) {
  728. if (radeon_dpm_vblank_too_short(rdev))
  729. single_display = false;
  730. }
  731. /* 120hz tends to be problematic even if they are under the
  732. * vblank limit.
  733. */
  734. if (single_display && (r600_dpm_get_vrefresh(rdev) >= 120))
  735. single_display = false;
  736. return single_display;
  737. }
  738. static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
  739. enum radeon_pm_state_type dpm_state)
  740. {
  741. int i;
  742. struct radeon_ps *ps;
  743. u32 ui_class;
  744. bool single_display = radeon_dpm_single_display(rdev);
  745. /* certain older asics have a separare 3D performance state,
  746. * so try that first if the user selected performance
  747. */
  748. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  749. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  750. /* balanced states don't exist at the moment */
  751. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  752. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  753. restart_search:
  754. /* Pick the best power state based on current conditions */
  755. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  756. ps = &rdev->pm.dpm.ps[i];
  757. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  758. switch (dpm_state) {
  759. /* user states */
  760. case POWER_STATE_TYPE_BATTERY:
  761. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  762. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  763. if (single_display)
  764. return ps;
  765. } else
  766. return ps;
  767. }
  768. break;
  769. case POWER_STATE_TYPE_BALANCED:
  770. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  771. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  772. if (single_display)
  773. return ps;
  774. } else
  775. return ps;
  776. }
  777. break;
  778. case POWER_STATE_TYPE_PERFORMANCE:
  779. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  780. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  781. if (single_display)
  782. return ps;
  783. } else
  784. return ps;
  785. }
  786. break;
  787. /* internal states */
  788. case POWER_STATE_TYPE_INTERNAL_UVD:
  789. if (rdev->pm.dpm.uvd_ps)
  790. return rdev->pm.dpm.uvd_ps;
  791. else
  792. break;
  793. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  794. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  795. return ps;
  796. break;
  797. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  798. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  799. return ps;
  800. break;
  801. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  802. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  803. return ps;
  804. break;
  805. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  806. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  807. return ps;
  808. break;
  809. case POWER_STATE_TYPE_INTERNAL_BOOT:
  810. return rdev->pm.dpm.boot_ps;
  811. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  812. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  813. return ps;
  814. break;
  815. case POWER_STATE_TYPE_INTERNAL_ACPI:
  816. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  817. return ps;
  818. break;
  819. case POWER_STATE_TYPE_INTERNAL_ULV:
  820. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  821. return ps;
  822. break;
  823. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  824. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  825. return ps;
  826. break;
  827. default:
  828. break;
  829. }
  830. }
  831. /* use a fallback state if we didn't match */
  832. switch (dpm_state) {
  833. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  834. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  835. goto restart_search;
  836. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  837. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  838. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  839. if (rdev->pm.dpm.uvd_ps) {
  840. return rdev->pm.dpm.uvd_ps;
  841. } else {
  842. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  843. goto restart_search;
  844. }
  845. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  846. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  847. goto restart_search;
  848. case POWER_STATE_TYPE_INTERNAL_ACPI:
  849. dpm_state = POWER_STATE_TYPE_BATTERY;
  850. goto restart_search;
  851. case POWER_STATE_TYPE_BATTERY:
  852. case POWER_STATE_TYPE_BALANCED:
  853. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  854. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  855. goto restart_search;
  856. default:
  857. break;
  858. }
  859. return NULL;
  860. }
  861. static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
  862. {
  863. int i;
  864. struct radeon_ps *ps;
  865. enum radeon_pm_state_type dpm_state;
  866. int ret;
  867. bool single_display = radeon_dpm_single_display(rdev);
  868. /* if dpm init failed */
  869. if (!rdev->pm.dpm_enabled)
  870. return;
  871. if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
  872. /* add other state override checks here */
  873. if ((!rdev->pm.dpm.thermal_active) &&
  874. (!rdev->pm.dpm.uvd_active))
  875. rdev->pm.dpm.state = rdev->pm.dpm.user_state;
  876. }
  877. dpm_state = rdev->pm.dpm.state;
  878. ps = radeon_dpm_pick_power_state(rdev, dpm_state);
  879. if (ps)
  880. rdev->pm.dpm.requested_ps = ps;
  881. else
  882. return;
  883. /* no need to reprogram if nothing changed unless we are on BTC+ */
  884. if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
  885. /* vce just modifies an existing state so force a change */
  886. if (ps->vce_active != rdev->pm.dpm.vce_active)
  887. goto force;
  888. /* user has made a display change (such as timing) */
  889. if (rdev->pm.dpm.single_display != single_display)
  890. goto force;
  891. if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
  892. /* for pre-BTC and APUs if the num crtcs changed but state is the same,
  893. * all we need to do is update the display configuration.
  894. */
  895. if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
  896. /* update display watermarks based on new power state */
  897. radeon_bandwidth_update(rdev);
  898. /* update displays */
  899. radeon_dpm_display_configuration_changed(rdev);
  900. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  901. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  902. }
  903. return;
  904. } else {
  905. /* for BTC+ if the num crtcs hasn't changed and state is the same,
  906. * nothing to do, if the num crtcs is > 1 and state is the same,
  907. * update display configuration.
  908. */
  909. if (rdev->pm.dpm.new_active_crtcs ==
  910. rdev->pm.dpm.current_active_crtcs) {
  911. return;
  912. } else {
  913. if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
  914. (rdev->pm.dpm.new_active_crtc_count > 1)) {
  915. /* update display watermarks based on new power state */
  916. radeon_bandwidth_update(rdev);
  917. /* update displays */
  918. radeon_dpm_display_configuration_changed(rdev);
  919. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  920. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  921. return;
  922. }
  923. }
  924. }
  925. }
  926. force:
  927. if (radeon_dpm == 1) {
  928. printk("switching from power state:\n");
  929. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
  930. printk("switching to power state:\n");
  931. radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
  932. }
  933. down_write(&rdev->pm.mclk_lock);
  934. mutex_lock(&rdev->ring_lock);
  935. /* update whether vce is active */
  936. ps->vce_active = rdev->pm.dpm.vce_active;
  937. ret = radeon_dpm_pre_set_power_state(rdev);
  938. if (ret)
  939. goto done;
  940. /* update display watermarks based on new power state */
  941. radeon_bandwidth_update(rdev);
  942. /* update displays */
  943. radeon_dpm_display_configuration_changed(rdev);
  944. rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
  945. rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
  946. rdev->pm.dpm.single_display = single_display;
  947. /* wait for the rings to drain */
  948. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  949. struct radeon_ring *ring = &rdev->ring[i];
  950. if (ring->ready)
  951. radeon_fence_wait_empty(rdev, i);
  952. }
  953. /* program the new power state */
  954. radeon_dpm_set_power_state(rdev);
  955. /* update current power state */
  956. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
  957. radeon_dpm_post_set_power_state(rdev);
  958. if (rdev->asic->dpm.force_performance_level) {
  959. if (rdev->pm.dpm.thermal_active) {
  960. enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
  961. /* force low perf level for thermal */
  962. radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
  963. /* save the user's level */
  964. rdev->pm.dpm.forced_level = level;
  965. } else {
  966. /* otherwise, user selected level */
  967. radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
  968. }
  969. }
  970. done:
  971. mutex_unlock(&rdev->ring_lock);
  972. up_write(&rdev->pm.mclk_lock);
  973. }
  974. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
  975. {
  976. enum radeon_pm_state_type dpm_state;
  977. if (rdev->asic->dpm.powergate_uvd) {
  978. mutex_lock(&rdev->pm.mutex);
  979. /* don't powergate anything if we
  980. have active but pause streams */
  981. enable |= rdev->pm.dpm.sd > 0;
  982. enable |= rdev->pm.dpm.hd > 0;
  983. /* enable/disable UVD */
  984. radeon_dpm_powergate_uvd(rdev, !enable);
  985. mutex_unlock(&rdev->pm.mutex);
  986. } else {
  987. if (enable) {
  988. mutex_lock(&rdev->pm.mutex);
  989. rdev->pm.dpm.uvd_active = true;
  990. /* disable this for now */
  991. #if 0
  992. if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
  993. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
  994. else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
  995. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  996. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
  997. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  998. else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
  999. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
  1000. else
  1001. #endif
  1002. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
  1003. rdev->pm.dpm.state = dpm_state;
  1004. mutex_unlock(&rdev->pm.mutex);
  1005. } else {
  1006. mutex_lock(&rdev->pm.mutex);
  1007. rdev->pm.dpm.uvd_active = false;
  1008. mutex_unlock(&rdev->pm.mutex);
  1009. }
  1010. radeon_pm_compute_clocks(rdev);
  1011. }
  1012. }
  1013. void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable)
  1014. {
  1015. if (enable) {
  1016. mutex_lock(&rdev->pm.mutex);
  1017. rdev->pm.dpm.vce_active = true;
  1018. /* XXX select vce level based on ring/task */
  1019. rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL;
  1020. mutex_unlock(&rdev->pm.mutex);
  1021. } else {
  1022. mutex_lock(&rdev->pm.mutex);
  1023. rdev->pm.dpm.vce_active = false;
  1024. mutex_unlock(&rdev->pm.mutex);
  1025. }
  1026. radeon_pm_compute_clocks(rdev);
  1027. }
  1028. static void radeon_pm_suspend_old(struct radeon_device *rdev)
  1029. {
  1030. mutex_lock(&rdev->pm.mutex);
  1031. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1032. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  1033. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  1034. }
  1035. mutex_unlock(&rdev->pm.mutex);
  1036. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  1037. }
  1038. static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
  1039. {
  1040. mutex_lock(&rdev->pm.mutex);
  1041. /* disable dpm */
  1042. radeon_dpm_disable(rdev);
  1043. /* reset the power state */
  1044. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  1045. rdev->pm.dpm_enabled = false;
  1046. mutex_unlock(&rdev->pm.mutex);
  1047. }
  1048. void radeon_pm_suspend(struct radeon_device *rdev)
  1049. {
  1050. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1051. radeon_pm_suspend_dpm(rdev);
  1052. else
  1053. radeon_pm_suspend_old(rdev);
  1054. }
  1055. static void radeon_pm_resume_old(struct radeon_device *rdev)
  1056. {
  1057. /* set up the default clocks if the MC ucode is loaded */
  1058. if ((rdev->family >= CHIP_BARTS) &&
  1059. (rdev->family <= CHIP_CAYMAN) &&
  1060. rdev->mc_fw) {
  1061. if (rdev->pm.default_vddc)
  1062. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1063. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1064. if (rdev->pm.default_vddci)
  1065. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1066. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1067. if (rdev->pm.default_sclk)
  1068. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1069. if (rdev->pm.default_mclk)
  1070. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1071. }
  1072. /* asic init will reset the default power state */
  1073. mutex_lock(&rdev->pm.mutex);
  1074. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  1075. rdev->pm.current_clock_mode_index = 0;
  1076. rdev->pm.current_sclk = rdev->pm.default_sclk;
  1077. rdev->pm.current_mclk = rdev->pm.default_mclk;
  1078. if (rdev->pm.power_state) {
  1079. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  1080. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  1081. }
  1082. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  1083. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  1084. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1085. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1086. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1087. }
  1088. mutex_unlock(&rdev->pm.mutex);
  1089. radeon_pm_compute_clocks(rdev);
  1090. }
  1091. static void radeon_pm_resume_dpm(struct radeon_device *rdev)
  1092. {
  1093. int ret;
  1094. /* asic init will reset to the boot state */
  1095. mutex_lock(&rdev->pm.mutex);
  1096. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  1097. radeon_dpm_setup_asic(rdev);
  1098. ret = radeon_dpm_enable(rdev);
  1099. mutex_unlock(&rdev->pm.mutex);
  1100. if (ret)
  1101. goto dpm_resume_fail;
  1102. rdev->pm.dpm_enabled = true;
  1103. return;
  1104. dpm_resume_fail:
  1105. DRM_ERROR("radeon: dpm resume failed\n");
  1106. if ((rdev->family >= CHIP_BARTS) &&
  1107. (rdev->family <= CHIP_CAYMAN) &&
  1108. rdev->mc_fw) {
  1109. if (rdev->pm.default_vddc)
  1110. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1111. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1112. if (rdev->pm.default_vddci)
  1113. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1114. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1115. if (rdev->pm.default_sclk)
  1116. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1117. if (rdev->pm.default_mclk)
  1118. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1119. }
  1120. }
  1121. void radeon_pm_resume(struct radeon_device *rdev)
  1122. {
  1123. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1124. radeon_pm_resume_dpm(rdev);
  1125. else
  1126. radeon_pm_resume_old(rdev);
  1127. }
  1128. static int radeon_pm_init_old(struct radeon_device *rdev)
  1129. {
  1130. int ret;
  1131. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1132. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1133. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1134. rdev->pm.dynpm_can_upclock = true;
  1135. rdev->pm.dynpm_can_downclock = true;
  1136. rdev->pm.default_sclk = rdev->clock.default_sclk;
  1137. rdev->pm.default_mclk = rdev->clock.default_mclk;
  1138. rdev->pm.current_sclk = rdev->clock.default_sclk;
  1139. rdev->pm.current_mclk = rdev->clock.default_mclk;
  1140. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  1141. if (rdev->bios) {
  1142. if (rdev->is_atom_bios)
  1143. radeon_atombios_get_power_modes(rdev);
  1144. else
  1145. radeon_combios_get_power_modes(rdev);
  1146. radeon_pm_print_states(rdev);
  1147. radeon_pm_init_profile(rdev);
  1148. /* set up the default clocks if the MC ucode is loaded */
  1149. if ((rdev->family >= CHIP_BARTS) &&
  1150. (rdev->family <= CHIP_CAYMAN) &&
  1151. rdev->mc_fw) {
  1152. if (rdev->pm.default_vddc)
  1153. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1154. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1155. if (rdev->pm.default_vddci)
  1156. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1157. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1158. if (rdev->pm.default_sclk)
  1159. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1160. if (rdev->pm.default_mclk)
  1161. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1162. }
  1163. }
  1164. /* set up the internal thermal sensor if applicable */
  1165. ret = radeon_hwmon_init(rdev);
  1166. if (ret)
  1167. return ret;
  1168. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  1169. if (rdev->pm.num_power_states > 1) {
  1170. /* where's the best place to put these? */
  1171. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1172. if (ret)
  1173. DRM_ERROR("failed to create device file for power profile\n");
  1174. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1175. if (ret)
  1176. DRM_ERROR("failed to create device file for power method\n");
  1177. if (radeon_debugfs_pm_init(rdev)) {
  1178. DRM_ERROR("Failed to register debugfs file for PM!\n");
  1179. }
  1180. DRM_INFO("radeon: power management initialized\n");
  1181. }
  1182. return 0;
  1183. }
  1184. static void radeon_dpm_print_power_states(struct radeon_device *rdev)
  1185. {
  1186. int i;
  1187. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1188. printk("== power state %d ==\n", i);
  1189. radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
  1190. }
  1191. }
  1192. static int radeon_pm_init_dpm(struct radeon_device *rdev)
  1193. {
  1194. int ret;
  1195. /* default to balanced state */
  1196. rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  1197. rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  1198. rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
  1199. rdev->pm.default_sclk = rdev->clock.default_sclk;
  1200. rdev->pm.default_mclk = rdev->clock.default_mclk;
  1201. rdev->pm.current_sclk = rdev->clock.default_sclk;
  1202. rdev->pm.current_mclk = rdev->clock.default_mclk;
  1203. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  1204. if (rdev->bios && rdev->is_atom_bios)
  1205. radeon_atombios_get_power_modes(rdev);
  1206. else
  1207. return -EINVAL;
  1208. /* set up the internal thermal sensor if applicable */
  1209. ret = radeon_hwmon_init(rdev);
  1210. if (ret)
  1211. return ret;
  1212. INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
  1213. mutex_lock(&rdev->pm.mutex);
  1214. radeon_dpm_init(rdev);
  1215. rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
  1216. if (radeon_dpm == 1)
  1217. radeon_dpm_print_power_states(rdev);
  1218. radeon_dpm_setup_asic(rdev);
  1219. ret = radeon_dpm_enable(rdev);
  1220. mutex_unlock(&rdev->pm.mutex);
  1221. if (ret)
  1222. goto dpm_failed;
  1223. rdev->pm.dpm_enabled = true;
  1224. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
  1225. if (ret)
  1226. DRM_ERROR("failed to create device file for dpm state\n");
  1227. ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1228. if (ret)
  1229. DRM_ERROR("failed to create device file for dpm state\n");
  1230. /* XXX: these are noops for dpm but are here for backwards compat */
  1231. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  1232. if (ret)
  1233. DRM_ERROR("failed to create device file for power profile\n");
  1234. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  1235. if (ret)
  1236. DRM_ERROR("failed to create device file for power method\n");
  1237. if (radeon_debugfs_pm_init(rdev)) {
  1238. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1239. }
  1240. DRM_INFO("radeon: dpm initialized\n");
  1241. return 0;
  1242. dpm_failed:
  1243. rdev->pm.dpm_enabled = false;
  1244. if ((rdev->family >= CHIP_BARTS) &&
  1245. (rdev->family <= CHIP_CAYMAN) &&
  1246. rdev->mc_fw) {
  1247. if (rdev->pm.default_vddc)
  1248. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  1249. SET_VOLTAGE_TYPE_ASIC_VDDC);
  1250. if (rdev->pm.default_vddci)
  1251. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  1252. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  1253. if (rdev->pm.default_sclk)
  1254. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  1255. if (rdev->pm.default_mclk)
  1256. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  1257. }
  1258. DRM_ERROR("radeon: dpm initialization failed\n");
  1259. return ret;
  1260. }
  1261. struct radeon_dpm_quirk {
  1262. u32 chip_vendor;
  1263. u32 chip_device;
  1264. u32 subsys_vendor;
  1265. u32 subsys_device;
  1266. };
  1267. /* cards with dpm stability problems */
  1268. static struct radeon_dpm_quirk radeon_dpm_quirk_list[] = {
  1269. /* TURKS - https://bugs.launchpad.net/ubuntu/+source/linux/+bug/1386534 */
  1270. { PCI_VENDOR_ID_ATI, 0x6759, 0x1682, 0x3195 },
  1271. /* TURKS - https://bugzilla.kernel.org/show_bug.cgi?id=83731 */
  1272. { PCI_VENDOR_ID_ATI, 0x6840, 0x1179, 0xfb81 },
  1273. { 0, 0, 0, 0 },
  1274. };
  1275. int radeon_pm_init(struct radeon_device *rdev)
  1276. {
  1277. struct radeon_dpm_quirk *p = radeon_dpm_quirk_list;
  1278. bool disable_dpm = false;
  1279. /* Apply dpm quirks */
  1280. while (p && p->chip_device != 0) {
  1281. if (rdev->pdev->vendor == p->chip_vendor &&
  1282. rdev->pdev->device == p->chip_device &&
  1283. rdev->pdev->subsystem_vendor == p->subsys_vendor &&
  1284. rdev->pdev->subsystem_device == p->subsys_device) {
  1285. disable_dpm = true;
  1286. break;
  1287. }
  1288. ++p;
  1289. }
  1290. /* enable dpm on rv6xx+ */
  1291. switch (rdev->family) {
  1292. case CHIP_RV610:
  1293. case CHIP_RV630:
  1294. case CHIP_RV620:
  1295. case CHIP_RV635:
  1296. case CHIP_RV670:
  1297. case CHIP_RS780:
  1298. case CHIP_RS880:
  1299. case CHIP_RV770:
  1300. /* DPM requires the RLC, RV770+ dGPU requires SMC */
  1301. if (!rdev->rlc_fw)
  1302. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1303. else if ((rdev->family >= CHIP_RV770) &&
  1304. (!(rdev->flags & RADEON_IS_IGP)) &&
  1305. (!rdev->smc_fw))
  1306. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1307. else if (radeon_dpm == 1)
  1308. rdev->pm.pm_method = PM_METHOD_DPM;
  1309. else
  1310. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1311. break;
  1312. case CHIP_RV730:
  1313. case CHIP_RV710:
  1314. case CHIP_RV740:
  1315. case CHIP_CEDAR:
  1316. case CHIP_REDWOOD:
  1317. case CHIP_JUNIPER:
  1318. case CHIP_CYPRESS:
  1319. case CHIP_HEMLOCK:
  1320. case CHIP_PALM:
  1321. case CHIP_SUMO:
  1322. case CHIP_SUMO2:
  1323. case CHIP_BARTS:
  1324. case CHIP_TURKS:
  1325. case CHIP_CAICOS:
  1326. case CHIP_CAYMAN:
  1327. case CHIP_ARUBA:
  1328. case CHIP_TAHITI:
  1329. case CHIP_PITCAIRN:
  1330. case CHIP_VERDE:
  1331. case CHIP_OLAND:
  1332. case CHIP_HAINAN:
  1333. case CHIP_BONAIRE:
  1334. case CHIP_KABINI:
  1335. case CHIP_KAVERI:
  1336. case CHIP_HAWAII:
  1337. case CHIP_MULLINS:
  1338. /* DPM requires the RLC, RV770+ dGPU requires SMC */
  1339. if (!rdev->rlc_fw)
  1340. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1341. else if ((rdev->family >= CHIP_RV770) &&
  1342. (!(rdev->flags & RADEON_IS_IGP)) &&
  1343. (!rdev->smc_fw))
  1344. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1345. else if (disable_dpm && (radeon_dpm == -1))
  1346. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1347. else if (radeon_dpm == 0)
  1348. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1349. else
  1350. rdev->pm.pm_method = PM_METHOD_DPM;
  1351. break;
  1352. default:
  1353. /* default to profile method */
  1354. rdev->pm.pm_method = PM_METHOD_PROFILE;
  1355. break;
  1356. }
  1357. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1358. return radeon_pm_init_dpm(rdev);
  1359. else
  1360. return radeon_pm_init_old(rdev);
  1361. }
  1362. int radeon_pm_late_init(struct radeon_device *rdev)
  1363. {
  1364. int ret = 0;
  1365. if (rdev->pm.pm_method == PM_METHOD_DPM) {
  1366. mutex_lock(&rdev->pm.mutex);
  1367. ret = radeon_dpm_late_enable(rdev);
  1368. mutex_unlock(&rdev->pm.mutex);
  1369. }
  1370. return ret;
  1371. }
  1372. static void radeon_pm_fini_old(struct radeon_device *rdev)
  1373. {
  1374. if (rdev->pm.num_power_states > 1) {
  1375. mutex_lock(&rdev->pm.mutex);
  1376. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1377. rdev->pm.profile = PM_PROFILE_DEFAULT;
  1378. radeon_pm_update_profile(rdev);
  1379. radeon_pm_set_clocks(rdev);
  1380. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1381. /* reset default clocks */
  1382. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  1383. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1384. radeon_pm_set_clocks(rdev);
  1385. }
  1386. mutex_unlock(&rdev->pm.mutex);
  1387. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  1388. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1389. device_remove_file(rdev->dev, &dev_attr_power_method);
  1390. }
  1391. radeon_hwmon_fini(rdev);
  1392. kfree(rdev->pm.power_state);
  1393. }
  1394. static void radeon_pm_fini_dpm(struct radeon_device *rdev)
  1395. {
  1396. if (rdev->pm.num_power_states > 1) {
  1397. mutex_lock(&rdev->pm.mutex);
  1398. radeon_dpm_disable(rdev);
  1399. mutex_unlock(&rdev->pm.mutex);
  1400. device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
  1401. device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
  1402. /* XXX backwards compat */
  1403. device_remove_file(rdev->dev, &dev_attr_power_profile);
  1404. device_remove_file(rdev->dev, &dev_attr_power_method);
  1405. }
  1406. radeon_dpm_fini(rdev);
  1407. radeon_hwmon_fini(rdev);
  1408. kfree(rdev->pm.power_state);
  1409. }
  1410. void radeon_pm_fini(struct radeon_device *rdev)
  1411. {
  1412. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1413. radeon_pm_fini_dpm(rdev);
  1414. else
  1415. radeon_pm_fini_old(rdev);
  1416. }
  1417. static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
  1418. {
  1419. struct drm_device *ddev = rdev->ddev;
  1420. struct drm_crtc *crtc;
  1421. struct radeon_crtc *radeon_crtc;
  1422. if (rdev->pm.num_power_states < 2)
  1423. return;
  1424. mutex_lock(&rdev->pm.mutex);
  1425. rdev->pm.active_crtcs = 0;
  1426. rdev->pm.active_crtc_count = 0;
  1427. if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
  1428. list_for_each_entry(crtc,
  1429. &ddev->mode_config.crtc_list, head) {
  1430. radeon_crtc = to_radeon_crtc(crtc);
  1431. if (radeon_crtc->enabled) {
  1432. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  1433. rdev->pm.active_crtc_count++;
  1434. }
  1435. }
  1436. }
  1437. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  1438. radeon_pm_update_profile(rdev);
  1439. radeon_pm_set_clocks(rdev);
  1440. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  1441. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  1442. if (rdev->pm.active_crtc_count > 1) {
  1443. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1444. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1445. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  1446. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  1447. radeon_pm_get_dynpm_state(rdev);
  1448. radeon_pm_set_clocks(rdev);
  1449. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  1450. }
  1451. } else if (rdev->pm.active_crtc_count == 1) {
  1452. /* TODO: Increase clocks if needed for current mode */
  1453. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  1454. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1455. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  1456. radeon_pm_get_dynpm_state(rdev);
  1457. radeon_pm_set_clocks(rdev);
  1458. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1459. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1460. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  1461. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  1462. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1463. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1464. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  1465. }
  1466. } else { /* count == 0 */
  1467. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  1468. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  1469. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  1470. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  1471. radeon_pm_get_dynpm_state(rdev);
  1472. radeon_pm_set_clocks(rdev);
  1473. }
  1474. }
  1475. }
  1476. }
  1477. mutex_unlock(&rdev->pm.mutex);
  1478. }
  1479. static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
  1480. {
  1481. struct drm_device *ddev = rdev->ddev;
  1482. struct drm_crtc *crtc;
  1483. struct radeon_crtc *radeon_crtc;
  1484. if (!rdev->pm.dpm_enabled)
  1485. return;
  1486. mutex_lock(&rdev->pm.mutex);
  1487. /* update active crtc counts */
  1488. rdev->pm.dpm.new_active_crtcs = 0;
  1489. rdev->pm.dpm.new_active_crtc_count = 0;
  1490. if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
  1491. list_for_each_entry(crtc,
  1492. &ddev->mode_config.crtc_list, head) {
  1493. radeon_crtc = to_radeon_crtc(crtc);
  1494. if (crtc->enabled) {
  1495. rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
  1496. rdev->pm.dpm.new_active_crtc_count++;
  1497. }
  1498. }
  1499. }
  1500. /* update battery/ac status */
  1501. if (power_supply_is_system_supplied() > 0)
  1502. rdev->pm.dpm.ac_power = true;
  1503. else
  1504. rdev->pm.dpm.ac_power = false;
  1505. radeon_dpm_change_power_state_locked(rdev);
  1506. mutex_unlock(&rdev->pm.mutex);
  1507. }
  1508. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  1509. {
  1510. if (rdev->pm.pm_method == PM_METHOD_DPM)
  1511. radeon_pm_compute_clocks_dpm(rdev);
  1512. else
  1513. radeon_pm_compute_clocks_old(rdev);
  1514. }
  1515. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  1516. {
  1517. int crtc, vpos, hpos, vbl_status;
  1518. bool in_vbl = true;
  1519. /* Iterate over all active crtc's. All crtc's must be in vblank,
  1520. * otherwise return in_vbl == false.
  1521. */
  1522. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  1523. if (rdev->pm.active_crtcs & (1 << crtc)) {
  1524. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, 0, &vpos, &hpos, NULL, NULL);
  1525. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  1526. !(vbl_status & DRM_SCANOUTPOS_IN_VBLANK))
  1527. in_vbl = false;
  1528. }
  1529. }
  1530. return in_vbl;
  1531. }
  1532. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  1533. {
  1534. u32 stat_crtc = 0;
  1535. bool in_vbl = radeon_pm_in_vbl(rdev);
  1536. if (in_vbl == false)
  1537. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  1538. finish ? "exit" : "entry");
  1539. return in_vbl;
  1540. }
  1541. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  1542. {
  1543. struct radeon_device *rdev;
  1544. int resched;
  1545. rdev = container_of(work, struct radeon_device,
  1546. pm.dynpm_idle_work.work);
  1547. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1548. mutex_lock(&rdev->pm.mutex);
  1549. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  1550. int not_processed = 0;
  1551. int i;
  1552. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1553. struct radeon_ring *ring = &rdev->ring[i];
  1554. if (ring->ready) {
  1555. not_processed += radeon_fence_count_emitted(rdev, i);
  1556. if (not_processed >= 3)
  1557. break;
  1558. }
  1559. }
  1560. if (not_processed >= 3) { /* should upclock */
  1561. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  1562. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1563. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1564. rdev->pm.dynpm_can_upclock) {
  1565. rdev->pm.dynpm_planned_action =
  1566. DYNPM_ACTION_UPCLOCK;
  1567. rdev->pm.dynpm_action_timeout = jiffies +
  1568. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1569. }
  1570. } else if (not_processed == 0) { /* should downclock */
  1571. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  1572. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  1573. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  1574. rdev->pm.dynpm_can_downclock) {
  1575. rdev->pm.dynpm_planned_action =
  1576. DYNPM_ACTION_DOWNCLOCK;
  1577. rdev->pm.dynpm_action_timeout = jiffies +
  1578. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  1579. }
  1580. }
  1581. /* Note, radeon_pm_set_clocks is called with static_switch set
  1582. * to false since we want to wait for vbl to avoid flicker.
  1583. */
  1584. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  1585. jiffies > rdev->pm.dynpm_action_timeout) {
  1586. radeon_pm_get_dynpm_state(rdev);
  1587. radeon_pm_set_clocks(rdev);
  1588. }
  1589. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  1590. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  1591. }
  1592. mutex_unlock(&rdev->pm.mutex);
  1593. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1594. }
  1595. /*
  1596. * Debugfs info
  1597. */
  1598. #if defined(CONFIG_DEBUG_FS)
  1599. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  1600. {
  1601. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1602. struct drm_device *dev = node->minor->dev;
  1603. struct radeon_device *rdev = dev->dev_private;
  1604. struct drm_device *ddev = rdev->ddev;
  1605. if ((rdev->flags & RADEON_IS_PX) &&
  1606. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1607. seq_printf(m, "PX asic powered off\n");
  1608. } else if (rdev->pm.dpm_enabled) {
  1609. mutex_lock(&rdev->pm.mutex);
  1610. if (rdev->asic->dpm.debugfs_print_current_performance_level)
  1611. radeon_dpm_debugfs_print_current_performance_level(rdev, m);
  1612. else
  1613. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1614. mutex_unlock(&rdev->pm.mutex);
  1615. } else {
  1616. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  1617. /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
  1618. if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
  1619. seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
  1620. else
  1621. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  1622. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  1623. if (rdev->asic->pm.get_memory_clock)
  1624. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  1625. if (rdev->pm.current_vddc)
  1626. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  1627. if (rdev->asic->pm.get_pcie_lanes)
  1628. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  1629. }
  1630. return 0;
  1631. }
  1632. static struct drm_info_list radeon_pm_info_list[] = {
  1633. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  1634. };
  1635. #endif
  1636. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  1637. {
  1638. #if defined(CONFIG_DEBUG_FS)
  1639. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  1640. #else
  1641. return 0;
  1642. #endif
  1643. }