radeon_mode.h 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006
  1. /*
  2. * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
  3. * VA Linux Systems Inc., Fremont, California.
  4. * Copyright 2008 Red Hat Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Original Authors:
  25. * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
  26. *
  27. * Kernel port Author: Dave Airlie
  28. */
  29. #ifndef RADEON_MODE_H
  30. #define RADEON_MODE_H
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_edid.h>
  33. #include <drm/drm_dp_helper.h>
  34. #include <drm/drm_dp_mst_helper.h>
  35. #include <drm/drm_fixed.h>
  36. #include <drm/drm_crtc_helper.h>
  37. #include <linux/i2c.h>
  38. #include <linux/i2c-algo-bit.h>
  39. struct radeon_bo;
  40. struct radeon_device;
  41. #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
  42. #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
  43. #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
  44. #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
  45. #define RADEON_MAX_HPD_PINS 7
  46. #define RADEON_MAX_CRTCS 6
  47. #define RADEON_MAX_AFMT_BLOCKS 7
  48. enum radeon_rmx_type {
  49. RMX_OFF,
  50. RMX_FULL,
  51. RMX_CENTER,
  52. RMX_ASPECT
  53. };
  54. enum radeon_tv_std {
  55. TV_STD_NTSC,
  56. TV_STD_PAL,
  57. TV_STD_PAL_M,
  58. TV_STD_PAL_60,
  59. TV_STD_NTSC_J,
  60. TV_STD_SCART_PAL,
  61. TV_STD_SECAM,
  62. TV_STD_PAL_CN,
  63. TV_STD_PAL_N,
  64. };
  65. enum radeon_underscan_type {
  66. UNDERSCAN_OFF,
  67. UNDERSCAN_ON,
  68. UNDERSCAN_AUTO,
  69. };
  70. enum radeon_hpd_id {
  71. RADEON_HPD_1 = 0,
  72. RADEON_HPD_2,
  73. RADEON_HPD_3,
  74. RADEON_HPD_4,
  75. RADEON_HPD_5,
  76. RADEON_HPD_6,
  77. RADEON_HPD_NONE = 0xff,
  78. };
  79. enum radeon_output_csc {
  80. RADEON_OUTPUT_CSC_BYPASS = 0,
  81. RADEON_OUTPUT_CSC_TVRGB = 1,
  82. RADEON_OUTPUT_CSC_YCBCR601 = 2,
  83. RADEON_OUTPUT_CSC_YCBCR709 = 3,
  84. };
  85. #define RADEON_MAX_I2C_BUS 16
  86. /* radeon gpio-based i2c
  87. * 1. "mask" reg and bits
  88. * grabs the gpio pins for software use
  89. * 0=not held 1=held
  90. * 2. "a" reg and bits
  91. * output pin value
  92. * 0=low 1=high
  93. * 3. "en" reg and bits
  94. * sets the pin direction
  95. * 0=input 1=output
  96. * 4. "y" reg and bits
  97. * input pin value
  98. * 0=low 1=high
  99. */
  100. struct radeon_i2c_bus_rec {
  101. bool valid;
  102. /* id used by atom */
  103. uint8_t i2c_id;
  104. /* id used by atom */
  105. enum radeon_hpd_id hpd;
  106. /* can be used with hw i2c engine */
  107. bool hw_capable;
  108. /* uses multi-media i2c engine */
  109. bool mm_i2c;
  110. /* regs and bits */
  111. uint32_t mask_clk_reg;
  112. uint32_t mask_data_reg;
  113. uint32_t a_clk_reg;
  114. uint32_t a_data_reg;
  115. uint32_t en_clk_reg;
  116. uint32_t en_data_reg;
  117. uint32_t y_clk_reg;
  118. uint32_t y_data_reg;
  119. uint32_t mask_clk_mask;
  120. uint32_t mask_data_mask;
  121. uint32_t a_clk_mask;
  122. uint32_t a_data_mask;
  123. uint32_t en_clk_mask;
  124. uint32_t en_data_mask;
  125. uint32_t y_clk_mask;
  126. uint32_t y_data_mask;
  127. };
  128. struct radeon_tmds_pll {
  129. uint32_t freq;
  130. uint32_t value;
  131. };
  132. #define RADEON_MAX_BIOS_CONNECTOR 16
  133. /* pll flags */
  134. #define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
  135. #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
  136. #define RADEON_PLL_USE_REF_DIV (1 << 2)
  137. #define RADEON_PLL_LEGACY (1 << 3)
  138. #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
  139. #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
  140. #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
  141. #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
  142. #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
  143. #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
  144. #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
  145. #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
  146. #define RADEON_PLL_USE_POST_DIV (1 << 12)
  147. #define RADEON_PLL_IS_LCD (1 << 13)
  148. #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
  149. struct radeon_pll {
  150. /* reference frequency */
  151. uint32_t reference_freq;
  152. /* fixed dividers */
  153. uint32_t reference_div;
  154. uint32_t post_div;
  155. /* pll in/out limits */
  156. uint32_t pll_in_min;
  157. uint32_t pll_in_max;
  158. uint32_t pll_out_min;
  159. uint32_t pll_out_max;
  160. uint32_t lcd_pll_out_min;
  161. uint32_t lcd_pll_out_max;
  162. uint32_t best_vco;
  163. /* divider limits */
  164. uint32_t min_ref_div;
  165. uint32_t max_ref_div;
  166. uint32_t min_post_div;
  167. uint32_t max_post_div;
  168. uint32_t min_feedback_div;
  169. uint32_t max_feedback_div;
  170. uint32_t min_frac_feedback_div;
  171. uint32_t max_frac_feedback_div;
  172. /* flags for the current clock */
  173. uint32_t flags;
  174. /* pll id */
  175. uint32_t id;
  176. };
  177. struct radeon_i2c_chan {
  178. struct i2c_adapter adapter;
  179. struct drm_device *dev;
  180. struct i2c_algo_bit_data bit;
  181. struct radeon_i2c_bus_rec rec;
  182. struct drm_dp_aux aux;
  183. bool has_aux;
  184. struct mutex mutex;
  185. };
  186. /* mostly for macs, but really any system without connector tables */
  187. enum radeon_connector_table {
  188. CT_NONE = 0,
  189. CT_GENERIC,
  190. CT_IBOOK,
  191. CT_POWERBOOK_EXTERNAL,
  192. CT_POWERBOOK_INTERNAL,
  193. CT_POWERBOOK_VGA,
  194. CT_MINI_EXTERNAL,
  195. CT_MINI_INTERNAL,
  196. CT_IMAC_G5_ISIGHT,
  197. CT_EMAC,
  198. CT_RN50_POWER,
  199. CT_MAC_X800,
  200. CT_MAC_G5_9600,
  201. CT_SAM440EP,
  202. CT_MAC_G4_SILVER
  203. };
  204. enum radeon_dvo_chip {
  205. DVO_SIL164,
  206. DVO_SIL1178,
  207. };
  208. struct radeon_fbdev;
  209. struct radeon_afmt {
  210. bool enabled;
  211. int offset;
  212. bool last_buffer_filled_status;
  213. int id;
  214. };
  215. struct radeon_mode_info {
  216. struct atom_context *atom_context;
  217. struct card_info *atom_card_info;
  218. enum radeon_connector_table connector_table;
  219. bool mode_config_initialized;
  220. struct radeon_crtc *crtcs[RADEON_MAX_CRTCS];
  221. struct radeon_afmt *afmt[RADEON_MAX_AFMT_BLOCKS];
  222. /* DVI-I properties */
  223. struct drm_property *coherent_mode_property;
  224. /* DAC enable load detect */
  225. struct drm_property *load_detect_property;
  226. /* TV standard */
  227. struct drm_property *tv_std_property;
  228. /* legacy TMDS PLL detect */
  229. struct drm_property *tmds_pll_property;
  230. /* underscan */
  231. struct drm_property *underscan_property;
  232. struct drm_property *underscan_hborder_property;
  233. struct drm_property *underscan_vborder_property;
  234. /* audio */
  235. struct drm_property *audio_property;
  236. /* FMT dithering */
  237. struct drm_property *dither_property;
  238. /* Output CSC */
  239. struct drm_property *output_csc_property;
  240. /* hardcoded DFP edid from BIOS */
  241. struct edid *bios_hardcoded_edid;
  242. int bios_hardcoded_edid_size;
  243. /* pointer to fbdev info structure */
  244. struct radeon_fbdev *rfbdev;
  245. /* firmware flags */
  246. u16 firmware_flags;
  247. /* pointer to backlight encoder */
  248. struct radeon_encoder *bl_encoder;
  249. /* bitmask for active encoder frontends */
  250. uint32_t active_encoders;
  251. };
  252. #define RADEON_MAX_BL_LEVEL 0xFF
  253. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  254. struct radeon_backlight_privdata {
  255. struct radeon_encoder *encoder;
  256. uint8_t negative;
  257. };
  258. #endif
  259. #define MAX_H_CODE_TIMING_LEN 32
  260. #define MAX_V_CODE_TIMING_LEN 32
  261. /* need to store these as reading
  262. back code tables is excessive */
  263. struct radeon_tv_regs {
  264. uint32_t tv_uv_adr;
  265. uint32_t timing_cntl;
  266. uint32_t hrestart;
  267. uint32_t vrestart;
  268. uint32_t frestart;
  269. uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
  270. uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
  271. };
  272. struct radeon_atom_ss {
  273. uint16_t percentage;
  274. uint16_t percentage_divider;
  275. uint8_t type;
  276. uint16_t step;
  277. uint8_t delay;
  278. uint8_t range;
  279. uint8_t refdiv;
  280. /* asic_ss */
  281. uint16_t rate;
  282. uint16_t amount;
  283. };
  284. enum radeon_flip_status {
  285. RADEON_FLIP_NONE,
  286. RADEON_FLIP_PENDING,
  287. RADEON_FLIP_SUBMITTED
  288. };
  289. struct radeon_crtc {
  290. struct drm_crtc base;
  291. int crtc_id;
  292. u16 lut_r[256], lut_g[256], lut_b[256];
  293. bool enabled;
  294. bool can_tile;
  295. uint32_t crtc_offset;
  296. struct drm_gem_object *cursor_bo;
  297. uint64_t cursor_addr;
  298. int cursor_x;
  299. int cursor_y;
  300. int cursor_hot_x;
  301. int cursor_hot_y;
  302. int cursor_width;
  303. int cursor_height;
  304. int max_cursor_width;
  305. int max_cursor_height;
  306. uint32_t legacy_display_base_addr;
  307. enum radeon_rmx_type rmx_type;
  308. u8 h_border;
  309. u8 v_border;
  310. fixed20_12 vsc;
  311. fixed20_12 hsc;
  312. struct drm_display_mode native_mode;
  313. int pll_id;
  314. /* page flipping */
  315. struct workqueue_struct *flip_queue;
  316. struct radeon_flip_work *flip_work;
  317. enum radeon_flip_status flip_status;
  318. /* pll sharing */
  319. struct radeon_atom_ss ss;
  320. bool ss_enabled;
  321. u32 adjusted_clock;
  322. int bpc;
  323. u32 pll_reference_div;
  324. u32 pll_post_div;
  325. u32 pll_flags;
  326. struct drm_encoder *encoder;
  327. struct drm_connector *connector;
  328. /* for dpm */
  329. u32 line_time;
  330. u32 wm_low;
  331. u32 wm_high;
  332. struct drm_display_mode hw_mode;
  333. enum radeon_output_csc output_csc;
  334. };
  335. struct radeon_encoder_primary_dac {
  336. /* legacy primary dac */
  337. uint32_t ps2_pdac_adj;
  338. };
  339. struct radeon_encoder_lvds {
  340. /* legacy lvds */
  341. uint16_t panel_vcc_delay;
  342. uint8_t panel_pwr_delay;
  343. uint8_t panel_digon_delay;
  344. uint8_t panel_blon_delay;
  345. uint16_t panel_ref_divider;
  346. uint8_t panel_post_divider;
  347. uint16_t panel_fb_divider;
  348. bool use_bios_dividers;
  349. uint32_t lvds_gen_cntl;
  350. /* panel mode */
  351. struct drm_display_mode native_mode;
  352. struct backlight_device *bl_dev;
  353. int dpms_mode;
  354. uint8_t backlight_level;
  355. };
  356. struct radeon_encoder_tv_dac {
  357. /* legacy tv dac */
  358. uint32_t ps2_tvdac_adj;
  359. uint32_t ntsc_tvdac_adj;
  360. uint32_t pal_tvdac_adj;
  361. int h_pos;
  362. int v_pos;
  363. int h_size;
  364. int supported_tv_stds;
  365. bool tv_on;
  366. enum radeon_tv_std tv_std;
  367. struct radeon_tv_regs tv;
  368. };
  369. struct radeon_encoder_int_tmds {
  370. /* legacy int tmds */
  371. struct radeon_tmds_pll tmds_pll[4];
  372. };
  373. struct radeon_encoder_ext_tmds {
  374. /* tmds over dvo */
  375. struct radeon_i2c_chan *i2c_bus;
  376. uint8_t slave_addr;
  377. enum radeon_dvo_chip dvo_chip;
  378. };
  379. /* spread spectrum */
  380. struct radeon_encoder_atom_dig {
  381. bool linkb;
  382. /* atom dig */
  383. bool coherent_mode;
  384. int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
  385. /* atom lvds/edp */
  386. uint32_t lcd_misc;
  387. uint16_t panel_pwr_delay;
  388. uint32_t lcd_ss_id;
  389. /* panel mode */
  390. struct drm_display_mode native_mode;
  391. struct backlight_device *bl_dev;
  392. int dpms_mode;
  393. uint8_t backlight_level;
  394. int panel_mode;
  395. struct radeon_afmt *afmt;
  396. struct r600_audio_pin *pin;
  397. int active_mst_links;
  398. };
  399. struct radeon_encoder_atom_dac {
  400. enum radeon_tv_std tv_std;
  401. };
  402. struct radeon_encoder_mst {
  403. int crtc;
  404. struct radeon_encoder *primary;
  405. struct radeon_connector *connector;
  406. struct drm_dp_mst_port *port;
  407. int pbn;
  408. int fe;
  409. bool fe_from_be;
  410. bool enc_active;
  411. };
  412. struct radeon_encoder {
  413. struct drm_encoder base;
  414. uint32_t encoder_enum;
  415. uint32_t encoder_id;
  416. uint32_t devices;
  417. uint32_t active_device;
  418. uint32_t flags;
  419. uint32_t pixel_clock;
  420. enum radeon_rmx_type rmx_type;
  421. enum radeon_underscan_type underscan_type;
  422. uint32_t underscan_hborder;
  423. uint32_t underscan_vborder;
  424. struct drm_display_mode native_mode;
  425. void *enc_priv;
  426. int audio_polling_active;
  427. bool is_ext_encoder;
  428. u16 caps;
  429. struct radeon_audio_funcs *audio;
  430. enum radeon_output_csc output_csc;
  431. bool can_mst;
  432. uint32_t offset;
  433. bool is_mst_encoder;
  434. /* front end for this mst encoder */
  435. };
  436. struct radeon_connector_atom_dig {
  437. uint32_t igp_lane_info;
  438. /* displayport */
  439. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  440. u8 dp_sink_type;
  441. int dp_clock;
  442. int dp_lane_count;
  443. bool edp_on;
  444. bool is_mst;
  445. };
  446. struct radeon_gpio_rec {
  447. bool valid;
  448. u8 id;
  449. u32 reg;
  450. u32 mask;
  451. u32 shift;
  452. };
  453. struct radeon_hpd {
  454. enum radeon_hpd_id hpd;
  455. u8 plugged_state;
  456. struct radeon_gpio_rec gpio;
  457. };
  458. struct radeon_router {
  459. u32 router_id;
  460. struct radeon_i2c_bus_rec i2c_info;
  461. u8 i2c_addr;
  462. /* i2c mux */
  463. bool ddc_valid;
  464. u8 ddc_mux_type;
  465. u8 ddc_mux_control_pin;
  466. u8 ddc_mux_state;
  467. /* clock/data mux */
  468. bool cd_valid;
  469. u8 cd_mux_type;
  470. u8 cd_mux_control_pin;
  471. u8 cd_mux_state;
  472. };
  473. enum radeon_connector_audio {
  474. RADEON_AUDIO_DISABLE = 0,
  475. RADEON_AUDIO_ENABLE = 1,
  476. RADEON_AUDIO_AUTO = 2
  477. };
  478. enum radeon_connector_dither {
  479. RADEON_FMT_DITHER_DISABLE = 0,
  480. RADEON_FMT_DITHER_ENABLE = 1,
  481. };
  482. struct stream_attribs {
  483. uint16_t fe;
  484. uint16_t slots;
  485. };
  486. struct radeon_connector {
  487. struct drm_connector base;
  488. uint32_t connector_id;
  489. uint32_t devices;
  490. struct radeon_i2c_chan *ddc_bus;
  491. /* some systems have an hdmi and vga port with a shared ddc line */
  492. bool shared_ddc;
  493. bool use_digital;
  494. /* we need to mind the EDID between detect
  495. and get modes due to analog/digital/tvencoder */
  496. struct edid *edid;
  497. void *con_priv;
  498. bool dac_load_detect;
  499. bool detected_by_load; /* if the connection status was determined by load */
  500. uint16_t connector_object_id;
  501. struct radeon_hpd hpd;
  502. struct radeon_router router;
  503. struct radeon_i2c_chan *router_bus;
  504. enum radeon_connector_audio audio;
  505. enum radeon_connector_dither dither;
  506. int pixelclock_for_modeset;
  507. bool is_mst_connector;
  508. struct radeon_connector *mst_port;
  509. struct drm_dp_mst_port *port;
  510. struct drm_dp_mst_topology_mgr mst_mgr;
  511. struct radeon_encoder *mst_encoder;
  512. struct stream_attribs cur_stream_attribs[6];
  513. int enabled_attribs;
  514. };
  515. struct radeon_framebuffer {
  516. struct drm_framebuffer base;
  517. struct drm_gem_object *obj;
  518. };
  519. #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
  520. ((em) == ATOM_ENCODER_MODE_DP_MST))
  521. struct atom_clock_dividers {
  522. u32 post_div;
  523. union {
  524. struct {
  525. #ifdef __BIG_ENDIAN
  526. u32 reserved : 6;
  527. u32 whole_fb_div : 12;
  528. u32 frac_fb_div : 14;
  529. #else
  530. u32 frac_fb_div : 14;
  531. u32 whole_fb_div : 12;
  532. u32 reserved : 6;
  533. #endif
  534. };
  535. u32 fb_div;
  536. };
  537. u32 ref_div;
  538. bool enable_post_div;
  539. bool enable_dithen;
  540. u32 vco_mode;
  541. u32 real_clock;
  542. /* added for CI */
  543. u32 post_divider;
  544. u32 flags;
  545. };
  546. struct atom_mpll_param {
  547. union {
  548. struct {
  549. #ifdef __BIG_ENDIAN
  550. u32 reserved : 8;
  551. u32 clkfrac : 12;
  552. u32 clkf : 12;
  553. #else
  554. u32 clkf : 12;
  555. u32 clkfrac : 12;
  556. u32 reserved : 8;
  557. #endif
  558. };
  559. u32 fb_div;
  560. };
  561. u32 post_div;
  562. u32 bwcntl;
  563. u32 dll_speed;
  564. u32 vco_mode;
  565. u32 yclk_sel;
  566. u32 qdr;
  567. u32 half_rate;
  568. };
  569. #define MEM_TYPE_GDDR5 0x50
  570. #define MEM_TYPE_GDDR4 0x40
  571. #define MEM_TYPE_GDDR3 0x30
  572. #define MEM_TYPE_DDR2 0x20
  573. #define MEM_TYPE_GDDR1 0x10
  574. #define MEM_TYPE_DDR3 0xb0
  575. #define MEM_TYPE_MASK 0xf0
  576. struct atom_memory_info {
  577. u8 mem_vendor;
  578. u8 mem_type;
  579. };
  580. #define MAX_AC_TIMING_ENTRIES 16
  581. struct atom_memory_clock_range_table
  582. {
  583. u8 num_entries;
  584. u8 rsv[3];
  585. u32 mclk[MAX_AC_TIMING_ENTRIES];
  586. };
  587. #define VBIOS_MC_REGISTER_ARRAY_SIZE 32
  588. #define VBIOS_MAX_AC_TIMING_ENTRIES 20
  589. struct atom_mc_reg_entry {
  590. u32 mclk_max;
  591. u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
  592. };
  593. struct atom_mc_register_address {
  594. u16 s1;
  595. u8 pre_reg_data;
  596. };
  597. struct atom_mc_reg_table {
  598. u8 last;
  599. u8 num_entries;
  600. struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
  601. struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
  602. };
  603. #define MAX_VOLTAGE_ENTRIES 32
  604. struct atom_voltage_table_entry
  605. {
  606. u16 value;
  607. u32 smio_low;
  608. };
  609. struct atom_voltage_table
  610. {
  611. u32 count;
  612. u32 mask_low;
  613. u32 phase_delay;
  614. struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
  615. };
  616. extern void
  617. radeon_add_atom_connector(struct drm_device *dev,
  618. uint32_t connector_id,
  619. uint32_t supported_device,
  620. int connector_type,
  621. struct radeon_i2c_bus_rec *i2c_bus,
  622. uint32_t igp_lane_info,
  623. uint16_t connector_object_id,
  624. struct radeon_hpd *hpd,
  625. struct radeon_router *router);
  626. extern void
  627. radeon_add_legacy_connector(struct drm_device *dev,
  628. uint32_t connector_id,
  629. uint32_t supported_device,
  630. int connector_type,
  631. struct radeon_i2c_bus_rec *i2c_bus,
  632. uint16_t connector_object_id,
  633. struct radeon_hpd *hpd);
  634. extern uint32_t
  635. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
  636. uint8_t dac);
  637. extern void radeon_link_encoder_connector(struct drm_device *dev);
  638. extern enum radeon_tv_std
  639. radeon_combios_get_tv_info(struct radeon_device *rdev);
  640. extern enum radeon_tv_std
  641. radeon_atombios_get_tv_info(struct radeon_device *rdev);
  642. extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
  643. u16 *vddc, u16 *vddci, u16 *mvdd);
  644. extern void
  645. radeon_combios_connected_scratch_regs(struct drm_connector *connector,
  646. struct drm_encoder *encoder,
  647. bool connected);
  648. extern void
  649. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  650. struct drm_encoder *encoder,
  651. bool connected);
  652. extern struct drm_connector *
  653. radeon_get_connector_for_encoder(struct drm_encoder *encoder);
  654. extern struct drm_connector *
  655. radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
  656. extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
  657. u32 pixel_clock);
  658. extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
  659. extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
  660. extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
  661. extern int radeon_get_monitor_bpc(struct drm_connector *connector);
  662. extern struct edid *radeon_connector_edid(struct drm_connector *connector);
  663. extern void radeon_connector_hotplug(struct drm_connector *connector);
  664. extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  665. struct drm_display_mode *mode);
  666. extern void radeon_dp_set_link_config(struct drm_connector *connector,
  667. const struct drm_display_mode *mode);
  668. extern void radeon_dp_link_train(struct drm_encoder *encoder,
  669. struct drm_connector *connector);
  670. extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
  671. extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
  672. extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
  673. extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  674. struct drm_connector *connector);
  675. int radeon_dp_get_max_link_rate(struct drm_connector *connector,
  676. const u8 *dpcd);
  677. extern void radeon_dp_set_rx_power_state(struct drm_connector *connector,
  678. u8 power_state);
  679. extern void radeon_dp_aux_init(struct radeon_connector *radeon_connector);
  680. extern ssize_t
  681. radeon_dp_aux_transfer_native(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg);
  682. extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
  683. extern void atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override);
  684. extern void radeon_atom_encoder_init(struct radeon_device *rdev);
  685. extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
  686. extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
  687. int action, uint8_t lane_num,
  688. uint8_t lane_set);
  689. extern void atombios_dig_transmitter_setup2(struct drm_encoder *encoder,
  690. int action, uint8_t lane_num,
  691. uint8_t lane_set, int fe);
  692. extern void atombios_set_mst_encoder_crtc_source(struct drm_encoder *encoder,
  693. int fe);
  694. extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
  695. extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
  696. void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
  697. extern void radeon_i2c_init(struct radeon_device *rdev);
  698. extern void radeon_i2c_fini(struct radeon_device *rdev);
  699. extern void radeon_combios_i2c_init(struct radeon_device *rdev);
  700. extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
  701. extern void radeon_i2c_add(struct radeon_device *rdev,
  702. struct radeon_i2c_bus_rec *rec,
  703. const char *name);
  704. extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
  705. struct radeon_i2c_bus_rec *i2c_bus);
  706. extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  707. struct radeon_i2c_bus_rec *rec,
  708. const char *name);
  709. extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
  710. extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  711. u8 slave_addr,
  712. u8 addr,
  713. u8 *val);
  714. extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
  715. u8 slave_addr,
  716. u8 addr,
  717. u8 val);
  718. extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
  719. extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
  720. extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
  721. extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  722. struct radeon_atom_ss *ss,
  723. int id);
  724. extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  725. struct radeon_atom_ss *ss,
  726. int id, u32 clock);
  727. extern struct radeon_gpio_rec radeon_atombios_lookup_gpio(struct radeon_device *rdev,
  728. u8 id);
  729. extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
  730. uint64_t freq,
  731. uint32_t *dot_clock_p,
  732. uint32_t *fb_div_p,
  733. uint32_t *frac_fb_div_p,
  734. uint32_t *ref_div_p,
  735. uint32_t *post_div_p);
  736. extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
  737. u32 freq,
  738. u32 *dot_clock_p,
  739. u32 *fb_div_p,
  740. u32 *frac_fb_div_p,
  741. u32 *ref_div_p,
  742. u32 *post_div_p);
  743. extern void radeon_setup_encoder_clones(struct drm_device *dev);
  744. struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
  745. struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  746. struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  747. struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
  748. struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
  749. extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
  750. extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
  751. extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
  752. extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
  753. extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
  754. extern bool radeon_encoder_is_digital(struct drm_encoder *encoder);
  755. extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
  756. extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  757. struct drm_framebuffer *old_fb);
  758. extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  759. struct drm_framebuffer *fb,
  760. int x, int y,
  761. enum mode_set_atomic state);
  762. extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
  763. struct drm_display_mode *mode,
  764. struct drm_display_mode *adjusted_mode,
  765. int x, int y,
  766. struct drm_framebuffer *old_fb);
  767. extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
  768. extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  769. struct drm_framebuffer *old_fb);
  770. extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
  771. struct drm_framebuffer *fb,
  772. int x, int y,
  773. enum mode_set_atomic state);
  774. extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
  775. struct drm_framebuffer *fb,
  776. int x, int y, int atomic);
  777. extern int radeon_crtc_cursor_set2(struct drm_crtc *crtc,
  778. struct drm_file *file_priv,
  779. uint32_t handle,
  780. uint32_t width,
  781. uint32_t height,
  782. int32_t hot_x,
  783. int32_t hot_y);
  784. extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
  785. int x, int y);
  786. extern void radeon_cursor_reset(struct drm_crtc *crtc);
  787. extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
  788. unsigned int flags,
  789. int *vpos, int *hpos, ktime_t *stime,
  790. ktime_t *etime);
  791. extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
  792. extern struct edid *
  793. radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
  794. extern bool radeon_atom_get_clock_info(struct drm_device *dev);
  795. extern bool radeon_combios_get_clock_info(struct drm_device *dev);
  796. extern struct radeon_encoder_atom_dig *
  797. radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
  798. extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  799. struct radeon_encoder_int_tmds *tmds);
  800. extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
  801. struct radeon_encoder_int_tmds *tmds);
  802. extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
  803. struct radeon_encoder_int_tmds *tmds);
  804. extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
  805. struct radeon_encoder_ext_tmds *tmds);
  806. extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
  807. struct radeon_encoder_ext_tmds *tmds);
  808. extern struct radeon_encoder_primary_dac *
  809. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
  810. extern struct radeon_encoder_tv_dac *
  811. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
  812. extern struct radeon_encoder_lvds *
  813. radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
  814. extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
  815. extern struct radeon_encoder_tv_dac *
  816. radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
  817. extern struct radeon_encoder_primary_dac *
  818. radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
  819. extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
  820. extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
  821. extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
  822. extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
  823. extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
  824. extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
  825. extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
  826. extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
  827. extern void
  828. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  829. extern void
  830. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  831. extern void
  832. radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  833. extern void
  834. radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  835. extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  836. u16 blue, int regno);
  837. extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  838. u16 *blue, int regno);
  839. int radeon_framebuffer_init(struct drm_device *dev,
  840. struct radeon_framebuffer *rfb,
  841. struct drm_mode_fb_cmd2 *mode_cmd,
  842. struct drm_gem_object *obj);
  843. int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
  844. bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
  845. bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
  846. void radeon_atombios_init_crtc(struct drm_device *dev,
  847. struct radeon_crtc *radeon_crtc);
  848. void radeon_legacy_init_crtc(struct drm_device *dev,
  849. struct radeon_crtc *radeon_crtc);
  850. void radeon_get_clock_info(struct drm_device *dev);
  851. extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
  852. extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
  853. void radeon_enc_destroy(struct drm_encoder *encoder);
  854. void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
  855. void radeon_combios_asic_init(struct drm_device *dev);
  856. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  857. const struct drm_display_mode *mode,
  858. struct drm_display_mode *adjusted_mode);
  859. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  860. struct drm_display_mode *adjusted_mode);
  861. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
  862. /* legacy tv */
  863. void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
  864. uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
  865. uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
  866. void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
  867. uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
  868. uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
  869. void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
  870. uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
  871. uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
  872. void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
  873. struct drm_display_mode *mode,
  874. struct drm_display_mode *adjusted_mode);
  875. /* fmt blocks */
  876. void avivo_program_fmt(struct drm_encoder *encoder);
  877. void dce3_program_fmt(struct drm_encoder *encoder);
  878. void dce4_program_fmt(struct drm_encoder *encoder);
  879. void dce8_program_fmt(struct drm_encoder *encoder);
  880. /* fbdev layer */
  881. int radeon_fbdev_init(struct radeon_device *rdev);
  882. void radeon_fbdev_fini(struct radeon_device *rdev);
  883. void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
  884. bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
  885. void radeon_fb_output_poll_changed(struct radeon_device *rdev);
  886. void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id);
  887. void radeon_fb_add_connector(struct radeon_device *rdev, struct drm_connector *connector);
  888. void radeon_fb_remove_connector(struct radeon_device *rdev, struct drm_connector *connector);
  889. void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
  890. int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
  891. /* mst */
  892. int radeon_dp_mst_init(struct radeon_connector *radeon_connector);
  893. int radeon_dp_mst_probe(struct radeon_connector *radeon_connector);
  894. int radeon_dp_mst_check_status(struct radeon_connector *radeon_connector);
  895. int radeon_mst_debugfs_init(struct radeon_device *rdev);
  896. void radeon_dp_mst_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode);
  897. void radeon_setup_mst_connector(struct drm_device *dev);
  898. int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx);
  899. void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx);
  900. #endif