radeon_device.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/radeon_drm.h>
  33. #include <linux/vgaarb.h>
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/efi.h>
  36. #include "radeon_reg.h"
  37. #include "radeon.h"
  38. #include "atom.h"
  39. static const char radeon_family_name[][16] = {
  40. "R100",
  41. "RV100",
  42. "RS100",
  43. "RV200",
  44. "RS200",
  45. "R200",
  46. "RV250",
  47. "RS300",
  48. "RV280",
  49. "R300",
  50. "R350",
  51. "RV350",
  52. "RV380",
  53. "R420",
  54. "R423",
  55. "RV410",
  56. "RS400",
  57. "RS480",
  58. "RS600",
  59. "RS690",
  60. "RS740",
  61. "RV515",
  62. "R520",
  63. "RV530",
  64. "RV560",
  65. "RV570",
  66. "R580",
  67. "R600",
  68. "RV610",
  69. "RV630",
  70. "RV670",
  71. "RV620",
  72. "RV635",
  73. "RS780",
  74. "RS880",
  75. "RV770",
  76. "RV730",
  77. "RV710",
  78. "RV740",
  79. "CEDAR",
  80. "REDWOOD",
  81. "JUNIPER",
  82. "CYPRESS",
  83. "HEMLOCK",
  84. "PALM",
  85. "SUMO",
  86. "SUMO2",
  87. "BARTS",
  88. "TURKS",
  89. "CAICOS",
  90. "CAYMAN",
  91. "ARUBA",
  92. "TAHITI",
  93. "PITCAIRN",
  94. "VERDE",
  95. "OLAND",
  96. "HAINAN",
  97. "BONAIRE",
  98. "KAVERI",
  99. "KABINI",
  100. "HAWAII",
  101. "MULLINS",
  102. "LAST",
  103. };
  104. #define RADEON_PX_QUIRK_DISABLE_PX (1 << 0)
  105. #define RADEON_PX_QUIRK_LONG_WAKEUP (1 << 1)
  106. struct radeon_px_quirk {
  107. u32 chip_vendor;
  108. u32 chip_device;
  109. u32 subsys_vendor;
  110. u32 subsys_device;
  111. u32 px_quirk_flags;
  112. };
  113. static struct radeon_px_quirk radeon_px_quirk_list[] = {
  114. /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
  115. * https://bugzilla.kernel.org/show_bug.cgi?id=74551
  116. */
  117. { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
  118. /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
  119. * https://bugzilla.kernel.org/show_bug.cgi?id=51381
  120. */
  121. { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
  122. /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
  123. * https://bugzilla.kernel.org/show_bug.cgi?id=51381
  124. */
  125. { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
  126. /* macbook pro 8.2 */
  127. { PCI_VENDOR_ID_ATI, 0x6741, PCI_VENDOR_ID_APPLE, 0x00e2, RADEON_PX_QUIRK_LONG_WAKEUP },
  128. { 0, 0, 0, 0, 0 },
  129. };
  130. bool radeon_is_px(struct drm_device *dev)
  131. {
  132. struct radeon_device *rdev = dev->dev_private;
  133. if (rdev->flags & RADEON_IS_PX)
  134. return true;
  135. return false;
  136. }
  137. static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
  138. {
  139. struct radeon_px_quirk *p = radeon_px_quirk_list;
  140. /* Apply PX quirks */
  141. while (p && p->chip_device != 0) {
  142. if (rdev->pdev->vendor == p->chip_vendor &&
  143. rdev->pdev->device == p->chip_device &&
  144. rdev->pdev->subsystem_vendor == p->subsys_vendor &&
  145. rdev->pdev->subsystem_device == p->subsys_device) {
  146. rdev->px_quirk_flags = p->px_quirk_flags;
  147. break;
  148. }
  149. ++p;
  150. }
  151. if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
  152. rdev->flags &= ~RADEON_IS_PX;
  153. }
  154. /**
  155. * radeon_program_register_sequence - program an array of registers.
  156. *
  157. * @rdev: radeon_device pointer
  158. * @registers: pointer to the register array
  159. * @array_size: size of the register array
  160. *
  161. * Programs an array or registers with and and or masks.
  162. * This is a helper for setting golden registers.
  163. */
  164. void radeon_program_register_sequence(struct radeon_device *rdev,
  165. const u32 *registers,
  166. const u32 array_size)
  167. {
  168. u32 tmp, reg, and_mask, or_mask;
  169. int i;
  170. if (array_size % 3)
  171. return;
  172. for (i = 0; i < array_size; i +=3) {
  173. reg = registers[i + 0];
  174. and_mask = registers[i + 1];
  175. or_mask = registers[i + 2];
  176. if (and_mask == 0xffffffff) {
  177. tmp = or_mask;
  178. } else {
  179. tmp = RREG32(reg);
  180. tmp &= ~and_mask;
  181. tmp |= or_mask;
  182. }
  183. WREG32(reg, tmp);
  184. }
  185. }
  186. void radeon_pci_config_reset(struct radeon_device *rdev)
  187. {
  188. pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
  189. }
  190. /**
  191. * radeon_surface_init - Clear GPU surface registers.
  192. *
  193. * @rdev: radeon_device pointer
  194. *
  195. * Clear GPU surface registers (r1xx-r5xx).
  196. */
  197. void radeon_surface_init(struct radeon_device *rdev)
  198. {
  199. /* FIXME: check this out */
  200. if (rdev->family < CHIP_R600) {
  201. int i;
  202. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  203. if (rdev->surface_regs[i].bo)
  204. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  205. else
  206. radeon_clear_surface_reg(rdev, i);
  207. }
  208. /* enable surfaces */
  209. WREG32(RADEON_SURFACE_CNTL, 0);
  210. }
  211. }
  212. /*
  213. * GPU scratch registers helpers function.
  214. */
  215. /**
  216. * radeon_scratch_init - Init scratch register driver information.
  217. *
  218. * @rdev: radeon_device pointer
  219. *
  220. * Init CP scratch register driver information (r1xx-r5xx)
  221. */
  222. void radeon_scratch_init(struct radeon_device *rdev)
  223. {
  224. int i;
  225. /* FIXME: check this out */
  226. if (rdev->family < CHIP_R300) {
  227. rdev->scratch.num_reg = 5;
  228. } else {
  229. rdev->scratch.num_reg = 7;
  230. }
  231. rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
  232. for (i = 0; i < rdev->scratch.num_reg; i++) {
  233. rdev->scratch.free[i] = true;
  234. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  235. }
  236. }
  237. /**
  238. * radeon_scratch_get - Allocate a scratch register
  239. *
  240. * @rdev: radeon_device pointer
  241. * @reg: scratch register mmio offset
  242. *
  243. * Allocate a CP scratch register for use by the driver (all asics).
  244. * Returns 0 on success or -EINVAL on failure.
  245. */
  246. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  247. {
  248. int i;
  249. for (i = 0; i < rdev->scratch.num_reg; i++) {
  250. if (rdev->scratch.free[i]) {
  251. rdev->scratch.free[i] = false;
  252. *reg = rdev->scratch.reg[i];
  253. return 0;
  254. }
  255. }
  256. return -EINVAL;
  257. }
  258. /**
  259. * radeon_scratch_free - Free a scratch register
  260. *
  261. * @rdev: radeon_device pointer
  262. * @reg: scratch register mmio offset
  263. *
  264. * Free a CP scratch register allocated for use by the driver (all asics)
  265. */
  266. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  267. {
  268. int i;
  269. for (i = 0; i < rdev->scratch.num_reg; i++) {
  270. if (rdev->scratch.reg[i] == reg) {
  271. rdev->scratch.free[i] = true;
  272. return;
  273. }
  274. }
  275. }
  276. /*
  277. * GPU doorbell aperture helpers function.
  278. */
  279. /**
  280. * radeon_doorbell_init - Init doorbell driver information.
  281. *
  282. * @rdev: radeon_device pointer
  283. *
  284. * Init doorbell driver information (CIK)
  285. * Returns 0 on success, error on failure.
  286. */
  287. static int radeon_doorbell_init(struct radeon_device *rdev)
  288. {
  289. /* doorbell bar mapping */
  290. rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
  291. rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
  292. rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
  293. if (rdev->doorbell.num_doorbells == 0)
  294. return -EINVAL;
  295. rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
  296. if (rdev->doorbell.ptr == NULL) {
  297. return -ENOMEM;
  298. }
  299. DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
  300. DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
  301. memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
  302. return 0;
  303. }
  304. /**
  305. * radeon_doorbell_fini - Tear down doorbell driver information.
  306. *
  307. * @rdev: radeon_device pointer
  308. *
  309. * Tear down doorbell driver information (CIK)
  310. */
  311. static void radeon_doorbell_fini(struct radeon_device *rdev)
  312. {
  313. iounmap(rdev->doorbell.ptr);
  314. rdev->doorbell.ptr = NULL;
  315. }
  316. /**
  317. * radeon_doorbell_get - Allocate a doorbell entry
  318. *
  319. * @rdev: radeon_device pointer
  320. * @doorbell: doorbell index
  321. *
  322. * Allocate a doorbell for use by the driver (all asics).
  323. * Returns 0 on success or -EINVAL on failure.
  324. */
  325. int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
  326. {
  327. unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
  328. if (offset < rdev->doorbell.num_doorbells) {
  329. __set_bit(offset, rdev->doorbell.used);
  330. *doorbell = offset;
  331. return 0;
  332. } else {
  333. return -EINVAL;
  334. }
  335. }
  336. /**
  337. * radeon_doorbell_free - Free a doorbell entry
  338. *
  339. * @rdev: radeon_device pointer
  340. * @doorbell: doorbell index
  341. *
  342. * Free a doorbell allocated for use by the driver (all asics)
  343. */
  344. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
  345. {
  346. if (doorbell < rdev->doorbell.num_doorbells)
  347. __clear_bit(doorbell, rdev->doorbell.used);
  348. }
  349. /**
  350. * radeon_doorbell_get_kfd_info - Report doorbell configuration required to
  351. * setup KFD
  352. *
  353. * @rdev: radeon_device pointer
  354. * @aperture_base: output returning doorbell aperture base physical address
  355. * @aperture_size: output returning doorbell aperture size in bytes
  356. * @start_offset: output returning # of doorbell bytes reserved for radeon.
  357. *
  358. * Radeon and the KFD share the doorbell aperture. Radeon sets it up,
  359. * takes doorbells required for its own rings and reports the setup to KFD.
  360. * Radeon reserved doorbells are at the start of the doorbell aperture.
  361. */
  362. void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
  363. phys_addr_t *aperture_base,
  364. size_t *aperture_size,
  365. size_t *start_offset)
  366. {
  367. /* The first num_doorbells are used by radeon.
  368. * KFD takes whatever's left in the aperture. */
  369. if (rdev->doorbell.size > rdev->doorbell.num_doorbells * sizeof(u32)) {
  370. *aperture_base = rdev->doorbell.base;
  371. *aperture_size = rdev->doorbell.size;
  372. *start_offset = rdev->doorbell.num_doorbells * sizeof(u32);
  373. } else {
  374. *aperture_base = 0;
  375. *aperture_size = 0;
  376. *start_offset = 0;
  377. }
  378. }
  379. /*
  380. * radeon_wb_*()
  381. * Writeback is the the method by which the the GPU updates special pages
  382. * in memory with the status of certain GPU events (fences, ring pointers,
  383. * etc.).
  384. */
  385. /**
  386. * radeon_wb_disable - Disable Writeback
  387. *
  388. * @rdev: radeon_device pointer
  389. *
  390. * Disables Writeback (all asics). Used for suspend.
  391. */
  392. void radeon_wb_disable(struct radeon_device *rdev)
  393. {
  394. rdev->wb.enabled = false;
  395. }
  396. /**
  397. * radeon_wb_fini - Disable Writeback and free memory
  398. *
  399. * @rdev: radeon_device pointer
  400. *
  401. * Disables Writeback and frees the Writeback memory (all asics).
  402. * Used at driver shutdown.
  403. */
  404. void radeon_wb_fini(struct radeon_device *rdev)
  405. {
  406. radeon_wb_disable(rdev);
  407. if (rdev->wb.wb_obj) {
  408. if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
  409. radeon_bo_kunmap(rdev->wb.wb_obj);
  410. radeon_bo_unpin(rdev->wb.wb_obj);
  411. radeon_bo_unreserve(rdev->wb.wb_obj);
  412. }
  413. radeon_bo_unref(&rdev->wb.wb_obj);
  414. rdev->wb.wb = NULL;
  415. rdev->wb.wb_obj = NULL;
  416. }
  417. }
  418. /**
  419. * radeon_wb_init- Init Writeback driver info and allocate memory
  420. *
  421. * @rdev: radeon_device pointer
  422. *
  423. * Disables Writeback and frees the Writeback memory (all asics).
  424. * Used at driver startup.
  425. * Returns 0 on success or an -error on failure.
  426. */
  427. int radeon_wb_init(struct radeon_device *rdev)
  428. {
  429. int r;
  430. if (rdev->wb.wb_obj == NULL) {
  431. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  432. RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
  433. &rdev->wb.wb_obj);
  434. if (r) {
  435. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  436. return r;
  437. }
  438. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  439. if (unlikely(r != 0)) {
  440. radeon_wb_fini(rdev);
  441. return r;
  442. }
  443. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  444. &rdev->wb.gpu_addr);
  445. if (r) {
  446. radeon_bo_unreserve(rdev->wb.wb_obj);
  447. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  448. radeon_wb_fini(rdev);
  449. return r;
  450. }
  451. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  452. radeon_bo_unreserve(rdev->wb.wb_obj);
  453. if (r) {
  454. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  455. radeon_wb_fini(rdev);
  456. return r;
  457. }
  458. }
  459. /* clear wb memory */
  460. memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
  461. /* disable event_write fences */
  462. rdev->wb.use_event = false;
  463. /* disabled via module param */
  464. if (radeon_no_wb == 1) {
  465. rdev->wb.enabled = false;
  466. } else {
  467. if (rdev->flags & RADEON_IS_AGP) {
  468. /* often unreliable on AGP */
  469. rdev->wb.enabled = false;
  470. } else if (rdev->family < CHIP_R300) {
  471. /* often unreliable on pre-r300 */
  472. rdev->wb.enabled = false;
  473. } else {
  474. rdev->wb.enabled = true;
  475. /* event_write fences are only available on r600+ */
  476. if (rdev->family >= CHIP_R600) {
  477. rdev->wb.use_event = true;
  478. }
  479. }
  480. }
  481. /* always use writeback/events on NI, APUs */
  482. if (rdev->family >= CHIP_PALM) {
  483. rdev->wb.enabled = true;
  484. rdev->wb.use_event = true;
  485. }
  486. dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
  487. return 0;
  488. }
  489. /**
  490. * radeon_vram_location - try to find VRAM location
  491. * @rdev: radeon device structure holding all necessary informations
  492. * @mc: memory controller structure holding memory informations
  493. * @base: base address at which to put VRAM
  494. *
  495. * Function will place try to place VRAM at base address provided
  496. * as parameter (which is so far either PCI aperture address or
  497. * for IGP TOM base address).
  498. *
  499. * If there is not enough space to fit the unvisible VRAM in the 32bits
  500. * address space then we limit the VRAM size to the aperture.
  501. *
  502. * If we are using AGP and if the AGP aperture doesn't allow us to have
  503. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  504. * size and print a warning.
  505. *
  506. * This function will never fails, worst case are limiting VRAM.
  507. *
  508. * Note: GTT start, end, size should be initialized before calling this
  509. * function on AGP platform.
  510. *
  511. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  512. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  513. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  514. * not IGP.
  515. *
  516. * Note: we use mc_vram_size as on some board we need to program the mc to
  517. * cover the whole aperture even if VRAM size is inferior to aperture size
  518. * Novell bug 204882 + along with lots of ubuntu ones
  519. *
  520. * Note: when limiting vram it's safe to overwritte real_vram_size because
  521. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  522. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  523. * ones)
  524. *
  525. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  526. * explicitly check for that thought.
  527. *
  528. * FIXME: when reducing VRAM size align new size on power of 2.
  529. */
  530. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  531. {
  532. uint64_t limit = (uint64_t)radeon_vram_limit << 20;
  533. mc->vram_start = base;
  534. if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
  535. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  536. mc->real_vram_size = mc->aper_size;
  537. mc->mc_vram_size = mc->aper_size;
  538. }
  539. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  540. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
  541. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  542. mc->real_vram_size = mc->aper_size;
  543. mc->mc_vram_size = mc->aper_size;
  544. }
  545. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  546. if (limit && limit < mc->real_vram_size)
  547. mc->real_vram_size = limit;
  548. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  549. mc->mc_vram_size >> 20, mc->vram_start,
  550. mc->vram_end, mc->real_vram_size >> 20);
  551. }
  552. /**
  553. * radeon_gtt_location - try to find GTT location
  554. * @rdev: radeon device structure holding all necessary informations
  555. * @mc: memory controller structure holding memory informations
  556. *
  557. * Function will place try to place GTT before or after VRAM.
  558. *
  559. * If GTT size is bigger than space left then we ajust GTT size.
  560. * Thus function will never fails.
  561. *
  562. * FIXME: when reducing GTT size align new size on power of 2.
  563. */
  564. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  565. {
  566. u64 size_af, size_bf;
  567. size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  568. size_bf = mc->vram_start & ~mc->gtt_base_align;
  569. if (size_bf > size_af) {
  570. if (mc->gtt_size > size_bf) {
  571. dev_warn(rdev->dev, "limiting GTT\n");
  572. mc->gtt_size = size_bf;
  573. }
  574. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  575. } else {
  576. if (mc->gtt_size > size_af) {
  577. dev_warn(rdev->dev, "limiting GTT\n");
  578. mc->gtt_size = size_af;
  579. }
  580. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  581. }
  582. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  583. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  584. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  585. }
  586. /*
  587. * GPU helpers function.
  588. */
  589. /**
  590. * radeon_card_posted - check if the hw has already been initialized
  591. *
  592. * @rdev: radeon_device pointer
  593. *
  594. * Check if the asic has been initialized (all asics).
  595. * Used at driver startup.
  596. * Returns true if initialized or false if not.
  597. */
  598. bool radeon_card_posted(struct radeon_device *rdev)
  599. {
  600. uint32_t reg;
  601. /* required for EFI mode on macbook2,1 which uses an r5xx asic */
  602. if (efi_enabled(EFI_BOOT) &&
  603. (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
  604. (rdev->family < CHIP_R600))
  605. return false;
  606. if (ASIC_IS_NODCE(rdev))
  607. goto check_memsize;
  608. /* first check CRTCs */
  609. if (ASIC_IS_DCE4(rdev)) {
  610. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  611. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  612. if (rdev->num_crtc >= 4) {
  613. reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  614. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  615. }
  616. if (rdev->num_crtc >= 6) {
  617. reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  618. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  619. }
  620. if (reg & EVERGREEN_CRTC_MASTER_EN)
  621. return true;
  622. } else if (ASIC_IS_AVIVO(rdev)) {
  623. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  624. RREG32(AVIVO_D2CRTC_CONTROL);
  625. if (reg & AVIVO_CRTC_EN) {
  626. return true;
  627. }
  628. } else {
  629. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  630. RREG32(RADEON_CRTC2_GEN_CNTL);
  631. if (reg & RADEON_CRTC_EN) {
  632. return true;
  633. }
  634. }
  635. check_memsize:
  636. /* then check MEM_SIZE, in case the crtcs are off */
  637. if (rdev->family >= CHIP_R600)
  638. reg = RREG32(R600_CONFIG_MEMSIZE);
  639. else
  640. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  641. if (reg)
  642. return true;
  643. return false;
  644. }
  645. /**
  646. * radeon_update_bandwidth_info - update display bandwidth params
  647. *
  648. * @rdev: radeon_device pointer
  649. *
  650. * Used when sclk/mclk are switched or display modes are set.
  651. * params are used to calculate display watermarks (all asics)
  652. */
  653. void radeon_update_bandwidth_info(struct radeon_device *rdev)
  654. {
  655. fixed20_12 a;
  656. u32 sclk = rdev->pm.current_sclk;
  657. u32 mclk = rdev->pm.current_mclk;
  658. /* sclk/mclk in Mhz */
  659. a.full = dfixed_const(100);
  660. rdev->pm.sclk.full = dfixed_const(sclk);
  661. rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
  662. rdev->pm.mclk.full = dfixed_const(mclk);
  663. rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
  664. if (rdev->flags & RADEON_IS_IGP) {
  665. a.full = dfixed_const(16);
  666. /* core_bandwidth = sclk(Mhz) * 16 */
  667. rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  668. }
  669. }
  670. /**
  671. * radeon_boot_test_post_card - check and possibly initialize the hw
  672. *
  673. * @rdev: radeon_device pointer
  674. *
  675. * Check if the asic is initialized and if not, attempt to initialize
  676. * it (all asics).
  677. * Returns true if initialized or false if not.
  678. */
  679. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  680. {
  681. if (radeon_card_posted(rdev))
  682. return true;
  683. if (rdev->bios) {
  684. DRM_INFO("GPU not posted. posting now...\n");
  685. if (rdev->is_atom_bios)
  686. atom_asic_init(rdev->mode_info.atom_context);
  687. else
  688. radeon_combios_asic_init(rdev->ddev);
  689. return true;
  690. } else {
  691. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  692. return false;
  693. }
  694. }
  695. /**
  696. * radeon_dummy_page_init - init dummy page used by the driver
  697. *
  698. * @rdev: radeon_device pointer
  699. *
  700. * Allocate the dummy page used by the driver (all asics).
  701. * This dummy page is used by the driver as a filler for gart entries
  702. * when pages are taken out of the GART
  703. * Returns 0 on sucess, -ENOMEM on failure.
  704. */
  705. int radeon_dummy_page_init(struct radeon_device *rdev)
  706. {
  707. if (rdev->dummy_page.page)
  708. return 0;
  709. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  710. if (rdev->dummy_page.page == NULL)
  711. return -ENOMEM;
  712. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  713. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  714. if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
  715. dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  716. __free_page(rdev->dummy_page.page);
  717. rdev->dummy_page.page = NULL;
  718. return -ENOMEM;
  719. }
  720. rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr,
  721. RADEON_GART_PAGE_DUMMY);
  722. return 0;
  723. }
  724. /**
  725. * radeon_dummy_page_fini - free dummy page used by the driver
  726. *
  727. * @rdev: radeon_device pointer
  728. *
  729. * Frees the dummy page used by the driver (all asics).
  730. */
  731. void radeon_dummy_page_fini(struct radeon_device *rdev)
  732. {
  733. if (rdev->dummy_page.page == NULL)
  734. return;
  735. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  736. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  737. __free_page(rdev->dummy_page.page);
  738. rdev->dummy_page.page = NULL;
  739. }
  740. /* ATOM accessor methods */
  741. /*
  742. * ATOM is an interpreted byte code stored in tables in the vbios. The
  743. * driver registers callbacks to access registers and the interpreter
  744. * in the driver parses the tables and executes then to program specific
  745. * actions (set display modes, asic init, etc.). See radeon_atombios.c,
  746. * atombios.h, and atom.c
  747. */
  748. /**
  749. * cail_pll_read - read PLL register
  750. *
  751. * @info: atom card_info pointer
  752. * @reg: PLL register offset
  753. *
  754. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  755. * Returns the value of the PLL register.
  756. */
  757. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  758. {
  759. struct radeon_device *rdev = info->dev->dev_private;
  760. uint32_t r;
  761. r = rdev->pll_rreg(rdev, reg);
  762. return r;
  763. }
  764. /**
  765. * cail_pll_write - write PLL register
  766. *
  767. * @info: atom card_info pointer
  768. * @reg: PLL register offset
  769. * @val: value to write to the pll register
  770. *
  771. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  772. */
  773. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  774. {
  775. struct radeon_device *rdev = info->dev->dev_private;
  776. rdev->pll_wreg(rdev, reg, val);
  777. }
  778. /**
  779. * cail_mc_read - read MC (Memory Controller) register
  780. *
  781. * @info: atom card_info pointer
  782. * @reg: MC register offset
  783. *
  784. * Provides an MC register accessor for the atom interpreter (r4xx+).
  785. * Returns the value of the MC register.
  786. */
  787. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  788. {
  789. struct radeon_device *rdev = info->dev->dev_private;
  790. uint32_t r;
  791. r = rdev->mc_rreg(rdev, reg);
  792. return r;
  793. }
  794. /**
  795. * cail_mc_write - write MC (Memory Controller) register
  796. *
  797. * @info: atom card_info pointer
  798. * @reg: MC register offset
  799. * @val: value to write to the pll register
  800. *
  801. * Provides a MC register accessor for the atom interpreter (r4xx+).
  802. */
  803. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  804. {
  805. struct radeon_device *rdev = info->dev->dev_private;
  806. rdev->mc_wreg(rdev, reg, val);
  807. }
  808. /**
  809. * cail_reg_write - write MMIO register
  810. *
  811. * @info: atom card_info pointer
  812. * @reg: MMIO register offset
  813. * @val: value to write to the pll register
  814. *
  815. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  816. */
  817. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  818. {
  819. struct radeon_device *rdev = info->dev->dev_private;
  820. WREG32(reg*4, val);
  821. }
  822. /**
  823. * cail_reg_read - read MMIO register
  824. *
  825. * @info: atom card_info pointer
  826. * @reg: MMIO register offset
  827. *
  828. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  829. * Returns the value of the MMIO register.
  830. */
  831. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  832. {
  833. struct radeon_device *rdev = info->dev->dev_private;
  834. uint32_t r;
  835. r = RREG32(reg*4);
  836. return r;
  837. }
  838. /**
  839. * cail_ioreg_write - write IO register
  840. *
  841. * @info: atom card_info pointer
  842. * @reg: IO register offset
  843. * @val: value to write to the pll register
  844. *
  845. * Provides a IO register accessor for the atom interpreter (r4xx+).
  846. */
  847. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  848. {
  849. struct radeon_device *rdev = info->dev->dev_private;
  850. WREG32_IO(reg*4, val);
  851. }
  852. /**
  853. * cail_ioreg_read - read IO register
  854. *
  855. * @info: atom card_info pointer
  856. * @reg: IO register offset
  857. *
  858. * Provides an IO register accessor for the atom interpreter (r4xx+).
  859. * Returns the value of the IO register.
  860. */
  861. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  862. {
  863. struct radeon_device *rdev = info->dev->dev_private;
  864. uint32_t r;
  865. r = RREG32_IO(reg*4);
  866. return r;
  867. }
  868. /**
  869. * radeon_atombios_init - init the driver info and callbacks for atombios
  870. *
  871. * @rdev: radeon_device pointer
  872. *
  873. * Initializes the driver info and register access callbacks for the
  874. * ATOM interpreter (r4xx+).
  875. * Returns 0 on sucess, -ENOMEM on failure.
  876. * Called at driver startup.
  877. */
  878. int radeon_atombios_init(struct radeon_device *rdev)
  879. {
  880. struct card_info *atom_card_info =
  881. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  882. if (!atom_card_info)
  883. return -ENOMEM;
  884. rdev->mode_info.atom_card_info = atom_card_info;
  885. atom_card_info->dev = rdev->ddev;
  886. atom_card_info->reg_read = cail_reg_read;
  887. atom_card_info->reg_write = cail_reg_write;
  888. /* needed for iio ops */
  889. if (rdev->rio_mem) {
  890. atom_card_info->ioreg_read = cail_ioreg_read;
  891. atom_card_info->ioreg_write = cail_ioreg_write;
  892. } else {
  893. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  894. atom_card_info->ioreg_read = cail_reg_read;
  895. atom_card_info->ioreg_write = cail_reg_write;
  896. }
  897. atom_card_info->mc_read = cail_mc_read;
  898. atom_card_info->mc_write = cail_mc_write;
  899. atom_card_info->pll_read = cail_pll_read;
  900. atom_card_info->pll_write = cail_pll_write;
  901. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  902. if (!rdev->mode_info.atom_context) {
  903. radeon_atombios_fini(rdev);
  904. return -ENOMEM;
  905. }
  906. mutex_init(&rdev->mode_info.atom_context->mutex);
  907. mutex_init(&rdev->mode_info.atom_context->scratch_mutex);
  908. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  909. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  910. return 0;
  911. }
  912. /**
  913. * radeon_atombios_fini - free the driver info and callbacks for atombios
  914. *
  915. * @rdev: radeon_device pointer
  916. *
  917. * Frees the driver info and register access callbacks for the ATOM
  918. * interpreter (r4xx+).
  919. * Called at driver shutdown.
  920. */
  921. void radeon_atombios_fini(struct radeon_device *rdev)
  922. {
  923. if (rdev->mode_info.atom_context) {
  924. kfree(rdev->mode_info.atom_context->scratch);
  925. }
  926. kfree(rdev->mode_info.atom_context);
  927. rdev->mode_info.atom_context = NULL;
  928. kfree(rdev->mode_info.atom_card_info);
  929. rdev->mode_info.atom_card_info = NULL;
  930. }
  931. /* COMBIOS */
  932. /*
  933. * COMBIOS is the bios format prior to ATOM. It provides
  934. * command tables similar to ATOM, but doesn't have a unified
  935. * parser. See radeon_combios.c
  936. */
  937. /**
  938. * radeon_combios_init - init the driver info for combios
  939. *
  940. * @rdev: radeon_device pointer
  941. *
  942. * Initializes the driver info for combios (r1xx-r3xx).
  943. * Returns 0 on sucess.
  944. * Called at driver startup.
  945. */
  946. int radeon_combios_init(struct radeon_device *rdev)
  947. {
  948. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  949. return 0;
  950. }
  951. /**
  952. * radeon_combios_fini - free the driver info for combios
  953. *
  954. * @rdev: radeon_device pointer
  955. *
  956. * Frees the driver info for combios (r1xx-r3xx).
  957. * Called at driver shutdown.
  958. */
  959. void radeon_combios_fini(struct radeon_device *rdev)
  960. {
  961. }
  962. /* if we get transitioned to only one device, take VGA back */
  963. /**
  964. * radeon_vga_set_decode - enable/disable vga decode
  965. *
  966. * @cookie: radeon_device pointer
  967. * @state: enable/disable vga decode
  968. *
  969. * Enable/disable vga decode (all asics).
  970. * Returns VGA resource flags.
  971. */
  972. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  973. {
  974. struct radeon_device *rdev = cookie;
  975. radeon_vga_set_state(rdev, state);
  976. if (state)
  977. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  978. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  979. else
  980. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  981. }
  982. /**
  983. * radeon_check_pot_argument - check that argument is a power of two
  984. *
  985. * @arg: value to check
  986. *
  987. * Validates that a certain argument is a power of two (all asics).
  988. * Returns true if argument is valid.
  989. */
  990. static bool radeon_check_pot_argument(int arg)
  991. {
  992. return (arg & (arg - 1)) == 0;
  993. }
  994. /**
  995. * Determine a sensible default GART size according to ASIC family.
  996. *
  997. * @family ASIC family name
  998. */
  999. static int radeon_gart_size_auto(enum radeon_family family)
  1000. {
  1001. /* default to a larger gart size on newer asics */
  1002. if (family >= CHIP_TAHITI)
  1003. return 2048;
  1004. else if (family >= CHIP_RV770)
  1005. return 1024;
  1006. else
  1007. return 512;
  1008. }
  1009. /**
  1010. * radeon_check_arguments - validate module params
  1011. *
  1012. * @rdev: radeon_device pointer
  1013. *
  1014. * Validates certain module parameters and updates
  1015. * the associated values used by the driver (all asics).
  1016. */
  1017. static void radeon_check_arguments(struct radeon_device *rdev)
  1018. {
  1019. /* vramlimit must be a power of two */
  1020. if (!radeon_check_pot_argument(radeon_vram_limit)) {
  1021. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  1022. radeon_vram_limit);
  1023. radeon_vram_limit = 0;
  1024. }
  1025. if (radeon_gart_size == -1) {
  1026. radeon_gart_size = radeon_gart_size_auto(rdev->family);
  1027. }
  1028. /* gtt size must be power of two and greater or equal to 32M */
  1029. if (radeon_gart_size < 32) {
  1030. dev_warn(rdev->dev, "gart size (%d) too small\n",
  1031. radeon_gart_size);
  1032. radeon_gart_size = radeon_gart_size_auto(rdev->family);
  1033. } else if (!radeon_check_pot_argument(radeon_gart_size)) {
  1034. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  1035. radeon_gart_size);
  1036. radeon_gart_size = radeon_gart_size_auto(rdev->family);
  1037. }
  1038. rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
  1039. /* AGP mode can only be -1, 1, 2, 4, 8 */
  1040. switch (radeon_agpmode) {
  1041. case -1:
  1042. case 0:
  1043. case 1:
  1044. case 2:
  1045. case 4:
  1046. case 8:
  1047. break;
  1048. default:
  1049. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  1050. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  1051. radeon_agpmode = 0;
  1052. break;
  1053. }
  1054. if (!radeon_check_pot_argument(radeon_vm_size)) {
  1055. dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
  1056. radeon_vm_size);
  1057. radeon_vm_size = 4;
  1058. }
  1059. if (radeon_vm_size < 1) {
  1060. dev_warn(rdev->dev, "VM size (%d) to small, min is 1GB\n",
  1061. radeon_vm_size);
  1062. radeon_vm_size = 4;
  1063. }
  1064. /*
  1065. * Max GPUVM size for Cayman, SI and CI are 40 bits.
  1066. */
  1067. if (radeon_vm_size > 1024) {
  1068. dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
  1069. radeon_vm_size);
  1070. radeon_vm_size = 4;
  1071. }
  1072. /* defines number of bits in page table versus page directory,
  1073. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  1074. * page table and the remaining bits are in the page directory */
  1075. if (radeon_vm_block_size == -1) {
  1076. /* Total bits covered by PD + PTs */
  1077. unsigned bits = ilog2(radeon_vm_size) + 18;
  1078. /* Make sure the PD is 4K in size up to 8GB address space.
  1079. Above that split equal between PD and PTs */
  1080. if (radeon_vm_size <= 8)
  1081. radeon_vm_block_size = bits - 9;
  1082. else
  1083. radeon_vm_block_size = (bits + 3) / 2;
  1084. } else if (radeon_vm_block_size < 9) {
  1085. dev_warn(rdev->dev, "VM page table size (%d) too small\n",
  1086. radeon_vm_block_size);
  1087. radeon_vm_block_size = 9;
  1088. }
  1089. if (radeon_vm_block_size > 24 ||
  1090. (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
  1091. dev_warn(rdev->dev, "VM page table size (%d) too large\n",
  1092. radeon_vm_block_size);
  1093. radeon_vm_block_size = 9;
  1094. }
  1095. }
  1096. /**
  1097. * radeon_switcheroo_set_state - set switcheroo state
  1098. *
  1099. * @pdev: pci dev pointer
  1100. * @state: vga switcheroo state
  1101. *
  1102. * Callback for the switcheroo driver. Suspends or resumes the
  1103. * the asics before or after it is powered up using ACPI methods.
  1104. */
  1105. static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1106. {
  1107. struct drm_device *dev = pci_get_drvdata(pdev);
  1108. struct radeon_device *rdev = dev->dev_private;
  1109. if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1110. return;
  1111. if (state == VGA_SWITCHEROO_ON) {
  1112. unsigned d3_delay = dev->pdev->d3_delay;
  1113. printk(KERN_INFO "radeon: switched on\n");
  1114. /* don't suspend or resume card normally */
  1115. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1116. if (d3_delay < 20 && (rdev->px_quirk_flags & RADEON_PX_QUIRK_LONG_WAKEUP))
  1117. dev->pdev->d3_delay = 20;
  1118. radeon_resume_kms(dev, true, true);
  1119. dev->pdev->d3_delay = d3_delay;
  1120. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1121. drm_kms_helper_poll_enable(dev);
  1122. } else {
  1123. printk(KERN_INFO "radeon: switched off\n");
  1124. drm_kms_helper_poll_disable(dev);
  1125. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1126. radeon_suspend_kms(dev, true, true);
  1127. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1128. }
  1129. }
  1130. /**
  1131. * radeon_switcheroo_can_switch - see if switcheroo state can change
  1132. *
  1133. * @pdev: pci dev pointer
  1134. *
  1135. * Callback for the switcheroo driver. Check of the switcheroo
  1136. * state can be changed.
  1137. * Returns true if the state can be changed, false if not.
  1138. */
  1139. static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
  1140. {
  1141. struct drm_device *dev = pci_get_drvdata(pdev);
  1142. /*
  1143. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1144. * locking inversion with the driver load path. And the access here is
  1145. * completely racy anyway. So don't bother with locking for now.
  1146. */
  1147. return dev->open_count == 0;
  1148. }
  1149. static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
  1150. .set_gpu_state = radeon_switcheroo_set_state,
  1151. .reprobe = NULL,
  1152. .can_switch = radeon_switcheroo_can_switch,
  1153. };
  1154. /**
  1155. * radeon_device_init - initialize the driver
  1156. *
  1157. * @rdev: radeon_device pointer
  1158. * @pdev: drm dev pointer
  1159. * @pdev: pci dev pointer
  1160. * @flags: driver flags
  1161. *
  1162. * Initializes the driver info and hw (all asics).
  1163. * Returns 0 for success or an error on failure.
  1164. * Called at driver startup.
  1165. */
  1166. int radeon_device_init(struct radeon_device *rdev,
  1167. struct drm_device *ddev,
  1168. struct pci_dev *pdev,
  1169. uint32_t flags)
  1170. {
  1171. int r, i;
  1172. int dma_bits;
  1173. bool runtime = false;
  1174. rdev->shutdown = false;
  1175. rdev->dev = &pdev->dev;
  1176. rdev->ddev = ddev;
  1177. rdev->pdev = pdev;
  1178. rdev->flags = flags;
  1179. rdev->family = flags & RADEON_FAMILY_MASK;
  1180. rdev->is_atom_bios = false;
  1181. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  1182. rdev->mc.gtt_size = 512 * 1024 * 1024;
  1183. rdev->accel_working = false;
  1184. /* set up ring ids */
  1185. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  1186. rdev->ring[i].idx = i;
  1187. }
  1188. rdev->fence_context = fence_context_alloc(RADEON_NUM_RINGS);
  1189. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
  1190. radeon_family_name[rdev->family], pdev->vendor, pdev->device,
  1191. pdev->subsystem_vendor, pdev->subsystem_device);
  1192. /* mutex initialization are all done here so we
  1193. * can recall function without having locking issues */
  1194. mutex_init(&rdev->ring_lock);
  1195. mutex_init(&rdev->dc_hw_i2c_mutex);
  1196. atomic_set(&rdev->ih.lock, 0);
  1197. mutex_init(&rdev->gem.mutex);
  1198. mutex_init(&rdev->pm.mutex);
  1199. mutex_init(&rdev->gpu_clock_mutex);
  1200. mutex_init(&rdev->srbm_mutex);
  1201. mutex_init(&rdev->grbm_idx_mutex);
  1202. init_rwsem(&rdev->pm.mclk_lock);
  1203. init_rwsem(&rdev->exclusive_lock);
  1204. init_waitqueue_head(&rdev->irq.vblank_queue);
  1205. mutex_init(&rdev->mn_lock);
  1206. hash_init(rdev->mn_hash);
  1207. r = radeon_gem_init(rdev);
  1208. if (r)
  1209. return r;
  1210. radeon_check_arguments(rdev);
  1211. /* Adjust VM size here.
  1212. * Max GPUVM size for cayman+ is 40 bits.
  1213. */
  1214. rdev->vm_manager.max_pfn = radeon_vm_size << 18;
  1215. /* Set asic functions */
  1216. r = radeon_asic_init(rdev);
  1217. if (r)
  1218. return r;
  1219. /* all of the newer IGP chips have an internal gart
  1220. * However some rs4xx report as AGP, so remove that here.
  1221. */
  1222. if ((rdev->family >= CHIP_RS400) &&
  1223. (rdev->flags & RADEON_IS_IGP)) {
  1224. rdev->flags &= ~RADEON_IS_AGP;
  1225. }
  1226. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  1227. radeon_agp_disable(rdev);
  1228. }
  1229. /* Set the internal MC address mask
  1230. * This is the max address of the GPU's
  1231. * internal address space.
  1232. */
  1233. if (rdev->family >= CHIP_CAYMAN)
  1234. rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  1235. else if (rdev->family >= CHIP_CEDAR)
  1236. rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
  1237. else
  1238. rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
  1239. /* set DMA mask + need_dma32 flags.
  1240. * PCIE - can handle 40-bits.
  1241. * IGP - can handle 40-bits
  1242. * AGP - generally dma32 is safest
  1243. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  1244. */
  1245. rdev->need_dma32 = false;
  1246. if (rdev->flags & RADEON_IS_AGP)
  1247. rdev->need_dma32 = true;
  1248. if ((rdev->flags & RADEON_IS_PCI) &&
  1249. (rdev->family <= CHIP_RS740))
  1250. rdev->need_dma32 = true;
  1251. dma_bits = rdev->need_dma32 ? 32 : 40;
  1252. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  1253. if (r) {
  1254. rdev->need_dma32 = true;
  1255. dma_bits = 32;
  1256. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  1257. }
  1258. r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  1259. if (r) {
  1260. pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
  1261. printk(KERN_WARNING "radeon: No coherent DMA available.\n");
  1262. }
  1263. /* Registers mapping */
  1264. /* TODO: block userspace mapping of io register */
  1265. spin_lock_init(&rdev->mmio_idx_lock);
  1266. spin_lock_init(&rdev->smc_idx_lock);
  1267. spin_lock_init(&rdev->pll_idx_lock);
  1268. spin_lock_init(&rdev->mc_idx_lock);
  1269. spin_lock_init(&rdev->pcie_idx_lock);
  1270. spin_lock_init(&rdev->pciep_idx_lock);
  1271. spin_lock_init(&rdev->pif_idx_lock);
  1272. spin_lock_init(&rdev->cg_idx_lock);
  1273. spin_lock_init(&rdev->uvd_idx_lock);
  1274. spin_lock_init(&rdev->rcu_idx_lock);
  1275. spin_lock_init(&rdev->didt_idx_lock);
  1276. spin_lock_init(&rdev->end_idx_lock);
  1277. if (rdev->family >= CHIP_BONAIRE) {
  1278. rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
  1279. rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
  1280. } else {
  1281. rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
  1282. rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
  1283. }
  1284. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  1285. if (rdev->rmmio == NULL) {
  1286. return -ENOMEM;
  1287. }
  1288. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  1289. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  1290. /* doorbell bar mapping */
  1291. if (rdev->family >= CHIP_BONAIRE)
  1292. radeon_doorbell_init(rdev);
  1293. /* io port mapping */
  1294. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1295. if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
  1296. rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
  1297. rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
  1298. break;
  1299. }
  1300. }
  1301. if (rdev->rio_mem == NULL)
  1302. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1303. if (rdev->flags & RADEON_IS_PX)
  1304. radeon_device_handle_px_quirks(rdev);
  1305. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1306. /* this will fail for cards that aren't VGA class devices, just
  1307. * ignore it */
  1308. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  1309. if (rdev->flags & RADEON_IS_PX)
  1310. runtime = true;
  1311. vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
  1312. if (runtime)
  1313. vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
  1314. r = radeon_init(rdev);
  1315. if (r)
  1316. goto failed;
  1317. r = radeon_gem_debugfs_init(rdev);
  1318. if (r) {
  1319. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1320. }
  1321. r = radeon_mst_debugfs_init(rdev);
  1322. if (r) {
  1323. DRM_ERROR("registering mst debugfs failed (%d).\n", r);
  1324. }
  1325. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  1326. /* Acceleration not working on AGP card try again
  1327. * with fallback to PCI or PCIE GART
  1328. */
  1329. radeon_asic_reset(rdev);
  1330. radeon_fini(rdev);
  1331. radeon_agp_disable(rdev);
  1332. r = radeon_init(rdev);
  1333. if (r)
  1334. goto failed;
  1335. }
  1336. r = radeon_ib_ring_tests(rdev);
  1337. if (r)
  1338. DRM_ERROR("ib ring test failed (%d).\n", r);
  1339. /*
  1340. * Turks/Thames GPU will freeze whole laptop if DPM is not restarted
  1341. * after the CP ring have chew one packet at least. Hence here we stop
  1342. * and restart DPM after the radeon_ib_ring_tests().
  1343. */
  1344. if (rdev->pm.dpm_enabled &&
  1345. (rdev->pm.pm_method == PM_METHOD_DPM) &&
  1346. (rdev->family == CHIP_TURKS) &&
  1347. (rdev->flags & RADEON_IS_MOBILITY)) {
  1348. mutex_lock(&rdev->pm.mutex);
  1349. radeon_dpm_disable(rdev);
  1350. radeon_dpm_enable(rdev);
  1351. mutex_unlock(&rdev->pm.mutex);
  1352. }
  1353. if ((radeon_testing & 1)) {
  1354. if (rdev->accel_working)
  1355. radeon_test_moves(rdev);
  1356. else
  1357. DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
  1358. }
  1359. if ((radeon_testing & 2)) {
  1360. if (rdev->accel_working)
  1361. radeon_test_syncing(rdev);
  1362. else
  1363. DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
  1364. }
  1365. if (radeon_benchmarking) {
  1366. if (rdev->accel_working)
  1367. radeon_benchmark(rdev, radeon_benchmarking);
  1368. else
  1369. DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
  1370. }
  1371. return 0;
  1372. failed:
  1373. if (runtime)
  1374. vga_switcheroo_fini_domain_pm_ops(rdev->dev);
  1375. return r;
  1376. }
  1377. static void radeon_debugfs_remove_files(struct radeon_device *rdev);
  1378. /**
  1379. * radeon_device_fini - tear down the driver
  1380. *
  1381. * @rdev: radeon_device pointer
  1382. *
  1383. * Tear down the driver info (all asics).
  1384. * Called at driver shutdown.
  1385. */
  1386. void radeon_device_fini(struct radeon_device *rdev)
  1387. {
  1388. DRM_INFO("radeon: finishing device.\n");
  1389. rdev->shutdown = true;
  1390. /* evict vram memory */
  1391. radeon_bo_evict_vram(rdev);
  1392. radeon_fini(rdev);
  1393. vga_switcheroo_unregister_client(rdev->pdev);
  1394. if (rdev->flags & RADEON_IS_PX)
  1395. vga_switcheroo_fini_domain_pm_ops(rdev->dev);
  1396. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  1397. if (rdev->rio_mem)
  1398. pci_iounmap(rdev->pdev, rdev->rio_mem);
  1399. rdev->rio_mem = NULL;
  1400. iounmap(rdev->rmmio);
  1401. rdev->rmmio = NULL;
  1402. if (rdev->family >= CHIP_BONAIRE)
  1403. radeon_doorbell_fini(rdev);
  1404. radeon_debugfs_remove_files(rdev);
  1405. }
  1406. /*
  1407. * Suspend & resume.
  1408. */
  1409. /**
  1410. * radeon_suspend_kms - initiate device suspend
  1411. *
  1412. * @pdev: drm dev pointer
  1413. * @state: suspend state
  1414. *
  1415. * Puts the hw in the suspend state (all asics).
  1416. * Returns 0 for success or an error on failure.
  1417. * Called at driver suspend.
  1418. */
  1419. int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
  1420. {
  1421. struct radeon_device *rdev;
  1422. struct drm_crtc *crtc;
  1423. struct drm_connector *connector;
  1424. int i, r;
  1425. if (dev == NULL || dev->dev_private == NULL) {
  1426. return -ENODEV;
  1427. }
  1428. rdev = dev->dev_private;
  1429. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1430. return 0;
  1431. drm_kms_helper_poll_disable(dev);
  1432. drm_modeset_lock_all(dev);
  1433. /* turn off display hw */
  1434. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1435. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1436. }
  1437. drm_modeset_unlock_all(dev);
  1438. /* unpin the front buffers and cursors */
  1439. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1440. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1441. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
  1442. struct radeon_bo *robj;
  1443. if (radeon_crtc->cursor_bo) {
  1444. struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
  1445. r = radeon_bo_reserve(robj, false);
  1446. if (r == 0) {
  1447. radeon_bo_unpin(robj);
  1448. radeon_bo_unreserve(robj);
  1449. }
  1450. }
  1451. if (rfb == NULL || rfb->obj == NULL) {
  1452. continue;
  1453. }
  1454. robj = gem_to_radeon_bo(rfb->obj);
  1455. /* don't unpin kernel fb objects */
  1456. if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
  1457. r = radeon_bo_reserve(robj, false);
  1458. if (r == 0) {
  1459. radeon_bo_unpin(robj);
  1460. radeon_bo_unreserve(robj);
  1461. }
  1462. }
  1463. }
  1464. /* evict vram memory */
  1465. radeon_bo_evict_vram(rdev);
  1466. /* wait for gpu to finish processing current batch */
  1467. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  1468. r = radeon_fence_wait_empty(rdev, i);
  1469. if (r) {
  1470. /* delay GPU reset to resume */
  1471. radeon_fence_driver_force_completion(rdev, i);
  1472. }
  1473. }
  1474. radeon_save_bios_scratch_regs(rdev);
  1475. radeon_suspend(rdev);
  1476. radeon_hpd_fini(rdev);
  1477. /* evict remaining vram memory */
  1478. radeon_bo_evict_vram(rdev);
  1479. radeon_agp_suspend(rdev);
  1480. pci_save_state(dev->pdev);
  1481. if (suspend) {
  1482. /* Shut down the device */
  1483. pci_disable_device(dev->pdev);
  1484. pci_set_power_state(dev->pdev, PCI_D3hot);
  1485. }
  1486. if (fbcon) {
  1487. console_lock();
  1488. radeon_fbdev_set_suspend(rdev, 1);
  1489. console_unlock();
  1490. }
  1491. return 0;
  1492. }
  1493. /**
  1494. * radeon_resume_kms - initiate device resume
  1495. *
  1496. * @pdev: drm dev pointer
  1497. *
  1498. * Bring the hw back to operating state (all asics).
  1499. * Returns 0 for success or an error on failure.
  1500. * Called at driver resume.
  1501. */
  1502. int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
  1503. {
  1504. struct drm_connector *connector;
  1505. struct radeon_device *rdev = dev->dev_private;
  1506. struct drm_crtc *crtc;
  1507. int r;
  1508. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1509. return 0;
  1510. if (fbcon) {
  1511. console_lock();
  1512. }
  1513. if (resume) {
  1514. pci_set_power_state(dev->pdev, PCI_D0);
  1515. pci_restore_state(dev->pdev);
  1516. if (pci_enable_device(dev->pdev)) {
  1517. if (fbcon)
  1518. console_unlock();
  1519. return -1;
  1520. }
  1521. }
  1522. /* resume AGP if in use */
  1523. radeon_agp_resume(rdev);
  1524. radeon_resume(rdev);
  1525. r = radeon_ib_ring_tests(rdev);
  1526. if (r)
  1527. DRM_ERROR("ib ring test failed (%d).\n", r);
  1528. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  1529. /* do dpm late init */
  1530. r = radeon_pm_late_init(rdev);
  1531. if (r) {
  1532. rdev->pm.dpm_enabled = false;
  1533. DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
  1534. }
  1535. } else {
  1536. /* resume old pm late */
  1537. radeon_pm_resume(rdev);
  1538. }
  1539. radeon_restore_bios_scratch_regs(rdev);
  1540. /* pin cursors */
  1541. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1542. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1543. if (radeon_crtc->cursor_bo) {
  1544. struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
  1545. r = radeon_bo_reserve(robj, false);
  1546. if (r == 0) {
  1547. /* Only 27 bit offset for legacy cursor */
  1548. r = radeon_bo_pin_restricted(robj,
  1549. RADEON_GEM_DOMAIN_VRAM,
  1550. ASIC_IS_AVIVO(rdev) ?
  1551. 0 : 1 << 27,
  1552. &radeon_crtc->cursor_addr);
  1553. if (r != 0)
  1554. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  1555. radeon_bo_unreserve(robj);
  1556. }
  1557. }
  1558. }
  1559. /* init dig PHYs, disp eng pll */
  1560. if (rdev->is_atom_bios) {
  1561. radeon_atom_encoder_init(rdev);
  1562. radeon_atom_disp_eng_pll_init(rdev);
  1563. /* turn on the BL */
  1564. if (rdev->mode_info.bl_encoder) {
  1565. u8 bl_level = radeon_get_backlight_level(rdev,
  1566. rdev->mode_info.bl_encoder);
  1567. radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
  1568. bl_level);
  1569. }
  1570. }
  1571. /* reset hpd state */
  1572. radeon_hpd_init(rdev);
  1573. /* blat the mode back in */
  1574. if (fbcon) {
  1575. drm_helper_resume_force_mode(dev);
  1576. /* turn on display hw */
  1577. drm_modeset_lock_all(dev);
  1578. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1579. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1580. }
  1581. drm_modeset_unlock_all(dev);
  1582. }
  1583. drm_kms_helper_poll_enable(dev);
  1584. /* set the power state here in case we are a PX system or headless */
  1585. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
  1586. radeon_pm_compute_clocks(rdev);
  1587. if (fbcon) {
  1588. radeon_fbdev_set_suspend(rdev, 0);
  1589. console_unlock();
  1590. }
  1591. return 0;
  1592. }
  1593. /**
  1594. * radeon_gpu_reset - reset the asic
  1595. *
  1596. * @rdev: radeon device pointer
  1597. *
  1598. * Attempt the reset the GPU if it has hung (all asics).
  1599. * Returns 0 for success or an error on failure.
  1600. */
  1601. int radeon_gpu_reset(struct radeon_device *rdev)
  1602. {
  1603. unsigned ring_sizes[RADEON_NUM_RINGS];
  1604. uint32_t *ring_data[RADEON_NUM_RINGS];
  1605. bool saved = false;
  1606. int i, r;
  1607. int resched;
  1608. down_write(&rdev->exclusive_lock);
  1609. if (!rdev->needs_reset) {
  1610. up_write(&rdev->exclusive_lock);
  1611. return 0;
  1612. }
  1613. atomic_inc(&rdev->gpu_reset_counter);
  1614. radeon_save_bios_scratch_regs(rdev);
  1615. /* block TTM */
  1616. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1617. radeon_suspend(rdev);
  1618. radeon_hpd_fini(rdev);
  1619. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1620. ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
  1621. &ring_data[i]);
  1622. if (ring_sizes[i]) {
  1623. saved = true;
  1624. dev_info(rdev->dev, "Saved %d dwords of commands "
  1625. "on ring %d.\n", ring_sizes[i], i);
  1626. }
  1627. }
  1628. r = radeon_asic_reset(rdev);
  1629. if (!r) {
  1630. dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
  1631. radeon_resume(rdev);
  1632. }
  1633. radeon_restore_bios_scratch_regs(rdev);
  1634. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1635. if (!r && ring_data[i]) {
  1636. radeon_ring_restore(rdev, &rdev->ring[i],
  1637. ring_sizes[i], ring_data[i]);
  1638. } else {
  1639. radeon_fence_driver_force_completion(rdev, i);
  1640. kfree(ring_data[i]);
  1641. }
  1642. }
  1643. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
  1644. /* do dpm late init */
  1645. r = radeon_pm_late_init(rdev);
  1646. if (r) {
  1647. rdev->pm.dpm_enabled = false;
  1648. DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
  1649. }
  1650. } else {
  1651. /* resume old pm late */
  1652. radeon_pm_resume(rdev);
  1653. }
  1654. /* init dig PHYs, disp eng pll */
  1655. if (rdev->is_atom_bios) {
  1656. radeon_atom_encoder_init(rdev);
  1657. radeon_atom_disp_eng_pll_init(rdev);
  1658. /* turn on the BL */
  1659. if (rdev->mode_info.bl_encoder) {
  1660. u8 bl_level = radeon_get_backlight_level(rdev,
  1661. rdev->mode_info.bl_encoder);
  1662. radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
  1663. bl_level);
  1664. }
  1665. }
  1666. /* reset hpd state */
  1667. radeon_hpd_init(rdev);
  1668. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1669. rdev->in_reset = true;
  1670. rdev->needs_reset = false;
  1671. downgrade_write(&rdev->exclusive_lock);
  1672. drm_helper_resume_force_mode(rdev->ddev);
  1673. /* set the power state here in case we are a PX system or headless */
  1674. if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
  1675. radeon_pm_compute_clocks(rdev);
  1676. if (!r) {
  1677. r = radeon_ib_ring_tests(rdev);
  1678. if (r && saved)
  1679. r = -EAGAIN;
  1680. } else {
  1681. /* bad news, how to tell it to userspace ? */
  1682. dev_info(rdev->dev, "GPU reset failed\n");
  1683. }
  1684. rdev->needs_reset = r == -EAGAIN;
  1685. rdev->in_reset = false;
  1686. up_read(&rdev->exclusive_lock);
  1687. return r;
  1688. }
  1689. /*
  1690. * Debugfs
  1691. */
  1692. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1693. struct drm_info_list *files,
  1694. unsigned nfiles)
  1695. {
  1696. unsigned i;
  1697. for (i = 0; i < rdev->debugfs_count; i++) {
  1698. if (rdev->debugfs[i].files == files) {
  1699. /* Already registered */
  1700. return 0;
  1701. }
  1702. }
  1703. i = rdev->debugfs_count + 1;
  1704. if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
  1705. DRM_ERROR("Reached maximum number of debugfs components.\n");
  1706. DRM_ERROR("Report so we increase "
  1707. "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
  1708. return -EINVAL;
  1709. }
  1710. rdev->debugfs[rdev->debugfs_count].files = files;
  1711. rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
  1712. rdev->debugfs_count = i;
  1713. #if defined(CONFIG_DEBUG_FS)
  1714. drm_debugfs_create_files(files, nfiles,
  1715. rdev->ddev->control->debugfs_root,
  1716. rdev->ddev->control);
  1717. drm_debugfs_create_files(files, nfiles,
  1718. rdev->ddev->primary->debugfs_root,
  1719. rdev->ddev->primary);
  1720. #endif
  1721. return 0;
  1722. }
  1723. static void radeon_debugfs_remove_files(struct radeon_device *rdev)
  1724. {
  1725. #if defined(CONFIG_DEBUG_FS)
  1726. unsigned i;
  1727. for (i = 0; i < rdev->debugfs_count; i++) {
  1728. drm_debugfs_remove_files(rdev->debugfs[i].files,
  1729. rdev->debugfs[i].num_files,
  1730. rdev->ddev->control);
  1731. drm_debugfs_remove_files(rdev->debugfs[i].files,
  1732. rdev->debugfs[i].num_files,
  1733. rdev->ddev->primary);
  1734. }
  1735. #endif
  1736. }
  1737. #if defined(CONFIG_DEBUG_FS)
  1738. int radeon_debugfs_init(struct drm_minor *minor)
  1739. {
  1740. return 0;
  1741. }
  1742. void radeon_debugfs_cleanup(struct drm_minor *minor)
  1743. {
  1744. }
  1745. #endif