cik.c 284 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_audio.h"
  31. #include "cikd.h"
  32. #include "atom.h"
  33. #include "cik_blit_shaders.h"
  34. #include "radeon_ucode.h"
  35. #include "clearstate_ci.h"
  36. #include "radeon_kfd.h"
  37. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_mc2.bin");
  43. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  44. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  45. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  46. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  47. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  48. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  49. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_mc.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  53. MODULE_FIRMWARE("radeon/bonaire_smc.bin");
  54. MODULE_FIRMWARE("radeon/HAWAII_pfp.bin");
  55. MODULE_FIRMWARE("radeon/HAWAII_me.bin");
  56. MODULE_FIRMWARE("radeon/HAWAII_ce.bin");
  57. MODULE_FIRMWARE("radeon/HAWAII_mec.bin");
  58. MODULE_FIRMWARE("radeon/HAWAII_mc.bin");
  59. MODULE_FIRMWARE("radeon/HAWAII_mc2.bin");
  60. MODULE_FIRMWARE("radeon/HAWAII_rlc.bin");
  61. MODULE_FIRMWARE("radeon/HAWAII_sdma.bin");
  62. MODULE_FIRMWARE("radeon/HAWAII_smc.bin");
  63. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  64. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  65. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  66. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  67. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  68. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  69. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  70. MODULE_FIRMWARE("radeon/hawaii_smc.bin");
  71. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  72. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  73. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  74. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  75. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  76. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  77. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  78. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  79. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  80. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  81. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  82. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  83. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  84. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  85. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  86. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  87. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  88. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  89. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  90. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  91. MODULE_FIRMWARE("radeon/kabini_me.bin");
  92. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  93. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  94. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  95. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  96. MODULE_FIRMWARE("radeon/MULLINS_pfp.bin");
  97. MODULE_FIRMWARE("radeon/MULLINS_me.bin");
  98. MODULE_FIRMWARE("radeon/MULLINS_ce.bin");
  99. MODULE_FIRMWARE("radeon/MULLINS_mec.bin");
  100. MODULE_FIRMWARE("radeon/MULLINS_rlc.bin");
  101. MODULE_FIRMWARE("radeon/MULLINS_sdma.bin");
  102. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  103. MODULE_FIRMWARE("radeon/mullins_me.bin");
  104. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  105. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  106. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  107. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  108. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  109. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  110. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  111. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  112. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  113. extern void sumo_rlc_fini(struct radeon_device *rdev);
  114. extern int sumo_rlc_init(struct radeon_device *rdev);
  115. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  116. extern void si_rlc_reset(struct radeon_device *rdev);
  117. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  118. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh);
  119. extern int cik_sdma_resume(struct radeon_device *rdev);
  120. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  121. extern void cik_sdma_fini(struct radeon_device *rdev);
  122. extern void vce_v2_0_enable_mgcg(struct radeon_device *rdev, bool enable);
  123. static void cik_rlc_stop(struct radeon_device *rdev);
  124. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  125. static void cik_program_aspm(struct radeon_device *rdev);
  126. static void cik_init_pg(struct radeon_device *rdev);
  127. static void cik_init_cg(struct radeon_device *rdev);
  128. static void cik_fini_pg(struct radeon_device *rdev);
  129. static void cik_fini_cg(struct radeon_device *rdev);
  130. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  131. bool enable);
  132. /**
  133. * cik_get_allowed_info_register - fetch the register for the info ioctl
  134. *
  135. * @rdev: radeon_device pointer
  136. * @reg: register offset in bytes
  137. * @val: register value
  138. *
  139. * Returns 0 for success or -EINVAL for an invalid register
  140. *
  141. */
  142. int cik_get_allowed_info_register(struct radeon_device *rdev,
  143. u32 reg, u32 *val)
  144. {
  145. switch (reg) {
  146. case GRBM_STATUS:
  147. case GRBM_STATUS2:
  148. case GRBM_STATUS_SE0:
  149. case GRBM_STATUS_SE1:
  150. case GRBM_STATUS_SE2:
  151. case GRBM_STATUS_SE3:
  152. case SRBM_STATUS:
  153. case SRBM_STATUS2:
  154. case (SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET):
  155. case (SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET):
  156. case UVD_STATUS:
  157. /* TODO VCE */
  158. *val = RREG32(reg);
  159. return 0;
  160. default:
  161. return -EINVAL;
  162. }
  163. }
  164. /*
  165. * Indirect registers accessor
  166. */
  167. u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
  168. {
  169. unsigned long flags;
  170. u32 r;
  171. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  172. WREG32(CIK_DIDT_IND_INDEX, (reg));
  173. r = RREG32(CIK_DIDT_IND_DATA);
  174. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  175. return r;
  176. }
  177. void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  178. {
  179. unsigned long flags;
  180. spin_lock_irqsave(&rdev->didt_idx_lock, flags);
  181. WREG32(CIK_DIDT_IND_INDEX, (reg));
  182. WREG32(CIK_DIDT_IND_DATA, (v));
  183. spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
  184. }
  185. /* get temperature in millidegrees */
  186. int ci_get_temp(struct radeon_device *rdev)
  187. {
  188. u32 temp;
  189. int actual_temp = 0;
  190. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  191. CTF_TEMP_SHIFT;
  192. if (temp & 0x200)
  193. actual_temp = 255;
  194. else
  195. actual_temp = temp & 0x1ff;
  196. actual_temp = actual_temp * 1000;
  197. return actual_temp;
  198. }
  199. /* get temperature in millidegrees */
  200. int kv_get_temp(struct radeon_device *rdev)
  201. {
  202. u32 temp;
  203. int actual_temp = 0;
  204. temp = RREG32_SMC(0xC0300E0C);
  205. if (temp)
  206. actual_temp = (temp / 8) - 49;
  207. else
  208. actual_temp = 0;
  209. actual_temp = actual_temp * 1000;
  210. return actual_temp;
  211. }
  212. /*
  213. * Indirect registers accessor
  214. */
  215. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  216. {
  217. unsigned long flags;
  218. u32 r;
  219. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  220. WREG32(PCIE_INDEX, reg);
  221. (void)RREG32(PCIE_INDEX);
  222. r = RREG32(PCIE_DATA);
  223. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  224. return r;
  225. }
  226. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  227. {
  228. unsigned long flags;
  229. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  230. WREG32(PCIE_INDEX, reg);
  231. (void)RREG32(PCIE_INDEX);
  232. WREG32(PCIE_DATA, v);
  233. (void)RREG32(PCIE_DATA);
  234. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  235. }
  236. static const u32 spectre_rlc_save_restore_register_list[] =
  237. {
  238. (0x0e00 << 16) | (0xc12c >> 2),
  239. 0x00000000,
  240. (0x0e00 << 16) | (0xc140 >> 2),
  241. 0x00000000,
  242. (0x0e00 << 16) | (0xc150 >> 2),
  243. 0x00000000,
  244. (0x0e00 << 16) | (0xc15c >> 2),
  245. 0x00000000,
  246. (0x0e00 << 16) | (0xc168 >> 2),
  247. 0x00000000,
  248. (0x0e00 << 16) | (0xc170 >> 2),
  249. 0x00000000,
  250. (0x0e00 << 16) | (0xc178 >> 2),
  251. 0x00000000,
  252. (0x0e00 << 16) | (0xc204 >> 2),
  253. 0x00000000,
  254. (0x0e00 << 16) | (0xc2b4 >> 2),
  255. 0x00000000,
  256. (0x0e00 << 16) | (0xc2b8 >> 2),
  257. 0x00000000,
  258. (0x0e00 << 16) | (0xc2bc >> 2),
  259. 0x00000000,
  260. (0x0e00 << 16) | (0xc2c0 >> 2),
  261. 0x00000000,
  262. (0x0e00 << 16) | (0x8228 >> 2),
  263. 0x00000000,
  264. (0x0e00 << 16) | (0x829c >> 2),
  265. 0x00000000,
  266. (0x0e00 << 16) | (0x869c >> 2),
  267. 0x00000000,
  268. (0x0600 << 16) | (0x98f4 >> 2),
  269. 0x00000000,
  270. (0x0e00 << 16) | (0x98f8 >> 2),
  271. 0x00000000,
  272. (0x0e00 << 16) | (0x9900 >> 2),
  273. 0x00000000,
  274. (0x0e00 << 16) | (0xc260 >> 2),
  275. 0x00000000,
  276. (0x0e00 << 16) | (0x90e8 >> 2),
  277. 0x00000000,
  278. (0x0e00 << 16) | (0x3c000 >> 2),
  279. 0x00000000,
  280. (0x0e00 << 16) | (0x3c00c >> 2),
  281. 0x00000000,
  282. (0x0e00 << 16) | (0x8c1c >> 2),
  283. 0x00000000,
  284. (0x0e00 << 16) | (0x9700 >> 2),
  285. 0x00000000,
  286. (0x0e00 << 16) | (0xcd20 >> 2),
  287. 0x00000000,
  288. (0x4e00 << 16) | (0xcd20 >> 2),
  289. 0x00000000,
  290. (0x5e00 << 16) | (0xcd20 >> 2),
  291. 0x00000000,
  292. (0x6e00 << 16) | (0xcd20 >> 2),
  293. 0x00000000,
  294. (0x7e00 << 16) | (0xcd20 >> 2),
  295. 0x00000000,
  296. (0x8e00 << 16) | (0xcd20 >> 2),
  297. 0x00000000,
  298. (0x9e00 << 16) | (0xcd20 >> 2),
  299. 0x00000000,
  300. (0xae00 << 16) | (0xcd20 >> 2),
  301. 0x00000000,
  302. (0xbe00 << 16) | (0xcd20 >> 2),
  303. 0x00000000,
  304. (0x0e00 << 16) | (0x89bc >> 2),
  305. 0x00000000,
  306. (0x0e00 << 16) | (0x8900 >> 2),
  307. 0x00000000,
  308. 0x3,
  309. (0x0e00 << 16) | (0xc130 >> 2),
  310. 0x00000000,
  311. (0x0e00 << 16) | (0xc134 >> 2),
  312. 0x00000000,
  313. (0x0e00 << 16) | (0xc1fc >> 2),
  314. 0x00000000,
  315. (0x0e00 << 16) | (0xc208 >> 2),
  316. 0x00000000,
  317. (0x0e00 << 16) | (0xc264 >> 2),
  318. 0x00000000,
  319. (0x0e00 << 16) | (0xc268 >> 2),
  320. 0x00000000,
  321. (0x0e00 << 16) | (0xc26c >> 2),
  322. 0x00000000,
  323. (0x0e00 << 16) | (0xc270 >> 2),
  324. 0x00000000,
  325. (0x0e00 << 16) | (0xc274 >> 2),
  326. 0x00000000,
  327. (0x0e00 << 16) | (0xc278 >> 2),
  328. 0x00000000,
  329. (0x0e00 << 16) | (0xc27c >> 2),
  330. 0x00000000,
  331. (0x0e00 << 16) | (0xc280 >> 2),
  332. 0x00000000,
  333. (0x0e00 << 16) | (0xc284 >> 2),
  334. 0x00000000,
  335. (0x0e00 << 16) | (0xc288 >> 2),
  336. 0x00000000,
  337. (0x0e00 << 16) | (0xc28c >> 2),
  338. 0x00000000,
  339. (0x0e00 << 16) | (0xc290 >> 2),
  340. 0x00000000,
  341. (0x0e00 << 16) | (0xc294 >> 2),
  342. 0x00000000,
  343. (0x0e00 << 16) | (0xc298 >> 2),
  344. 0x00000000,
  345. (0x0e00 << 16) | (0xc29c >> 2),
  346. 0x00000000,
  347. (0x0e00 << 16) | (0xc2a0 >> 2),
  348. 0x00000000,
  349. (0x0e00 << 16) | (0xc2a4 >> 2),
  350. 0x00000000,
  351. (0x0e00 << 16) | (0xc2a8 >> 2),
  352. 0x00000000,
  353. (0x0e00 << 16) | (0xc2ac >> 2),
  354. 0x00000000,
  355. (0x0e00 << 16) | (0xc2b0 >> 2),
  356. 0x00000000,
  357. (0x0e00 << 16) | (0x301d0 >> 2),
  358. 0x00000000,
  359. (0x0e00 << 16) | (0x30238 >> 2),
  360. 0x00000000,
  361. (0x0e00 << 16) | (0x30250 >> 2),
  362. 0x00000000,
  363. (0x0e00 << 16) | (0x30254 >> 2),
  364. 0x00000000,
  365. (0x0e00 << 16) | (0x30258 >> 2),
  366. 0x00000000,
  367. (0x0e00 << 16) | (0x3025c >> 2),
  368. 0x00000000,
  369. (0x4e00 << 16) | (0xc900 >> 2),
  370. 0x00000000,
  371. (0x5e00 << 16) | (0xc900 >> 2),
  372. 0x00000000,
  373. (0x6e00 << 16) | (0xc900 >> 2),
  374. 0x00000000,
  375. (0x7e00 << 16) | (0xc900 >> 2),
  376. 0x00000000,
  377. (0x8e00 << 16) | (0xc900 >> 2),
  378. 0x00000000,
  379. (0x9e00 << 16) | (0xc900 >> 2),
  380. 0x00000000,
  381. (0xae00 << 16) | (0xc900 >> 2),
  382. 0x00000000,
  383. (0xbe00 << 16) | (0xc900 >> 2),
  384. 0x00000000,
  385. (0x4e00 << 16) | (0xc904 >> 2),
  386. 0x00000000,
  387. (0x5e00 << 16) | (0xc904 >> 2),
  388. 0x00000000,
  389. (0x6e00 << 16) | (0xc904 >> 2),
  390. 0x00000000,
  391. (0x7e00 << 16) | (0xc904 >> 2),
  392. 0x00000000,
  393. (0x8e00 << 16) | (0xc904 >> 2),
  394. 0x00000000,
  395. (0x9e00 << 16) | (0xc904 >> 2),
  396. 0x00000000,
  397. (0xae00 << 16) | (0xc904 >> 2),
  398. 0x00000000,
  399. (0xbe00 << 16) | (0xc904 >> 2),
  400. 0x00000000,
  401. (0x4e00 << 16) | (0xc908 >> 2),
  402. 0x00000000,
  403. (0x5e00 << 16) | (0xc908 >> 2),
  404. 0x00000000,
  405. (0x6e00 << 16) | (0xc908 >> 2),
  406. 0x00000000,
  407. (0x7e00 << 16) | (0xc908 >> 2),
  408. 0x00000000,
  409. (0x8e00 << 16) | (0xc908 >> 2),
  410. 0x00000000,
  411. (0x9e00 << 16) | (0xc908 >> 2),
  412. 0x00000000,
  413. (0xae00 << 16) | (0xc908 >> 2),
  414. 0x00000000,
  415. (0xbe00 << 16) | (0xc908 >> 2),
  416. 0x00000000,
  417. (0x4e00 << 16) | (0xc90c >> 2),
  418. 0x00000000,
  419. (0x5e00 << 16) | (0xc90c >> 2),
  420. 0x00000000,
  421. (0x6e00 << 16) | (0xc90c >> 2),
  422. 0x00000000,
  423. (0x7e00 << 16) | (0xc90c >> 2),
  424. 0x00000000,
  425. (0x8e00 << 16) | (0xc90c >> 2),
  426. 0x00000000,
  427. (0x9e00 << 16) | (0xc90c >> 2),
  428. 0x00000000,
  429. (0xae00 << 16) | (0xc90c >> 2),
  430. 0x00000000,
  431. (0xbe00 << 16) | (0xc90c >> 2),
  432. 0x00000000,
  433. (0x4e00 << 16) | (0xc910 >> 2),
  434. 0x00000000,
  435. (0x5e00 << 16) | (0xc910 >> 2),
  436. 0x00000000,
  437. (0x6e00 << 16) | (0xc910 >> 2),
  438. 0x00000000,
  439. (0x7e00 << 16) | (0xc910 >> 2),
  440. 0x00000000,
  441. (0x8e00 << 16) | (0xc910 >> 2),
  442. 0x00000000,
  443. (0x9e00 << 16) | (0xc910 >> 2),
  444. 0x00000000,
  445. (0xae00 << 16) | (0xc910 >> 2),
  446. 0x00000000,
  447. (0xbe00 << 16) | (0xc910 >> 2),
  448. 0x00000000,
  449. (0x0e00 << 16) | (0xc99c >> 2),
  450. 0x00000000,
  451. (0x0e00 << 16) | (0x9834 >> 2),
  452. 0x00000000,
  453. (0x0000 << 16) | (0x30f00 >> 2),
  454. 0x00000000,
  455. (0x0001 << 16) | (0x30f00 >> 2),
  456. 0x00000000,
  457. (0x0000 << 16) | (0x30f04 >> 2),
  458. 0x00000000,
  459. (0x0001 << 16) | (0x30f04 >> 2),
  460. 0x00000000,
  461. (0x0000 << 16) | (0x30f08 >> 2),
  462. 0x00000000,
  463. (0x0001 << 16) | (0x30f08 >> 2),
  464. 0x00000000,
  465. (0x0000 << 16) | (0x30f0c >> 2),
  466. 0x00000000,
  467. (0x0001 << 16) | (0x30f0c >> 2),
  468. 0x00000000,
  469. (0x0600 << 16) | (0x9b7c >> 2),
  470. 0x00000000,
  471. (0x0e00 << 16) | (0x8a14 >> 2),
  472. 0x00000000,
  473. (0x0e00 << 16) | (0x8a18 >> 2),
  474. 0x00000000,
  475. (0x0600 << 16) | (0x30a00 >> 2),
  476. 0x00000000,
  477. (0x0e00 << 16) | (0x8bf0 >> 2),
  478. 0x00000000,
  479. (0x0e00 << 16) | (0x8bcc >> 2),
  480. 0x00000000,
  481. (0x0e00 << 16) | (0x8b24 >> 2),
  482. 0x00000000,
  483. (0x0e00 << 16) | (0x30a04 >> 2),
  484. 0x00000000,
  485. (0x0600 << 16) | (0x30a10 >> 2),
  486. 0x00000000,
  487. (0x0600 << 16) | (0x30a14 >> 2),
  488. 0x00000000,
  489. (0x0600 << 16) | (0x30a18 >> 2),
  490. 0x00000000,
  491. (0x0600 << 16) | (0x30a2c >> 2),
  492. 0x00000000,
  493. (0x0e00 << 16) | (0xc700 >> 2),
  494. 0x00000000,
  495. (0x0e00 << 16) | (0xc704 >> 2),
  496. 0x00000000,
  497. (0x0e00 << 16) | (0xc708 >> 2),
  498. 0x00000000,
  499. (0x0e00 << 16) | (0xc768 >> 2),
  500. 0x00000000,
  501. (0x0400 << 16) | (0xc770 >> 2),
  502. 0x00000000,
  503. (0x0400 << 16) | (0xc774 >> 2),
  504. 0x00000000,
  505. (0x0400 << 16) | (0xc778 >> 2),
  506. 0x00000000,
  507. (0x0400 << 16) | (0xc77c >> 2),
  508. 0x00000000,
  509. (0x0400 << 16) | (0xc780 >> 2),
  510. 0x00000000,
  511. (0x0400 << 16) | (0xc784 >> 2),
  512. 0x00000000,
  513. (0x0400 << 16) | (0xc788 >> 2),
  514. 0x00000000,
  515. (0x0400 << 16) | (0xc78c >> 2),
  516. 0x00000000,
  517. (0x0400 << 16) | (0xc798 >> 2),
  518. 0x00000000,
  519. (0x0400 << 16) | (0xc79c >> 2),
  520. 0x00000000,
  521. (0x0400 << 16) | (0xc7a0 >> 2),
  522. 0x00000000,
  523. (0x0400 << 16) | (0xc7a4 >> 2),
  524. 0x00000000,
  525. (0x0400 << 16) | (0xc7a8 >> 2),
  526. 0x00000000,
  527. (0x0400 << 16) | (0xc7ac >> 2),
  528. 0x00000000,
  529. (0x0400 << 16) | (0xc7b0 >> 2),
  530. 0x00000000,
  531. (0x0400 << 16) | (0xc7b4 >> 2),
  532. 0x00000000,
  533. (0x0e00 << 16) | (0x9100 >> 2),
  534. 0x00000000,
  535. (0x0e00 << 16) | (0x3c010 >> 2),
  536. 0x00000000,
  537. (0x0e00 << 16) | (0x92a8 >> 2),
  538. 0x00000000,
  539. (0x0e00 << 16) | (0x92ac >> 2),
  540. 0x00000000,
  541. (0x0e00 << 16) | (0x92b4 >> 2),
  542. 0x00000000,
  543. (0x0e00 << 16) | (0x92b8 >> 2),
  544. 0x00000000,
  545. (0x0e00 << 16) | (0x92bc >> 2),
  546. 0x00000000,
  547. (0x0e00 << 16) | (0x92c0 >> 2),
  548. 0x00000000,
  549. (0x0e00 << 16) | (0x92c4 >> 2),
  550. 0x00000000,
  551. (0x0e00 << 16) | (0x92c8 >> 2),
  552. 0x00000000,
  553. (0x0e00 << 16) | (0x92cc >> 2),
  554. 0x00000000,
  555. (0x0e00 << 16) | (0x92d0 >> 2),
  556. 0x00000000,
  557. (0x0e00 << 16) | (0x8c00 >> 2),
  558. 0x00000000,
  559. (0x0e00 << 16) | (0x8c04 >> 2),
  560. 0x00000000,
  561. (0x0e00 << 16) | (0x8c20 >> 2),
  562. 0x00000000,
  563. (0x0e00 << 16) | (0x8c38 >> 2),
  564. 0x00000000,
  565. (0x0e00 << 16) | (0x8c3c >> 2),
  566. 0x00000000,
  567. (0x0e00 << 16) | (0xae00 >> 2),
  568. 0x00000000,
  569. (0x0e00 << 16) | (0x9604 >> 2),
  570. 0x00000000,
  571. (0x0e00 << 16) | (0xac08 >> 2),
  572. 0x00000000,
  573. (0x0e00 << 16) | (0xac0c >> 2),
  574. 0x00000000,
  575. (0x0e00 << 16) | (0xac10 >> 2),
  576. 0x00000000,
  577. (0x0e00 << 16) | (0xac14 >> 2),
  578. 0x00000000,
  579. (0x0e00 << 16) | (0xac58 >> 2),
  580. 0x00000000,
  581. (0x0e00 << 16) | (0xac68 >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0xac6c >> 2),
  584. 0x00000000,
  585. (0x0e00 << 16) | (0xac70 >> 2),
  586. 0x00000000,
  587. (0x0e00 << 16) | (0xac74 >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0xac78 >> 2),
  590. 0x00000000,
  591. (0x0e00 << 16) | (0xac7c >> 2),
  592. 0x00000000,
  593. (0x0e00 << 16) | (0xac80 >> 2),
  594. 0x00000000,
  595. (0x0e00 << 16) | (0xac84 >> 2),
  596. 0x00000000,
  597. (0x0e00 << 16) | (0xac88 >> 2),
  598. 0x00000000,
  599. (0x0e00 << 16) | (0xac8c >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0x970c >> 2),
  602. 0x00000000,
  603. (0x0e00 << 16) | (0x9714 >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0x9718 >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0x971c >> 2),
  608. 0x00000000,
  609. (0x0e00 << 16) | (0x31068 >> 2),
  610. 0x00000000,
  611. (0x4e00 << 16) | (0x31068 >> 2),
  612. 0x00000000,
  613. (0x5e00 << 16) | (0x31068 >> 2),
  614. 0x00000000,
  615. (0x6e00 << 16) | (0x31068 >> 2),
  616. 0x00000000,
  617. (0x7e00 << 16) | (0x31068 >> 2),
  618. 0x00000000,
  619. (0x8e00 << 16) | (0x31068 >> 2),
  620. 0x00000000,
  621. (0x9e00 << 16) | (0x31068 >> 2),
  622. 0x00000000,
  623. (0xae00 << 16) | (0x31068 >> 2),
  624. 0x00000000,
  625. (0xbe00 << 16) | (0x31068 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0xcd10 >> 2),
  628. 0x00000000,
  629. (0x0e00 << 16) | (0xcd14 >> 2),
  630. 0x00000000,
  631. (0x0e00 << 16) | (0x88b0 >> 2),
  632. 0x00000000,
  633. (0x0e00 << 16) | (0x88b4 >> 2),
  634. 0x00000000,
  635. (0x0e00 << 16) | (0x88b8 >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0x88bc >> 2),
  638. 0x00000000,
  639. (0x0400 << 16) | (0x89c0 >> 2),
  640. 0x00000000,
  641. (0x0e00 << 16) | (0x88c4 >> 2),
  642. 0x00000000,
  643. (0x0e00 << 16) | (0x88c8 >> 2),
  644. 0x00000000,
  645. (0x0e00 << 16) | (0x88d0 >> 2),
  646. 0x00000000,
  647. (0x0e00 << 16) | (0x88d4 >> 2),
  648. 0x00000000,
  649. (0x0e00 << 16) | (0x88d8 >> 2),
  650. 0x00000000,
  651. (0x0e00 << 16) | (0x8980 >> 2),
  652. 0x00000000,
  653. (0x0e00 << 16) | (0x30938 >> 2),
  654. 0x00000000,
  655. (0x0e00 << 16) | (0x3093c >> 2),
  656. 0x00000000,
  657. (0x0e00 << 16) | (0x30940 >> 2),
  658. 0x00000000,
  659. (0x0e00 << 16) | (0x89a0 >> 2),
  660. 0x00000000,
  661. (0x0e00 << 16) | (0x30900 >> 2),
  662. 0x00000000,
  663. (0x0e00 << 16) | (0x30904 >> 2),
  664. 0x00000000,
  665. (0x0e00 << 16) | (0x89b4 >> 2),
  666. 0x00000000,
  667. (0x0e00 << 16) | (0x3c210 >> 2),
  668. 0x00000000,
  669. (0x0e00 << 16) | (0x3c214 >> 2),
  670. 0x00000000,
  671. (0x0e00 << 16) | (0x3c218 >> 2),
  672. 0x00000000,
  673. (0x0e00 << 16) | (0x8904 >> 2),
  674. 0x00000000,
  675. 0x5,
  676. (0x0e00 << 16) | (0x8c28 >> 2),
  677. (0x0e00 << 16) | (0x8c2c >> 2),
  678. (0x0e00 << 16) | (0x8c30 >> 2),
  679. (0x0e00 << 16) | (0x8c34 >> 2),
  680. (0x0e00 << 16) | (0x9600 >> 2),
  681. };
  682. static const u32 kalindi_rlc_save_restore_register_list[] =
  683. {
  684. (0x0e00 << 16) | (0xc12c >> 2),
  685. 0x00000000,
  686. (0x0e00 << 16) | (0xc140 >> 2),
  687. 0x00000000,
  688. (0x0e00 << 16) | (0xc150 >> 2),
  689. 0x00000000,
  690. (0x0e00 << 16) | (0xc15c >> 2),
  691. 0x00000000,
  692. (0x0e00 << 16) | (0xc168 >> 2),
  693. 0x00000000,
  694. (0x0e00 << 16) | (0xc170 >> 2),
  695. 0x00000000,
  696. (0x0e00 << 16) | (0xc204 >> 2),
  697. 0x00000000,
  698. (0x0e00 << 16) | (0xc2b4 >> 2),
  699. 0x00000000,
  700. (0x0e00 << 16) | (0xc2b8 >> 2),
  701. 0x00000000,
  702. (0x0e00 << 16) | (0xc2bc >> 2),
  703. 0x00000000,
  704. (0x0e00 << 16) | (0xc2c0 >> 2),
  705. 0x00000000,
  706. (0x0e00 << 16) | (0x8228 >> 2),
  707. 0x00000000,
  708. (0x0e00 << 16) | (0x829c >> 2),
  709. 0x00000000,
  710. (0x0e00 << 16) | (0x869c >> 2),
  711. 0x00000000,
  712. (0x0600 << 16) | (0x98f4 >> 2),
  713. 0x00000000,
  714. (0x0e00 << 16) | (0x98f8 >> 2),
  715. 0x00000000,
  716. (0x0e00 << 16) | (0x9900 >> 2),
  717. 0x00000000,
  718. (0x0e00 << 16) | (0xc260 >> 2),
  719. 0x00000000,
  720. (0x0e00 << 16) | (0x90e8 >> 2),
  721. 0x00000000,
  722. (0x0e00 << 16) | (0x3c000 >> 2),
  723. 0x00000000,
  724. (0x0e00 << 16) | (0x3c00c >> 2),
  725. 0x00000000,
  726. (0x0e00 << 16) | (0x8c1c >> 2),
  727. 0x00000000,
  728. (0x0e00 << 16) | (0x9700 >> 2),
  729. 0x00000000,
  730. (0x0e00 << 16) | (0xcd20 >> 2),
  731. 0x00000000,
  732. (0x4e00 << 16) | (0xcd20 >> 2),
  733. 0x00000000,
  734. (0x5e00 << 16) | (0xcd20 >> 2),
  735. 0x00000000,
  736. (0x6e00 << 16) | (0xcd20 >> 2),
  737. 0x00000000,
  738. (0x7e00 << 16) | (0xcd20 >> 2),
  739. 0x00000000,
  740. (0x0e00 << 16) | (0x89bc >> 2),
  741. 0x00000000,
  742. (0x0e00 << 16) | (0x8900 >> 2),
  743. 0x00000000,
  744. 0x3,
  745. (0x0e00 << 16) | (0xc130 >> 2),
  746. 0x00000000,
  747. (0x0e00 << 16) | (0xc134 >> 2),
  748. 0x00000000,
  749. (0x0e00 << 16) | (0xc1fc >> 2),
  750. 0x00000000,
  751. (0x0e00 << 16) | (0xc208 >> 2),
  752. 0x00000000,
  753. (0x0e00 << 16) | (0xc264 >> 2),
  754. 0x00000000,
  755. (0x0e00 << 16) | (0xc268 >> 2),
  756. 0x00000000,
  757. (0x0e00 << 16) | (0xc26c >> 2),
  758. 0x00000000,
  759. (0x0e00 << 16) | (0xc270 >> 2),
  760. 0x00000000,
  761. (0x0e00 << 16) | (0xc274 >> 2),
  762. 0x00000000,
  763. (0x0e00 << 16) | (0xc28c >> 2),
  764. 0x00000000,
  765. (0x0e00 << 16) | (0xc290 >> 2),
  766. 0x00000000,
  767. (0x0e00 << 16) | (0xc294 >> 2),
  768. 0x00000000,
  769. (0x0e00 << 16) | (0xc298 >> 2),
  770. 0x00000000,
  771. (0x0e00 << 16) | (0xc2a0 >> 2),
  772. 0x00000000,
  773. (0x0e00 << 16) | (0xc2a4 >> 2),
  774. 0x00000000,
  775. (0x0e00 << 16) | (0xc2a8 >> 2),
  776. 0x00000000,
  777. (0x0e00 << 16) | (0xc2ac >> 2),
  778. 0x00000000,
  779. (0x0e00 << 16) | (0x301d0 >> 2),
  780. 0x00000000,
  781. (0x0e00 << 16) | (0x30238 >> 2),
  782. 0x00000000,
  783. (0x0e00 << 16) | (0x30250 >> 2),
  784. 0x00000000,
  785. (0x0e00 << 16) | (0x30254 >> 2),
  786. 0x00000000,
  787. (0x0e00 << 16) | (0x30258 >> 2),
  788. 0x00000000,
  789. (0x0e00 << 16) | (0x3025c >> 2),
  790. 0x00000000,
  791. (0x4e00 << 16) | (0xc900 >> 2),
  792. 0x00000000,
  793. (0x5e00 << 16) | (0xc900 >> 2),
  794. 0x00000000,
  795. (0x6e00 << 16) | (0xc900 >> 2),
  796. 0x00000000,
  797. (0x7e00 << 16) | (0xc900 >> 2),
  798. 0x00000000,
  799. (0x4e00 << 16) | (0xc904 >> 2),
  800. 0x00000000,
  801. (0x5e00 << 16) | (0xc904 >> 2),
  802. 0x00000000,
  803. (0x6e00 << 16) | (0xc904 >> 2),
  804. 0x00000000,
  805. (0x7e00 << 16) | (0xc904 >> 2),
  806. 0x00000000,
  807. (0x4e00 << 16) | (0xc908 >> 2),
  808. 0x00000000,
  809. (0x5e00 << 16) | (0xc908 >> 2),
  810. 0x00000000,
  811. (0x6e00 << 16) | (0xc908 >> 2),
  812. 0x00000000,
  813. (0x7e00 << 16) | (0xc908 >> 2),
  814. 0x00000000,
  815. (0x4e00 << 16) | (0xc90c >> 2),
  816. 0x00000000,
  817. (0x5e00 << 16) | (0xc90c >> 2),
  818. 0x00000000,
  819. (0x6e00 << 16) | (0xc90c >> 2),
  820. 0x00000000,
  821. (0x7e00 << 16) | (0xc90c >> 2),
  822. 0x00000000,
  823. (0x4e00 << 16) | (0xc910 >> 2),
  824. 0x00000000,
  825. (0x5e00 << 16) | (0xc910 >> 2),
  826. 0x00000000,
  827. (0x6e00 << 16) | (0xc910 >> 2),
  828. 0x00000000,
  829. (0x7e00 << 16) | (0xc910 >> 2),
  830. 0x00000000,
  831. (0x0e00 << 16) | (0xc99c >> 2),
  832. 0x00000000,
  833. (0x0e00 << 16) | (0x9834 >> 2),
  834. 0x00000000,
  835. (0x0000 << 16) | (0x30f00 >> 2),
  836. 0x00000000,
  837. (0x0000 << 16) | (0x30f04 >> 2),
  838. 0x00000000,
  839. (0x0000 << 16) | (0x30f08 >> 2),
  840. 0x00000000,
  841. (0x0000 << 16) | (0x30f0c >> 2),
  842. 0x00000000,
  843. (0x0600 << 16) | (0x9b7c >> 2),
  844. 0x00000000,
  845. (0x0e00 << 16) | (0x8a14 >> 2),
  846. 0x00000000,
  847. (0x0e00 << 16) | (0x8a18 >> 2),
  848. 0x00000000,
  849. (0x0600 << 16) | (0x30a00 >> 2),
  850. 0x00000000,
  851. (0x0e00 << 16) | (0x8bf0 >> 2),
  852. 0x00000000,
  853. (0x0e00 << 16) | (0x8bcc >> 2),
  854. 0x00000000,
  855. (0x0e00 << 16) | (0x8b24 >> 2),
  856. 0x00000000,
  857. (0x0e00 << 16) | (0x30a04 >> 2),
  858. 0x00000000,
  859. (0x0600 << 16) | (0x30a10 >> 2),
  860. 0x00000000,
  861. (0x0600 << 16) | (0x30a14 >> 2),
  862. 0x00000000,
  863. (0x0600 << 16) | (0x30a18 >> 2),
  864. 0x00000000,
  865. (0x0600 << 16) | (0x30a2c >> 2),
  866. 0x00000000,
  867. (0x0e00 << 16) | (0xc700 >> 2),
  868. 0x00000000,
  869. (0x0e00 << 16) | (0xc704 >> 2),
  870. 0x00000000,
  871. (0x0e00 << 16) | (0xc708 >> 2),
  872. 0x00000000,
  873. (0x0e00 << 16) | (0xc768 >> 2),
  874. 0x00000000,
  875. (0x0400 << 16) | (0xc770 >> 2),
  876. 0x00000000,
  877. (0x0400 << 16) | (0xc774 >> 2),
  878. 0x00000000,
  879. (0x0400 << 16) | (0xc798 >> 2),
  880. 0x00000000,
  881. (0x0400 << 16) | (0xc79c >> 2),
  882. 0x00000000,
  883. (0x0e00 << 16) | (0x9100 >> 2),
  884. 0x00000000,
  885. (0x0e00 << 16) | (0x3c010 >> 2),
  886. 0x00000000,
  887. (0x0e00 << 16) | (0x8c00 >> 2),
  888. 0x00000000,
  889. (0x0e00 << 16) | (0x8c04 >> 2),
  890. 0x00000000,
  891. (0x0e00 << 16) | (0x8c20 >> 2),
  892. 0x00000000,
  893. (0x0e00 << 16) | (0x8c38 >> 2),
  894. 0x00000000,
  895. (0x0e00 << 16) | (0x8c3c >> 2),
  896. 0x00000000,
  897. (0x0e00 << 16) | (0xae00 >> 2),
  898. 0x00000000,
  899. (0x0e00 << 16) | (0x9604 >> 2),
  900. 0x00000000,
  901. (0x0e00 << 16) | (0xac08 >> 2),
  902. 0x00000000,
  903. (0x0e00 << 16) | (0xac0c >> 2),
  904. 0x00000000,
  905. (0x0e00 << 16) | (0xac10 >> 2),
  906. 0x00000000,
  907. (0x0e00 << 16) | (0xac14 >> 2),
  908. 0x00000000,
  909. (0x0e00 << 16) | (0xac58 >> 2),
  910. 0x00000000,
  911. (0x0e00 << 16) | (0xac68 >> 2),
  912. 0x00000000,
  913. (0x0e00 << 16) | (0xac6c >> 2),
  914. 0x00000000,
  915. (0x0e00 << 16) | (0xac70 >> 2),
  916. 0x00000000,
  917. (0x0e00 << 16) | (0xac74 >> 2),
  918. 0x00000000,
  919. (0x0e00 << 16) | (0xac78 >> 2),
  920. 0x00000000,
  921. (0x0e00 << 16) | (0xac7c >> 2),
  922. 0x00000000,
  923. (0x0e00 << 16) | (0xac80 >> 2),
  924. 0x00000000,
  925. (0x0e00 << 16) | (0xac84 >> 2),
  926. 0x00000000,
  927. (0x0e00 << 16) | (0xac88 >> 2),
  928. 0x00000000,
  929. (0x0e00 << 16) | (0xac8c >> 2),
  930. 0x00000000,
  931. (0x0e00 << 16) | (0x970c >> 2),
  932. 0x00000000,
  933. (0x0e00 << 16) | (0x9714 >> 2),
  934. 0x00000000,
  935. (0x0e00 << 16) | (0x9718 >> 2),
  936. 0x00000000,
  937. (0x0e00 << 16) | (0x971c >> 2),
  938. 0x00000000,
  939. (0x0e00 << 16) | (0x31068 >> 2),
  940. 0x00000000,
  941. (0x4e00 << 16) | (0x31068 >> 2),
  942. 0x00000000,
  943. (0x5e00 << 16) | (0x31068 >> 2),
  944. 0x00000000,
  945. (0x6e00 << 16) | (0x31068 >> 2),
  946. 0x00000000,
  947. (0x7e00 << 16) | (0x31068 >> 2),
  948. 0x00000000,
  949. (0x0e00 << 16) | (0xcd10 >> 2),
  950. 0x00000000,
  951. (0x0e00 << 16) | (0xcd14 >> 2),
  952. 0x00000000,
  953. (0x0e00 << 16) | (0x88b0 >> 2),
  954. 0x00000000,
  955. (0x0e00 << 16) | (0x88b4 >> 2),
  956. 0x00000000,
  957. (0x0e00 << 16) | (0x88b8 >> 2),
  958. 0x00000000,
  959. (0x0e00 << 16) | (0x88bc >> 2),
  960. 0x00000000,
  961. (0x0400 << 16) | (0x89c0 >> 2),
  962. 0x00000000,
  963. (0x0e00 << 16) | (0x88c4 >> 2),
  964. 0x00000000,
  965. (0x0e00 << 16) | (0x88c8 >> 2),
  966. 0x00000000,
  967. (0x0e00 << 16) | (0x88d0 >> 2),
  968. 0x00000000,
  969. (0x0e00 << 16) | (0x88d4 >> 2),
  970. 0x00000000,
  971. (0x0e00 << 16) | (0x88d8 >> 2),
  972. 0x00000000,
  973. (0x0e00 << 16) | (0x8980 >> 2),
  974. 0x00000000,
  975. (0x0e00 << 16) | (0x30938 >> 2),
  976. 0x00000000,
  977. (0x0e00 << 16) | (0x3093c >> 2),
  978. 0x00000000,
  979. (0x0e00 << 16) | (0x30940 >> 2),
  980. 0x00000000,
  981. (0x0e00 << 16) | (0x89a0 >> 2),
  982. 0x00000000,
  983. (0x0e00 << 16) | (0x30900 >> 2),
  984. 0x00000000,
  985. (0x0e00 << 16) | (0x30904 >> 2),
  986. 0x00000000,
  987. (0x0e00 << 16) | (0x89b4 >> 2),
  988. 0x00000000,
  989. (0x0e00 << 16) | (0x3e1fc >> 2),
  990. 0x00000000,
  991. (0x0e00 << 16) | (0x3c210 >> 2),
  992. 0x00000000,
  993. (0x0e00 << 16) | (0x3c214 >> 2),
  994. 0x00000000,
  995. (0x0e00 << 16) | (0x3c218 >> 2),
  996. 0x00000000,
  997. (0x0e00 << 16) | (0x8904 >> 2),
  998. 0x00000000,
  999. 0x5,
  1000. (0x0e00 << 16) | (0x8c28 >> 2),
  1001. (0x0e00 << 16) | (0x8c2c >> 2),
  1002. (0x0e00 << 16) | (0x8c30 >> 2),
  1003. (0x0e00 << 16) | (0x8c34 >> 2),
  1004. (0x0e00 << 16) | (0x9600 >> 2),
  1005. };
  1006. static const u32 bonaire_golden_spm_registers[] =
  1007. {
  1008. 0x30800, 0xe0ffffff, 0xe0000000
  1009. };
  1010. static const u32 bonaire_golden_common_registers[] =
  1011. {
  1012. 0xc770, 0xffffffff, 0x00000800,
  1013. 0xc774, 0xffffffff, 0x00000800,
  1014. 0xc798, 0xffffffff, 0x00007fbf,
  1015. 0xc79c, 0xffffffff, 0x00007faf
  1016. };
  1017. static const u32 bonaire_golden_registers[] =
  1018. {
  1019. 0x3354, 0x00000333, 0x00000333,
  1020. 0x3350, 0x000c0fc0, 0x00040200,
  1021. 0x9a10, 0x00010000, 0x00058208,
  1022. 0x3c000, 0xffff1fff, 0x00140000,
  1023. 0x3c200, 0xfdfc0fff, 0x00000100,
  1024. 0x3c234, 0x40000000, 0x40000200,
  1025. 0x9830, 0xffffffff, 0x00000000,
  1026. 0x9834, 0xf00fffff, 0x00000400,
  1027. 0x9838, 0x0002021c, 0x00020200,
  1028. 0xc78, 0x00000080, 0x00000000,
  1029. 0x5bb0, 0x000000f0, 0x00000070,
  1030. 0x5bc0, 0xf0311fff, 0x80300000,
  1031. 0x98f8, 0x73773777, 0x12010001,
  1032. 0x350c, 0x00810000, 0x408af000,
  1033. 0x7030, 0x31000111, 0x00000011,
  1034. 0x2f48, 0x73773777, 0x12010001,
  1035. 0x220c, 0x00007fb6, 0x0021a1b1,
  1036. 0x2210, 0x00007fb6, 0x002021b1,
  1037. 0x2180, 0x00007fb6, 0x00002191,
  1038. 0x2218, 0x00007fb6, 0x002121b1,
  1039. 0x221c, 0x00007fb6, 0x002021b1,
  1040. 0x21dc, 0x00007fb6, 0x00002191,
  1041. 0x21e0, 0x00007fb6, 0x00002191,
  1042. 0x3628, 0x0000003f, 0x0000000a,
  1043. 0x362c, 0x0000003f, 0x0000000a,
  1044. 0x2ae4, 0x00073ffe, 0x000022a2,
  1045. 0x240c, 0x000007ff, 0x00000000,
  1046. 0x8a14, 0xf000003f, 0x00000007,
  1047. 0x8bf0, 0x00002001, 0x00000001,
  1048. 0x8b24, 0xffffffff, 0x00ffffff,
  1049. 0x30a04, 0x0000ff0f, 0x00000000,
  1050. 0x28a4c, 0x07ffffff, 0x06000000,
  1051. 0x4d8, 0x00000fff, 0x00000100,
  1052. 0x3e78, 0x00000001, 0x00000002,
  1053. 0x9100, 0x03000000, 0x0362c688,
  1054. 0x8c00, 0x000000ff, 0x00000001,
  1055. 0xe40, 0x00001fff, 0x00001fff,
  1056. 0x9060, 0x0000007f, 0x00000020,
  1057. 0x9508, 0x00010000, 0x00010000,
  1058. 0xac14, 0x000003ff, 0x000000f3,
  1059. 0xac0c, 0xffffffff, 0x00001032
  1060. };
  1061. static const u32 bonaire_mgcg_cgcg_init[] =
  1062. {
  1063. 0xc420, 0xffffffff, 0xfffffffc,
  1064. 0x30800, 0xffffffff, 0xe0000000,
  1065. 0x3c2a0, 0xffffffff, 0x00000100,
  1066. 0x3c208, 0xffffffff, 0x00000100,
  1067. 0x3c2c0, 0xffffffff, 0xc0000100,
  1068. 0x3c2c8, 0xffffffff, 0xc0000100,
  1069. 0x3c2c4, 0xffffffff, 0xc0000100,
  1070. 0x55e4, 0xffffffff, 0x00600100,
  1071. 0x3c280, 0xffffffff, 0x00000100,
  1072. 0x3c214, 0xffffffff, 0x06000100,
  1073. 0x3c220, 0xffffffff, 0x00000100,
  1074. 0x3c218, 0xffffffff, 0x06000100,
  1075. 0x3c204, 0xffffffff, 0x00000100,
  1076. 0x3c2e0, 0xffffffff, 0x00000100,
  1077. 0x3c224, 0xffffffff, 0x00000100,
  1078. 0x3c200, 0xffffffff, 0x00000100,
  1079. 0x3c230, 0xffffffff, 0x00000100,
  1080. 0x3c234, 0xffffffff, 0x00000100,
  1081. 0x3c250, 0xffffffff, 0x00000100,
  1082. 0x3c254, 0xffffffff, 0x00000100,
  1083. 0x3c258, 0xffffffff, 0x00000100,
  1084. 0x3c25c, 0xffffffff, 0x00000100,
  1085. 0x3c260, 0xffffffff, 0x00000100,
  1086. 0x3c27c, 0xffffffff, 0x00000100,
  1087. 0x3c278, 0xffffffff, 0x00000100,
  1088. 0x3c210, 0xffffffff, 0x06000100,
  1089. 0x3c290, 0xffffffff, 0x00000100,
  1090. 0x3c274, 0xffffffff, 0x00000100,
  1091. 0x3c2b4, 0xffffffff, 0x00000100,
  1092. 0x3c2b0, 0xffffffff, 0x00000100,
  1093. 0x3c270, 0xffffffff, 0x00000100,
  1094. 0x30800, 0xffffffff, 0xe0000000,
  1095. 0x3c020, 0xffffffff, 0x00010000,
  1096. 0x3c024, 0xffffffff, 0x00030002,
  1097. 0x3c028, 0xffffffff, 0x00040007,
  1098. 0x3c02c, 0xffffffff, 0x00060005,
  1099. 0x3c030, 0xffffffff, 0x00090008,
  1100. 0x3c034, 0xffffffff, 0x00010000,
  1101. 0x3c038, 0xffffffff, 0x00030002,
  1102. 0x3c03c, 0xffffffff, 0x00040007,
  1103. 0x3c040, 0xffffffff, 0x00060005,
  1104. 0x3c044, 0xffffffff, 0x00090008,
  1105. 0x3c048, 0xffffffff, 0x00010000,
  1106. 0x3c04c, 0xffffffff, 0x00030002,
  1107. 0x3c050, 0xffffffff, 0x00040007,
  1108. 0x3c054, 0xffffffff, 0x00060005,
  1109. 0x3c058, 0xffffffff, 0x00090008,
  1110. 0x3c05c, 0xffffffff, 0x00010000,
  1111. 0x3c060, 0xffffffff, 0x00030002,
  1112. 0x3c064, 0xffffffff, 0x00040007,
  1113. 0x3c068, 0xffffffff, 0x00060005,
  1114. 0x3c06c, 0xffffffff, 0x00090008,
  1115. 0x3c070, 0xffffffff, 0x00010000,
  1116. 0x3c074, 0xffffffff, 0x00030002,
  1117. 0x3c078, 0xffffffff, 0x00040007,
  1118. 0x3c07c, 0xffffffff, 0x00060005,
  1119. 0x3c080, 0xffffffff, 0x00090008,
  1120. 0x3c084, 0xffffffff, 0x00010000,
  1121. 0x3c088, 0xffffffff, 0x00030002,
  1122. 0x3c08c, 0xffffffff, 0x00040007,
  1123. 0x3c090, 0xffffffff, 0x00060005,
  1124. 0x3c094, 0xffffffff, 0x00090008,
  1125. 0x3c098, 0xffffffff, 0x00010000,
  1126. 0x3c09c, 0xffffffff, 0x00030002,
  1127. 0x3c0a0, 0xffffffff, 0x00040007,
  1128. 0x3c0a4, 0xffffffff, 0x00060005,
  1129. 0x3c0a8, 0xffffffff, 0x00090008,
  1130. 0x3c000, 0xffffffff, 0x96e00200,
  1131. 0x8708, 0xffffffff, 0x00900100,
  1132. 0xc424, 0xffffffff, 0x0020003f,
  1133. 0x38, 0xffffffff, 0x0140001c,
  1134. 0x3c, 0x000f0000, 0x000f0000,
  1135. 0x220, 0xffffffff, 0xC060000C,
  1136. 0x224, 0xc0000fff, 0x00000100,
  1137. 0xf90, 0xffffffff, 0x00000100,
  1138. 0xf98, 0x00000101, 0x00000000,
  1139. 0x20a8, 0xffffffff, 0x00000104,
  1140. 0x55e4, 0xff000fff, 0x00000100,
  1141. 0x30cc, 0xc0000fff, 0x00000104,
  1142. 0xc1e4, 0x00000001, 0x00000001,
  1143. 0xd00c, 0xff000ff0, 0x00000100,
  1144. 0xd80c, 0xff000ff0, 0x00000100
  1145. };
  1146. static const u32 spectre_golden_spm_registers[] =
  1147. {
  1148. 0x30800, 0xe0ffffff, 0xe0000000
  1149. };
  1150. static const u32 spectre_golden_common_registers[] =
  1151. {
  1152. 0xc770, 0xffffffff, 0x00000800,
  1153. 0xc774, 0xffffffff, 0x00000800,
  1154. 0xc798, 0xffffffff, 0x00007fbf,
  1155. 0xc79c, 0xffffffff, 0x00007faf
  1156. };
  1157. static const u32 spectre_golden_registers[] =
  1158. {
  1159. 0x3c000, 0xffff1fff, 0x96940200,
  1160. 0x3c00c, 0xffff0001, 0xff000000,
  1161. 0x3c200, 0xfffc0fff, 0x00000100,
  1162. 0x6ed8, 0x00010101, 0x00010000,
  1163. 0x9834, 0xf00fffff, 0x00000400,
  1164. 0x9838, 0xfffffffc, 0x00020200,
  1165. 0x5bb0, 0x000000f0, 0x00000070,
  1166. 0x5bc0, 0xf0311fff, 0x80300000,
  1167. 0x98f8, 0x73773777, 0x12010001,
  1168. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1169. 0x2f48, 0x73773777, 0x12010001,
  1170. 0x8a14, 0xf000003f, 0x00000007,
  1171. 0x8b24, 0xffffffff, 0x00ffffff,
  1172. 0x28350, 0x3f3f3fff, 0x00000082,
  1173. 0x28354, 0x0000003f, 0x00000000,
  1174. 0x3e78, 0x00000001, 0x00000002,
  1175. 0x913c, 0xffff03df, 0x00000004,
  1176. 0xc768, 0x00000008, 0x00000008,
  1177. 0x8c00, 0x000008ff, 0x00000800,
  1178. 0x9508, 0x00010000, 0x00010000,
  1179. 0xac0c, 0xffffffff, 0x54763210,
  1180. 0x214f8, 0x01ff01ff, 0x00000002,
  1181. 0x21498, 0x007ff800, 0x00200000,
  1182. 0x2015c, 0xffffffff, 0x00000f40,
  1183. 0x30934, 0xffffffff, 0x00000001
  1184. };
  1185. static const u32 spectre_mgcg_cgcg_init[] =
  1186. {
  1187. 0xc420, 0xffffffff, 0xfffffffc,
  1188. 0x30800, 0xffffffff, 0xe0000000,
  1189. 0x3c2a0, 0xffffffff, 0x00000100,
  1190. 0x3c208, 0xffffffff, 0x00000100,
  1191. 0x3c2c0, 0xffffffff, 0x00000100,
  1192. 0x3c2c8, 0xffffffff, 0x00000100,
  1193. 0x3c2c4, 0xffffffff, 0x00000100,
  1194. 0x55e4, 0xffffffff, 0x00600100,
  1195. 0x3c280, 0xffffffff, 0x00000100,
  1196. 0x3c214, 0xffffffff, 0x06000100,
  1197. 0x3c220, 0xffffffff, 0x00000100,
  1198. 0x3c218, 0xffffffff, 0x06000100,
  1199. 0x3c204, 0xffffffff, 0x00000100,
  1200. 0x3c2e0, 0xffffffff, 0x00000100,
  1201. 0x3c224, 0xffffffff, 0x00000100,
  1202. 0x3c200, 0xffffffff, 0x00000100,
  1203. 0x3c230, 0xffffffff, 0x00000100,
  1204. 0x3c234, 0xffffffff, 0x00000100,
  1205. 0x3c250, 0xffffffff, 0x00000100,
  1206. 0x3c254, 0xffffffff, 0x00000100,
  1207. 0x3c258, 0xffffffff, 0x00000100,
  1208. 0x3c25c, 0xffffffff, 0x00000100,
  1209. 0x3c260, 0xffffffff, 0x00000100,
  1210. 0x3c27c, 0xffffffff, 0x00000100,
  1211. 0x3c278, 0xffffffff, 0x00000100,
  1212. 0x3c210, 0xffffffff, 0x06000100,
  1213. 0x3c290, 0xffffffff, 0x00000100,
  1214. 0x3c274, 0xffffffff, 0x00000100,
  1215. 0x3c2b4, 0xffffffff, 0x00000100,
  1216. 0x3c2b0, 0xffffffff, 0x00000100,
  1217. 0x3c270, 0xffffffff, 0x00000100,
  1218. 0x30800, 0xffffffff, 0xe0000000,
  1219. 0x3c020, 0xffffffff, 0x00010000,
  1220. 0x3c024, 0xffffffff, 0x00030002,
  1221. 0x3c028, 0xffffffff, 0x00040007,
  1222. 0x3c02c, 0xffffffff, 0x00060005,
  1223. 0x3c030, 0xffffffff, 0x00090008,
  1224. 0x3c034, 0xffffffff, 0x00010000,
  1225. 0x3c038, 0xffffffff, 0x00030002,
  1226. 0x3c03c, 0xffffffff, 0x00040007,
  1227. 0x3c040, 0xffffffff, 0x00060005,
  1228. 0x3c044, 0xffffffff, 0x00090008,
  1229. 0x3c048, 0xffffffff, 0x00010000,
  1230. 0x3c04c, 0xffffffff, 0x00030002,
  1231. 0x3c050, 0xffffffff, 0x00040007,
  1232. 0x3c054, 0xffffffff, 0x00060005,
  1233. 0x3c058, 0xffffffff, 0x00090008,
  1234. 0x3c05c, 0xffffffff, 0x00010000,
  1235. 0x3c060, 0xffffffff, 0x00030002,
  1236. 0x3c064, 0xffffffff, 0x00040007,
  1237. 0x3c068, 0xffffffff, 0x00060005,
  1238. 0x3c06c, 0xffffffff, 0x00090008,
  1239. 0x3c070, 0xffffffff, 0x00010000,
  1240. 0x3c074, 0xffffffff, 0x00030002,
  1241. 0x3c078, 0xffffffff, 0x00040007,
  1242. 0x3c07c, 0xffffffff, 0x00060005,
  1243. 0x3c080, 0xffffffff, 0x00090008,
  1244. 0x3c084, 0xffffffff, 0x00010000,
  1245. 0x3c088, 0xffffffff, 0x00030002,
  1246. 0x3c08c, 0xffffffff, 0x00040007,
  1247. 0x3c090, 0xffffffff, 0x00060005,
  1248. 0x3c094, 0xffffffff, 0x00090008,
  1249. 0x3c098, 0xffffffff, 0x00010000,
  1250. 0x3c09c, 0xffffffff, 0x00030002,
  1251. 0x3c0a0, 0xffffffff, 0x00040007,
  1252. 0x3c0a4, 0xffffffff, 0x00060005,
  1253. 0x3c0a8, 0xffffffff, 0x00090008,
  1254. 0x3c0ac, 0xffffffff, 0x00010000,
  1255. 0x3c0b0, 0xffffffff, 0x00030002,
  1256. 0x3c0b4, 0xffffffff, 0x00040007,
  1257. 0x3c0b8, 0xffffffff, 0x00060005,
  1258. 0x3c0bc, 0xffffffff, 0x00090008,
  1259. 0x3c000, 0xffffffff, 0x96e00200,
  1260. 0x8708, 0xffffffff, 0x00900100,
  1261. 0xc424, 0xffffffff, 0x0020003f,
  1262. 0x38, 0xffffffff, 0x0140001c,
  1263. 0x3c, 0x000f0000, 0x000f0000,
  1264. 0x220, 0xffffffff, 0xC060000C,
  1265. 0x224, 0xc0000fff, 0x00000100,
  1266. 0xf90, 0xffffffff, 0x00000100,
  1267. 0xf98, 0x00000101, 0x00000000,
  1268. 0x20a8, 0xffffffff, 0x00000104,
  1269. 0x55e4, 0xff000fff, 0x00000100,
  1270. 0x30cc, 0xc0000fff, 0x00000104,
  1271. 0xc1e4, 0x00000001, 0x00000001,
  1272. 0xd00c, 0xff000ff0, 0x00000100,
  1273. 0xd80c, 0xff000ff0, 0x00000100
  1274. };
  1275. static const u32 kalindi_golden_spm_registers[] =
  1276. {
  1277. 0x30800, 0xe0ffffff, 0xe0000000
  1278. };
  1279. static const u32 kalindi_golden_common_registers[] =
  1280. {
  1281. 0xc770, 0xffffffff, 0x00000800,
  1282. 0xc774, 0xffffffff, 0x00000800,
  1283. 0xc798, 0xffffffff, 0x00007fbf,
  1284. 0xc79c, 0xffffffff, 0x00007faf
  1285. };
  1286. static const u32 kalindi_golden_registers[] =
  1287. {
  1288. 0x3c000, 0xffffdfff, 0x6e944040,
  1289. 0x55e4, 0xff607fff, 0xfc000100,
  1290. 0x3c220, 0xff000fff, 0x00000100,
  1291. 0x3c224, 0xff000fff, 0x00000100,
  1292. 0x3c200, 0xfffc0fff, 0x00000100,
  1293. 0x6ed8, 0x00010101, 0x00010000,
  1294. 0x9830, 0xffffffff, 0x00000000,
  1295. 0x9834, 0xf00fffff, 0x00000400,
  1296. 0x5bb0, 0x000000f0, 0x00000070,
  1297. 0x5bc0, 0xf0311fff, 0x80300000,
  1298. 0x98f8, 0x73773777, 0x12010001,
  1299. 0x98fc, 0xffffffff, 0x00000010,
  1300. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1301. 0x8030, 0x00001f0f, 0x0000100a,
  1302. 0x2f48, 0x73773777, 0x12010001,
  1303. 0x2408, 0x000fffff, 0x000c007f,
  1304. 0x8a14, 0xf000003f, 0x00000007,
  1305. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1306. 0x30a04, 0x0000ff0f, 0x00000000,
  1307. 0x28a4c, 0x07ffffff, 0x06000000,
  1308. 0x4d8, 0x00000fff, 0x00000100,
  1309. 0x3e78, 0x00000001, 0x00000002,
  1310. 0xc768, 0x00000008, 0x00000008,
  1311. 0x8c00, 0x000000ff, 0x00000003,
  1312. 0x214f8, 0x01ff01ff, 0x00000002,
  1313. 0x21498, 0x007ff800, 0x00200000,
  1314. 0x2015c, 0xffffffff, 0x00000f40,
  1315. 0x88c4, 0x001f3ae3, 0x00000082,
  1316. 0x88d4, 0x0000001f, 0x00000010,
  1317. 0x30934, 0xffffffff, 0x00000000
  1318. };
  1319. static const u32 kalindi_mgcg_cgcg_init[] =
  1320. {
  1321. 0xc420, 0xffffffff, 0xfffffffc,
  1322. 0x30800, 0xffffffff, 0xe0000000,
  1323. 0x3c2a0, 0xffffffff, 0x00000100,
  1324. 0x3c208, 0xffffffff, 0x00000100,
  1325. 0x3c2c0, 0xffffffff, 0x00000100,
  1326. 0x3c2c8, 0xffffffff, 0x00000100,
  1327. 0x3c2c4, 0xffffffff, 0x00000100,
  1328. 0x55e4, 0xffffffff, 0x00600100,
  1329. 0x3c280, 0xffffffff, 0x00000100,
  1330. 0x3c214, 0xffffffff, 0x06000100,
  1331. 0x3c220, 0xffffffff, 0x00000100,
  1332. 0x3c218, 0xffffffff, 0x06000100,
  1333. 0x3c204, 0xffffffff, 0x00000100,
  1334. 0x3c2e0, 0xffffffff, 0x00000100,
  1335. 0x3c224, 0xffffffff, 0x00000100,
  1336. 0x3c200, 0xffffffff, 0x00000100,
  1337. 0x3c230, 0xffffffff, 0x00000100,
  1338. 0x3c234, 0xffffffff, 0x00000100,
  1339. 0x3c250, 0xffffffff, 0x00000100,
  1340. 0x3c254, 0xffffffff, 0x00000100,
  1341. 0x3c258, 0xffffffff, 0x00000100,
  1342. 0x3c25c, 0xffffffff, 0x00000100,
  1343. 0x3c260, 0xffffffff, 0x00000100,
  1344. 0x3c27c, 0xffffffff, 0x00000100,
  1345. 0x3c278, 0xffffffff, 0x00000100,
  1346. 0x3c210, 0xffffffff, 0x06000100,
  1347. 0x3c290, 0xffffffff, 0x00000100,
  1348. 0x3c274, 0xffffffff, 0x00000100,
  1349. 0x3c2b4, 0xffffffff, 0x00000100,
  1350. 0x3c2b0, 0xffffffff, 0x00000100,
  1351. 0x3c270, 0xffffffff, 0x00000100,
  1352. 0x30800, 0xffffffff, 0xe0000000,
  1353. 0x3c020, 0xffffffff, 0x00010000,
  1354. 0x3c024, 0xffffffff, 0x00030002,
  1355. 0x3c028, 0xffffffff, 0x00040007,
  1356. 0x3c02c, 0xffffffff, 0x00060005,
  1357. 0x3c030, 0xffffffff, 0x00090008,
  1358. 0x3c034, 0xffffffff, 0x00010000,
  1359. 0x3c038, 0xffffffff, 0x00030002,
  1360. 0x3c03c, 0xffffffff, 0x00040007,
  1361. 0x3c040, 0xffffffff, 0x00060005,
  1362. 0x3c044, 0xffffffff, 0x00090008,
  1363. 0x3c000, 0xffffffff, 0x96e00200,
  1364. 0x8708, 0xffffffff, 0x00900100,
  1365. 0xc424, 0xffffffff, 0x0020003f,
  1366. 0x38, 0xffffffff, 0x0140001c,
  1367. 0x3c, 0x000f0000, 0x000f0000,
  1368. 0x220, 0xffffffff, 0xC060000C,
  1369. 0x224, 0xc0000fff, 0x00000100,
  1370. 0x20a8, 0xffffffff, 0x00000104,
  1371. 0x55e4, 0xff000fff, 0x00000100,
  1372. 0x30cc, 0xc0000fff, 0x00000104,
  1373. 0xc1e4, 0x00000001, 0x00000001,
  1374. 0xd00c, 0xff000ff0, 0x00000100,
  1375. 0xd80c, 0xff000ff0, 0x00000100
  1376. };
  1377. static const u32 hawaii_golden_spm_registers[] =
  1378. {
  1379. 0x30800, 0xe0ffffff, 0xe0000000
  1380. };
  1381. static const u32 hawaii_golden_common_registers[] =
  1382. {
  1383. 0x30800, 0xffffffff, 0xe0000000,
  1384. 0x28350, 0xffffffff, 0x3a00161a,
  1385. 0x28354, 0xffffffff, 0x0000002e,
  1386. 0x9a10, 0xffffffff, 0x00018208,
  1387. 0x98f8, 0xffffffff, 0x12011003
  1388. };
  1389. static const u32 hawaii_golden_registers[] =
  1390. {
  1391. 0x3354, 0x00000333, 0x00000333,
  1392. 0x9a10, 0x00010000, 0x00058208,
  1393. 0x9830, 0xffffffff, 0x00000000,
  1394. 0x9834, 0xf00fffff, 0x00000400,
  1395. 0x9838, 0x0002021c, 0x00020200,
  1396. 0xc78, 0x00000080, 0x00000000,
  1397. 0x5bb0, 0x000000f0, 0x00000070,
  1398. 0x5bc0, 0xf0311fff, 0x80300000,
  1399. 0x350c, 0x00810000, 0x408af000,
  1400. 0x7030, 0x31000111, 0x00000011,
  1401. 0x2f48, 0x73773777, 0x12010001,
  1402. 0x2120, 0x0000007f, 0x0000001b,
  1403. 0x21dc, 0x00007fb6, 0x00002191,
  1404. 0x3628, 0x0000003f, 0x0000000a,
  1405. 0x362c, 0x0000003f, 0x0000000a,
  1406. 0x2ae4, 0x00073ffe, 0x000022a2,
  1407. 0x240c, 0x000007ff, 0x00000000,
  1408. 0x8bf0, 0x00002001, 0x00000001,
  1409. 0x8b24, 0xffffffff, 0x00ffffff,
  1410. 0x30a04, 0x0000ff0f, 0x00000000,
  1411. 0x28a4c, 0x07ffffff, 0x06000000,
  1412. 0x3e78, 0x00000001, 0x00000002,
  1413. 0xc768, 0x00000008, 0x00000008,
  1414. 0xc770, 0x00000f00, 0x00000800,
  1415. 0xc774, 0x00000f00, 0x00000800,
  1416. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1417. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1418. 0x8c00, 0x000000ff, 0x00000800,
  1419. 0xe40, 0x00001fff, 0x00001fff,
  1420. 0x9060, 0x0000007f, 0x00000020,
  1421. 0x9508, 0x00010000, 0x00010000,
  1422. 0xae00, 0x00100000, 0x000ff07c,
  1423. 0xac14, 0x000003ff, 0x0000000f,
  1424. 0xac10, 0xffffffff, 0x7564fdec,
  1425. 0xac0c, 0xffffffff, 0x3120b9a8,
  1426. 0xac08, 0x20000000, 0x0f9c0000
  1427. };
  1428. static const u32 hawaii_mgcg_cgcg_init[] =
  1429. {
  1430. 0xc420, 0xffffffff, 0xfffffffd,
  1431. 0x30800, 0xffffffff, 0xe0000000,
  1432. 0x3c2a0, 0xffffffff, 0x00000100,
  1433. 0x3c208, 0xffffffff, 0x00000100,
  1434. 0x3c2c0, 0xffffffff, 0x00000100,
  1435. 0x3c2c8, 0xffffffff, 0x00000100,
  1436. 0x3c2c4, 0xffffffff, 0x00000100,
  1437. 0x55e4, 0xffffffff, 0x00200100,
  1438. 0x3c280, 0xffffffff, 0x00000100,
  1439. 0x3c214, 0xffffffff, 0x06000100,
  1440. 0x3c220, 0xffffffff, 0x00000100,
  1441. 0x3c218, 0xffffffff, 0x06000100,
  1442. 0x3c204, 0xffffffff, 0x00000100,
  1443. 0x3c2e0, 0xffffffff, 0x00000100,
  1444. 0x3c224, 0xffffffff, 0x00000100,
  1445. 0x3c200, 0xffffffff, 0x00000100,
  1446. 0x3c230, 0xffffffff, 0x00000100,
  1447. 0x3c234, 0xffffffff, 0x00000100,
  1448. 0x3c250, 0xffffffff, 0x00000100,
  1449. 0x3c254, 0xffffffff, 0x00000100,
  1450. 0x3c258, 0xffffffff, 0x00000100,
  1451. 0x3c25c, 0xffffffff, 0x00000100,
  1452. 0x3c260, 0xffffffff, 0x00000100,
  1453. 0x3c27c, 0xffffffff, 0x00000100,
  1454. 0x3c278, 0xffffffff, 0x00000100,
  1455. 0x3c210, 0xffffffff, 0x06000100,
  1456. 0x3c290, 0xffffffff, 0x00000100,
  1457. 0x3c274, 0xffffffff, 0x00000100,
  1458. 0x3c2b4, 0xffffffff, 0x00000100,
  1459. 0x3c2b0, 0xffffffff, 0x00000100,
  1460. 0x3c270, 0xffffffff, 0x00000100,
  1461. 0x30800, 0xffffffff, 0xe0000000,
  1462. 0x3c020, 0xffffffff, 0x00010000,
  1463. 0x3c024, 0xffffffff, 0x00030002,
  1464. 0x3c028, 0xffffffff, 0x00040007,
  1465. 0x3c02c, 0xffffffff, 0x00060005,
  1466. 0x3c030, 0xffffffff, 0x00090008,
  1467. 0x3c034, 0xffffffff, 0x00010000,
  1468. 0x3c038, 0xffffffff, 0x00030002,
  1469. 0x3c03c, 0xffffffff, 0x00040007,
  1470. 0x3c040, 0xffffffff, 0x00060005,
  1471. 0x3c044, 0xffffffff, 0x00090008,
  1472. 0x3c048, 0xffffffff, 0x00010000,
  1473. 0x3c04c, 0xffffffff, 0x00030002,
  1474. 0x3c050, 0xffffffff, 0x00040007,
  1475. 0x3c054, 0xffffffff, 0x00060005,
  1476. 0x3c058, 0xffffffff, 0x00090008,
  1477. 0x3c05c, 0xffffffff, 0x00010000,
  1478. 0x3c060, 0xffffffff, 0x00030002,
  1479. 0x3c064, 0xffffffff, 0x00040007,
  1480. 0x3c068, 0xffffffff, 0x00060005,
  1481. 0x3c06c, 0xffffffff, 0x00090008,
  1482. 0x3c070, 0xffffffff, 0x00010000,
  1483. 0x3c074, 0xffffffff, 0x00030002,
  1484. 0x3c078, 0xffffffff, 0x00040007,
  1485. 0x3c07c, 0xffffffff, 0x00060005,
  1486. 0x3c080, 0xffffffff, 0x00090008,
  1487. 0x3c084, 0xffffffff, 0x00010000,
  1488. 0x3c088, 0xffffffff, 0x00030002,
  1489. 0x3c08c, 0xffffffff, 0x00040007,
  1490. 0x3c090, 0xffffffff, 0x00060005,
  1491. 0x3c094, 0xffffffff, 0x00090008,
  1492. 0x3c098, 0xffffffff, 0x00010000,
  1493. 0x3c09c, 0xffffffff, 0x00030002,
  1494. 0x3c0a0, 0xffffffff, 0x00040007,
  1495. 0x3c0a4, 0xffffffff, 0x00060005,
  1496. 0x3c0a8, 0xffffffff, 0x00090008,
  1497. 0x3c0ac, 0xffffffff, 0x00010000,
  1498. 0x3c0b0, 0xffffffff, 0x00030002,
  1499. 0x3c0b4, 0xffffffff, 0x00040007,
  1500. 0x3c0b8, 0xffffffff, 0x00060005,
  1501. 0x3c0bc, 0xffffffff, 0x00090008,
  1502. 0x3c0c0, 0xffffffff, 0x00010000,
  1503. 0x3c0c4, 0xffffffff, 0x00030002,
  1504. 0x3c0c8, 0xffffffff, 0x00040007,
  1505. 0x3c0cc, 0xffffffff, 0x00060005,
  1506. 0x3c0d0, 0xffffffff, 0x00090008,
  1507. 0x3c0d4, 0xffffffff, 0x00010000,
  1508. 0x3c0d8, 0xffffffff, 0x00030002,
  1509. 0x3c0dc, 0xffffffff, 0x00040007,
  1510. 0x3c0e0, 0xffffffff, 0x00060005,
  1511. 0x3c0e4, 0xffffffff, 0x00090008,
  1512. 0x3c0e8, 0xffffffff, 0x00010000,
  1513. 0x3c0ec, 0xffffffff, 0x00030002,
  1514. 0x3c0f0, 0xffffffff, 0x00040007,
  1515. 0x3c0f4, 0xffffffff, 0x00060005,
  1516. 0x3c0f8, 0xffffffff, 0x00090008,
  1517. 0xc318, 0xffffffff, 0x00020200,
  1518. 0x3350, 0xffffffff, 0x00000200,
  1519. 0x15c0, 0xffffffff, 0x00000400,
  1520. 0x55e8, 0xffffffff, 0x00000000,
  1521. 0x2f50, 0xffffffff, 0x00000902,
  1522. 0x3c000, 0xffffffff, 0x96940200,
  1523. 0x8708, 0xffffffff, 0x00900100,
  1524. 0xc424, 0xffffffff, 0x0020003f,
  1525. 0x38, 0xffffffff, 0x0140001c,
  1526. 0x3c, 0x000f0000, 0x000f0000,
  1527. 0x220, 0xffffffff, 0xc060000c,
  1528. 0x224, 0xc0000fff, 0x00000100,
  1529. 0xf90, 0xffffffff, 0x00000100,
  1530. 0xf98, 0x00000101, 0x00000000,
  1531. 0x20a8, 0xffffffff, 0x00000104,
  1532. 0x55e4, 0xff000fff, 0x00000100,
  1533. 0x30cc, 0xc0000fff, 0x00000104,
  1534. 0xc1e4, 0x00000001, 0x00000001,
  1535. 0xd00c, 0xff000ff0, 0x00000100,
  1536. 0xd80c, 0xff000ff0, 0x00000100
  1537. };
  1538. static const u32 godavari_golden_registers[] =
  1539. {
  1540. 0x55e4, 0xff607fff, 0xfc000100,
  1541. 0x6ed8, 0x00010101, 0x00010000,
  1542. 0x9830, 0xffffffff, 0x00000000,
  1543. 0x98302, 0xf00fffff, 0x00000400,
  1544. 0x6130, 0xffffffff, 0x00010000,
  1545. 0x5bb0, 0x000000f0, 0x00000070,
  1546. 0x5bc0, 0xf0311fff, 0x80300000,
  1547. 0x98f8, 0x73773777, 0x12010001,
  1548. 0x98fc, 0xffffffff, 0x00000010,
  1549. 0x8030, 0x00001f0f, 0x0000100a,
  1550. 0x2f48, 0x73773777, 0x12010001,
  1551. 0x2408, 0x000fffff, 0x000c007f,
  1552. 0x8a14, 0xf000003f, 0x00000007,
  1553. 0x8b24, 0xffffffff, 0x00ff0fff,
  1554. 0x30a04, 0x0000ff0f, 0x00000000,
  1555. 0x28a4c, 0x07ffffff, 0x06000000,
  1556. 0x4d8, 0x00000fff, 0x00000100,
  1557. 0xd014, 0x00010000, 0x00810001,
  1558. 0xd814, 0x00010000, 0x00810001,
  1559. 0x3e78, 0x00000001, 0x00000002,
  1560. 0xc768, 0x00000008, 0x00000008,
  1561. 0xc770, 0x00000f00, 0x00000800,
  1562. 0xc774, 0x00000f00, 0x00000800,
  1563. 0xc798, 0x00ffffff, 0x00ff7fbf,
  1564. 0xc79c, 0x00ffffff, 0x00ff7faf,
  1565. 0x8c00, 0x000000ff, 0x00000001,
  1566. 0x214f8, 0x01ff01ff, 0x00000002,
  1567. 0x21498, 0x007ff800, 0x00200000,
  1568. 0x2015c, 0xffffffff, 0x00000f40,
  1569. 0x88c4, 0x001f3ae3, 0x00000082,
  1570. 0x88d4, 0x0000001f, 0x00000010,
  1571. 0x30934, 0xffffffff, 0x00000000
  1572. };
  1573. static void cik_init_golden_registers(struct radeon_device *rdev)
  1574. {
  1575. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  1576. mutex_lock(&rdev->grbm_idx_mutex);
  1577. switch (rdev->family) {
  1578. case CHIP_BONAIRE:
  1579. radeon_program_register_sequence(rdev,
  1580. bonaire_mgcg_cgcg_init,
  1581. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1582. radeon_program_register_sequence(rdev,
  1583. bonaire_golden_registers,
  1584. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1585. radeon_program_register_sequence(rdev,
  1586. bonaire_golden_common_registers,
  1587. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1588. radeon_program_register_sequence(rdev,
  1589. bonaire_golden_spm_registers,
  1590. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1591. break;
  1592. case CHIP_KABINI:
  1593. radeon_program_register_sequence(rdev,
  1594. kalindi_mgcg_cgcg_init,
  1595. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1596. radeon_program_register_sequence(rdev,
  1597. kalindi_golden_registers,
  1598. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1599. radeon_program_register_sequence(rdev,
  1600. kalindi_golden_common_registers,
  1601. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1602. radeon_program_register_sequence(rdev,
  1603. kalindi_golden_spm_registers,
  1604. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1605. break;
  1606. case CHIP_MULLINS:
  1607. radeon_program_register_sequence(rdev,
  1608. kalindi_mgcg_cgcg_init,
  1609. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1610. radeon_program_register_sequence(rdev,
  1611. godavari_golden_registers,
  1612. (const u32)ARRAY_SIZE(godavari_golden_registers));
  1613. radeon_program_register_sequence(rdev,
  1614. kalindi_golden_common_registers,
  1615. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1616. radeon_program_register_sequence(rdev,
  1617. kalindi_golden_spm_registers,
  1618. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1619. break;
  1620. case CHIP_KAVERI:
  1621. radeon_program_register_sequence(rdev,
  1622. spectre_mgcg_cgcg_init,
  1623. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1624. radeon_program_register_sequence(rdev,
  1625. spectre_golden_registers,
  1626. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1627. radeon_program_register_sequence(rdev,
  1628. spectre_golden_common_registers,
  1629. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1630. radeon_program_register_sequence(rdev,
  1631. spectre_golden_spm_registers,
  1632. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1633. break;
  1634. case CHIP_HAWAII:
  1635. radeon_program_register_sequence(rdev,
  1636. hawaii_mgcg_cgcg_init,
  1637. (const u32)ARRAY_SIZE(hawaii_mgcg_cgcg_init));
  1638. radeon_program_register_sequence(rdev,
  1639. hawaii_golden_registers,
  1640. (const u32)ARRAY_SIZE(hawaii_golden_registers));
  1641. radeon_program_register_sequence(rdev,
  1642. hawaii_golden_common_registers,
  1643. (const u32)ARRAY_SIZE(hawaii_golden_common_registers));
  1644. radeon_program_register_sequence(rdev,
  1645. hawaii_golden_spm_registers,
  1646. (const u32)ARRAY_SIZE(hawaii_golden_spm_registers));
  1647. break;
  1648. default:
  1649. break;
  1650. }
  1651. mutex_unlock(&rdev->grbm_idx_mutex);
  1652. }
  1653. /**
  1654. * cik_get_xclk - get the xclk
  1655. *
  1656. * @rdev: radeon_device pointer
  1657. *
  1658. * Returns the reference clock used by the gfx engine
  1659. * (CIK).
  1660. */
  1661. u32 cik_get_xclk(struct radeon_device *rdev)
  1662. {
  1663. u32 reference_clock = rdev->clock.spll.reference_freq;
  1664. if (rdev->flags & RADEON_IS_IGP) {
  1665. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1666. return reference_clock / 2;
  1667. } else {
  1668. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1669. return reference_clock / 4;
  1670. }
  1671. return reference_clock;
  1672. }
  1673. /**
  1674. * cik_mm_rdoorbell - read a doorbell dword
  1675. *
  1676. * @rdev: radeon_device pointer
  1677. * @index: doorbell index
  1678. *
  1679. * Returns the value in the doorbell aperture at the
  1680. * requested doorbell index (CIK).
  1681. */
  1682. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index)
  1683. {
  1684. if (index < rdev->doorbell.num_doorbells) {
  1685. return readl(rdev->doorbell.ptr + index);
  1686. } else {
  1687. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  1688. return 0;
  1689. }
  1690. }
  1691. /**
  1692. * cik_mm_wdoorbell - write a doorbell dword
  1693. *
  1694. * @rdev: radeon_device pointer
  1695. * @index: doorbell index
  1696. * @v: value to write
  1697. *
  1698. * Writes @v to the doorbell aperture at the
  1699. * requested doorbell index (CIK).
  1700. */
  1701. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v)
  1702. {
  1703. if (index < rdev->doorbell.num_doorbells) {
  1704. writel(v, rdev->doorbell.ptr + index);
  1705. } else {
  1706. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  1707. }
  1708. }
  1709. #define BONAIRE_IO_MC_REGS_SIZE 36
  1710. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1711. {
  1712. {0x00000070, 0x04400000},
  1713. {0x00000071, 0x80c01803},
  1714. {0x00000072, 0x00004004},
  1715. {0x00000073, 0x00000100},
  1716. {0x00000074, 0x00ff0000},
  1717. {0x00000075, 0x34000000},
  1718. {0x00000076, 0x08000014},
  1719. {0x00000077, 0x00cc08ec},
  1720. {0x00000078, 0x00000400},
  1721. {0x00000079, 0x00000000},
  1722. {0x0000007a, 0x04090000},
  1723. {0x0000007c, 0x00000000},
  1724. {0x0000007e, 0x4408a8e8},
  1725. {0x0000007f, 0x00000304},
  1726. {0x00000080, 0x00000000},
  1727. {0x00000082, 0x00000001},
  1728. {0x00000083, 0x00000002},
  1729. {0x00000084, 0xf3e4f400},
  1730. {0x00000085, 0x052024e3},
  1731. {0x00000087, 0x00000000},
  1732. {0x00000088, 0x01000000},
  1733. {0x0000008a, 0x1c0a0000},
  1734. {0x0000008b, 0xff010000},
  1735. {0x0000008d, 0xffffefff},
  1736. {0x0000008e, 0xfff3efff},
  1737. {0x0000008f, 0xfff3efbf},
  1738. {0x00000092, 0xf7ffffff},
  1739. {0x00000093, 0xffffff7f},
  1740. {0x00000095, 0x00101101},
  1741. {0x00000096, 0x00000fff},
  1742. {0x00000097, 0x00116fff},
  1743. {0x00000098, 0x60010000},
  1744. {0x00000099, 0x10010000},
  1745. {0x0000009a, 0x00006000},
  1746. {0x0000009b, 0x00001000},
  1747. {0x0000009f, 0x00b48000}
  1748. };
  1749. #define HAWAII_IO_MC_REGS_SIZE 22
  1750. static const u32 hawaii_io_mc_regs[HAWAII_IO_MC_REGS_SIZE][2] =
  1751. {
  1752. {0x0000007d, 0x40000000},
  1753. {0x0000007e, 0x40180304},
  1754. {0x0000007f, 0x0000ff00},
  1755. {0x00000081, 0x00000000},
  1756. {0x00000083, 0x00000800},
  1757. {0x00000086, 0x00000000},
  1758. {0x00000087, 0x00000100},
  1759. {0x00000088, 0x00020100},
  1760. {0x00000089, 0x00000000},
  1761. {0x0000008b, 0x00040000},
  1762. {0x0000008c, 0x00000100},
  1763. {0x0000008e, 0xff010000},
  1764. {0x00000090, 0xffffefff},
  1765. {0x00000091, 0xfff3efff},
  1766. {0x00000092, 0xfff3efbf},
  1767. {0x00000093, 0xf7ffffff},
  1768. {0x00000094, 0xffffff7f},
  1769. {0x00000095, 0x00000fff},
  1770. {0x00000096, 0x00116fff},
  1771. {0x00000097, 0x60010000},
  1772. {0x00000098, 0x10010000},
  1773. {0x0000009f, 0x00c79000}
  1774. };
  1775. /**
  1776. * cik_srbm_select - select specific register instances
  1777. *
  1778. * @rdev: radeon_device pointer
  1779. * @me: selected ME (micro engine)
  1780. * @pipe: pipe
  1781. * @queue: queue
  1782. * @vmid: VMID
  1783. *
  1784. * Switches the currently active registers instances. Some
  1785. * registers are instanced per VMID, others are instanced per
  1786. * me/pipe/queue combination.
  1787. */
  1788. static void cik_srbm_select(struct radeon_device *rdev,
  1789. u32 me, u32 pipe, u32 queue, u32 vmid)
  1790. {
  1791. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1792. MEID(me & 0x3) |
  1793. VMID(vmid & 0xf) |
  1794. QUEUEID(queue & 0x7));
  1795. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1796. }
  1797. /* ucode loading */
  1798. /**
  1799. * ci_mc_load_microcode - load MC ucode into the hw
  1800. *
  1801. * @rdev: radeon_device pointer
  1802. *
  1803. * Load the GDDR MC ucode into the hw (CIK).
  1804. * Returns 0 on success, error on failure.
  1805. */
  1806. int ci_mc_load_microcode(struct radeon_device *rdev)
  1807. {
  1808. const __be32 *fw_data = NULL;
  1809. const __le32 *new_fw_data = NULL;
  1810. u32 running, blackout = 0, tmp;
  1811. u32 *io_mc_regs = NULL;
  1812. const __le32 *new_io_mc_regs = NULL;
  1813. int i, regs_size, ucode_size;
  1814. if (!rdev->mc_fw)
  1815. return -EINVAL;
  1816. if (rdev->new_fw) {
  1817. const struct mc_firmware_header_v1_0 *hdr =
  1818. (const struct mc_firmware_header_v1_0 *)rdev->mc_fw->data;
  1819. radeon_ucode_print_mc_hdr(&hdr->header);
  1820. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  1821. new_io_mc_regs = (const __le32 *)
  1822. (rdev->mc_fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  1823. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1824. new_fw_data = (const __le32 *)
  1825. (rdev->mc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1826. } else {
  1827. ucode_size = rdev->mc_fw->size / 4;
  1828. switch (rdev->family) {
  1829. case CHIP_BONAIRE:
  1830. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1831. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1832. break;
  1833. case CHIP_HAWAII:
  1834. io_mc_regs = (u32 *)&hawaii_io_mc_regs;
  1835. regs_size = HAWAII_IO_MC_REGS_SIZE;
  1836. break;
  1837. default:
  1838. return -EINVAL;
  1839. }
  1840. fw_data = (const __be32 *)rdev->mc_fw->data;
  1841. }
  1842. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1843. if (running == 0) {
  1844. if (running) {
  1845. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1846. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1847. }
  1848. /* reset the engine and set to writable */
  1849. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1850. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1851. /* load mc io regs */
  1852. for (i = 0; i < regs_size; i++) {
  1853. if (rdev->new_fw) {
  1854. WREG32(MC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(new_io_mc_regs++));
  1855. WREG32(MC_SEQ_IO_DEBUG_DATA, le32_to_cpup(new_io_mc_regs++));
  1856. } else {
  1857. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1858. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1859. }
  1860. }
  1861. tmp = RREG32(MC_SEQ_MISC0);
  1862. if ((rdev->pdev->device == 0x6649) && ((tmp & 0xff00) == 0x5600)) {
  1863. WREG32(MC_SEQ_IO_DEBUG_INDEX, 5);
  1864. WREG32(MC_SEQ_IO_DEBUG_DATA, 0x00000023);
  1865. WREG32(MC_SEQ_IO_DEBUG_INDEX, 9);
  1866. WREG32(MC_SEQ_IO_DEBUG_DATA, 0x000001f0);
  1867. }
  1868. /* load the MC ucode */
  1869. for (i = 0; i < ucode_size; i++) {
  1870. if (rdev->new_fw)
  1871. WREG32(MC_SEQ_SUP_PGM, le32_to_cpup(new_fw_data++));
  1872. else
  1873. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1874. }
  1875. /* put the engine back into the active state */
  1876. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1877. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1878. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1879. /* wait for training to complete */
  1880. for (i = 0; i < rdev->usec_timeout; i++) {
  1881. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1882. break;
  1883. udelay(1);
  1884. }
  1885. for (i = 0; i < rdev->usec_timeout; i++) {
  1886. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1887. break;
  1888. udelay(1);
  1889. }
  1890. if (running)
  1891. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1892. }
  1893. return 0;
  1894. }
  1895. /**
  1896. * cik_init_microcode - load ucode images from disk
  1897. *
  1898. * @rdev: radeon_device pointer
  1899. *
  1900. * Use the firmware interface to load the ucode images into
  1901. * the driver (not loaded into hw).
  1902. * Returns 0 on success, error on failure.
  1903. */
  1904. static int cik_init_microcode(struct radeon_device *rdev)
  1905. {
  1906. const char *chip_name;
  1907. const char *new_chip_name;
  1908. size_t pfp_req_size, me_req_size, ce_req_size,
  1909. mec_req_size, rlc_req_size, mc_req_size = 0,
  1910. sdma_req_size, smc_req_size = 0, mc2_req_size = 0;
  1911. char fw_name[30];
  1912. int new_fw = 0;
  1913. int err;
  1914. int num_fw;
  1915. DRM_DEBUG("\n");
  1916. switch (rdev->family) {
  1917. case CHIP_BONAIRE:
  1918. chip_name = "BONAIRE";
  1919. new_chip_name = "bonaire";
  1920. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1921. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1922. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1923. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1924. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1925. mc_req_size = BONAIRE_MC_UCODE_SIZE * 4;
  1926. mc2_req_size = BONAIRE_MC2_UCODE_SIZE * 4;
  1927. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1928. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1929. num_fw = 8;
  1930. break;
  1931. case CHIP_HAWAII:
  1932. chip_name = "HAWAII";
  1933. new_chip_name = "hawaii";
  1934. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1935. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1936. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1937. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1938. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1939. mc_req_size = HAWAII_MC_UCODE_SIZE * 4;
  1940. mc2_req_size = HAWAII_MC2_UCODE_SIZE * 4;
  1941. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1942. smc_req_size = ALIGN(HAWAII_SMC_UCODE_SIZE, 4);
  1943. num_fw = 8;
  1944. break;
  1945. case CHIP_KAVERI:
  1946. chip_name = "KAVERI";
  1947. new_chip_name = "kaveri";
  1948. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1949. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1950. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1951. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1952. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1953. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1954. num_fw = 7;
  1955. break;
  1956. case CHIP_KABINI:
  1957. chip_name = "KABINI";
  1958. new_chip_name = "kabini";
  1959. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1960. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1961. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1962. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1963. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1964. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1965. num_fw = 6;
  1966. break;
  1967. case CHIP_MULLINS:
  1968. chip_name = "MULLINS";
  1969. new_chip_name = "mullins";
  1970. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1971. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1972. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1973. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1974. rlc_req_size = ML_RLC_UCODE_SIZE * 4;
  1975. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1976. num_fw = 6;
  1977. break;
  1978. default: BUG();
  1979. }
  1980. DRM_INFO("Loading %s Microcode\n", new_chip_name);
  1981. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", new_chip_name);
  1982. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1983. if (err) {
  1984. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1985. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1986. if (err)
  1987. goto out;
  1988. if (rdev->pfp_fw->size != pfp_req_size) {
  1989. printk(KERN_ERR
  1990. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1991. rdev->pfp_fw->size, fw_name);
  1992. err = -EINVAL;
  1993. goto out;
  1994. }
  1995. } else {
  1996. err = radeon_ucode_validate(rdev->pfp_fw);
  1997. if (err) {
  1998. printk(KERN_ERR
  1999. "cik_fw: validation failed for firmware \"%s\"\n",
  2000. fw_name);
  2001. goto out;
  2002. } else {
  2003. new_fw++;
  2004. }
  2005. }
  2006. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", new_chip_name);
  2007. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2008. if (err) {
  2009. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2010. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2011. if (err)
  2012. goto out;
  2013. if (rdev->me_fw->size != me_req_size) {
  2014. printk(KERN_ERR
  2015. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  2016. rdev->me_fw->size, fw_name);
  2017. err = -EINVAL;
  2018. }
  2019. } else {
  2020. err = radeon_ucode_validate(rdev->me_fw);
  2021. if (err) {
  2022. printk(KERN_ERR
  2023. "cik_fw: validation failed for firmware \"%s\"\n",
  2024. fw_name);
  2025. goto out;
  2026. } else {
  2027. new_fw++;
  2028. }
  2029. }
  2030. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", new_chip_name);
  2031. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  2032. if (err) {
  2033. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  2034. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  2035. if (err)
  2036. goto out;
  2037. if (rdev->ce_fw->size != ce_req_size) {
  2038. printk(KERN_ERR
  2039. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  2040. rdev->ce_fw->size, fw_name);
  2041. err = -EINVAL;
  2042. }
  2043. } else {
  2044. err = radeon_ucode_validate(rdev->ce_fw);
  2045. if (err) {
  2046. printk(KERN_ERR
  2047. "cik_fw: validation failed for firmware \"%s\"\n",
  2048. fw_name);
  2049. goto out;
  2050. } else {
  2051. new_fw++;
  2052. }
  2053. }
  2054. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", new_chip_name);
  2055. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  2056. if (err) {
  2057. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  2058. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  2059. if (err)
  2060. goto out;
  2061. if (rdev->mec_fw->size != mec_req_size) {
  2062. printk(KERN_ERR
  2063. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  2064. rdev->mec_fw->size, fw_name);
  2065. err = -EINVAL;
  2066. }
  2067. } else {
  2068. err = radeon_ucode_validate(rdev->mec_fw);
  2069. if (err) {
  2070. printk(KERN_ERR
  2071. "cik_fw: validation failed for firmware \"%s\"\n",
  2072. fw_name);
  2073. goto out;
  2074. } else {
  2075. new_fw++;
  2076. }
  2077. }
  2078. if (rdev->family == CHIP_KAVERI) {
  2079. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", new_chip_name);
  2080. err = request_firmware(&rdev->mec2_fw, fw_name, rdev->dev);
  2081. if (err) {
  2082. goto out;
  2083. } else {
  2084. err = radeon_ucode_validate(rdev->mec2_fw);
  2085. if (err) {
  2086. goto out;
  2087. } else {
  2088. new_fw++;
  2089. }
  2090. }
  2091. }
  2092. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", new_chip_name);
  2093. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2094. if (err) {
  2095. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  2096. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2097. if (err)
  2098. goto out;
  2099. if (rdev->rlc_fw->size != rlc_req_size) {
  2100. printk(KERN_ERR
  2101. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  2102. rdev->rlc_fw->size, fw_name);
  2103. err = -EINVAL;
  2104. }
  2105. } else {
  2106. err = radeon_ucode_validate(rdev->rlc_fw);
  2107. if (err) {
  2108. printk(KERN_ERR
  2109. "cik_fw: validation failed for firmware \"%s\"\n",
  2110. fw_name);
  2111. goto out;
  2112. } else {
  2113. new_fw++;
  2114. }
  2115. }
  2116. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", new_chip_name);
  2117. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  2118. if (err) {
  2119. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  2120. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  2121. if (err)
  2122. goto out;
  2123. if (rdev->sdma_fw->size != sdma_req_size) {
  2124. printk(KERN_ERR
  2125. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  2126. rdev->sdma_fw->size, fw_name);
  2127. err = -EINVAL;
  2128. }
  2129. } else {
  2130. err = radeon_ucode_validate(rdev->sdma_fw);
  2131. if (err) {
  2132. printk(KERN_ERR
  2133. "cik_fw: validation failed for firmware \"%s\"\n",
  2134. fw_name);
  2135. goto out;
  2136. } else {
  2137. new_fw++;
  2138. }
  2139. }
  2140. /* No SMC, MC ucode on APUs */
  2141. if (!(rdev->flags & RADEON_IS_IGP)) {
  2142. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", new_chip_name);
  2143. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2144. if (err) {
  2145. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc2.bin", chip_name);
  2146. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2147. if (err) {
  2148. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  2149. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  2150. if (err)
  2151. goto out;
  2152. }
  2153. if ((rdev->mc_fw->size != mc_req_size) &&
  2154. (rdev->mc_fw->size != mc2_req_size)){
  2155. printk(KERN_ERR
  2156. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  2157. rdev->mc_fw->size, fw_name);
  2158. err = -EINVAL;
  2159. }
  2160. DRM_INFO("%s: %zu bytes\n", fw_name, rdev->mc_fw->size);
  2161. } else {
  2162. err = radeon_ucode_validate(rdev->mc_fw);
  2163. if (err) {
  2164. printk(KERN_ERR
  2165. "cik_fw: validation failed for firmware \"%s\"\n",
  2166. fw_name);
  2167. goto out;
  2168. } else {
  2169. new_fw++;
  2170. }
  2171. }
  2172. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", new_chip_name);
  2173. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2174. if (err) {
  2175. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  2176. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2177. if (err) {
  2178. printk(KERN_ERR
  2179. "smc: error loading firmware \"%s\"\n",
  2180. fw_name);
  2181. release_firmware(rdev->smc_fw);
  2182. rdev->smc_fw = NULL;
  2183. err = 0;
  2184. } else if (rdev->smc_fw->size != smc_req_size) {
  2185. printk(KERN_ERR
  2186. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  2187. rdev->smc_fw->size, fw_name);
  2188. err = -EINVAL;
  2189. }
  2190. } else {
  2191. err = radeon_ucode_validate(rdev->smc_fw);
  2192. if (err) {
  2193. printk(KERN_ERR
  2194. "cik_fw: validation failed for firmware \"%s\"\n",
  2195. fw_name);
  2196. goto out;
  2197. } else {
  2198. new_fw++;
  2199. }
  2200. }
  2201. }
  2202. if (new_fw == 0) {
  2203. rdev->new_fw = false;
  2204. } else if (new_fw < num_fw) {
  2205. printk(KERN_ERR "ci_fw: mixing new and old firmware!\n");
  2206. err = -EINVAL;
  2207. } else {
  2208. rdev->new_fw = true;
  2209. }
  2210. out:
  2211. if (err) {
  2212. if (err != -EINVAL)
  2213. printk(KERN_ERR
  2214. "cik_cp: Failed to load firmware \"%s\"\n",
  2215. fw_name);
  2216. release_firmware(rdev->pfp_fw);
  2217. rdev->pfp_fw = NULL;
  2218. release_firmware(rdev->me_fw);
  2219. rdev->me_fw = NULL;
  2220. release_firmware(rdev->ce_fw);
  2221. rdev->ce_fw = NULL;
  2222. release_firmware(rdev->mec_fw);
  2223. rdev->mec_fw = NULL;
  2224. release_firmware(rdev->mec2_fw);
  2225. rdev->mec2_fw = NULL;
  2226. release_firmware(rdev->rlc_fw);
  2227. rdev->rlc_fw = NULL;
  2228. release_firmware(rdev->sdma_fw);
  2229. rdev->sdma_fw = NULL;
  2230. release_firmware(rdev->mc_fw);
  2231. rdev->mc_fw = NULL;
  2232. release_firmware(rdev->smc_fw);
  2233. rdev->smc_fw = NULL;
  2234. }
  2235. return err;
  2236. }
  2237. /*
  2238. * Core functions
  2239. */
  2240. /**
  2241. * cik_tiling_mode_table_init - init the hw tiling table
  2242. *
  2243. * @rdev: radeon_device pointer
  2244. *
  2245. * Starting with SI, the tiling setup is done globally in a
  2246. * set of 32 tiling modes. Rather than selecting each set of
  2247. * parameters per surface as on older asics, we just select
  2248. * which index in the tiling table we want to use, and the
  2249. * surface uses those parameters (CIK).
  2250. */
  2251. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  2252. {
  2253. const u32 num_tile_mode_states = 32;
  2254. const u32 num_secondary_tile_mode_states = 16;
  2255. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  2256. u32 num_pipe_configs;
  2257. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  2258. rdev->config.cik.max_shader_engines;
  2259. switch (rdev->config.cik.mem_row_size_in_kb) {
  2260. case 1:
  2261. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  2262. break;
  2263. case 2:
  2264. default:
  2265. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  2266. break;
  2267. case 4:
  2268. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  2269. break;
  2270. }
  2271. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  2272. if (num_pipe_configs > 8)
  2273. num_pipe_configs = 16;
  2274. if (num_pipe_configs == 16) {
  2275. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2276. switch (reg_offset) {
  2277. case 0:
  2278. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2279. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2280. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2281. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2282. break;
  2283. case 1:
  2284. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2285. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2286. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2287. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2288. break;
  2289. case 2:
  2290. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2291. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2292. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2293. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2294. break;
  2295. case 3:
  2296. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2297. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2298. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2299. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2300. break;
  2301. case 4:
  2302. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2304. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2305. TILE_SPLIT(split_equal_to_row_size));
  2306. break;
  2307. case 5:
  2308. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2309. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2310. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2311. break;
  2312. case 6:
  2313. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2314. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2315. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2316. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2317. break;
  2318. case 7:
  2319. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2321. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2322. TILE_SPLIT(split_equal_to_row_size));
  2323. break;
  2324. case 8:
  2325. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2326. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2327. break;
  2328. case 9:
  2329. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2330. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2331. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2332. break;
  2333. case 10:
  2334. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2335. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2336. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2338. break;
  2339. case 11:
  2340. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2341. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2342. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2343. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2344. break;
  2345. case 12:
  2346. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2347. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2348. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2350. break;
  2351. case 13:
  2352. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2353. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2354. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2355. break;
  2356. case 14:
  2357. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2358. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2359. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2360. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2361. break;
  2362. case 16:
  2363. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2364. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2365. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2366. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2367. break;
  2368. case 17:
  2369. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2370. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2371. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2372. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2373. break;
  2374. case 27:
  2375. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2376. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2377. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2378. break;
  2379. case 28:
  2380. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2381. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2382. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2383. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2384. break;
  2385. case 29:
  2386. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2387. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2388. PIPE_CONFIG(ADDR_SURF_P16_32x32_8x16) |
  2389. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2390. break;
  2391. case 30:
  2392. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2393. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2394. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2395. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2396. break;
  2397. default:
  2398. gb_tile_moden = 0;
  2399. break;
  2400. }
  2401. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2402. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2403. }
  2404. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2405. switch (reg_offset) {
  2406. case 0:
  2407. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2410. NUM_BANKS(ADDR_SURF_16_BANK));
  2411. break;
  2412. case 1:
  2413. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2414. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2415. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2416. NUM_BANKS(ADDR_SURF_16_BANK));
  2417. break;
  2418. case 2:
  2419. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2420. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2421. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2422. NUM_BANKS(ADDR_SURF_16_BANK));
  2423. break;
  2424. case 3:
  2425. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2428. NUM_BANKS(ADDR_SURF_16_BANK));
  2429. break;
  2430. case 4:
  2431. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2434. NUM_BANKS(ADDR_SURF_8_BANK));
  2435. break;
  2436. case 5:
  2437. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2440. NUM_BANKS(ADDR_SURF_4_BANK));
  2441. break;
  2442. case 6:
  2443. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2444. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2445. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2446. NUM_BANKS(ADDR_SURF_2_BANK));
  2447. break;
  2448. case 8:
  2449. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2450. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2451. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2452. NUM_BANKS(ADDR_SURF_16_BANK));
  2453. break;
  2454. case 9:
  2455. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2456. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2457. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2458. NUM_BANKS(ADDR_SURF_16_BANK));
  2459. break;
  2460. case 10:
  2461. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2464. NUM_BANKS(ADDR_SURF_16_BANK));
  2465. break;
  2466. case 11:
  2467. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2468. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2469. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2470. NUM_BANKS(ADDR_SURF_8_BANK));
  2471. break;
  2472. case 12:
  2473. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2474. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2475. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2476. NUM_BANKS(ADDR_SURF_4_BANK));
  2477. break;
  2478. case 13:
  2479. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2480. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2481. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2482. NUM_BANKS(ADDR_SURF_2_BANK));
  2483. break;
  2484. case 14:
  2485. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2486. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2487. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2488. NUM_BANKS(ADDR_SURF_2_BANK));
  2489. break;
  2490. default:
  2491. gb_tile_moden = 0;
  2492. break;
  2493. }
  2494. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2495. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2496. }
  2497. } else if (num_pipe_configs == 8) {
  2498. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2499. switch (reg_offset) {
  2500. case 0:
  2501. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2502. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2503. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2504. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2505. break;
  2506. case 1:
  2507. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2509. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2510. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2511. break;
  2512. case 2:
  2513. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2514. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2515. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2516. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2517. break;
  2518. case 3:
  2519. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2520. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2521. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2522. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2523. break;
  2524. case 4:
  2525. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2526. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2527. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2528. TILE_SPLIT(split_equal_to_row_size));
  2529. break;
  2530. case 5:
  2531. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2532. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2534. break;
  2535. case 6:
  2536. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2537. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2538. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2539. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2540. break;
  2541. case 7:
  2542. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2543. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2544. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2545. TILE_SPLIT(split_equal_to_row_size));
  2546. break;
  2547. case 8:
  2548. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2549. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2550. break;
  2551. case 9:
  2552. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2553. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2554. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2555. break;
  2556. case 10:
  2557. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2558. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2559. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2560. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2561. break;
  2562. case 11:
  2563. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2565. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2567. break;
  2568. case 12:
  2569. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2570. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2571. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2572. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2573. break;
  2574. case 13:
  2575. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2576. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2578. break;
  2579. case 14:
  2580. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2582. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2583. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2584. break;
  2585. case 16:
  2586. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2587. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2588. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2589. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2590. break;
  2591. case 17:
  2592. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2594. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2595. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2596. break;
  2597. case 27:
  2598. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2599. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2600. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2601. break;
  2602. case 28:
  2603. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2604. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2605. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2606. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2607. break;
  2608. case 29:
  2609. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2610. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2611. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  2612. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2613. break;
  2614. case 30:
  2615. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2616. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2617. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2618. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2619. break;
  2620. default:
  2621. gb_tile_moden = 0;
  2622. break;
  2623. }
  2624. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2625. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2626. }
  2627. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2628. switch (reg_offset) {
  2629. case 0:
  2630. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2631. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2632. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2633. NUM_BANKS(ADDR_SURF_16_BANK));
  2634. break;
  2635. case 1:
  2636. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2637. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2638. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2639. NUM_BANKS(ADDR_SURF_16_BANK));
  2640. break;
  2641. case 2:
  2642. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2643. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2644. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2645. NUM_BANKS(ADDR_SURF_16_BANK));
  2646. break;
  2647. case 3:
  2648. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2649. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2650. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2651. NUM_BANKS(ADDR_SURF_16_BANK));
  2652. break;
  2653. case 4:
  2654. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2655. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2656. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2657. NUM_BANKS(ADDR_SURF_8_BANK));
  2658. break;
  2659. case 5:
  2660. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2661. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2662. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2663. NUM_BANKS(ADDR_SURF_4_BANK));
  2664. break;
  2665. case 6:
  2666. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2667. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2668. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2669. NUM_BANKS(ADDR_SURF_2_BANK));
  2670. break;
  2671. case 8:
  2672. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2673. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2674. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2675. NUM_BANKS(ADDR_SURF_16_BANK));
  2676. break;
  2677. case 9:
  2678. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2679. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2680. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2681. NUM_BANKS(ADDR_SURF_16_BANK));
  2682. break;
  2683. case 10:
  2684. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2685. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2686. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2687. NUM_BANKS(ADDR_SURF_16_BANK));
  2688. break;
  2689. case 11:
  2690. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2691. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2692. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2693. NUM_BANKS(ADDR_SURF_16_BANK));
  2694. break;
  2695. case 12:
  2696. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2697. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2698. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2699. NUM_BANKS(ADDR_SURF_8_BANK));
  2700. break;
  2701. case 13:
  2702. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2703. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2704. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2705. NUM_BANKS(ADDR_SURF_4_BANK));
  2706. break;
  2707. case 14:
  2708. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2709. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2710. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2711. NUM_BANKS(ADDR_SURF_2_BANK));
  2712. break;
  2713. default:
  2714. gb_tile_moden = 0;
  2715. break;
  2716. }
  2717. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  2718. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2719. }
  2720. } else if (num_pipe_configs == 4) {
  2721. if (num_rbs == 4) {
  2722. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2723. switch (reg_offset) {
  2724. case 0:
  2725. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2726. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2727. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2728. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2729. break;
  2730. case 1:
  2731. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2732. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2733. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2734. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2735. break;
  2736. case 2:
  2737. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2738. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2739. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2740. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2741. break;
  2742. case 3:
  2743. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2744. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2745. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2746. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2747. break;
  2748. case 4:
  2749. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2751. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2752. TILE_SPLIT(split_equal_to_row_size));
  2753. break;
  2754. case 5:
  2755. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2756. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2757. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2758. break;
  2759. case 6:
  2760. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2761. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2762. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2763. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2764. break;
  2765. case 7:
  2766. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2767. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2768. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2769. TILE_SPLIT(split_equal_to_row_size));
  2770. break;
  2771. case 8:
  2772. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2773. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2774. break;
  2775. case 9:
  2776. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2779. break;
  2780. case 10:
  2781. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2783. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2784. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2785. break;
  2786. case 11:
  2787. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2788. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2789. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2790. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2791. break;
  2792. case 12:
  2793. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2794. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2795. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2796. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2797. break;
  2798. case 13:
  2799. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2800. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2801. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2802. break;
  2803. case 14:
  2804. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2805. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2806. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2807. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2808. break;
  2809. case 16:
  2810. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2811. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2812. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2813. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2814. break;
  2815. case 17:
  2816. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2817. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2818. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2819. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2820. break;
  2821. case 27:
  2822. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2823. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2824. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2825. break;
  2826. case 28:
  2827. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2828. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2829. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2830. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2831. break;
  2832. case 29:
  2833. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2834. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2835. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2836. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2837. break;
  2838. case 30:
  2839. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2840. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2841. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2842. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2843. break;
  2844. default:
  2845. gb_tile_moden = 0;
  2846. break;
  2847. }
  2848. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2849. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2850. }
  2851. } else if (num_rbs < 4) {
  2852. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2853. switch (reg_offset) {
  2854. case 0:
  2855. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2856. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2857. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2858. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2859. break;
  2860. case 1:
  2861. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2862. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2863. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2864. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2865. break;
  2866. case 2:
  2867. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2868. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2869. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2870. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2871. break;
  2872. case 3:
  2873. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2874. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2875. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2876. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2877. break;
  2878. case 4:
  2879. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2880. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2881. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2882. TILE_SPLIT(split_equal_to_row_size));
  2883. break;
  2884. case 5:
  2885. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2886. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2887. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2888. break;
  2889. case 6:
  2890. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2891. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2892. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2893. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2894. break;
  2895. case 7:
  2896. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2897. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2898. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2899. TILE_SPLIT(split_equal_to_row_size));
  2900. break;
  2901. case 8:
  2902. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2903. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2904. break;
  2905. case 9:
  2906. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2907. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2908. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2909. break;
  2910. case 10:
  2911. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2912. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2913. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2914. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2915. break;
  2916. case 11:
  2917. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2918. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2919. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2921. break;
  2922. case 12:
  2923. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2924. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2925. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2926. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2927. break;
  2928. case 13:
  2929. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2930. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2931. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2932. break;
  2933. case 14:
  2934. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2935. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2936. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2937. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2938. break;
  2939. case 16:
  2940. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2941. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2942. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2943. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2944. break;
  2945. case 17:
  2946. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2947. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2948. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2949. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2950. break;
  2951. case 27:
  2952. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2953. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2954. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2955. break;
  2956. case 28:
  2957. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2958. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2959. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2960. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2961. break;
  2962. case 29:
  2963. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2964. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2965. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2966. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2967. break;
  2968. case 30:
  2969. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2970. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2971. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2972. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2973. break;
  2974. default:
  2975. gb_tile_moden = 0;
  2976. break;
  2977. }
  2978. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2979. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2980. }
  2981. }
  2982. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2983. switch (reg_offset) {
  2984. case 0:
  2985. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2988. NUM_BANKS(ADDR_SURF_16_BANK));
  2989. break;
  2990. case 1:
  2991. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2992. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2993. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2994. NUM_BANKS(ADDR_SURF_16_BANK));
  2995. break;
  2996. case 2:
  2997. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3000. NUM_BANKS(ADDR_SURF_16_BANK));
  3001. break;
  3002. case 3:
  3003. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3004. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3005. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3006. NUM_BANKS(ADDR_SURF_16_BANK));
  3007. break;
  3008. case 4:
  3009. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3010. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3011. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3012. NUM_BANKS(ADDR_SURF_16_BANK));
  3013. break;
  3014. case 5:
  3015. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3016. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3017. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3018. NUM_BANKS(ADDR_SURF_8_BANK));
  3019. break;
  3020. case 6:
  3021. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3022. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3023. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  3024. NUM_BANKS(ADDR_SURF_4_BANK));
  3025. break;
  3026. case 8:
  3027. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3028. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3029. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3030. NUM_BANKS(ADDR_SURF_16_BANK));
  3031. break;
  3032. case 9:
  3033. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3034. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3035. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3036. NUM_BANKS(ADDR_SURF_16_BANK));
  3037. break;
  3038. case 10:
  3039. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3040. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3041. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3042. NUM_BANKS(ADDR_SURF_16_BANK));
  3043. break;
  3044. case 11:
  3045. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3046. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3047. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3048. NUM_BANKS(ADDR_SURF_16_BANK));
  3049. break;
  3050. case 12:
  3051. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3052. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3053. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3054. NUM_BANKS(ADDR_SURF_16_BANK));
  3055. break;
  3056. case 13:
  3057. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3058. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3059. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3060. NUM_BANKS(ADDR_SURF_8_BANK));
  3061. break;
  3062. case 14:
  3063. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3064. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3065. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  3066. NUM_BANKS(ADDR_SURF_4_BANK));
  3067. break;
  3068. default:
  3069. gb_tile_moden = 0;
  3070. break;
  3071. }
  3072. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  3073. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  3074. }
  3075. } else if (num_pipe_configs == 2) {
  3076. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  3077. switch (reg_offset) {
  3078. case 0:
  3079. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3080. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3081. PIPE_CONFIG(ADDR_SURF_P2) |
  3082. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  3083. break;
  3084. case 1:
  3085. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3086. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3087. PIPE_CONFIG(ADDR_SURF_P2) |
  3088. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  3089. break;
  3090. case 2:
  3091. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3092. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3093. PIPE_CONFIG(ADDR_SURF_P2) |
  3094. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  3095. break;
  3096. case 3:
  3097. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3098. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3099. PIPE_CONFIG(ADDR_SURF_P2) |
  3100. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  3101. break;
  3102. case 4:
  3103. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3104. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3105. PIPE_CONFIG(ADDR_SURF_P2) |
  3106. TILE_SPLIT(split_equal_to_row_size));
  3107. break;
  3108. case 5:
  3109. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3110. PIPE_CONFIG(ADDR_SURF_P2) |
  3111. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3112. break;
  3113. case 6:
  3114. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3115. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3116. PIPE_CONFIG(ADDR_SURF_P2) |
  3117. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  3118. break;
  3119. case 7:
  3120. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3121. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  3122. PIPE_CONFIG(ADDR_SURF_P2) |
  3123. TILE_SPLIT(split_equal_to_row_size));
  3124. break;
  3125. case 8:
  3126. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3127. PIPE_CONFIG(ADDR_SURF_P2);
  3128. break;
  3129. case 9:
  3130. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3131. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3132. PIPE_CONFIG(ADDR_SURF_P2));
  3133. break;
  3134. case 10:
  3135. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3136. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3137. PIPE_CONFIG(ADDR_SURF_P2) |
  3138. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3139. break;
  3140. case 11:
  3141. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3142. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3143. PIPE_CONFIG(ADDR_SURF_P2) |
  3144. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3145. break;
  3146. case 12:
  3147. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3148. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3149. PIPE_CONFIG(ADDR_SURF_P2) |
  3150. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3151. break;
  3152. case 13:
  3153. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3154. PIPE_CONFIG(ADDR_SURF_P2) |
  3155. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  3156. break;
  3157. case 14:
  3158. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3159. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3160. PIPE_CONFIG(ADDR_SURF_P2) |
  3161. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3162. break;
  3163. case 16:
  3164. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3165. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3166. PIPE_CONFIG(ADDR_SURF_P2) |
  3167. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3168. break;
  3169. case 17:
  3170. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3171. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3172. PIPE_CONFIG(ADDR_SURF_P2) |
  3173. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3174. break;
  3175. case 27:
  3176. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3177. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3178. PIPE_CONFIG(ADDR_SURF_P2));
  3179. break;
  3180. case 28:
  3181. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3182. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3183. PIPE_CONFIG(ADDR_SURF_P2) |
  3184. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3185. break;
  3186. case 29:
  3187. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3188. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3189. PIPE_CONFIG(ADDR_SURF_P2) |
  3190. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3191. break;
  3192. case 30:
  3193. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  3194. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3195. PIPE_CONFIG(ADDR_SURF_P2) |
  3196. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3197. break;
  3198. default:
  3199. gb_tile_moden = 0;
  3200. break;
  3201. }
  3202. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  3203. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  3204. }
  3205. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  3206. switch (reg_offset) {
  3207. case 0:
  3208. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3209. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3210. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3211. NUM_BANKS(ADDR_SURF_16_BANK));
  3212. break;
  3213. case 1:
  3214. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3215. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3216. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3217. NUM_BANKS(ADDR_SURF_16_BANK));
  3218. break;
  3219. case 2:
  3220. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3221. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3222. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3223. NUM_BANKS(ADDR_SURF_16_BANK));
  3224. break;
  3225. case 3:
  3226. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3227. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3228. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3229. NUM_BANKS(ADDR_SURF_16_BANK));
  3230. break;
  3231. case 4:
  3232. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3235. NUM_BANKS(ADDR_SURF_16_BANK));
  3236. break;
  3237. case 5:
  3238. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3239. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3240. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3241. NUM_BANKS(ADDR_SURF_16_BANK));
  3242. break;
  3243. case 6:
  3244. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3245. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3246. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3247. NUM_BANKS(ADDR_SURF_8_BANK));
  3248. break;
  3249. case 8:
  3250. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3251. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3252. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3253. NUM_BANKS(ADDR_SURF_16_BANK));
  3254. break;
  3255. case 9:
  3256. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3257. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3258. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3259. NUM_BANKS(ADDR_SURF_16_BANK));
  3260. break;
  3261. case 10:
  3262. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3263. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3264. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3265. NUM_BANKS(ADDR_SURF_16_BANK));
  3266. break;
  3267. case 11:
  3268. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3269. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3270. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3271. NUM_BANKS(ADDR_SURF_16_BANK));
  3272. break;
  3273. case 12:
  3274. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3275. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3276. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3277. NUM_BANKS(ADDR_SURF_16_BANK));
  3278. break;
  3279. case 13:
  3280. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3281. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3282. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3283. NUM_BANKS(ADDR_SURF_16_BANK));
  3284. break;
  3285. case 14:
  3286. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3287. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3288. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3289. NUM_BANKS(ADDR_SURF_8_BANK));
  3290. break;
  3291. default:
  3292. gb_tile_moden = 0;
  3293. break;
  3294. }
  3295. rdev->config.cik.macrotile_mode_array[reg_offset] = gb_tile_moden;
  3296. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  3297. }
  3298. } else
  3299. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  3300. }
  3301. /**
  3302. * cik_select_se_sh - select which SE, SH to address
  3303. *
  3304. * @rdev: radeon_device pointer
  3305. * @se_num: shader engine to address
  3306. * @sh_num: sh block to address
  3307. *
  3308. * Select which SE, SH combinations to address. Certain
  3309. * registers are instanced per SE or SH. 0xffffffff means
  3310. * broadcast to all SEs or SHs (CIK).
  3311. */
  3312. static void cik_select_se_sh(struct radeon_device *rdev,
  3313. u32 se_num, u32 sh_num)
  3314. {
  3315. u32 data = INSTANCE_BROADCAST_WRITES;
  3316. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  3317. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  3318. else if (se_num == 0xffffffff)
  3319. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  3320. else if (sh_num == 0xffffffff)
  3321. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  3322. else
  3323. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  3324. WREG32(GRBM_GFX_INDEX, data);
  3325. }
  3326. /**
  3327. * cik_create_bitmask - create a bitmask
  3328. *
  3329. * @bit_width: length of the mask
  3330. *
  3331. * create a variable length bit mask (CIK).
  3332. * Returns the bitmask.
  3333. */
  3334. static u32 cik_create_bitmask(u32 bit_width)
  3335. {
  3336. u32 i, mask = 0;
  3337. for (i = 0; i < bit_width; i++) {
  3338. mask <<= 1;
  3339. mask |= 1;
  3340. }
  3341. return mask;
  3342. }
  3343. /**
  3344. * cik_get_rb_disabled - computes the mask of disabled RBs
  3345. *
  3346. * @rdev: radeon_device pointer
  3347. * @max_rb_num: max RBs (render backends) for the asic
  3348. * @se_num: number of SEs (shader engines) for the asic
  3349. * @sh_per_se: number of SH blocks per SE for the asic
  3350. *
  3351. * Calculates the bitmask of disabled RBs (CIK).
  3352. * Returns the disabled RB bitmask.
  3353. */
  3354. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  3355. u32 max_rb_num_per_se,
  3356. u32 sh_per_se)
  3357. {
  3358. u32 data, mask;
  3359. data = RREG32(CC_RB_BACKEND_DISABLE);
  3360. if (data & 1)
  3361. data &= BACKEND_DISABLE_MASK;
  3362. else
  3363. data = 0;
  3364. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  3365. data >>= BACKEND_DISABLE_SHIFT;
  3366. mask = cik_create_bitmask(max_rb_num_per_se / sh_per_se);
  3367. return data & mask;
  3368. }
  3369. /**
  3370. * cik_setup_rb - setup the RBs on the asic
  3371. *
  3372. * @rdev: radeon_device pointer
  3373. * @se_num: number of SEs (shader engines) for the asic
  3374. * @sh_per_se: number of SH blocks per SE for the asic
  3375. * @max_rb_num: max RBs (render backends) for the asic
  3376. *
  3377. * Configures per-SE/SH RB registers (CIK).
  3378. */
  3379. static void cik_setup_rb(struct radeon_device *rdev,
  3380. u32 se_num, u32 sh_per_se,
  3381. u32 max_rb_num_per_se)
  3382. {
  3383. int i, j;
  3384. u32 data, mask;
  3385. u32 disabled_rbs = 0;
  3386. u32 enabled_rbs = 0;
  3387. mutex_lock(&rdev->grbm_idx_mutex);
  3388. for (i = 0; i < se_num; i++) {
  3389. for (j = 0; j < sh_per_se; j++) {
  3390. cik_select_se_sh(rdev, i, j);
  3391. data = cik_get_rb_disabled(rdev, max_rb_num_per_se, sh_per_se);
  3392. if (rdev->family == CHIP_HAWAII)
  3393. disabled_rbs |= data << ((i * sh_per_se + j) * HAWAII_RB_BITMAP_WIDTH_PER_SH);
  3394. else
  3395. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  3396. }
  3397. }
  3398. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3399. mutex_unlock(&rdev->grbm_idx_mutex);
  3400. mask = 1;
  3401. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  3402. if (!(disabled_rbs & mask))
  3403. enabled_rbs |= mask;
  3404. mask <<= 1;
  3405. }
  3406. rdev->config.cik.backend_enable_mask = enabled_rbs;
  3407. mutex_lock(&rdev->grbm_idx_mutex);
  3408. for (i = 0; i < se_num; i++) {
  3409. cik_select_se_sh(rdev, i, 0xffffffff);
  3410. data = 0;
  3411. for (j = 0; j < sh_per_se; j++) {
  3412. switch (enabled_rbs & 3) {
  3413. case 0:
  3414. if (j == 0)
  3415. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_3);
  3416. else
  3417. data |= PKR_MAP(RASTER_CONFIG_RB_MAP_0);
  3418. break;
  3419. case 1:
  3420. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  3421. break;
  3422. case 2:
  3423. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  3424. break;
  3425. case 3:
  3426. default:
  3427. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  3428. break;
  3429. }
  3430. enabled_rbs >>= 2;
  3431. }
  3432. WREG32(PA_SC_RASTER_CONFIG, data);
  3433. }
  3434. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3435. mutex_unlock(&rdev->grbm_idx_mutex);
  3436. }
  3437. /**
  3438. * cik_gpu_init - setup the 3D engine
  3439. *
  3440. * @rdev: radeon_device pointer
  3441. *
  3442. * Configures the 3D engine and tiling configuration
  3443. * registers so that the 3D engine is usable.
  3444. */
  3445. static void cik_gpu_init(struct radeon_device *rdev)
  3446. {
  3447. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  3448. u32 mc_shared_chmap, mc_arb_ramcfg;
  3449. u32 hdp_host_path_cntl;
  3450. u32 tmp;
  3451. int i, j;
  3452. switch (rdev->family) {
  3453. case CHIP_BONAIRE:
  3454. rdev->config.cik.max_shader_engines = 2;
  3455. rdev->config.cik.max_tile_pipes = 4;
  3456. rdev->config.cik.max_cu_per_sh = 7;
  3457. rdev->config.cik.max_sh_per_se = 1;
  3458. rdev->config.cik.max_backends_per_se = 2;
  3459. rdev->config.cik.max_texture_channel_caches = 4;
  3460. rdev->config.cik.max_gprs = 256;
  3461. rdev->config.cik.max_gs_threads = 32;
  3462. rdev->config.cik.max_hw_contexts = 8;
  3463. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3464. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3465. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3466. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3467. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3468. break;
  3469. case CHIP_HAWAII:
  3470. rdev->config.cik.max_shader_engines = 4;
  3471. rdev->config.cik.max_tile_pipes = 16;
  3472. rdev->config.cik.max_cu_per_sh = 11;
  3473. rdev->config.cik.max_sh_per_se = 1;
  3474. rdev->config.cik.max_backends_per_se = 4;
  3475. rdev->config.cik.max_texture_channel_caches = 16;
  3476. rdev->config.cik.max_gprs = 256;
  3477. rdev->config.cik.max_gs_threads = 32;
  3478. rdev->config.cik.max_hw_contexts = 8;
  3479. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3480. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3481. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3482. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3483. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3484. break;
  3485. case CHIP_KAVERI:
  3486. rdev->config.cik.max_shader_engines = 1;
  3487. rdev->config.cik.max_tile_pipes = 4;
  3488. if ((rdev->pdev->device == 0x1304) ||
  3489. (rdev->pdev->device == 0x1305) ||
  3490. (rdev->pdev->device == 0x130C) ||
  3491. (rdev->pdev->device == 0x130F) ||
  3492. (rdev->pdev->device == 0x1310) ||
  3493. (rdev->pdev->device == 0x1311) ||
  3494. (rdev->pdev->device == 0x131C)) {
  3495. rdev->config.cik.max_cu_per_sh = 8;
  3496. rdev->config.cik.max_backends_per_se = 2;
  3497. } else if ((rdev->pdev->device == 0x1309) ||
  3498. (rdev->pdev->device == 0x130A) ||
  3499. (rdev->pdev->device == 0x130D) ||
  3500. (rdev->pdev->device == 0x1313) ||
  3501. (rdev->pdev->device == 0x131D)) {
  3502. rdev->config.cik.max_cu_per_sh = 6;
  3503. rdev->config.cik.max_backends_per_se = 2;
  3504. } else if ((rdev->pdev->device == 0x1306) ||
  3505. (rdev->pdev->device == 0x1307) ||
  3506. (rdev->pdev->device == 0x130B) ||
  3507. (rdev->pdev->device == 0x130E) ||
  3508. (rdev->pdev->device == 0x1315) ||
  3509. (rdev->pdev->device == 0x1318) ||
  3510. (rdev->pdev->device == 0x131B)) {
  3511. rdev->config.cik.max_cu_per_sh = 4;
  3512. rdev->config.cik.max_backends_per_se = 1;
  3513. } else {
  3514. rdev->config.cik.max_cu_per_sh = 3;
  3515. rdev->config.cik.max_backends_per_se = 1;
  3516. }
  3517. rdev->config.cik.max_sh_per_se = 1;
  3518. rdev->config.cik.max_texture_channel_caches = 4;
  3519. rdev->config.cik.max_gprs = 256;
  3520. rdev->config.cik.max_gs_threads = 16;
  3521. rdev->config.cik.max_hw_contexts = 8;
  3522. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3523. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3524. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3525. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3526. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3527. break;
  3528. case CHIP_KABINI:
  3529. case CHIP_MULLINS:
  3530. default:
  3531. rdev->config.cik.max_shader_engines = 1;
  3532. rdev->config.cik.max_tile_pipes = 2;
  3533. rdev->config.cik.max_cu_per_sh = 2;
  3534. rdev->config.cik.max_sh_per_se = 1;
  3535. rdev->config.cik.max_backends_per_se = 1;
  3536. rdev->config.cik.max_texture_channel_caches = 2;
  3537. rdev->config.cik.max_gprs = 256;
  3538. rdev->config.cik.max_gs_threads = 16;
  3539. rdev->config.cik.max_hw_contexts = 8;
  3540. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  3541. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  3542. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  3543. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  3544. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3545. break;
  3546. }
  3547. /* Initialize HDP */
  3548. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3549. WREG32((0x2c14 + j), 0x00000000);
  3550. WREG32((0x2c18 + j), 0x00000000);
  3551. WREG32((0x2c1c + j), 0x00000000);
  3552. WREG32((0x2c20 + j), 0x00000000);
  3553. WREG32((0x2c24 + j), 0x00000000);
  3554. }
  3555. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  3556. WREG32(SRBM_INT_CNTL, 0x1);
  3557. WREG32(SRBM_INT_ACK, 0x1);
  3558. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  3559. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  3560. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  3561. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  3562. rdev->config.cik.mem_max_burst_length_bytes = 256;
  3563. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  3564. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3565. if (rdev->config.cik.mem_row_size_in_kb > 4)
  3566. rdev->config.cik.mem_row_size_in_kb = 4;
  3567. /* XXX use MC settings? */
  3568. rdev->config.cik.shader_engine_tile_size = 32;
  3569. rdev->config.cik.num_gpus = 1;
  3570. rdev->config.cik.multi_gpu_tile_size = 64;
  3571. /* fix up row size */
  3572. gb_addr_config &= ~ROW_SIZE_MASK;
  3573. switch (rdev->config.cik.mem_row_size_in_kb) {
  3574. case 1:
  3575. default:
  3576. gb_addr_config |= ROW_SIZE(0);
  3577. break;
  3578. case 2:
  3579. gb_addr_config |= ROW_SIZE(1);
  3580. break;
  3581. case 4:
  3582. gb_addr_config |= ROW_SIZE(2);
  3583. break;
  3584. }
  3585. /* setup tiling info dword. gb_addr_config is not adequate since it does
  3586. * not have bank info, so create a custom tiling dword.
  3587. * bits 3:0 num_pipes
  3588. * bits 7:4 num_banks
  3589. * bits 11:8 group_size
  3590. * bits 15:12 row_size
  3591. */
  3592. rdev->config.cik.tile_config = 0;
  3593. switch (rdev->config.cik.num_tile_pipes) {
  3594. case 1:
  3595. rdev->config.cik.tile_config |= (0 << 0);
  3596. break;
  3597. case 2:
  3598. rdev->config.cik.tile_config |= (1 << 0);
  3599. break;
  3600. case 4:
  3601. rdev->config.cik.tile_config |= (2 << 0);
  3602. break;
  3603. case 8:
  3604. default:
  3605. /* XXX what about 12? */
  3606. rdev->config.cik.tile_config |= (3 << 0);
  3607. break;
  3608. }
  3609. rdev->config.cik.tile_config |=
  3610. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  3611. rdev->config.cik.tile_config |=
  3612. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  3613. rdev->config.cik.tile_config |=
  3614. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  3615. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  3616. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  3617. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  3618. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  3619. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  3620. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  3621. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  3622. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  3623. cik_tiling_mode_table_init(rdev);
  3624. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  3625. rdev->config.cik.max_sh_per_se,
  3626. rdev->config.cik.max_backends_per_se);
  3627. rdev->config.cik.active_cus = 0;
  3628. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  3629. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  3630. rdev->config.cik.active_cus +=
  3631. hweight32(cik_get_cu_active_bitmap(rdev, i, j));
  3632. }
  3633. }
  3634. /* set HW defaults for 3D engine */
  3635. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  3636. mutex_lock(&rdev->grbm_idx_mutex);
  3637. /*
  3638. * making sure that the following register writes will be broadcasted
  3639. * to all the shaders
  3640. */
  3641. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  3642. WREG32(SX_DEBUG_1, 0x20);
  3643. WREG32(TA_CNTL_AUX, 0x00010000);
  3644. tmp = RREG32(SPI_CONFIG_CNTL);
  3645. tmp |= 0x03000000;
  3646. WREG32(SPI_CONFIG_CNTL, tmp);
  3647. WREG32(SQ_CONFIG, 1);
  3648. WREG32(DB_DEBUG, 0);
  3649. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  3650. tmp |= 0x00000400;
  3651. WREG32(DB_DEBUG2, tmp);
  3652. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  3653. tmp |= 0x00020200;
  3654. WREG32(DB_DEBUG3, tmp);
  3655. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  3656. tmp |= 0x00018208;
  3657. WREG32(CB_HW_CONTROL, tmp);
  3658. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  3659. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  3660. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  3661. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  3662. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  3663. WREG32(VGT_NUM_INSTANCES, 1);
  3664. WREG32(CP_PERFMON_CNTL, 0);
  3665. WREG32(SQ_CONFIG, 0);
  3666. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  3667. FORCE_EOV_MAX_REZ_CNT(255)));
  3668. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  3669. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  3670. WREG32(VGT_GS_VERTEX_REUSE, 16);
  3671. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  3672. tmp = RREG32(HDP_MISC_CNTL);
  3673. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  3674. WREG32(HDP_MISC_CNTL, tmp);
  3675. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  3676. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  3677. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  3678. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  3679. mutex_unlock(&rdev->grbm_idx_mutex);
  3680. udelay(50);
  3681. }
  3682. /*
  3683. * GPU scratch registers helpers function.
  3684. */
  3685. /**
  3686. * cik_scratch_init - setup driver info for CP scratch regs
  3687. *
  3688. * @rdev: radeon_device pointer
  3689. *
  3690. * Set up the number and offset of the CP scratch registers.
  3691. * NOTE: use of CP scratch registers is a legacy inferface and
  3692. * is not used by default on newer asics (r6xx+). On newer asics,
  3693. * memory buffers are used for fences rather than scratch regs.
  3694. */
  3695. static void cik_scratch_init(struct radeon_device *rdev)
  3696. {
  3697. int i;
  3698. rdev->scratch.num_reg = 7;
  3699. rdev->scratch.reg_base = SCRATCH_REG0;
  3700. for (i = 0; i < rdev->scratch.num_reg; i++) {
  3701. rdev->scratch.free[i] = true;
  3702. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  3703. }
  3704. }
  3705. /**
  3706. * cik_ring_test - basic gfx ring test
  3707. *
  3708. * @rdev: radeon_device pointer
  3709. * @ring: radeon_ring structure holding ring information
  3710. *
  3711. * Allocate a scratch register and write to it using the gfx ring (CIK).
  3712. * Provides a basic gfx ring test to verify that the ring is working.
  3713. * Used by cik_cp_gfx_resume();
  3714. * Returns 0 on success, error on failure.
  3715. */
  3716. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3717. {
  3718. uint32_t scratch;
  3719. uint32_t tmp = 0;
  3720. unsigned i;
  3721. int r;
  3722. r = radeon_scratch_get(rdev, &scratch);
  3723. if (r) {
  3724. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3725. return r;
  3726. }
  3727. WREG32(scratch, 0xCAFEDEAD);
  3728. r = radeon_ring_lock(rdev, ring, 3);
  3729. if (r) {
  3730. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  3731. radeon_scratch_free(rdev, scratch);
  3732. return r;
  3733. }
  3734. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3735. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  3736. radeon_ring_write(ring, 0xDEADBEEF);
  3737. radeon_ring_unlock_commit(rdev, ring, false);
  3738. for (i = 0; i < rdev->usec_timeout; i++) {
  3739. tmp = RREG32(scratch);
  3740. if (tmp == 0xDEADBEEF)
  3741. break;
  3742. DRM_UDELAY(1);
  3743. }
  3744. if (i < rdev->usec_timeout) {
  3745. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3746. } else {
  3747. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  3748. ring->idx, scratch, tmp);
  3749. r = -EINVAL;
  3750. }
  3751. radeon_scratch_free(rdev, scratch);
  3752. return r;
  3753. }
  3754. /**
  3755. * cik_hdp_flush_cp_ring_emit - emit an hdp flush on the cp
  3756. *
  3757. * @rdev: radeon_device pointer
  3758. * @ridx: radeon ring index
  3759. *
  3760. * Emits an hdp flush on the cp.
  3761. */
  3762. static void cik_hdp_flush_cp_ring_emit(struct radeon_device *rdev,
  3763. int ridx)
  3764. {
  3765. struct radeon_ring *ring = &rdev->ring[ridx];
  3766. u32 ref_and_mask;
  3767. switch (ring->idx) {
  3768. case CAYMAN_RING_TYPE_CP1_INDEX:
  3769. case CAYMAN_RING_TYPE_CP2_INDEX:
  3770. default:
  3771. switch (ring->me) {
  3772. case 0:
  3773. ref_and_mask = CP2 << ring->pipe;
  3774. break;
  3775. case 1:
  3776. ref_and_mask = CP6 << ring->pipe;
  3777. break;
  3778. default:
  3779. return;
  3780. }
  3781. break;
  3782. case RADEON_RING_TYPE_GFX_INDEX:
  3783. ref_and_mask = CP0;
  3784. break;
  3785. }
  3786. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3787. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3788. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3789. WAIT_REG_MEM_ENGINE(1))); /* pfp */
  3790. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ >> 2);
  3791. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE >> 2);
  3792. radeon_ring_write(ring, ref_and_mask);
  3793. radeon_ring_write(ring, ref_and_mask);
  3794. radeon_ring_write(ring, 0x20); /* poll interval */
  3795. }
  3796. /**
  3797. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  3798. *
  3799. * @rdev: radeon_device pointer
  3800. * @fence: radeon fence object
  3801. *
  3802. * Emits a fence sequnce number on the gfx ring and flushes
  3803. * GPU caches.
  3804. */
  3805. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  3806. struct radeon_fence *fence)
  3807. {
  3808. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3809. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3810. /* Workaround for cache flush problems. First send a dummy EOP
  3811. * event down the pipe with seq one below.
  3812. */
  3813. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3814. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3815. EOP_TC_ACTION_EN |
  3816. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3817. EVENT_INDEX(5)));
  3818. radeon_ring_write(ring, addr & 0xfffffffc);
  3819. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3820. DATA_SEL(1) | INT_SEL(0));
  3821. radeon_ring_write(ring, fence->seq - 1);
  3822. radeon_ring_write(ring, 0);
  3823. /* Then send the real EOP event down the pipe. */
  3824. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3825. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3826. EOP_TC_ACTION_EN |
  3827. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3828. EVENT_INDEX(5)));
  3829. radeon_ring_write(ring, addr & 0xfffffffc);
  3830. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  3831. radeon_ring_write(ring, fence->seq);
  3832. radeon_ring_write(ring, 0);
  3833. }
  3834. /**
  3835. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  3836. *
  3837. * @rdev: radeon_device pointer
  3838. * @fence: radeon fence object
  3839. *
  3840. * Emits a fence sequnce number on the compute ring and flushes
  3841. * GPU caches.
  3842. */
  3843. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  3844. struct radeon_fence *fence)
  3845. {
  3846. struct radeon_ring *ring = &rdev->ring[fence->ring];
  3847. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  3848. /* RELEASE_MEM - flush caches, send int */
  3849. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3850. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3851. EOP_TC_ACTION_EN |
  3852. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3853. EVENT_INDEX(5)));
  3854. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  3855. radeon_ring_write(ring, addr & 0xfffffffc);
  3856. radeon_ring_write(ring, upper_32_bits(addr));
  3857. radeon_ring_write(ring, fence->seq);
  3858. radeon_ring_write(ring, 0);
  3859. }
  3860. /**
  3861. * cik_semaphore_ring_emit - emit a semaphore on the CP ring
  3862. *
  3863. * @rdev: radeon_device pointer
  3864. * @ring: radeon ring buffer object
  3865. * @semaphore: radeon semaphore object
  3866. * @emit_wait: Is this a sempahore wait?
  3867. *
  3868. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3869. * from running ahead of semaphore waits.
  3870. */
  3871. bool cik_semaphore_ring_emit(struct radeon_device *rdev,
  3872. struct radeon_ring *ring,
  3873. struct radeon_semaphore *semaphore,
  3874. bool emit_wait)
  3875. {
  3876. uint64_t addr = semaphore->gpu_addr;
  3877. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3878. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  3879. radeon_ring_write(ring, lower_32_bits(addr));
  3880. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  3881. if (emit_wait && ring->idx == RADEON_RING_TYPE_GFX_INDEX) {
  3882. /* Prevent the PFP from running ahead of the semaphore wait */
  3883. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3884. radeon_ring_write(ring, 0x0);
  3885. }
  3886. return true;
  3887. }
  3888. /**
  3889. * cik_copy_cpdma - copy pages using the CP DMA engine
  3890. *
  3891. * @rdev: radeon_device pointer
  3892. * @src_offset: src GPU address
  3893. * @dst_offset: dst GPU address
  3894. * @num_gpu_pages: number of GPU pages to xfer
  3895. * @resv: reservation object to sync to
  3896. *
  3897. * Copy GPU paging using the CP DMA engine (CIK+).
  3898. * Used by the radeon ttm implementation to move pages if
  3899. * registered as the asic copy callback.
  3900. */
  3901. struct radeon_fence *cik_copy_cpdma(struct radeon_device *rdev,
  3902. uint64_t src_offset, uint64_t dst_offset,
  3903. unsigned num_gpu_pages,
  3904. struct reservation_object *resv)
  3905. {
  3906. struct radeon_fence *fence;
  3907. struct radeon_sync sync;
  3908. int ring_index = rdev->asic->copy.blit_ring_index;
  3909. struct radeon_ring *ring = &rdev->ring[ring_index];
  3910. u32 size_in_bytes, cur_size_in_bytes, control;
  3911. int i, num_loops;
  3912. int r = 0;
  3913. radeon_sync_create(&sync);
  3914. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3915. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3916. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 18);
  3917. if (r) {
  3918. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3919. radeon_sync_free(rdev, &sync, NULL);
  3920. return ERR_PTR(r);
  3921. }
  3922. radeon_sync_resv(rdev, &sync, resv, false);
  3923. radeon_sync_rings(rdev, &sync, ring->idx);
  3924. for (i = 0; i < num_loops; i++) {
  3925. cur_size_in_bytes = size_in_bytes;
  3926. if (cur_size_in_bytes > 0x1fffff)
  3927. cur_size_in_bytes = 0x1fffff;
  3928. size_in_bytes -= cur_size_in_bytes;
  3929. control = 0;
  3930. if (size_in_bytes == 0)
  3931. control |= PACKET3_DMA_DATA_CP_SYNC;
  3932. radeon_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  3933. radeon_ring_write(ring, control);
  3934. radeon_ring_write(ring, lower_32_bits(src_offset));
  3935. radeon_ring_write(ring, upper_32_bits(src_offset));
  3936. radeon_ring_write(ring, lower_32_bits(dst_offset));
  3937. radeon_ring_write(ring, upper_32_bits(dst_offset));
  3938. radeon_ring_write(ring, cur_size_in_bytes);
  3939. src_offset += cur_size_in_bytes;
  3940. dst_offset += cur_size_in_bytes;
  3941. }
  3942. r = radeon_fence_emit(rdev, &fence, ring->idx);
  3943. if (r) {
  3944. radeon_ring_unlock_undo(rdev, ring);
  3945. radeon_sync_free(rdev, &sync, NULL);
  3946. return ERR_PTR(r);
  3947. }
  3948. radeon_ring_unlock_commit(rdev, ring, false);
  3949. radeon_sync_free(rdev, &sync, fence);
  3950. return fence;
  3951. }
  3952. /*
  3953. * IB stuff
  3954. */
  3955. /**
  3956. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  3957. *
  3958. * @rdev: radeon_device pointer
  3959. * @ib: radeon indirect buffer object
  3960. *
  3961. * Emits an DE (drawing engine) or CE (constant engine) IB
  3962. * on the gfx ring. IBs are usually generated by userspace
  3963. * acceleration drivers and submitted to the kernel for
  3964. * sheduling on the ring. This function schedules the IB
  3965. * on the gfx ring for execution by the GPU.
  3966. */
  3967. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3968. {
  3969. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3970. unsigned vm_id = ib->vm ? ib->vm->ids[ib->ring].id : 0;
  3971. u32 header, control = INDIRECT_BUFFER_VALID;
  3972. if (ib->is_const_ib) {
  3973. /* set switch buffer packet before const IB */
  3974. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3975. radeon_ring_write(ring, 0);
  3976. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3977. } else {
  3978. u32 next_rptr;
  3979. if (ring->rptr_save_reg) {
  3980. next_rptr = ring->wptr + 3 + 4;
  3981. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3982. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3983. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3984. radeon_ring_write(ring, next_rptr);
  3985. } else if (rdev->wb.enabled) {
  3986. next_rptr = ring->wptr + 5 + 4;
  3987. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3988. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3989. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3990. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  3991. radeon_ring_write(ring, next_rptr);
  3992. }
  3993. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3994. }
  3995. control |= ib->length_dw | (vm_id << 24);
  3996. radeon_ring_write(ring, header);
  3997. radeon_ring_write(ring,
  3998. #ifdef __BIG_ENDIAN
  3999. (2 << 0) |
  4000. #endif
  4001. (ib->gpu_addr & 0xFFFFFFFC));
  4002. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  4003. radeon_ring_write(ring, control);
  4004. }
  4005. /**
  4006. * cik_ib_test - basic gfx ring IB test
  4007. *
  4008. * @rdev: radeon_device pointer
  4009. * @ring: radeon_ring structure holding ring information
  4010. *
  4011. * Allocate an IB and execute it on the gfx ring (CIK).
  4012. * Provides a basic gfx ring test to verify that IBs are working.
  4013. * Returns 0 on success, error on failure.
  4014. */
  4015. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  4016. {
  4017. struct radeon_ib ib;
  4018. uint32_t scratch;
  4019. uint32_t tmp = 0;
  4020. unsigned i;
  4021. int r;
  4022. r = radeon_scratch_get(rdev, &scratch);
  4023. if (r) {
  4024. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  4025. return r;
  4026. }
  4027. WREG32(scratch, 0xCAFEDEAD);
  4028. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  4029. if (r) {
  4030. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  4031. radeon_scratch_free(rdev, scratch);
  4032. return r;
  4033. }
  4034. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  4035. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  4036. ib.ptr[2] = 0xDEADBEEF;
  4037. ib.length_dw = 3;
  4038. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  4039. if (r) {
  4040. radeon_scratch_free(rdev, scratch);
  4041. radeon_ib_free(rdev, &ib);
  4042. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  4043. return r;
  4044. }
  4045. r = radeon_fence_wait(ib.fence, false);
  4046. if (r) {
  4047. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  4048. radeon_scratch_free(rdev, scratch);
  4049. radeon_ib_free(rdev, &ib);
  4050. return r;
  4051. }
  4052. for (i = 0; i < rdev->usec_timeout; i++) {
  4053. tmp = RREG32(scratch);
  4054. if (tmp == 0xDEADBEEF)
  4055. break;
  4056. DRM_UDELAY(1);
  4057. }
  4058. if (i < rdev->usec_timeout) {
  4059. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  4060. } else {
  4061. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  4062. scratch, tmp);
  4063. r = -EINVAL;
  4064. }
  4065. radeon_scratch_free(rdev, scratch);
  4066. radeon_ib_free(rdev, &ib);
  4067. return r;
  4068. }
  4069. /*
  4070. * CP.
  4071. * On CIK, gfx and compute now have independant command processors.
  4072. *
  4073. * GFX
  4074. * Gfx consists of a single ring and can process both gfx jobs and
  4075. * compute jobs. The gfx CP consists of three microengines (ME):
  4076. * PFP - Pre-Fetch Parser
  4077. * ME - Micro Engine
  4078. * CE - Constant Engine
  4079. * The PFP and ME make up what is considered the Drawing Engine (DE).
  4080. * The CE is an asynchronous engine used for updating buffer desciptors
  4081. * used by the DE so that they can be loaded into cache in parallel
  4082. * while the DE is processing state update packets.
  4083. *
  4084. * Compute
  4085. * The compute CP consists of two microengines (ME):
  4086. * MEC1 - Compute MicroEngine 1
  4087. * MEC2 - Compute MicroEngine 2
  4088. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  4089. * The queues are exposed to userspace and are programmed directly
  4090. * by the compute runtime.
  4091. */
  4092. /**
  4093. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  4094. *
  4095. * @rdev: radeon_device pointer
  4096. * @enable: enable or disable the MEs
  4097. *
  4098. * Halts or unhalts the gfx MEs.
  4099. */
  4100. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  4101. {
  4102. if (enable)
  4103. WREG32(CP_ME_CNTL, 0);
  4104. else {
  4105. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  4106. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  4107. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  4108. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  4109. }
  4110. udelay(50);
  4111. }
  4112. /**
  4113. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  4114. *
  4115. * @rdev: radeon_device pointer
  4116. *
  4117. * Loads the gfx PFP, ME, and CE ucode.
  4118. * Returns 0 for success, -EINVAL if the ucode is not available.
  4119. */
  4120. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  4121. {
  4122. int i;
  4123. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  4124. return -EINVAL;
  4125. cik_cp_gfx_enable(rdev, false);
  4126. if (rdev->new_fw) {
  4127. const struct gfx_firmware_header_v1_0 *pfp_hdr =
  4128. (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  4129. const struct gfx_firmware_header_v1_0 *ce_hdr =
  4130. (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  4131. const struct gfx_firmware_header_v1_0 *me_hdr =
  4132. (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  4133. const __le32 *fw_data;
  4134. u32 fw_size;
  4135. radeon_ucode_print_gfx_hdr(&pfp_hdr->header);
  4136. radeon_ucode_print_gfx_hdr(&ce_hdr->header);
  4137. radeon_ucode_print_gfx_hdr(&me_hdr->header);
  4138. /* PFP */
  4139. fw_data = (const __le32 *)
  4140. (rdev->pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  4141. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  4142. WREG32(CP_PFP_UCODE_ADDR, 0);
  4143. for (i = 0; i < fw_size; i++)
  4144. WREG32(CP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  4145. WREG32(CP_PFP_UCODE_ADDR, le32_to_cpu(pfp_hdr->header.ucode_version));
  4146. /* CE */
  4147. fw_data = (const __le32 *)
  4148. (rdev->ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  4149. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  4150. WREG32(CP_CE_UCODE_ADDR, 0);
  4151. for (i = 0; i < fw_size; i++)
  4152. WREG32(CP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  4153. WREG32(CP_CE_UCODE_ADDR, le32_to_cpu(ce_hdr->header.ucode_version));
  4154. /* ME */
  4155. fw_data = (const __be32 *)
  4156. (rdev->me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  4157. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  4158. WREG32(CP_ME_RAM_WADDR, 0);
  4159. for (i = 0; i < fw_size; i++)
  4160. WREG32(CP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  4161. WREG32(CP_ME_RAM_WADDR, le32_to_cpu(me_hdr->header.ucode_version));
  4162. WREG32(CP_ME_RAM_RADDR, le32_to_cpu(me_hdr->header.ucode_version));
  4163. } else {
  4164. const __be32 *fw_data;
  4165. /* PFP */
  4166. fw_data = (const __be32 *)rdev->pfp_fw->data;
  4167. WREG32(CP_PFP_UCODE_ADDR, 0);
  4168. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  4169. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  4170. WREG32(CP_PFP_UCODE_ADDR, 0);
  4171. /* CE */
  4172. fw_data = (const __be32 *)rdev->ce_fw->data;
  4173. WREG32(CP_CE_UCODE_ADDR, 0);
  4174. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  4175. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  4176. WREG32(CP_CE_UCODE_ADDR, 0);
  4177. /* ME */
  4178. fw_data = (const __be32 *)rdev->me_fw->data;
  4179. WREG32(CP_ME_RAM_WADDR, 0);
  4180. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  4181. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  4182. WREG32(CP_ME_RAM_WADDR, 0);
  4183. }
  4184. return 0;
  4185. }
  4186. /**
  4187. * cik_cp_gfx_start - start the gfx ring
  4188. *
  4189. * @rdev: radeon_device pointer
  4190. *
  4191. * Enables the ring and loads the clear state context and other
  4192. * packets required to init the ring.
  4193. * Returns 0 for success, error for failure.
  4194. */
  4195. static int cik_cp_gfx_start(struct radeon_device *rdev)
  4196. {
  4197. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4198. int r, i;
  4199. /* init the CP */
  4200. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  4201. WREG32(CP_ENDIAN_SWAP, 0);
  4202. WREG32(CP_DEVICE_ID, 1);
  4203. cik_cp_gfx_enable(rdev, true);
  4204. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  4205. if (r) {
  4206. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  4207. return r;
  4208. }
  4209. /* init the CE partitions. CE only used for gfx on CIK */
  4210. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4211. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4212. radeon_ring_write(ring, 0x8000);
  4213. radeon_ring_write(ring, 0x8000);
  4214. /* setup clear context state */
  4215. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4216. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  4217. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  4218. radeon_ring_write(ring, 0x80000000);
  4219. radeon_ring_write(ring, 0x80000000);
  4220. for (i = 0; i < cik_default_size; i++)
  4221. radeon_ring_write(ring, cik_default_state[i]);
  4222. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4223. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4224. /* set clear context state */
  4225. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4226. radeon_ring_write(ring, 0);
  4227. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4228. radeon_ring_write(ring, 0x00000316);
  4229. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  4230. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  4231. radeon_ring_unlock_commit(rdev, ring, false);
  4232. return 0;
  4233. }
  4234. /**
  4235. * cik_cp_gfx_fini - stop the gfx ring
  4236. *
  4237. * @rdev: radeon_device pointer
  4238. *
  4239. * Stop the gfx ring and tear down the driver ring
  4240. * info.
  4241. */
  4242. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  4243. {
  4244. cik_cp_gfx_enable(rdev, false);
  4245. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  4246. }
  4247. /**
  4248. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  4249. *
  4250. * @rdev: radeon_device pointer
  4251. *
  4252. * Program the location and size of the gfx ring buffer
  4253. * and test it to make sure it's working.
  4254. * Returns 0 for success, error for failure.
  4255. */
  4256. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  4257. {
  4258. struct radeon_ring *ring;
  4259. u32 tmp;
  4260. u32 rb_bufsz;
  4261. u64 rb_addr;
  4262. int r;
  4263. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  4264. if (rdev->family != CHIP_HAWAII)
  4265. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  4266. /* Set the write pointer delay */
  4267. WREG32(CP_RB_WPTR_DELAY, 0);
  4268. /* set the RB to use vmid 0 */
  4269. WREG32(CP_RB_VMID, 0);
  4270. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  4271. /* ring 0 - compute and gfx */
  4272. /* Set ring buffer size */
  4273. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4274. rb_bufsz = order_base_2(ring->ring_size / 8);
  4275. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  4276. #ifdef __BIG_ENDIAN
  4277. tmp |= BUF_SWAP_32BIT;
  4278. #endif
  4279. WREG32(CP_RB0_CNTL, tmp);
  4280. /* Initialize the ring buffer's read and write pointers */
  4281. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  4282. ring->wptr = 0;
  4283. WREG32(CP_RB0_WPTR, ring->wptr);
  4284. /* set the wb address wether it's enabled or not */
  4285. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  4286. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  4287. /* scratch register shadowing is no longer supported */
  4288. WREG32(SCRATCH_UMSK, 0);
  4289. if (!rdev->wb.enabled)
  4290. tmp |= RB_NO_UPDATE;
  4291. mdelay(1);
  4292. WREG32(CP_RB0_CNTL, tmp);
  4293. rb_addr = ring->gpu_addr >> 8;
  4294. WREG32(CP_RB0_BASE, rb_addr);
  4295. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4296. /* start the ring */
  4297. cik_cp_gfx_start(rdev);
  4298. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  4299. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  4300. if (r) {
  4301. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  4302. return r;
  4303. }
  4304. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  4305. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  4306. return 0;
  4307. }
  4308. u32 cik_gfx_get_rptr(struct radeon_device *rdev,
  4309. struct radeon_ring *ring)
  4310. {
  4311. u32 rptr;
  4312. if (rdev->wb.enabled)
  4313. rptr = rdev->wb.wb[ring->rptr_offs/4];
  4314. else
  4315. rptr = RREG32(CP_RB0_RPTR);
  4316. return rptr;
  4317. }
  4318. u32 cik_gfx_get_wptr(struct radeon_device *rdev,
  4319. struct radeon_ring *ring)
  4320. {
  4321. u32 wptr;
  4322. wptr = RREG32(CP_RB0_WPTR);
  4323. return wptr;
  4324. }
  4325. void cik_gfx_set_wptr(struct radeon_device *rdev,
  4326. struct radeon_ring *ring)
  4327. {
  4328. WREG32(CP_RB0_WPTR, ring->wptr);
  4329. (void)RREG32(CP_RB0_WPTR);
  4330. }
  4331. u32 cik_compute_get_rptr(struct radeon_device *rdev,
  4332. struct radeon_ring *ring)
  4333. {
  4334. u32 rptr;
  4335. if (rdev->wb.enabled) {
  4336. rptr = rdev->wb.wb[ring->rptr_offs/4];
  4337. } else {
  4338. mutex_lock(&rdev->srbm_mutex);
  4339. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  4340. rptr = RREG32(CP_HQD_PQ_RPTR);
  4341. cik_srbm_select(rdev, 0, 0, 0, 0);
  4342. mutex_unlock(&rdev->srbm_mutex);
  4343. }
  4344. return rptr;
  4345. }
  4346. u32 cik_compute_get_wptr(struct radeon_device *rdev,
  4347. struct radeon_ring *ring)
  4348. {
  4349. u32 wptr;
  4350. if (rdev->wb.enabled) {
  4351. /* XXX check if swapping is necessary on BE */
  4352. wptr = rdev->wb.wb[ring->wptr_offs/4];
  4353. } else {
  4354. mutex_lock(&rdev->srbm_mutex);
  4355. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  4356. wptr = RREG32(CP_HQD_PQ_WPTR);
  4357. cik_srbm_select(rdev, 0, 0, 0, 0);
  4358. mutex_unlock(&rdev->srbm_mutex);
  4359. }
  4360. return wptr;
  4361. }
  4362. void cik_compute_set_wptr(struct radeon_device *rdev,
  4363. struct radeon_ring *ring)
  4364. {
  4365. /* XXX check if swapping is necessary on BE */
  4366. rdev->wb.wb[ring->wptr_offs/4] = ring->wptr;
  4367. WDOORBELL32(ring->doorbell_index, ring->wptr);
  4368. }
  4369. static void cik_compute_stop(struct radeon_device *rdev,
  4370. struct radeon_ring *ring)
  4371. {
  4372. u32 j, tmp;
  4373. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  4374. /* Disable wptr polling. */
  4375. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  4376. tmp &= ~WPTR_POLL_EN;
  4377. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  4378. /* Disable HQD. */
  4379. if (RREG32(CP_HQD_ACTIVE) & 1) {
  4380. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  4381. for (j = 0; j < rdev->usec_timeout; j++) {
  4382. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  4383. break;
  4384. udelay(1);
  4385. }
  4386. WREG32(CP_HQD_DEQUEUE_REQUEST, 0);
  4387. WREG32(CP_HQD_PQ_RPTR, 0);
  4388. WREG32(CP_HQD_PQ_WPTR, 0);
  4389. }
  4390. cik_srbm_select(rdev, 0, 0, 0, 0);
  4391. }
  4392. /**
  4393. * cik_cp_compute_enable - enable/disable the compute CP MEs
  4394. *
  4395. * @rdev: radeon_device pointer
  4396. * @enable: enable or disable the MEs
  4397. *
  4398. * Halts or unhalts the compute MEs.
  4399. */
  4400. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  4401. {
  4402. if (enable)
  4403. WREG32(CP_MEC_CNTL, 0);
  4404. else {
  4405. /*
  4406. * To make hibernation reliable we need to clear compute ring
  4407. * configuration before halting the compute ring.
  4408. */
  4409. mutex_lock(&rdev->srbm_mutex);
  4410. cik_compute_stop(rdev,&rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  4411. cik_compute_stop(rdev,&rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  4412. mutex_unlock(&rdev->srbm_mutex);
  4413. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  4414. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  4415. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  4416. }
  4417. udelay(50);
  4418. }
  4419. /**
  4420. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  4421. *
  4422. * @rdev: radeon_device pointer
  4423. *
  4424. * Loads the compute MEC1&2 ucode.
  4425. * Returns 0 for success, -EINVAL if the ucode is not available.
  4426. */
  4427. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  4428. {
  4429. int i;
  4430. if (!rdev->mec_fw)
  4431. return -EINVAL;
  4432. cik_cp_compute_enable(rdev, false);
  4433. if (rdev->new_fw) {
  4434. const struct gfx_firmware_header_v1_0 *mec_hdr =
  4435. (const struct gfx_firmware_header_v1_0 *)rdev->mec_fw->data;
  4436. const __le32 *fw_data;
  4437. u32 fw_size;
  4438. radeon_ucode_print_gfx_hdr(&mec_hdr->header);
  4439. /* MEC1 */
  4440. fw_data = (const __le32 *)
  4441. (rdev->mec_fw->data + le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4442. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4443. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4444. for (i = 0; i < fw_size; i++)
  4445. WREG32(CP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  4446. WREG32(CP_MEC_ME1_UCODE_ADDR, le32_to_cpu(mec_hdr->header.ucode_version));
  4447. /* MEC2 */
  4448. if (rdev->family == CHIP_KAVERI) {
  4449. const struct gfx_firmware_header_v1_0 *mec2_hdr =
  4450. (const struct gfx_firmware_header_v1_0 *)rdev->mec2_fw->data;
  4451. fw_data = (const __le32 *)
  4452. (rdev->mec2_fw->data +
  4453. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4454. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4455. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4456. for (i = 0; i < fw_size; i++)
  4457. WREG32(CP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  4458. WREG32(CP_MEC_ME2_UCODE_ADDR, le32_to_cpu(mec2_hdr->header.ucode_version));
  4459. }
  4460. } else {
  4461. const __be32 *fw_data;
  4462. /* MEC1 */
  4463. fw_data = (const __be32 *)rdev->mec_fw->data;
  4464. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4465. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4466. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  4467. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  4468. if (rdev->family == CHIP_KAVERI) {
  4469. /* MEC2 */
  4470. fw_data = (const __be32 *)rdev->mec_fw->data;
  4471. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4472. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  4473. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  4474. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  4475. }
  4476. }
  4477. return 0;
  4478. }
  4479. /**
  4480. * cik_cp_compute_start - start the compute queues
  4481. *
  4482. * @rdev: radeon_device pointer
  4483. *
  4484. * Enable the compute queues.
  4485. * Returns 0 for success, error for failure.
  4486. */
  4487. static int cik_cp_compute_start(struct radeon_device *rdev)
  4488. {
  4489. cik_cp_compute_enable(rdev, true);
  4490. return 0;
  4491. }
  4492. /**
  4493. * cik_cp_compute_fini - stop the compute queues
  4494. *
  4495. * @rdev: radeon_device pointer
  4496. *
  4497. * Stop the compute queues and tear down the driver queue
  4498. * info.
  4499. */
  4500. static void cik_cp_compute_fini(struct radeon_device *rdev)
  4501. {
  4502. int i, idx, r;
  4503. cik_cp_compute_enable(rdev, false);
  4504. for (i = 0; i < 2; i++) {
  4505. if (i == 0)
  4506. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4507. else
  4508. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4509. if (rdev->ring[idx].mqd_obj) {
  4510. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4511. if (unlikely(r != 0))
  4512. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  4513. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  4514. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4515. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  4516. rdev->ring[idx].mqd_obj = NULL;
  4517. }
  4518. }
  4519. }
  4520. static void cik_mec_fini(struct radeon_device *rdev)
  4521. {
  4522. int r;
  4523. if (rdev->mec.hpd_eop_obj) {
  4524. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4525. if (unlikely(r != 0))
  4526. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  4527. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  4528. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4529. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  4530. rdev->mec.hpd_eop_obj = NULL;
  4531. }
  4532. }
  4533. #define MEC_HPD_SIZE 2048
  4534. static int cik_mec_init(struct radeon_device *rdev)
  4535. {
  4536. int r;
  4537. u32 *hpd;
  4538. /*
  4539. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  4540. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  4541. * Nonetheless, we assign only 1 pipe because all other pipes will
  4542. * be handled by KFD
  4543. */
  4544. rdev->mec.num_mec = 1;
  4545. rdev->mec.num_pipe = 1;
  4546. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  4547. if (rdev->mec.hpd_eop_obj == NULL) {
  4548. r = radeon_bo_create(rdev,
  4549. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  4550. PAGE_SIZE, true,
  4551. RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
  4552. &rdev->mec.hpd_eop_obj);
  4553. if (r) {
  4554. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  4555. return r;
  4556. }
  4557. }
  4558. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  4559. if (unlikely(r != 0)) {
  4560. cik_mec_fini(rdev);
  4561. return r;
  4562. }
  4563. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  4564. &rdev->mec.hpd_eop_gpu_addr);
  4565. if (r) {
  4566. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  4567. cik_mec_fini(rdev);
  4568. return r;
  4569. }
  4570. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  4571. if (r) {
  4572. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  4573. cik_mec_fini(rdev);
  4574. return r;
  4575. }
  4576. /* clear memory. Not sure if this is required or not */
  4577. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  4578. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  4579. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  4580. return 0;
  4581. }
  4582. struct hqd_registers
  4583. {
  4584. u32 cp_mqd_base_addr;
  4585. u32 cp_mqd_base_addr_hi;
  4586. u32 cp_hqd_active;
  4587. u32 cp_hqd_vmid;
  4588. u32 cp_hqd_persistent_state;
  4589. u32 cp_hqd_pipe_priority;
  4590. u32 cp_hqd_queue_priority;
  4591. u32 cp_hqd_quantum;
  4592. u32 cp_hqd_pq_base;
  4593. u32 cp_hqd_pq_base_hi;
  4594. u32 cp_hqd_pq_rptr;
  4595. u32 cp_hqd_pq_rptr_report_addr;
  4596. u32 cp_hqd_pq_rptr_report_addr_hi;
  4597. u32 cp_hqd_pq_wptr_poll_addr;
  4598. u32 cp_hqd_pq_wptr_poll_addr_hi;
  4599. u32 cp_hqd_pq_doorbell_control;
  4600. u32 cp_hqd_pq_wptr;
  4601. u32 cp_hqd_pq_control;
  4602. u32 cp_hqd_ib_base_addr;
  4603. u32 cp_hqd_ib_base_addr_hi;
  4604. u32 cp_hqd_ib_rptr;
  4605. u32 cp_hqd_ib_control;
  4606. u32 cp_hqd_iq_timer;
  4607. u32 cp_hqd_iq_rptr;
  4608. u32 cp_hqd_dequeue_request;
  4609. u32 cp_hqd_dma_offload;
  4610. u32 cp_hqd_sema_cmd;
  4611. u32 cp_hqd_msg_type;
  4612. u32 cp_hqd_atomic0_preop_lo;
  4613. u32 cp_hqd_atomic0_preop_hi;
  4614. u32 cp_hqd_atomic1_preop_lo;
  4615. u32 cp_hqd_atomic1_preop_hi;
  4616. u32 cp_hqd_hq_scheduler0;
  4617. u32 cp_hqd_hq_scheduler1;
  4618. u32 cp_mqd_control;
  4619. };
  4620. struct bonaire_mqd
  4621. {
  4622. u32 header;
  4623. u32 dispatch_initiator;
  4624. u32 dimensions[3];
  4625. u32 start_idx[3];
  4626. u32 num_threads[3];
  4627. u32 pipeline_stat_enable;
  4628. u32 perf_counter_enable;
  4629. u32 pgm[2];
  4630. u32 tba[2];
  4631. u32 tma[2];
  4632. u32 pgm_rsrc[2];
  4633. u32 vmid;
  4634. u32 resource_limits;
  4635. u32 static_thread_mgmt01[2];
  4636. u32 tmp_ring_size;
  4637. u32 static_thread_mgmt23[2];
  4638. u32 restart[3];
  4639. u32 thread_trace_enable;
  4640. u32 reserved1;
  4641. u32 user_data[16];
  4642. u32 vgtcs_invoke_count[2];
  4643. struct hqd_registers queue_state;
  4644. u32 dequeue_cntr;
  4645. u32 interrupt_queue[64];
  4646. };
  4647. /**
  4648. * cik_cp_compute_resume - setup the compute queue registers
  4649. *
  4650. * @rdev: radeon_device pointer
  4651. *
  4652. * Program the compute queues and test them to make sure they
  4653. * are working.
  4654. * Returns 0 for success, error for failure.
  4655. */
  4656. static int cik_cp_compute_resume(struct radeon_device *rdev)
  4657. {
  4658. int r, i, j, idx;
  4659. u32 tmp;
  4660. bool use_doorbell = true;
  4661. u64 hqd_gpu_addr;
  4662. u64 mqd_gpu_addr;
  4663. u64 eop_gpu_addr;
  4664. u64 wb_gpu_addr;
  4665. u32 *buf;
  4666. struct bonaire_mqd *mqd;
  4667. r = cik_cp_compute_start(rdev);
  4668. if (r)
  4669. return r;
  4670. /* fix up chicken bits */
  4671. tmp = RREG32(CP_CPF_DEBUG);
  4672. tmp |= (1 << 23);
  4673. WREG32(CP_CPF_DEBUG, tmp);
  4674. /* init the pipes */
  4675. mutex_lock(&rdev->srbm_mutex);
  4676. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr;
  4677. cik_srbm_select(rdev, 0, 0, 0, 0);
  4678. /* write the EOP addr */
  4679. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  4680. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  4681. /* set the VMID assigned */
  4682. WREG32(CP_HPD_EOP_VMID, 0);
  4683. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4684. tmp = RREG32(CP_HPD_EOP_CONTROL);
  4685. tmp &= ~EOP_SIZE_MASK;
  4686. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  4687. WREG32(CP_HPD_EOP_CONTROL, tmp);
  4688. mutex_unlock(&rdev->srbm_mutex);
  4689. /* init the queues. Just two for now. */
  4690. for (i = 0; i < 2; i++) {
  4691. if (i == 0)
  4692. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  4693. else
  4694. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  4695. if (rdev->ring[idx].mqd_obj == NULL) {
  4696. r = radeon_bo_create(rdev,
  4697. sizeof(struct bonaire_mqd),
  4698. PAGE_SIZE, true,
  4699. RADEON_GEM_DOMAIN_GTT, 0, NULL,
  4700. NULL, &rdev->ring[idx].mqd_obj);
  4701. if (r) {
  4702. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  4703. return r;
  4704. }
  4705. }
  4706. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  4707. if (unlikely(r != 0)) {
  4708. cik_cp_compute_fini(rdev);
  4709. return r;
  4710. }
  4711. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  4712. &mqd_gpu_addr);
  4713. if (r) {
  4714. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  4715. cik_cp_compute_fini(rdev);
  4716. return r;
  4717. }
  4718. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  4719. if (r) {
  4720. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  4721. cik_cp_compute_fini(rdev);
  4722. return r;
  4723. }
  4724. /* init the mqd struct */
  4725. memset(buf, 0, sizeof(struct bonaire_mqd));
  4726. mqd = (struct bonaire_mqd *)buf;
  4727. mqd->header = 0xC0310800;
  4728. mqd->static_thread_mgmt01[0] = 0xffffffff;
  4729. mqd->static_thread_mgmt01[1] = 0xffffffff;
  4730. mqd->static_thread_mgmt23[0] = 0xffffffff;
  4731. mqd->static_thread_mgmt23[1] = 0xffffffff;
  4732. mutex_lock(&rdev->srbm_mutex);
  4733. cik_srbm_select(rdev, rdev->ring[idx].me,
  4734. rdev->ring[idx].pipe,
  4735. rdev->ring[idx].queue, 0);
  4736. /* disable wptr polling */
  4737. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  4738. tmp &= ~WPTR_POLL_EN;
  4739. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  4740. /* enable doorbell? */
  4741. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4742. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4743. if (use_doorbell)
  4744. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4745. else
  4746. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  4747. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4748. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4749. /* disable the queue if it's active */
  4750. mqd->queue_state.cp_hqd_dequeue_request = 0;
  4751. mqd->queue_state.cp_hqd_pq_rptr = 0;
  4752. mqd->queue_state.cp_hqd_pq_wptr= 0;
  4753. if (RREG32(CP_HQD_ACTIVE) & 1) {
  4754. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  4755. for (j = 0; j < rdev->usec_timeout; j++) {
  4756. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  4757. break;
  4758. udelay(1);
  4759. }
  4760. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  4761. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  4762. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4763. }
  4764. /* set the pointer to the MQD */
  4765. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  4766. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4767. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  4768. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  4769. /* set MQD vmid to 0 */
  4770. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  4771. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  4772. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  4773. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4774. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  4775. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  4776. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4777. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  4778. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  4779. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4780. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  4781. mqd->queue_state.cp_hqd_pq_control &=
  4782. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  4783. mqd->queue_state.cp_hqd_pq_control |=
  4784. order_base_2(rdev->ring[idx].ring_size / 8);
  4785. mqd->queue_state.cp_hqd_pq_control |=
  4786. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  4787. #ifdef __BIG_ENDIAN
  4788. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  4789. #endif
  4790. mqd->queue_state.cp_hqd_pq_control &=
  4791. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  4792. mqd->queue_state.cp_hqd_pq_control |=
  4793. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  4794. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  4795. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  4796. if (i == 0)
  4797. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  4798. else
  4799. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  4800. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4801. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4802. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  4803. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4804. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  4805. /* set the wb address wether it's enabled or not */
  4806. if (i == 0)
  4807. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  4808. else
  4809. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  4810. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  4811. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  4812. upper_32_bits(wb_gpu_addr) & 0xffff;
  4813. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  4814. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  4815. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4816. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  4817. /* enable the doorbell if requested */
  4818. if (use_doorbell) {
  4819. mqd->queue_state.cp_hqd_pq_doorbell_control =
  4820. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  4821. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  4822. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  4823. DOORBELL_OFFSET(rdev->ring[idx].doorbell_index);
  4824. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  4825. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  4826. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  4827. } else {
  4828. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  4829. }
  4830. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  4831. mqd->queue_state.cp_hqd_pq_doorbell_control);
  4832. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4833. rdev->ring[idx].wptr = 0;
  4834. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  4835. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  4836. mqd->queue_state.cp_hqd_pq_rptr = RREG32(CP_HQD_PQ_RPTR);
  4837. /* set the vmid for the queue */
  4838. mqd->queue_state.cp_hqd_vmid = 0;
  4839. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  4840. /* activate the queue */
  4841. mqd->queue_state.cp_hqd_active = 1;
  4842. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  4843. cik_srbm_select(rdev, 0, 0, 0, 0);
  4844. mutex_unlock(&rdev->srbm_mutex);
  4845. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  4846. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  4847. rdev->ring[idx].ready = true;
  4848. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  4849. if (r)
  4850. rdev->ring[idx].ready = false;
  4851. }
  4852. return 0;
  4853. }
  4854. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  4855. {
  4856. cik_cp_gfx_enable(rdev, enable);
  4857. cik_cp_compute_enable(rdev, enable);
  4858. }
  4859. static int cik_cp_load_microcode(struct radeon_device *rdev)
  4860. {
  4861. int r;
  4862. r = cik_cp_gfx_load_microcode(rdev);
  4863. if (r)
  4864. return r;
  4865. r = cik_cp_compute_load_microcode(rdev);
  4866. if (r)
  4867. return r;
  4868. return 0;
  4869. }
  4870. static void cik_cp_fini(struct radeon_device *rdev)
  4871. {
  4872. cik_cp_gfx_fini(rdev);
  4873. cik_cp_compute_fini(rdev);
  4874. }
  4875. static int cik_cp_resume(struct radeon_device *rdev)
  4876. {
  4877. int r;
  4878. cik_enable_gui_idle_interrupt(rdev, false);
  4879. r = cik_cp_load_microcode(rdev);
  4880. if (r)
  4881. return r;
  4882. r = cik_cp_gfx_resume(rdev);
  4883. if (r)
  4884. return r;
  4885. r = cik_cp_compute_resume(rdev);
  4886. if (r)
  4887. return r;
  4888. cik_enable_gui_idle_interrupt(rdev, true);
  4889. return 0;
  4890. }
  4891. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  4892. {
  4893. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  4894. RREG32(GRBM_STATUS));
  4895. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  4896. RREG32(GRBM_STATUS2));
  4897. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4898. RREG32(GRBM_STATUS_SE0));
  4899. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4900. RREG32(GRBM_STATUS_SE1));
  4901. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4902. RREG32(GRBM_STATUS_SE2));
  4903. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4904. RREG32(GRBM_STATUS_SE3));
  4905. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  4906. RREG32(SRBM_STATUS));
  4907. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  4908. RREG32(SRBM_STATUS2));
  4909. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  4910. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  4911. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  4912. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  4913. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  4914. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4915. RREG32(CP_STALLED_STAT1));
  4916. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4917. RREG32(CP_STALLED_STAT2));
  4918. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4919. RREG32(CP_STALLED_STAT3));
  4920. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4921. RREG32(CP_CPF_BUSY_STAT));
  4922. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4923. RREG32(CP_CPF_STALLED_STAT1));
  4924. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  4925. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  4926. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4927. RREG32(CP_CPC_STALLED_STAT1));
  4928. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  4929. }
  4930. /**
  4931. * cik_gpu_check_soft_reset - check which blocks are busy
  4932. *
  4933. * @rdev: radeon_device pointer
  4934. *
  4935. * Check which blocks are busy and return the relevant reset
  4936. * mask to be used by cik_gpu_soft_reset().
  4937. * Returns a mask of the blocks to be reset.
  4938. */
  4939. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  4940. {
  4941. u32 reset_mask = 0;
  4942. u32 tmp;
  4943. /* GRBM_STATUS */
  4944. tmp = RREG32(GRBM_STATUS);
  4945. if (tmp & (PA_BUSY | SC_BUSY |
  4946. BCI_BUSY | SX_BUSY |
  4947. TA_BUSY | VGT_BUSY |
  4948. DB_BUSY | CB_BUSY |
  4949. GDS_BUSY | SPI_BUSY |
  4950. IA_BUSY | IA_BUSY_NO_DMA))
  4951. reset_mask |= RADEON_RESET_GFX;
  4952. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  4953. reset_mask |= RADEON_RESET_CP;
  4954. /* GRBM_STATUS2 */
  4955. tmp = RREG32(GRBM_STATUS2);
  4956. if (tmp & RLC_BUSY)
  4957. reset_mask |= RADEON_RESET_RLC;
  4958. /* SDMA0_STATUS_REG */
  4959. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  4960. if (!(tmp & SDMA_IDLE))
  4961. reset_mask |= RADEON_RESET_DMA;
  4962. /* SDMA1_STATUS_REG */
  4963. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  4964. if (!(tmp & SDMA_IDLE))
  4965. reset_mask |= RADEON_RESET_DMA1;
  4966. /* SRBM_STATUS2 */
  4967. tmp = RREG32(SRBM_STATUS2);
  4968. if (tmp & SDMA_BUSY)
  4969. reset_mask |= RADEON_RESET_DMA;
  4970. if (tmp & SDMA1_BUSY)
  4971. reset_mask |= RADEON_RESET_DMA1;
  4972. /* SRBM_STATUS */
  4973. tmp = RREG32(SRBM_STATUS);
  4974. if (tmp & IH_BUSY)
  4975. reset_mask |= RADEON_RESET_IH;
  4976. if (tmp & SEM_BUSY)
  4977. reset_mask |= RADEON_RESET_SEM;
  4978. if (tmp & GRBM_RQ_PENDING)
  4979. reset_mask |= RADEON_RESET_GRBM;
  4980. if (tmp & VMC_BUSY)
  4981. reset_mask |= RADEON_RESET_VMC;
  4982. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  4983. MCC_BUSY | MCD_BUSY))
  4984. reset_mask |= RADEON_RESET_MC;
  4985. if (evergreen_is_display_hung(rdev))
  4986. reset_mask |= RADEON_RESET_DISPLAY;
  4987. /* Skip MC reset as it's mostly likely not hung, just busy */
  4988. if (reset_mask & RADEON_RESET_MC) {
  4989. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  4990. reset_mask &= ~RADEON_RESET_MC;
  4991. }
  4992. return reset_mask;
  4993. }
  4994. /**
  4995. * cik_gpu_soft_reset - soft reset GPU
  4996. *
  4997. * @rdev: radeon_device pointer
  4998. * @reset_mask: mask of which blocks to reset
  4999. *
  5000. * Soft reset the blocks specified in @reset_mask.
  5001. */
  5002. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  5003. {
  5004. struct evergreen_mc_save save;
  5005. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  5006. u32 tmp;
  5007. if (reset_mask == 0)
  5008. return;
  5009. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  5010. cik_print_gpu_status_regs(rdev);
  5011. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  5012. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  5013. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  5014. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  5015. /* disable CG/PG */
  5016. cik_fini_pg(rdev);
  5017. cik_fini_cg(rdev);
  5018. /* stop the rlc */
  5019. cik_rlc_stop(rdev);
  5020. /* Disable GFX parsing/prefetching */
  5021. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  5022. /* Disable MEC parsing/prefetching */
  5023. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  5024. if (reset_mask & RADEON_RESET_DMA) {
  5025. /* sdma0 */
  5026. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  5027. tmp |= SDMA_HALT;
  5028. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  5029. }
  5030. if (reset_mask & RADEON_RESET_DMA1) {
  5031. /* sdma1 */
  5032. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  5033. tmp |= SDMA_HALT;
  5034. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  5035. }
  5036. evergreen_mc_stop(rdev, &save);
  5037. if (evergreen_mc_wait_for_idle(rdev)) {
  5038. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  5039. }
  5040. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  5041. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  5042. if (reset_mask & RADEON_RESET_CP) {
  5043. grbm_soft_reset |= SOFT_RESET_CP;
  5044. srbm_soft_reset |= SOFT_RESET_GRBM;
  5045. }
  5046. if (reset_mask & RADEON_RESET_DMA)
  5047. srbm_soft_reset |= SOFT_RESET_SDMA;
  5048. if (reset_mask & RADEON_RESET_DMA1)
  5049. srbm_soft_reset |= SOFT_RESET_SDMA1;
  5050. if (reset_mask & RADEON_RESET_DISPLAY)
  5051. srbm_soft_reset |= SOFT_RESET_DC;
  5052. if (reset_mask & RADEON_RESET_RLC)
  5053. grbm_soft_reset |= SOFT_RESET_RLC;
  5054. if (reset_mask & RADEON_RESET_SEM)
  5055. srbm_soft_reset |= SOFT_RESET_SEM;
  5056. if (reset_mask & RADEON_RESET_IH)
  5057. srbm_soft_reset |= SOFT_RESET_IH;
  5058. if (reset_mask & RADEON_RESET_GRBM)
  5059. srbm_soft_reset |= SOFT_RESET_GRBM;
  5060. if (reset_mask & RADEON_RESET_VMC)
  5061. srbm_soft_reset |= SOFT_RESET_VMC;
  5062. if (!(rdev->flags & RADEON_IS_IGP)) {
  5063. if (reset_mask & RADEON_RESET_MC)
  5064. srbm_soft_reset |= SOFT_RESET_MC;
  5065. }
  5066. if (grbm_soft_reset) {
  5067. tmp = RREG32(GRBM_SOFT_RESET);
  5068. tmp |= grbm_soft_reset;
  5069. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  5070. WREG32(GRBM_SOFT_RESET, tmp);
  5071. tmp = RREG32(GRBM_SOFT_RESET);
  5072. udelay(50);
  5073. tmp &= ~grbm_soft_reset;
  5074. WREG32(GRBM_SOFT_RESET, tmp);
  5075. tmp = RREG32(GRBM_SOFT_RESET);
  5076. }
  5077. if (srbm_soft_reset) {
  5078. tmp = RREG32(SRBM_SOFT_RESET);
  5079. tmp |= srbm_soft_reset;
  5080. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  5081. WREG32(SRBM_SOFT_RESET, tmp);
  5082. tmp = RREG32(SRBM_SOFT_RESET);
  5083. udelay(50);
  5084. tmp &= ~srbm_soft_reset;
  5085. WREG32(SRBM_SOFT_RESET, tmp);
  5086. tmp = RREG32(SRBM_SOFT_RESET);
  5087. }
  5088. /* Wait a little for things to settle down */
  5089. udelay(50);
  5090. evergreen_mc_resume(rdev, &save);
  5091. udelay(50);
  5092. cik_print_gpu_status_regs(rdev);
  5093. }
  5094. struct kv_reset_save_regs {
  5095. u32 gmcon_reng_execute;
  5096. u32 gmcon_misc;
  5097. u32 gmcon_misc3;
  5098. };
  5099. static void kv_save_regs_for_reset(struct radeon_device *rdev,
  5100. struct kv_reset_save_regs *save)
  5101. {
  5102. save->gmcon_reng_execute = RREG32(GMCON_RENG_EXECUTE);
  5103. save->gmcon_misc = RREG32(GMCON_MISC);
  5104. save->gmcon_misc3 = RREG32(GMCON_MISC3);
  5105. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute & ~RENG_EXECUTE_ON_PWR_UP);
  5106. WREG32(GMCON_MISC, save->gmcon_misc & ~(RENG_EXECUTE_ON_REG_UPDATE |
  5107. STCTRL_STUTTER_EN));
  5108. }
  5109. static void kv_restore_regs_for_reset(struct radeon_device *rdev,
  5110. struct kv_reset_save_regs *save)
  5111. {
  5112. int i;
  5113. WREG32(GMCON_PGFSM_WRITE, 0);
  5114. WREG32(GMCON_PGFSM_CONFIG, 0x200010ff);
  5115. for (i = 0; i < 5; i++)
  5116. WREG32(GMCON_PGFSM_WRITE, 0);
  5117. WREG32(GMCON_PGFSM_WRITE, 0);
  5118. WREG32(GMCON_PGFSM_CONFIG, 0x300010ff);
  5119. for (i = 0; i < 5; i++)
  5120. WREG32(GMCON_PGFSM_WRITE, 0);
  5121. WREG32(GMCON_PGFSM_WRITE, 0x210000);
  5122. WREG32(GMCON_PGFSM_CONFIG, 0xa00010ff);
  5123. for (i = 0; i < 5; i++)
  5124. WREG32(GMCON_PGFSM_WRITE, 0);
  5125. WREG32(GMCON_PGFSM_WRITE, 0x21003);
  5126. WREG32(GMCON_PGFSM_CONFIG, 0xb00010ff);
  5127. for (i = 0; i < 5; i++)
  5128. WREG32(GMCON_PGFSM_WRITE, 0);
  5129. WREG32(GMCON_PGFSM_WRITE, 0x2b00);
  5130. WREG32(GMCON_PGFSM_CONFIG, 0xc00010ff);
  5131. for (i = 0; i < 5; i++)
  5132. WREG32(GMCON_PGFSM_WRITE, 0);
  5133. WREG32(GMCON_PGFSM_WRITE, 0);
  5134. WREG32(GMCON_PGFSM_CONFIG, 0xd00010ff);
  5135. for (i = 0; i < 5; i++)
  5136. WREG32(GMCON_PGFSM_WRITE, 0);
  5137. WREG32(GMCON_PGFSM_WRITE, 0x420000);
  5138. WREG32(GMCON_PGFSM_CONFIG, 0x100010ff);
  5139. for (i = 0; i < 5; i++)
  5140. WREG32(GMCON_PGFSM_WRITE, 0);
  5141. WREG32(GMCON_PGFSM_WRITE, 0x120202);
  5142. WREG32(GMCON_PGFSM_CONFIG, 0x500010ff);
  5143. for (i = 0; i < 5; i++)
  5144. WREG32(GMCON_PGFSM_WRITE, 0);
  5145. WREG32(GMCON_PGFSM_WRITE, 0x3e3e36);
  5146. WREG32(GMCON_PGFSM_CONFIG, 0x600010ff);
  5147. for (i = 0; i < 5; i++)
  5148. WREG32(GMCON_PGFSM_WRITE, 0);
  5149. WREG32(GMCON_PGFSM_WRITE, 0x373f3e);
  5150. WREG32(GMCON_PGFSM_CONFIG, 0x700010ff);
  5151. for (i = 0; i < 5; i++)
  5152. WREG32(GMCON_PGFSM_WRITE, 0);
  5153. WREG32(GMCON_PGFSM_WRITE, 0x3e1332);
  5154. WREG32(GMCON_PGFSM_CONFIG, 0xe00010ff);
  5155. WREG32(GMCON_MISC3, save->gmcon_misc3);
  5156. WREG32(GMCON_MISC, save->gmcon_misc);
  5157. WREG32(GMCON_RENG_EXECUTE, save->gmcon_reng_execute);
  5158. }
  5159. static void cik_gpu_pci_config_reset(struct radeon_device *rdev)
  5160. {
  5161. struct evergreen_mc_save save;
  5162. struct kv_reset_save_regs kv_save = { 0 };
  5163. u32 tmp, i;
  5164. dev_info(rdev->dev, "GPU pci config reset\n");
  5165. /* disable dpm? */
  5166. /* disable cg/pg */
  5167. cik_fini_pg(rdev);
  5168. cik_fini_cg(rdev);
  5169. /* Disable GFX parsing/prefetching */
  5170. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  5171. /* Disable MEC parsing/prefetching */
  5172. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  5173. /* sdma0 */
  5174. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  5175. tmp |= SDMA_HALT;
  5176. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  5177. /* sdma1 */
  5178. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  5179. tmp |= SDMA_HALT;
  5180. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  5181. /* XXX other engines? */
  5182. /* halt the rlc, disable cp internal ints */
  5183. cik_rlc_stop(rdev);
  5184. udelay(50);
  5185. /* disable mem access */
  5186. evergreen_mc_stop(rdev, &save);
  5187. if (evergreen_mc_wait_for_idle(rdev)) {
  5188. dev_warn(rdev->dev, "Wait for MC idle timed out !\n");
  5189. }
  5190. if (rdev->flags & RADEON_IS_IGP)
  5191. kv_save_regs_for_reset(rdev, &kv_save);
  5192. /* disable BM */
  5193. pci_clear_master(rdev->pdev);
  5194. /* reset */
  5195. radeon_pci_config_reset(rdev);
  5196. udelay(100);
  5197. /* wait for asic to come out of reset */
  5198. for (i = 0; i < rdev->usec_timeout; i++) {
  5199. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  5200. break;
  5201. udelay(1);
  5202. }
  5203. /* does asic init need to be run first??? */
  5204. if (rdev->flags & RADEON_IS_IGP)
  5205. kv_restore_regs_for_reset(rdev, &kv_save);
  5206. }
  5207. /**
  5208. * cik_asic_reset - soft reset GPU
  5209. *
  5210. * @rdev: radeon_device pointer
  5211. *
  5212. * Look up which blocks are hung and attempt
  5213. * to reset them.
  5214. * Returns 0 for success.
  5215. */
  5216. int cik_asic_reset(struct radeon_device *rdev)
  5217. {
  5218. u32 reset_mask;
  5219. reset_mask = cik_gpu_check_soft_reset(rdev);
  5220. if (reset_mask)
  5221. r600_set_bios_scratch_engine_hung(rdev, true);
  5222. /* try soft reset */
  5223. cik_gpu_soft_reset(rdev, reset_mask);
  5224. reset_mask = cik_gpu_check_soft_reset(rdev);
  5225. /* try pci config reset */
  5226. if (reset_mask && radeon_hard_reset)
  5227. cik_gpu_pci_config_reset(rdev);
  5228. reset_mask = cik_gpu_check_soft_reset(rdev);
  5229. if (!reset_mask)
  5230. r600_set_bios_scratch_engine_hung(rdev, false);
  5231. return 0;
  5232. }
  5233. /**
  5234. * cik_gfx_is_lockup - check if the 3D engine is locked up
  5235. *
  5236. * @rdev: radeon_device pointer
  5237. * @ring: radeon_ring structure holding ring information
  5238. *
  5239. * Check if the 3D engine is locked up (CIK).
  5240. * Returns true if the engine is locked, false if not.
  5241. */
  5242. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  5243. {
  5244. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  5245. if (!(reset_mask & (RADEON_RESET_GFX |
  5246. RADEON_RESET_COMPUTE |
  5247. RADEON_RESET_CP))) {
  5248. radeon_ring_lockup_update(rdev, ring);
  5249. return false;
  5250. }
  5251. return radeon_ring_test_lockup(rdev, ring);
  5252. }
  5253. /* MC */
  5254. /**
  5255. * cik_mc_program - program the GPU memory controller
  5256. *
  5257. * @rdev: radeon_device pointer
  5258. *
  5259. * Set the location of vram, gart, and AGP in the GPU's
  5260. * physical address space (CIK).
  5261. */
  5262. static void cik_mc_program(struct radeon_device *rdev)
  5263. {
  5264. struct evergreen_mc_save save;
  5265. u32 tmp;
  5266. int i, j;
  5267. /* Initialize HDP */
  5268. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  5269. WREG32((0x2c14 + j), 0x00000000);
  5270. WREG32((0x2c18 + j), 0x00000000);
  5271. WREG32((0x2c1c + j), 0x00000000);
  5272. WREG32((0x2c20 + j), 0x00000000);
  5273. WREG32((0x2c24 + j), 0x00000000);
  5274. }
  5275. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  5276. evergreen_mc_stop(rdev, &save);
  5277. if (radeon_mc_wait_for_idle(rdev)) {
  5278. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  5279. }
  5280. /* Lockout access through VGA aperture*/
  5281. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  5282. /* Update configuration */
  5283. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  5284. rdev->mc.vram_start >> 12);
  5285. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  5286. rdev->mc.vram_end >> 12);
  5287. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  5288. rdev->vram_scratch.gpu_addr >> 12);
  5289. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  5290. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  5291. WREG32(MC_VM_FB_LOCATION, tmp);
  5292. /* XXX double check these! */
  5293. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  5294. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  5295. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  5296. WREG32(MC_VM_AGP_BASE, 0);
  5297. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  5298. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  5299. if (radeon_mc_wait_for_idle(rdev)) {
  5300. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  5301. }
  5302. evergreen_mc_resume(rdev, &save);
  5303. /* we need to own VRAM, so turn off the VGA renderer here
  5304. * to stop it overwriting our objects */
  5305. rv515_vga_render_disable(rdev);
  5306. }
  5307. /**
  5308. * cik_mc_init - initialize the memory controller driver params
  5309. *
  5310. * @rdev: radeon_device pointer
  5311. *
  5312. * Look up the amount of vram, vram width, and decide how to place
  5313. * vram and gart within the GPU's physical address space (CIK).
  5314. * Returns 0 for success.
  5315. */
  5316. static int cik_mc_init(struct radeon_device *rdev)
  5317. {
  5318. u32 tmp;
  5319. int chansize, numchan;
  5320. /* Get VRAM informations */
  5321. rdev->mc.vram_is_ddr = true;
  5322. tmp = RREG32(MC_ARB_RAMCFG);
  5323. if (tmp & CHANSIZE_MASK) {
  5324. chansize = 64;
  5325. } else {
  5326. chansize = 32;
  5327. }
  5328. tmp = RREG32(MC_SHARED_CHMAP);
  5329. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  5330. case 0:
  5331. default:
  5332. numchan = 1;
  5333. break;
  5334. case 1:
  5335. numchan = 2;
  5336. break;
  5337. case 2:
  5338. numchan = 4;
  5339. break;
  5340. case 3:
  5341. numchan = 8;
  5342. break;
  5343. case 4:
  5344. numchan = 3;
  5345. break;
  5346. case 5:
  5347. numchan = 6;
  5348. break;
  5349. case 6:
  5350. numchan = 10;
  5351. break;
  5352. case 7:
  5353. numchan = 12;
  5354. break;
  5355. case 8:
  5356. numchan = 16;
  5357. break;
  5358. }
  5359. rdev->mc.vram_width = numchan * chansize;
  5360. /* Could aper size report 0 ? */
  5361. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  5362. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  5363. /* size in MB on si */
  5364. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  5365. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  5366. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  5367. si_vram_gtt_location(rdev, &rdev->mc);
  5368. radeon_update_bandwidth_info(rdev);
  5369. return 0;
  5370. }
  5371. /*
  5372. * GART
  5373. * VMID 0 is the physical GPU addresses as used by the kernel.
  5374. * VMIDs 1-15 are used for userspace clients and are handled
  5375. * by the radeon vm/hsa code.
  5376. */
  5377. /**
  5378. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  5379. *
  5380. * @rdev: radeon_device pointer
  5381. *
  5382. * Flush the TLB for the VMID 0 page table (CIK).
  5383. */
  5384. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  5385. {
  5386. /* flush hdp cache */
  5387. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  5388. /* bits 0-15 are the VM contexts0-15 */
  5389. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  5390. }
  5391. static void cik_pcie_init_compute_vmid(struct radeon_device *rdev)
  5392. {
  5393. int i;
  5394. uint32_t sh_mem_bases, sh_mem_config;
  5395. sh_mem_bases = 0x6000 | 0x6000 << 16;
  5396. sh_mem_config = ALIGNMENT_MODE(SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  5397. sh_mem_config |= DEFAULT_MTYPE(MTYPE_NONCACHED);
  5398. mutex_lock(&rdev->srbm_mutex);
  5399. for (i = 8; i < 16; i++) {
  5400. cik_srbm_select(rdev, 0, 0, 0, i);
  5401. /* CP and shaders */
  5402. WREG32(SH_MEM_CONFIG, sh_mem_config);
  5403. WREG32(SH_MEM_APE1_BASE, 1);
  5404. WREG32(SH_MEM_APE1_LIMIT, 0);
  5405. WREG32(SH_MEM_BASES, sh_mem_bases);
  5406. }
  5407. cik_srbm_select(rdev, 0, 0, 0, 0);
  5408. mutex_unlock(&rdev->srbm_mutex);
  5409. }
  5410. /**
  5411. * cik_pcie_gart_enable - gart enable
  5412. *
  5413. * @rdev: radeon_device pointer
  5414. *
  5415. * This sets up the TLBs, programs the page tables for VMID0,
  5416. * sets up the hw for VMIDs 1-15 which are allocated on
  5417. * demand, and sets up the global locations for the LDS, GDS,
  5418. * and GPUVM for FSA64 clients (CIK).
  5419. * Returns 0 for success, errors for failure.
  5420. */
  5421. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  5422. {
  5423. int r, i;
  5424. if (rdev->gart.robj == NULL) {
  5425. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  5426. return -EINVAL;
  5427. }
  5428. r = radeon_gart_table_vram_pin(rdev);
  5429. if (r)
  5430. return r;
  5431. /* Setup TLB control */
  5432. WREG32(MC_VM_MX_L1_TLB_CNTL,
  5433. (0xA << 7) |
  5434. ENABLE_L1_TLB |
  5435. ENABLE_L1_FRAGMENT_PROCESSING |
  5436. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5437. ENABLE_ADVANCED_DRIVER_MODEL |
  5438. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5439. /* Setup L2 cache */
  5440. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  5441. ENABLE_L2_FRAGMENT_PROCESSING |
  5442. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5443. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5444. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5445. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5446. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  5447. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5448. BANK_SELECT(4) |
  5449. L2_CACHE_BIGK_FRAGMENT_SIZE(4));
  5450. /* setup context0 */
  5451. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  5452. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  5453. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  5454. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  5455. (u32)(rdev->dummy_page.addr >> 12));
  5456. WREG32(VM_CONTEXT0_CNTL2, 0);
  5457. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  5458. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  5459. WREG32(0x15D4, 0);
  5460. WREG32(0x15D8, 0);
  5461. WREG32(0x15DC, 0);
  5462. /* restore context1-15 */
  5463. /* set vm size, must be a multiple of 4 */
  5464. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  5465. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn - 1);
  5466. for (i = 1; i < 16; i++) {
  5467. if (i < 8)
  5468. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  5469. rdev->vm_manager.saved_table_addr[i]);
  5470. else
  5471. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  5472. rdev->vm_manager.saved_table_addr[i]);
  5473. }
  5474. /* enable context1-15 */
  5475. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  5476. (u32)(rdev->dummy_page.addr >> 12));
  5477. WREG32(VM_CONTEXT1_CNTL2, 4);
  5478. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  5479. PAGE_TABLE_BLOCK_SIZE(radeon_vm_block_size - 9) |
  5480. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5481. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5482. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5483. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  5484. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5485. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  5486. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5487. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  5488. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5489. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  5490. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  5491. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  5492. if (rdev->family == CHIP_KAVERI) {
  5493. u32 tmp = RREG32(CHUB_CONTROL);
  5494. tmp &= ~BYPASS_VM;
  5495. WREG32(CHUB_CONTROL, tmp);
  5496. }
  5497. /* XXX SH_MEM regs */
  5498. /* where to put LDS, scratch, GPUVM in FSA64 space */
  5499. mutex_lock(&rdev->srbm_mutex);
  5500. for (i = 0; i < 16; i++) {
  5501. cik_srbm_select(rdev, 0, 0, 0, i);
  5502. /* CP and shaders */
  5503. WREG32(SH_MEM_CONFIG, 0);
  5504. WREG32(SH_MEM_APE1_BASE, 1);
  5505. WREG32(SH_MEM_APE1_LIMIT, 0);
  5506. WREG32(SH_MEM_BASES, 0);
  5507. /* SDMA GFX */
  5508. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  5509. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  5510. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  5511. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  5512. /* XXX SDMA RLC - todo */
  5513. }
  5514. cik_srbm_select(rdev, 0, 0, 0, 0);
  5515. mutex_unlock(&rdev->srbm_mutex);
  5516. cik_pcie_init_compute_vmid(rdev);
  5517. cik_pcie_gart_tlb_flush(rdev);
  5518. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  5519. (unsigned)(rdev->mc.gtt_size >> 20),
  5520. (unsigned long long)rdev->gart.table_addr);
  5521. rdev->gart.ready = true;
  5522. return 0;
  5523. }
  5524. /**
  5525. * cik_pcie_gart_disable - gart disable
  5526. *
  5527. * @rdev: radeon_device pointer
  5528. *
  5529. * This disables all VM page table (CIK).
  5530. */
  5531. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  5532. {
  5533. unsigned i;
  5534. for (i = 1; i < 16; ++i) {
  5535. uint32_t reg;
  5536. if (i < 8)
  5537. reg = VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2);
  5538. else
  5539. reg = VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2);
  5540. rdev->vm_manager.saved_table_addr[i] = RREG32(reg);
  5541. }
  5542. /* Disable all tables */
  5543. WREG32(VM_CONTEXT0_CNTL, 0);
  5544. WREG32(VM_CONTEXT1_CNTL, 0);
  5545. /* Setup TLB control */
  5546. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  5547. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  5548. /* Setup L2 cache */
  5549. WREG32(VM_L2_CNTL,
  5550. ENABLE_L2_FRAGMENT_PROCESSING |
  5551. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  5552. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  5553. EFFECTIVE_L2_QUEUE_SIZE(7) |
  5554. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  5555. WREG32(VM_L2_CNTL2, 0);
  5556. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  5557. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  5558. radeon_gart_table_vram_unpin(rdev);
  5559. }
  5560. /**
  5561. * cik_pcie_gart_fini - vm fini callback
  5562. *
  5563. * @rdev: radeon_device pointer
  5564. *
  5565. * Tears down the driver GART/VM setup (CIK).
  5566. */
  5567. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  5568. {
  5569. cik_pcie_gart_disable(rdev);
  5570. radeon_gart_table_vram_free(rdev);
  5571. radeon_gart_fini(rdev);
  5572. }
  5573. /* vm parser */
  5574. /**
  5575. * cik_ib_parse - vm ib_parse callback
  5576. *
  5577. * @rdev: radeon_device pointer
  5578. * @ib: indirect buffer pointer
  5579. *
  5580. * CIK uses hw IB checking so this is a nop (CIK).
  5581. */
  5582. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  5583. {
  5584. return 0;
  5585. }
  5586. /*
  5587. * vm
  5588. * VMID 0 is the physical GPU addresses as used by the kernel.
  5589. * VMIDs 1-15 are used for userspace clients and are handled
  5590. * by the radeon vm/hsa code.
  5591. */
  5592. /**
  5593. * cik_vm_init - cik vm init callback
  5594. *
  5595. * @rdev: radeon_device pointer
  5596. *
  5597. * Inits cik specific vm parameters (number of VMs, base of vram for
  5598. * VMIDs 1-15) (CIK).
  5599. * Returns 0 for success.
  5600. */
  5601. int cik_vm_init(struct radeon_device *rdev)
  5602. {
  5603. /*
  5604. * number of VMs
  5605. * VMID 0 is reserved for System
  5606. * radeon graphics/compute will use VMIDs 1-7
  5607. * amdkfd will use VMIDs 8-15
  5608. */
  5609. rdev->vm_manager.nvm = RADEON_NUM_OF_VMIDS;
  5610. /* base offset of vram pages */
  5611. if (rdev->flags & RADEON_IS_IGP) {
  5612. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  5613. tmp <<= 22;
  5614. rdev->vm_manager.vram_base_offset = tmp;
  5615. } else
  5616. rdev->vm_manager.vram_base_offset = 0;
  5617. return 0;
  5618. }
  5619. /**
  5620. * cik_vm_fini - cik vm fini callback
  5621. *
  5622. * @rdev: radeon_device pointer
  5623. *
  5624. * Tear down any asic specific VM setup (CIK).
  5625. */
  5626. void cik_vm_fini(struct radeon_device *rdev)
  5627. {
  5628. }
  5629. /**
  5630. * cik_vm_decode_fault - print human readable fault info
  5631. *
  5632. * @rdev: radeon_device pointer
  5633. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  5634. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  5635. *
  5636. * Print human readable fault information (CIK).
  5637. */
  5638. static void cik_vm_decode_fault(struct radeon_device *rdev,
  5639. u32 status, u32 addr, u32 mc_client)
  5640. {
  5641. u32 mc_id;
  5642. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  5643. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  5644. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  5645. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  5646. if (rdev->family == CHIP_HAWAII)
  5647. mc_id = (status & HAWAII_MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5648. else
  5649. mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  5650. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  5651. protections, vmid, addr,
  5652. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  5653. block, mc_client, mc_id);
  5654. }
  5655. /**
  5656. * cik_vm_flush - cik vm flush using the CP
  5657. *
  5658. * @rdev: radeon_device pointer
  5659. *
  5660. * Update the page table base and flush the VM TLB
  5661. * using the CP (CIK).
  5662. */
  5663. void cik_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
  5664. unsigned vm_id, uint64_t pd_addr)
  5665. {
  5666. int usepfp = (ring->idx == RADEON_RING_TYPE_GFX_INDEX);
  5667. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5668. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5669. WRITE_DATA_DST_SEL(0)));
  5670. if (vm_id < 8) {
  5671. radeon_ring_write(ring,
  5672. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm_id << 2)) >> 2);
  5673. } else {
  5674. radeon_ring_write(ring,
  5675. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm_id - 8) << 2)) >> 2);
  5676. }
  5677. radeon_ring_write(ring, 0);
  5678. radeon_ring_write(ring, pd_addr >> 12);
  5679. /* update SH_MEM_* regs */
  5680. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5681. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5682. WRITE_DATA_DST_SEL(0)));
  5683. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5684. radeon_ring_write(ring, 0);
  5685. radeon_ring_write(ring, VMID(vm_id));
  5686. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  5687. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5688. WRITE_DATA_DST_SEL(0)));
  5689. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  5690. radeon_ring_write(ring, 0);
  5691. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  5692. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  5693. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  5694. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  5695. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5696. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5697. WRITE_DATA_DST_SEL(0)));
  5698. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  5699. radeon_ring_write(ring, 0);
  5700. radeon_ring_write(ring, VMID(0));
  5701. /* HDP flush */
  5702. cik_hdp_flush_cp_ring_emit(rdev, ring->idx);
  5703. /* bits 0-15 are the VM contexts0-15 */
  5704. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5705. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5706. WRITE_DATA_DST_SEL(0)));
  5707. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5708. radeon_ring_write(ring, 0);
  5709. radeon_ring_write(ring, 1 << vm_id);
  5710. /* wait for the invalidate to complete */
  5711. radeon_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5712. radeon_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5713. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5714. WAIT_REG_MEM_ENGINE(0))); /* me */
  5715. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  5716. radeon_ring_write(ring, 0);
  5717. radeon_ring_write(ring, 0); /* ref */
  5718. radeon_ring_write(ring, 0); /* mask */
  5719. radeon_ring_write(ring, 0x20); /* poll interval */
  5720. /* compute doesn't have PFP */
  5721. if (usepfp) {
  5722. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5723. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5724. radeon_ring_write(ring, 0x0);
  5725. }
  5726. }
  5727. /*
  5728. * RLC
  5729. * The RLC is a multi-purpose microengine that handles a
  5730. * variety of functions, the most important of which is
  5731. * the interrupt controller.
  5732. */
  5733. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  5734. bool enable)
  5735. {
  5736. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  5737. if (enable)
  5738. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5739. else
  5740. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5741. WREG32(CP_INT_CNTL_RING0, tmp);
  5742. }
  5743. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  5744. {
  5745. u32 tmp;
  5746. tmp = RREG32(RLC_LB_CNTL);
  5747. if (enable)
  5748. tmp |= LOAD_BALANCE_ENABLE;
  5749. else
  5750. tmp &= ~LOAD_BALANCE_ENABLE;
  5751. WREG32(RLC_LB_CNTL, tmp);
  5752. }
  5753. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  5754. {
  5755. u32 i, j, k;
  5756. u32 mask;
  5757. mutex_lock(&rdev->grbm_idx_mutex);
  5758. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5759. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5760. cik_select_se_sh(rdev, i, j);
  5761. for (k = 0; k < rdev->usec_timeout; k++) {
  5762. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  5763. break;
  5764. udelay(1);
  5765. }
  5766. }
  5767. }
  5768. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5769. mutex_unlock(&rdev->grbm_idx_mutex);
  5770. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  5771. for (k = 0; k < rdev->usec_timeout; k++) {
  5772. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  5773. break;
  5774. udelay(1);
  5775. }
  5776. }
  5777. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  5778. {
  5779. u32 tmp;
  5780. tmp = RREG32(RLC_CNTL);
  5781. if (tmp != rlc)
  5782. WREG32(RLC_CNTL, rlc);
  5783. }
  5784. static u32 cik_halt_rlc(struct radeon_device *rdev)
  5785. {
  5786. u32 data, orig;
  5787. orig = data = RREG32(RLC_CNTL);
  5788. if (data & RLC_ENABLE) {
  5789. u32 i;
  5790. data &= ~RLC_ENABLE;
  5791. WREG32(RLC_CNTL, data);
  5792. for (i = 0; i < rdev->usec_timeout; i++) {
  5793. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  5794. break;
  5795. udelay(1);
  5796. }
  5797. cik_wait_for_rlc_serdes(rdev);
  5798. }
  5799. return orig;
  5800. }
  5801. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  5802. {
  5803. u32 tmp, i, mask;
  5804. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  5805. WREG32(RLC_GPR_REG2, tmp);
  5806. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  5807. for (i = 0; i < rdev->usec_timeout; i++) {
  5808. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  5809. break;
  5810. udelay(1);
  5811. }
  5812. for (i = 0; i < rdev->usec_timeout; i++) {
  5813. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  5814. break;
  5815. udelay(1);
  5816. }
  5817. }
  5818. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  5819. {
  5820. u32 tmp;
  5821. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  5822. WREG32(RLC_GPR_REG2, tmp);
  5823. }
  5824. /**
  5825. * cik_rlc_stop - stop the RLC ME
  5826. *
  5827. * @rdev: radeon_device pointer
  5828. *
  5829. * Halt the RLC ME (MicroEngine) (CIK).
  5830. */
  5831. static void cik_rlc_stop(struct radeon_device *rdev)
  5832. {
  5833. WREG32(RLC_CNTL, 0);
  5834. cik_enable_gui_idle_interrupt(rdev, false);
  5835. cik_wait_for_rlc_serdes(rdev);
  5836. }
  5837. /**
  5838. * cik_rlc_start - start the RLC ME
  5839. *
  5840. * @rdev: radeon_device pointer
  5841. *
  5842. * Unhalt the RLC ME (MicroEngine) (CIK).
  5843. */
  5844. static void cik_rlc_start(struct radeon_device *rdev)
  5845. {
  5846. WREG32(RLC_CNTL, RLC_ENABLE);
  5847. cik_enable_gui_idle_interrupt(rdev, true);
  5848. udelay(50);
  5849. }
  5850. /**
  5851. * cik_rlc_resume - setup the RLC hw
  5852. *
  5853. * @rdev: radeon_device pointer
  5854. *
  5855. * Initialize the RLC registers, load the ucode,
  5856. * and start the RLC (CIK).
  5857. * Returns 0 for success, -EINVAL if the ucode is not available.
  5858. */
  5859. static int cik_rlc_resume(struct radeon_device *rdev)
  5860. {
  5861. u32 i, size, tmp;
  5862. if (!rdev->rlc_fw)
  5863. return -EINVAL;
  5864. cik_rlc_stop(rdev);
  5865. /* disable CG */
  5866. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  5867. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  5868. si_rlc_reset(rdev);
  5869. cik_init_pg(rdev);
  5870. cik_init_cg(rdev);
  5871. WREG32(RLC_LB_CNTR_INIT, 0);
  5872. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  5873. mutex_lock(&rdev->grbm_idx_mutex);
  5874. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5875. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  5876. WREG32(RLC_LB_PARAMS, 0x00600408);
  5877. WREG32(RLC_LB_CNTL, 0x80000004);
  5878. mutex_unlock(&rdev->grbm_idx_mutex);
  5879. WREG32(RLC_MC_CNTL, 0);
  5880. WREG32(RLC_UCODE_CNTL, 0);
  5881. if (rdev->new_fw) {
  5882. const struct rlc_firmware_header_v1_0 *hdr =
  5883. (const struct rlc_firmware_header_v1_0 *)rdev->rlc_fw->data;
  5884. const __le32 *fw_data = (const __le32 *)
  5885. (rdev->rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  5886. radeon_ucode_print_rlc_hdr(&hdr->header);
  5887. size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  5888. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5889. for (i = 0; i < size; i++)
  5890. WREG32(RLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  5891. WREG32(RLC_GPM_UCODE_ADDR, le32_to_cpu(hdr->header.ucode_version));
  5892. } else {
  5893. const __be32 *fw_data;
  5894. switch (rdev->family) {
  5895. case CHIP_BONAIRE:
  5896. case CHIP_HAWAII:
  5897. default:
  5898. size = BONAIRE_RLC_UCODE_SIZE;
  5899. break;
  5900. case CHIP_KAVERI:
  5901. size = KV_RLC_UCODE_SIZE;
  5902. break;
  5903. case CHIP_KABINI:
  5904. size = KB_RLC_UCODE_SIZE;
  5905. break;
  5906. case CHIP_MULLINS:
  5907. size = ML_RLC_UCODE_SIZE;
  5908. break;
  5909. }
  5910. fw_data = (const __be32 *)rdev->rlc_fw->data;
  5911. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5912. for (i = 0; i < size; i++)
  5913. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  5914. WREG32(RLC_GPM_UCODE_ADDR, 0);
  5915. }
  5916. /* XXX - find out what chips support lbpw */
  5917. cik_enable_lbpw(rdev, false);
  5918. if (rdev->family == CHIP_BONAIRE)
  5919. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  5920. cik_rlc_start(rdev);
  5921. return 0;
  5922. }
  5923. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  5924. {
  5925. u32 data, orig, tmp, tmp2;
  5926. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  5927. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  5928. cik_enable_gui_idle_interrupt(rdev, true);
  5929. tmp = cik_halt_rlc(rdev);
  5930. mutex_lock(&rdev->grbm_idx_mutex);
  5931. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5932. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5933. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5934. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  5935. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  5936. mutex_unlock(&rdev->grbm_idx_mutex);
  5937. cik_update_rlc(rdev, tmp);
  5938. data |= CGCG_EN | CGLS_EN;
  5939. } else {
  5940. cik_enable_gui_idle_interrupt(rdev, false);
  5941. RREG32(CB_CGTT_SCLK_CTRL);
  5942. RREG32(CB_CGTT_SCLK_CTRL);
  5943. RREG32(CB_CGTT_SCLK_CTRL);
  5944. RREG32(CB_CGTT_SCLK_CTRL);
  5945. data &= ~(CGCG_EN | CGLS_EN);
  5946. }
  5947. if (orig != data)
  5948. WREG32(RLC_CGCG_CGLS_CTRL, data);
  5949. }
  5950. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  5951. {
  5952. u32 data, orig, tmp = 0;
  5953. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  5954. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  5955. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  5956. orig = data = RREG32(CP_MEM_SLP_CNTL);
  5957. data |= CP_MEM_LS_EN;
  5958. if (orig != data)
  5959. WREG32(CP_MEM_SLP_CNTL, data);
  5960. }
  5961. }
  5962. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5963. data |= 0x00000001;
  5964. data &= 0xfffffffd;
  5965. if (orig != data)
  5966. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5967. tmp = cik_halt_rlc(rdev);
  5968. mutex_lock(&rdev->grbm_idx_mutex);
  5969. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5970. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5971. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5972. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  5973. WREG32(RLC_SERDES_WR_CTRL, data);
  5974. mutex_unlock(&rdev->grbm_idx_mutex);
  5975. cik_update_rlc(rdev, tmp);
  5976. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  5977. orig = data = RREG32(CGTS_SM_CTRL_REG);
  5978. data &= ~SM_MODE_MASK;
  5979. data |= SM_MODE(0x2);
  5980. data |= SM_MODE_ENABLE;
  5981. data &= ~CGTS_OVERRIDE;
  5982. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  5983. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  5984. data &= ~CGTS_LS_OVERRIDE;
  5985. data &= ~ON_MONITOR_ADD_MASK;
  5986. data |= ON_MONITOR_ADD_EN;
  5987. data |= ON_MONITOR_ADD(0x96);
  5988. if (orig != data)
  5989. WREG32(CGTS_SM_CTRL_REG, data);
  5990. }
  5991. } else {
  5992. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  5993. data |= 0x00000003;
  5994. if (orig != data)
  5995. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  5996. data = RREG32(RLC_MEM_SLP_CNTL);
  5997. if (data & RLC_MEM_LS_EN) {
  5998. data &= ~RLC_MEM_LS_EN;
  5999. WREG32(RLC_MEM_SLP_CNTL, data);
  6000. }
  6001. data = RREG32(CP_MEM_SLP_CNTL);
  6002. if (data & CP_MEM_LS_EN) {
  6003. data &= ~CP_MEM_LS_EN;
  6004. WREG32(CP_MEM_SLP_CNTL, data);
  6005. }
  6006. orig = data = RREG32(CGTS_SM_CTRL_REG);
  6007. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  6008. if (orig != data)
  6009. WREG32(CGTS_SM_CTRL_REG, data);
  6010. tmp = cik_halt_rlc(rdev);
  6011. mutex_lock(&rdev->grbm_idx_mutex);
  6012. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  6013. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  6014. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  6015. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  6016. WREG32(RLC_SERDES_WR_CTRL, data);
  6017. mutex_unlock(&rdev->grbm_idx_mutex);
  6018. cik_update_rlc(rdev, tmp);
  6019. }
  6020. }
  6021. static const u32 mc_cg_registers[] =
  6022. {
  6023. MC_HUB_MISC_HUB_CG,
  6024. MC_HUB_MISC_SIP_CG,
  6025. MC_HUB_MISC_VM_CG,
  6026. MC_XPB_CLK_GAT,
  6027. ATC_MISC_CG,
  6028. MC_CITF_MISC_WR_CG,
  6029. MC_CITF_MISC_RD_CG,
  6030. MC_CITF_MISC_VM_CG,
  6031. VM_L2_CG,
  6032. };
  6033. static void cik_enable_mc_ls(struct radeon_device *rdev,
  6034. bool enable)
  6035. {
  6036. int i;
  6037. u32 orig, data;
  6038. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  6039. orig = data = RREG32(mc_cg_registers[i]);
  6040. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  6041. data |= MC_LS_ENABLE;
  6042. else
  6043. data &= ~MC_LS_ENABLE;
  6044. if (data != orig)
  6045. WREG32(mc_cg_registers[i], data);
  6046. }
  6047. }
  6048. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  6049. bool enable)
  6050. {
  6051. int i;
  6052. u32 orig, data;
  6053. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  6054. orig = data = RREG32(mc_cg_registers[i]);
  6055. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  6056. data |= MC_CG_ENABLE;
  6057. else
  6058. data &= ~MC_CG_ENABLE;
  6059. if (data != orig)
  6060. WREG32(mc_cg_registers[i], data);
  6061. }
  6062. }
  6063. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  6064. bool enable)
  6065. {
  6066. u32 orig, data;
  6067. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  6068. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  6069. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  6070. } else {
  6071. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  6072. data |= 0xff000000;
  6073. if (data != orig)
  6074. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  6075. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  6076. data |= 0xff000000;
  6077. if (data != orig)
  6078. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  6079. }
  6080. }
  6081. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  6082. bool enable)
  6083. {
  6084. u32 orig, data;
  6085. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  6086. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  6087. data |= 0x100;
  6088. if (orig != data)
  6089. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  6090. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  6091. data |= 0x100;
  6092. if (orig != data)
  6093. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  6094. } else {
  6095. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  6096. data &= ~0x100;
  6097. if (orig != data)
  6098. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  6099. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  6100. data &= ~0x100;
  6101. if (orig != data)
  6102. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  6103. }
  6104. }
  6105. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  6106. bool enable)
  6107. {
  6108. u32 orig, data;
  6109. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  6110. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  6111. data = 0xfff;
  6112. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  6113. orig = data = RREG32(UVD_CGC_CTRL);
  6114. data |= DCM;
  6115. if (orig != data)
  6116. WREG32(UVD_CGC_CTRL, data);
  6117. } else {
  6118. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  6119. data &= ~0xfff;
  6120. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  6121. orig = data = RREG32(UVD_CGC_CTRL);
  6122. data &= ~DCM;
  6123. if (orig != data)
  6124. WREG32(UVD_CGC_CTRL, data);
  6125. }
  6126. }
  6127. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  6128. bool enable)
  6129. {
  6130. u32 orig, data;
  6131. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  6132. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  6133. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  6134. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  6135. else
  6136. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  6137. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  6138. if (orig != data)
  6139. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  6140. }
  6141. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  6142. bool enable)
  6143. {
  6144. u32 orig, data;
  6145. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  6146. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  6147. data &= ~CLOCK_GATING_DIS;
  6148. else
  6149. data |= CLOCK_GATING_DIS;
  6150. if (orig != data)
  6151. WREG32(HDP_HOST_PATH_CNTL, data);
  6152. }
  6153. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  6154. bool enable)
  6155. {
  6156. u32 orig, data;
  6157. orig = data = RREG32(HDP_MEM_POWER_LS);
  6158. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  6159. data |= HDP_LS_ENABLE;
  6160. else
  6161. data &= ~HDP_LS_ENABLE;
  6162. if (orig != data)
  6163. WREG32(HDP_MEM_POWER_LS, data);
  6164. }
  6165. void cik_update_cg(struct radeon_device *rdev,
  6166. u32 block, bool enable)
  6167. {
  6168. if (block & RADEON_CG_BLOCK_GFX) {
  6169. cik_enable_gui_idle_interrupt(rdev, false);
  6170. /* order matters! */
  6171. if (enable) {
  6172. cik_enable_mgcg(rdev, true);
  6173. cik_enable_cgcg(rdev, true);
  6174. } else {
  6175. cik_enable_cgcg(rdev, false);
  6176. cik_enable_mgcg(rdev, false);
  6177. }
  6178. cik_enable_gui_idle_interrupt(rdev, true);
  6179. }
  6180. if (block & RADEON_CG_BLOCK_MC) {
  6181. if (!(rdev->flags & RADEON_IS_IGP)) {
  6182. cik_enable_mc_mgcg(rdev, enable);
  6183. cik_enable_mc_ls(rdev, enable);
  6184. }
  6185. }
  6186. if (block & RADEON_CG_BLOCK_SDMA) {
  6187. cik_enable_sdma_mgcg(rdev, enable);
  6188. cik_enable_sdma_mgls(rdev, enable);
  6189. }
  6190. if (block & RADEON_CG_BLOCK_BIF) {
  6191. cik_enable_bif_mgls(rdev, enable);
  6192. }
  6193. if (block & RADEON_CG_BLOCK_UVD) {
  6194. if (rdev->has_uvd)
  6195. cik_enable_uvd_mgcg(rdev, enable);
  6196. }
  6197. if (block & RADEON_CG_BLOCK_HDP) {
  6198. cik_enable_hdp_mgcg(rdev, enable);
  6199. cik_enable_hdp_ls(rdev, enable);
  6200. }
  6201. if (block & RADEON_CG_BLOCK_VCE) {
  6202. vce_v2_0_enable_mgcg(rdev, enable);
  6203. }
  6204. }
  6205. static void cik_init_cg(struct radeon_device *rdev)
  6206. {
  6207. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  6208. if (rdev->has_uvd)
  6209. si_init_uvd_internal_cg(rdev);
  6210. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  6211. RADEON_CG_BLOCK_SDMA |
  6212. RADEON_CG_BLOCK_BIF |
  6213. RADEON_CG_BLOCK_UVD |
  6214. RADEON_CG_BLOCK_HDP), true);
  6215. }
  6216. static void cik_fini_cg(struct radeon_device *rdev)
  6217. {
  6218. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  6219. RADEON_CG_BLOCK_SDMA |
  6220. RADEON_CG_BLOCK_BIF |
  6221. RADEON_CG_BLOCK_UVD |
  6222. RADEON_CG_BLOCK_HDP), false);
  6223. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  6224. }
  6225. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  6226. bool enable)
  6227. {
  6228. u32 data, orig;
  6229. orig = data = RREG32(RLC_PG_CNTL);
  6230. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  6231. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  6232. else
  6233. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  6234. if (orig != data)
  6235. WREG32(RLC_PG_CNTL, data);
  6236. }
  6237. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  6238. bool enable)
  6239. {
  6240. u32 data, orig;
  6241. orig = data = RREG32(RLC_PG_CNTL);
  6242. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  6243. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  6244. else
  6245. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  6246. if (orig != data)
  6247. WREG32(RLC_PG_CNTL, data);
  6248. }
  6249. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  6250. {
  6251. u32 data, orig;
  6252. orig = data = RREG32(RLC_PG_CNTL);
  6253. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  6254. data &= ~DISABLE_CP_PG;
  6255. else
  6256. data |= DISABLE_CP_PG;
  6257. if (orig != data)
  6258. WREG32(RLC_PG_CNTL, data);
  6259. }
  6260. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  6261. {
  6262. u32 data, orig;
  6263. orig = data = RREG32(RLC_PG_CNTL);
  6264. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  6265. data &= ~DISABLE_GDS_PG;
  6266. else
  6267. data |= DISABLE_GDS_PG;
  6268. if (orig != data)
  6269. WREG32(RLC_PG_CNTL, data);
  6270. }
  6271. #define CP_ME_TABLE_SIZE 96
  6272. #define CP_ME_TABLE_OFFSET 2048
  6273. #define CP_MEC_TABLE_OFFSET 4096
  6274. void cik_init_cp_pg_table(struct radeon_device *rdev)
  6275. {
  6276. volatile u32 *dst_ptr;
  6277. int me, i, max_me = 4;
  6278. u32 bo_offset = 0;
  6279. u32 table_offset, table_size;
  6280. if (rdev->family == CHIP_KAVERI)
  6281. max_me = 5;
  6282. if (rdev->rlc.cp_table_ptr == NULL)
  6283. return;
  6284. /* write the cp table buffer */
  6285. dst_ptr = rdev->rlc.cp_table_ptr;
  6286. for (me = 0; me < max_me; me++) {
  6287. if (rdev->new_fw) {
  6288. const __le32 *fw_data;
  6289. const struct gfx_firmware_header_v1_0 *hdr;
  6290. if (me == 0) {
  6291. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->ce_fw->data;
  6292. fw_data = (const __le32 *)
  6293. (rdev->ce_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6294. table_offset = le32_to_cpu(hdr->jt_offset);
  6295. table_size = le32_to_cpu(hdr->jt_size);
  6296. } else if (me == 1) {
  6297. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->pfp_fw->data;
  6298. fw_data = (const __le32 *)
  6299. (rdev->pfp_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6300. table_offset = le32_to_cpu(hdr->jt_offset);
  6301. table_size = le32_to_cpu(hdr->jt_size);
  6302. } else if (me == 2) {
  6303. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->me_fw->data;
  6304. fw_data = (const __le32 *)
  6305. (rdev->me_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6306. table_offset = le32_to_cpu(hdr->jt_offset);
  6307. table_size = le32_to_cpu(hdr->jt_size);
  6308. } else if (me == 3) {
  6309. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->mec_fw->data;
  6310. fw_data = (const __le32 *)
  6311. (rdev->mec_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6312. table_offset = le32_to_cpu(hdr->jt_offset);
  6313. table_size = le32_to_cpu(hdr->jt_size);
  6314. } else {
  6315. hdr = (const struct gfx_firmware_header_v1_0 *)rdev->mec2_fw->data;
  6316. fw_data = (const __le32 *)
  6317. (rdev->mec2_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  6318. table_offset = le32_to_cpu(hdr->jt_offset);
  6319. table_size = le32_to_cpu(hdr->jt_size);
  6320. }
  6321. for (i = 0; i < table_size; i ++) {
  6322. dst_ptr[bo_offset + i] =
  6323. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  6324. }
  6325. bo_offset += table_size;
  6326. } else {
  6327. const __be32 *fw_data;
  6328. table_size = CP_ME_TABLE_SIZE;
  6329. if (me == 0) {
  6330. fw_data = (const __be32 *)rdev->ce_fw->data;
  6331. table_offset = CP_ME_TABLE_OFFSET;
  6332. } else if (me == 1) {
  6333. fw_data = (const __be32 *)rdev->pfp_fw->data;
  6334. table_offset = CP_ME_TABLE_OFFSET;
  6335. } else if (me == 2) {
  6336. fw_data = (const __be32 *)rdev->me_fw->data;
  6337. table_offset = CP_ME_TABLE_OFFSET;
  6338. } else {
  6339. fw_data = (const __be32 *)rdev->mec_fw->data;
  6340. table_offset = CP_MEC_TABLE_OFFSET;
  6341. }
  6342. for (i = 0; i < table_size; i ++) {
  6343. dst_ptr[bo_offset + i] =
  6344. cpu_to_le32(be32_to_cpu(fw_data[table_offset + i]));
  6345. }
  6346. bo_offset += table_size;
  6347. }
  6348. }
  6349. }
  6350. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  6351. bool enable)
  6352. {
  6353. u32 data, orig;
  6354. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  6355. orig = data = RREG32(RLC_PG_CNTL);
  6356. data |= GFX_PG_ENABLE;
  6357. if (orig != data)
  6358. WREG32(RLC_PG_CNTL, data);
  6359. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  6360. data |= AUTO_PG_EN;
  6361. if (orig != data)
  6362. WREG32(RLC_AUTO_PG_CTRL, data);
  6363. } else {
  6364. orig = data = RREG32(RLC_PG_CNTL);
  6365. data &= ~GFX_PG_ENABLE;
  6366. if (orig != data)
  6367. WREG32(RLC_PG_CNTL, data);
  6368. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  6369. data &= ~AUTO_PG_EN;
  6370. if (orig != data)
  6371. WREG32(RLC_AUTO_PG_CTRL, data);
  6372. data = RREG32(DB_RENDER_CONTROL);
  6373. }
  6374. }
  6375. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  6376. {
  6377. u32 mask = 0, tmp, tmp1;
  6378. int i;
  6379. mutex_lock(&rdev->grbm_idx_mutex);
  6380. cik_select_se_sh(rdev, se, sh);
  6381. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  6382. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  6383. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  6384. mutex_unlock(&rdev->grbm_idx_mutex);
  6385. tmp &= 0xffff0000;
  6386. tmp |= tmp1;
  6387. tmp >>= 16;
  6388. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  6389. mask <<= 1;
  6390. mask |= 1;
  6391. }
  6392. return (~tmp) & mask;
  6393. }
  6394. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  6395. {
  6396. u32 i, j, k, active_cu_number = 0;
  6397. u32 mask, counter, cu_bitmap;
  6398. u32 tmp = 0;
  6399. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  6400. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  6401. mask = 1;
  6402. cu_bitmap = 0;
  6403. counter = 0;
  6404. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  6405. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  6406. if (counter < 2)
  6407. cu_bitmap |= mask;
  6408. counter ++;
  6409. }
  6410. mask <<= 1;
  6411. }
  6412. active_cu_number += counter;
  6413. tmp |= (cu_bitmap << (i * 16 + j * 8));
  6414. }
  6415. }
  6416. WREG32(RLC_PG_AO_CU_MASK, tmp);
  6417. tmp = RREG32(RLC_MAX_PG_CU);
  6418. tmp &= ~MAX_PU_CU_MASK;
  6419. tmp |= MAX_PU_CU(active_cu_number);
  6420. WREG32(RLC_MAX_PG_CU, tmp);
  6421. }
  6422. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  6423. bool enable)
  6424. {
  6425. u32 data, orig;
  6426. orig = data = RREG32(RLC_PG_CNTL);
  6427. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  6428. data |= STATIC_PER_CU_PG_ENABLE;
  6429. else
  6430. data &= ~STATIC_PER_CU_PG_ENABLE;
  6431. if (orig != data)
  6432. WREG32(RLC_PG_CNTL, data);
  6433. }
  6434. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  6435. bool enable)
  6436. {
  6437. u32 data, orig;
  6438. orig = data = RREG32(RLC_PG_CNTL);
  6439. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  6440. data |= DYN_PER_CU_PG_ENABLE;
  6441. else
  6442. data &= ~DYN_PER_CU_PG_ENABLE;
  6443. if (orig != data)
  6444. WREG32(RLC_PG_CNTL, data);
  6445. }
  6446. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  6447. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  6448. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  6449. {
  6450. u32 data, orig;
  6451. u32 i;
  6452. if (rdev->rlc.cs_data) {
  6453. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  6454. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  6455. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  6456. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  6457. } else {
  6458. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  6459. for (i = 0; i < 3; i++)
  6460. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  6461. }
  6462. if (rdev->rlc.reg_list) {
  6463. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  6464. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  6465. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  6466. }
  6467. orig = data = RREG32(RLC_PG_CNTL);
  6468. data |= GFX_PG_SRC;
  6469. if (orig != data)
  6470. WREG32(RLC_PG_CNTL, data);
  6471. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  6472. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  6473. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  6474. data &= ~IDLE_POLL_COUNT_MASK;
  6475. data |= IDLE_POLL_COUNT(0x60);
  6476. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  6477. data = 0x10101010;
  6478. WREG32(RLC_PG_DELAY, data);
  6479. data = RREG32(RLC_PG_DELAY_2);
  6480. data &= ~0xff;
  6481. data |= 0x3;
  6482. WREG32(RLC_PG_DELAY_2, data);
  6483. data = RREG32(RLC_AUTO_PG_CTRL);
  6484. data &= ~GRBM_REG_SGIT_MASK;
  6485. data |= GRBM_REG_SGIT(0x700);
  6486. WREG32(RLC_AUTO_PG_CTRL, data);
  6487. }
  6488. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  6489. {
  6490. cik_enable_gfx_cgpg(rdev, enable);
  6491. cik_enable_gfx_static_mgpg(rdev, enable);
  6492. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  6493. }
  6494. u32 cik_get_csb_size(struct radeon_device *rdev)
  6495. {
  6496. u32 count = 0;
  6497. const struct cs_section_def *sect = NULL;
  6498. const struct cs_extent_def *ext = NULL;
  6499. if (rdev->rlc.cs_data == NULL)
  6500. return 0;
  6501. /* begin clear state */
  6502. count += 2;
  6503. /* context control state */
  6504. count += 3;
  6505. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6506. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6507. if (sect->id == SECT_CONTEXT)
  6508. count += 2 + ext->reg_count;
  6509. else
  6510. return 0;
  6511. }
  6512. }
  6513. /* pa_sc_raster_config/pa_sc_raster_config1 */
  6514. count += 4;
  6515. /* end clear state */
  6516. count += 2;
  6517. /* clear state */
  6518. count += 2;
  6519. return count;
  6520. }
  6521. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  6522. {
  6523. u32 count = 0, i;
  6524. const struct cs_section_def *sect = NULL;
  6525. const struct cs_extent_def *ext = NULL;
  6526. if (rdev->rlc.cs_data == NULL)
  6527. return;
  6528. if (buffer == NULL)
  6529. return;
  6530. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6531. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  6532. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  6533. buffer[count++] = cpu_to_le32(0x80000000);
  6534. buffer[count++] = cpu_to_le32(0x80000000);
  6535. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  6536. for (ext = sect->section; ext->extent != NULL; ++ext) {
  6537. if (sect->id == SECT_CONTEXT) {
  6538. buffer[count++] =
  6539. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  6540. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  6541. for (i = 0; i < ext->reg_count; i++)
  6542. buffer[count++] = cpu_to_le32(ext->extent[i]);
  6543. } else {
  6544. return;
  6545. }
  6546. }
  6547. }
  6548. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  6549. buffer[count++] = cpu_to_le32(PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  6550. switch (rdev->family) {
  6551. case CHIP_BONAIRE:
  6552. buffer[count++] = cpu_to_le32(0x16000012);
  6553. buffer[count++] = cpu_to_le32(0x00000000);
  6554. break;
  6555. case CHIP_KAVERI:
  6556. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6557. buffer[count++] = cpu_to_le32(0x00000000);
  6558. break;
  6559. case CHIP_KABINI:
  6560. case CHIP_MULLINS:
  6561. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  6562. buffer[count++] = cpu_to_le32(0x00000000);
  6563. break;
  6564. case CHIP_HAWAII:
  6565. buffer[count++] = cpu_to_le32(0x3a00161a);
  6566. buffer[count++] = cpu_to_le32(0x0000002e);
  6567. break;
  6568. default:
  6569. buffer[count++] = cpu_to_le32(0x00000000);
  6570. buffer[count++] = cpu_to_le32(0x00000000);
  6571. break;
  6572. }
  6573. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  6574. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  6575. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  6576. buffer[count++] = cpu_to_le32(0);
  6577. }
  6578. static void cik_init_pg(struct radeon_device *rdev)
  6579. {
  6580. if (rdev->pg_flags) {
  6581. cik_enable_sck_slowdown_on_pu(rdev, true);
  6582. cik_enable_sck_slowdown_on_pd(rdev, true);
  6583. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6584. cik_init_gfx_cgpg(rdev);
  6585. cik_enable_cp_pg(rdev, true);
  6586. cik_enable_gds_pg(rdev, true);
  6587. }
  6588. cik_init_ao_cu_mask(rdev);
  6589. cik_update_gfx_pg(rdev, true);
  6590. }
  6591. }
  6592. static void cik_fini_pg(struct radeon_device *rdev)
  6593. {
  6594. if (rdev->pg_flags) {
  6595. cik_update_gfx_pg(rdev, false);
  6596. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  6597. cik_enable_cp_pg(rdev, false);
  6598. cik_enable_gds_pg(rdev, false);
  6599. }
  6600. }
  6601. }
  6602. /*
  6603. * Interrupts
  6604. * Starting with r6xx, interrupts are handled via a ring buffer.
  6605. * Ring buffers are areas of GPU accessible memory that the GPU
  6606. * writes interrupt vectors into and the host reads vectors out of.
  6607. * There is a rptr (read pointer) that determines where the
  6608. * host is currently reading, and a wptr (write pointer)
  6609. * which determines where the GPU has written. When the
  6610. * pointers are equal, the ring is idle. When the GPU
  6611. * writes vectors to the ring buffer, it increments the
  6612. * wptr. When there is an interrupt, the host then starts
  6613. * fetching commands and processing them until the pointers are
  6614. * equal again at which point it updates the rptr.
  6615. */
  6616. /**
  6617. * cik_enable_interrupts - Enable the interrupt ring buffer
  6618. *
  6619. * @rdev: radeon_device pointer
  6620. *
  6621. * Enable the interrupt ring buffer (CIK).
  6622. */
  6623. static void cik_enable_interrupts(struct radeon_device *rdev)
  6624. {
  6625. u32 ih_cntl = RREG32(IH_CNTL);
  6626. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6627. ih_cntl |= ENABLE_INTR;
  6628. ih_rb_cntl |= IH_RB_ENABLE;
  6629. WREG32(IH_CNTL, ih_cntl);
  6630. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6631. rdev->ih.enabled = true;
  6632. }
  6633. /**
  6634. * cik_disable_interrupts - Disable the interrupt ring buffer
  6635. *
  6636. * @rdev: radeon_device pointer
  6637. *
  6638. * Disable the interrupt ring buffer (CIK).
  6639. */
  6640. static void cik_disable_interrupts(struct radeon_device *rdev)
  6641. {
  6642. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  6643. u32 ih_cntl = RREG32(IH_CNTL);
  6644. ih_rb_cntl &= ~IH_RB_ENABLE;
  6645. ih_cntl &= ~ENABLE_INTR;
  6646. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6647. WREG32(IH_CNTL, ih_cntl);
  6648. /* set rptr, wptr to 0 */
  6649. WREG32(IH_RB_RPTR, 0);
  6650. WREG32(IH_RB_WPTR, 0);
  6651. rdev->ih.enabled = false;
  6652. rdev->ih.rptr = 0;
  6653. }
  6654. /**
  6655. * cik_disable_interrupt_state - Disable all interrupt sources
  6656. *
  6657. * @rdev: radeon_device pointer
  6658. *
  6659. * Clear all interrupt enable bits used by the driver (CIK).
  6660. */
  6661. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  6662. {
  6663. u32 tmp;
  6664. /* gfx ring */
  6665. tmp = RREG32(CP_INT_CNTL_RING0) &
  6666. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6667. WREG32(CP_INT_CNTL_RING0, tmp);
  6668. /* sdma */
  6669. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6670. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  6671. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6672. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  6673. /* compute queues */
  6674. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  6675. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  6676. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  6677. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  6678. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  6679. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  6680. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  6681. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  6682. /* grbm */
  6683. WREG32(GRBM_INT_CNTL, 0);
  6684. /* SRBM */
  6685. WREG32(SRBM_INT_CNTL, 0);
  6686. /* vline/vblank, etc. */
  6687. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6688. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6689. if (rdev->num_crtc >= 4) {
  6690. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6691. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6692. }
  6693. if (rdev->num_crtc >= 6) {
  6694. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6695. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6696. }
  6697. /* pflip */
  6698. if (rdev->num_crtc >= 2) {
  6699. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  6700. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  6701. }
  6702. if (rdev->num_crtc >= 4) {
  6703. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  6704. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  6705. }
  6706. if (rdev->num_crtc >= 6) {
  6707. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  6708. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  6709. }
  6710. /* dac hotplug */
  6711. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  6712. /* digital hotplug */
  6713. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6714. WREG32(DC_HPD1_INT_CONTROL, tmp);
  6715. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6716. WREG32(DC_HPD2_INT_CONTROL, tmp);
  6717. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6718. WREG32(DC_HPD3_INT_CONTROL, tmp);
  6719. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6720. WREG32(DC_HPD4_INT_CONTROL, tmp);
  6721. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6722. WREG32(DC_HPD5_INT_CONTROL, tmp);
  6723. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  6724. WREG32(DC_HPD6_INT_CONTROL, tmp);
  6725. }
  6726. /**
  6727. * cik_irq_init - init and enable the interrupt ring
  6728. *
  6729. * @rdev: radeon_device pointer
  6730. *
  6731. * Allocate a ring buffer for the interrupt controller,
  6732. * enable the RLC, disable interrupts, enable the IH
  6733. * ring buffer and enable it (CIK).
  6734. * Called at device load and reume.
  6735. * Returns 0 for success, errors for failure.
  6736. */
  6737. static int cik_irq_init(struct radeon_device *rdev)
  6738. {
  6739. int ret = 0;
  6740. int rb_bufsz;
  6741. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  6742. /* allocate ring */
  6743. ret = r600_ih_ring_alloc(rdev);
  6744. if (ret)
  6745. return ret;
  6746. /* disable irqs */
  6747. cik_disable_interrupts(rdev);
  6748. /* init rlc */
  6749. ret = cik_rlc_resume(rdev);
  6750. if (ret) {
  6751. r600_ih_ring_fini(rdev);
  6752. return ret;
  6753. }
  6754. /* setup interrupt control */
  6755. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  6756. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  6757. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  6758. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  6759. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  6760. */
  6761. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  6762. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  6763. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  6764. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  6765. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  6766. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  6767. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  6768. IH_WPTR_OVERFLOW_CLEAR |
  6769. (rb_bufsz << 1));
  6770. if (rdev->wb.enabled)
  6771. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  6772. /* set the writeback address whether it's enabled or not */
  6773. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  6774. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  6775. WREG32(IH_RB_CNTL, ih_rb_cntl);
  6776. /* set rptr, wptr to 0 */
  6777. WREG32(IH_RB_RPTR, 0);
  6778. WREG32(IH_RB_WPTR, 0);
  6779. /* Default settings for IH_CNTL (disabled at first) */
  6780. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  6781. /* RPTR_REARM only works if msi's are enabled */
  6782. if (rdev->msi_enabled)
  6783. ih_cntl |= RPTR_REARM;
  6784. WREG32(IH_CNTL, ih_cntl);
  6785. /* force the active interrupt state to all disabled */
  6786. cik_disable_interrupt_state(rdev);
  6787. pci_set_master(rdev->pdev);
  6788. /* enable irqs */
  6789. cik_enable_interrupts(rdev);
  6790. return ret;
  6791. }
  6792. /**
  6793. * cik_irq_set - enable/disable interrupt sources
  6794. *
  6795. * @rdev: radeon_device pointer
  6796. *
  6797. * Enable interrupt sources on the GPU (vblanks, hpd,
  6798. * etc.) (CIK).
  6799. * Returns 0 for success, errors for failure.
  6800. */
  6801. int cik_irq_set(struct radeon_device *rdev)
  6802. {
  6803. u32 cp_int_cntl;
  6804. u32 cp_m1p0;
  6805. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  6806. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  6807. u32 grbm_int_cntl = 0;
  6808. u32 dma_cntl, dma_cntl1;
  6809. if (!rdev->irq.installed) {
  6810. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  6811. return -EINVAL;
  6812. }
  6813. /* don't enable anything if the ih is disabled */
  6814. if (!rdev->ih.enabled) {
  6815. cik_disable_interrupts(rdev);
  6816. /* force the active interrupt state to all disabled */
  6817. cik_disable_interrupt_state(rdev);
  6818. return 0;
  6819. }
  6820. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  6821. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  6822. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  6823. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6824. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6825. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6826. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6827. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6828. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~(DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN);
  6829. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6830. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  6831. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  6832. /* enable CP interrupts on all rings */
  6833. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  6834. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  6835. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  6836. }
  6837. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  6838. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6839. DRM_DEBUG("si_irq_set: sw int cp1\n");
  6840. if (ring->me == 1) {
  6841. switch (ring->pipe) {
  6842. case 0:
  6843. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6844. break;
  6845. default:
  6846. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  6847. break;
  6848. }
  6849. } else {
  6850. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  6851. }
  6852. }
  6853. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  6854. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6855. DRM_DEBUG("si_irq_set: sw int cp2\n");
  6856. if (ring->me == 1) {
  6857. switch (ring->pipe) {
  6858. case 0:
  6859. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  6860. break;
  6861. default:
  6862. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  6863. break;
  6864. }
  6865. } else {
  6866. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  6867. }
  6868. }
  6869. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  6870. DRM_DEBUG("cik_irq_set: sw int dma\n");
  6871. dma_cntl |= TRAP_ENABLE;
  6872. }
  6873. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  6874. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  6875. dma_cntl1 |= TRAP_ENABLE;
  6876. }
  6877. if (rdev->irq.crtc_vblank_int[0] ||
  6878. atomic_read(&rdev->irq.pflip[0])) {
  6879. DRM_DEBUG("cik_irq_set: vblank 0\n");
  6880. crtc1 |= VBLANK_INTERRUPT_MASK;
  6881. }
  6882. if (rdev->irq.crtc_vblank_int[1] ||
  6883. atomic_read(&rdev->irq.pflip[1])) {
  6884. DRM_DEBUG("cik_irq_set: vblank 1\n");
  6885. crtc2 |= VBLANK_INTERRUPT_MASK;
  6886. }
  6887. if (rdev->irq.crtc_vblank_int[2] ||
  6888. atomic_read(&rdev->irq.pflip[2])) {
  6889. DRM_DEBUG("cik_irq_set: vblank 2\n");
  6890. crtc3 |= VBLANK_INTERRUPT_MASK;
  6891. }
  6892. if (rdev->irq.crtc_vblank_int[3] ||
  6893. atomic_read(&rdev->irq.pflip[3])) {
  6894. DRM_DEBUG("cik_irq_set: vblank 3\n");
  6895. crtc4 |= VBLANK_INTERRUPT_MASK;
  6896. }
  6897. if (rdev->irq.crtc_vblank_int[4] ||
  6898. atomic_read(&rdev->irq.pflip[4])) {
  6899. DRM_DEBUG("cik_irq_set: vblank 4\n");
  6900. crtc5 |= VBLANK_INTERRUPT_MASK;
  6901. }
  6902. if (rdev->irq.crtc_vblank_int[5] ||
  6903. atomic_read(&rdev->irq.pflip[5])) {
  6904. DRM_DEBUG("cik_irq_set: vblank 5\n");
  6905. crtc6 |= VBLANK_INTERRUPT_MASK;
  6906. }
  6907. if (rdev->irq.hpd[0]) {
  6908. DRM_DEBUG("cik_irq_set: hpd 1\n");
  6909. hpd1 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6910. }
  6911. if (rdev->irq.hpd[1]) {
  6912. DRM_DEBUG("cik_irq_set: hpd 2\n");
  6913. hpd2 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6914. }
  6915. if (rdev->irq.hpd[2]) {
  6916. DRM_DEBUG("cik_irq_set: hpd 3\n");
  6917. hpd3 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6918. }
  6919. if (rdev->irq.hpd[3]) {
  6920. DRM_DEBUG("cik_irq_set: hpd 4\n");
  6921. hpd4 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6922. }
  6923. if (rdev->irq.hpd[4]) {
  6924. DRM_DEBUG("cik_irq_set: hpd 5\n");
  6925. hpd5 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6926. }
  6927. if (rdev->irq.hpd[5]) {
  6928. DRM_DEBUG("cik_irq_set: hpd 6\n");
  6929. hpd6 |= DC_HPDx_INT_EN | DC_HPDx_RX_INT_EN;
  6930. }
  6931. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  6932. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  6933. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  6934. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  6935. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  6936. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  6937. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  6938. if (rdev->num_crtc >= 4) {
  6939. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  6940. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  6941. }
  6942. if (rdev->num_crtc >= 6) {
  6943. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  6944. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  6945. }
  6946. if (rdev->num_crtc >= 2) {
  6947. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET,
  6948. GRPH_PFLIP_INT_MASK);
  6949. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET,
  6950. GRPH_PFLIP_INT_MASK);
  6951. }
  6952. if (rdev->num_crtc >= 4) {
  6953. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET,
  6954. GRPH_PFLIP_INT_MASK);
  6955. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET,
  6956. GRPH_PFLIP_INT_MASK);
  6957. }
  6958. if (rdev->num_crtc >= 6) {
  6959. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET,
  6960. GRPH_PFLIP_INT_MASK);
  6961. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET,
  6962. GRPH_PFLIP_INT_MASK);
  6963. }
  6964. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  6965. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  6966. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  6967. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  6968. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  6969. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  6970. /* posting read */
  6971. RREG32(SRBM_STATUS);
  6972. return 0;
  6973. }
  6974. /**
  6975. * cik_irq_ack - ack interrupt sources
  6976. *
  6977. * @rdev: radeon_device pointer
  6978. *
  6979. * Ack interrupt sources on the GPU (vblanks, hpd,
  6980. * etc.) (CIK). Certain interrupts sources are sw
  6981. * generated and do not require an explicit ack.
  6982. */
  6983. static inline void cik_irq_ack(struct radeon_device *rdev)
  6984. {
  6985. u32 tmp;
  6986. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  6987. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  6988. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  6989. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  6990. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  6991. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  6992. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  6993. rdev->irq.stat_regs.cik.d1grph_int = RREG32(GRPH_INT_STATUS +
  6994. EVERGREEN_CRTC0_REGISTER_OFFSET);
  6995. rdev->irq.stat_regs.cik.d2grph_int = RREG32(GRPH_INT_STATUS +
  6996. EVERGREEN_CRTC1_REGISTER_OFFSET);
  6997. if (rdev->num_crtc >= 4) {
  6998. rdev->irq.stat_regs.cik.d3grph_int = RREG32(GRPH_INT_STATUS +
  6999. EVERGREEN_CRTC2_REGISTER_OFFSET);
  7000. rdev->irq.stat_regs.cik.d4grph_int = RREG32(GRPH_INT_STATUS +
  7001. EVERGREEN_CRTC3_REGISTER_OFFSET);
  7002. }
  7003. if (rdev->num_crtc >= 6) {
  7004. rdev->irq.stat_regs.cik.d5grph_int = RREG32(GRPH_INT_STATUS +
  7005. EVERGREEN_CRTC4_REGISTER_OFFSET);
  7006. rdev->irq.stat_regs.cik.d6grph_int = RREG32(GRPH_INT_STATUS +
  7007. EVERGREEN_CRTC5_REGISTER_OFFSET);
  7008. }
  7009. if (rdev->irq.stat_regs.cik.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  7010. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  7011. GRPH_PFLIP_INT_CLEAR);
  7012. if (rdev->irq.stat_regs.cik.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  7013. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  7014. GRPH_PFLIP_INT_CLEAR);
  7015. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  7016. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  7017. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  7018. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  7019. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  7020. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  7021. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  7022. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  7023. if (rdev->num_crtc >= 4) {
  7024. if (rdev->irq.stat_regs.cik.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  7025. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  7026. GRPH_PFLIP_INT_CLEAR);
  7027. if (rdev->irq.stat_regs.cik.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  7028. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  7029. GRPH_PFLIP_INT_CLEAR);
  7030. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  7031. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  7032. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  7033. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  7034. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  7035. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  7036. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  7037. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  7038. }
  7039. if (rdev->num_crtc >= 6) {
  7040. if (rdev->irq.stat_regs.cik.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  7041. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  7042. GRPH_PFLIP_INT_CLEAR);
  7043. if (rdev->irq.stat_regs.cik.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  7044. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  7045. GRPH_PFLIP_INT_CLEAR);
  7046. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  7047. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  7048. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  7049. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  7050. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  7051. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  7052. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  7053. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  7054. }
  7055. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  7056. tmp = RREG32(DC_HPD1_INT_CONTROL);
  7057. tmp |= DC_HPDx_INT_ACK;
  7058. WREG32(DC_HPD1_INT_CONTROL, tmp);
  7059. }
  7060. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  7061. tmp = RREG32(DC_HPD2_INT_CONTROL);
  7062. tmp |= DC_HPDx_INT_ACK;
  7063. WREG32(DC_HPD2_INT_CONTROL, tmp);
  7064. }
  7065. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  7066. tmp = RREG32(DC_HPD3_INT_CONTROL);
  7067. tmp |= DC_HPDx_INT_ACK;
  7068. WREG32(DC_HPD3_INT_CONTROL, tmp);
  7069. }
  7070. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  7071. tmp = RREG32(DC_HPD4_INT_CONTROL);
  7072. tmp |= DC_HPDx_INT_ACK;
  7073. WREG32(DC_HPD4_INT_CONTROL, tmp);
  7074. }
  7075. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  7076. tmp = RREG32(DC_HPD5_INT_CONTROL);
  7077. tmp |= DC_HPDx_INT_ACK;
  7078. WREG32(DC_HPD5_INT_CONTROL, tmp);
  7079. }
  7080. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  7081. tmp = RREG32(DC_HPD5_INT_CONTROL);
  7082. tmp |= DC_HPDx_INT_ACK;
  7083. WREG32(DC_HPD6_INT_CONTROL, tmp);
  7084. }
  7085. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_RX_INTERRUPT) {
  7086. tmp = RREG32(DC_HPD1_INT_CONTROL);
  7087. tmp |= DC_HPDx_RX_INT_ACK;
  7088. WREG32(DC_HPD1_INT_CONTROL, tmp);
  7089. }
  7090. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_RX_INTERRUPT) {
  7091. tmp = RREG32(DC_HPD2_INT_CONTROL);
  7092. tmp |= DC_HPDx_RX_INT_ACK;
  7093. WREG32(DC_HPD2_INT_CONTROL, tmp);
  7094. }
  7095. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_RX_INTERRUPT) {
  7096. tmp = RREG32(DC_HPD3_INT_CONTROL);
  7097. tmp |= DC_HPDx_RX_INT_ACK;
  7098. WREG32(DC_HPD3_INT_CONTROL, tmp);
  7099. }
  7100. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_RX_INTERRUPT) {
  7101. tmp = RREG32(DC_HPD4_INT_CONTROL);
  7102. tmp |= DC_HPDx_RX_INT_ACK;
  7103. WREG32(DC_HPD4_INT_CONTROL, tmp);
  7104. }
  7105. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_RX_INTERRUPT) {
  7106. tmp = RREG32(DC_HPD5_INT_CONTROL);
  7107. tmp |= DC_HPDx_RX_INT_ACK;
  7108. WREG32(DC_HPD5_INT_CONTROL, tmp);
  7109. }
  7110. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_RX_INTERRUPT) {
  7111. tmp = RREG32(DC_HPD5_INT_CONTROL);
  7112. tmp |= DC_HPDx_RX_INT_ACK;
  7113. WREG32(DC_HPD6_INT_CONTROL, tmp);
  7114. }
  7115. }
  7116. /**
  7117. * cik_irq_disable - disable interrupts
  7118. *
  7119. * @rdev: radeon_device pointer
  7120. *
  7121. * Disable interrupts on the hw (CIK).
  7122. */
  7123. static void cik_irq_disable(struct radeon_device *rdev)
  7124. {
  7125. cik_disable_interrupts(rdev);
  7126. /* Wait and acknowledge irq */
  7127. mdelay(1);
  7128. cik_irq_ack(rdev);
  7129. cik_disable_interrupt_state(rdev);
  7130. }
  7131. /**
  7132. * cik_irq_disable - disable interrupts for suspend
  7133. *
  7134. * @rdev: radeon_device pointer
  7135. *
  7136. * Disable interrupts and stop the RLC (CIK).
  7137. * Used for suspend.
  7138. */
  7139. static void cik_irq_suspend(struct radeon_device *rdev)
  7140. {
  7141. cik_irq_disable(rdev);
  7142. cik_rlc_stop(rdev);
  7143. }
  7144. /**
  7145. * cik_irq_fini - tear down interrupt support
  7146. *
  7147. * @rdev: radeon_device pointer
  7148. *
  7149. * Disable interrupts on the hw and free the IH ring
  7150. * buffer (CIK).
  7151. * Used for driver unload.
  7152. */
  7153. static void cik_irq_fini(struct radeon_device *rdev)
  7154. {
  7155. cik_irq_suspend(rdev);
  7156. r600_ih_ring_fini(rdev);
  7157. }
  7158. /**
  7159. * cik_get_ih_wptr - get the IH ring buffer wptr
  7160. *
  7161. * @rdev: radeon_device pointer
  7162. *
  7163. * Get the IH ring buffer wptr from either the register
  7164. * or the writeback memory buffer (CIK). Also check for
  7165. * ring buffer overflow and deal with it.
  7166. * Used by cik_irq_process().
  7167. * Returns the value of the wptr.
  7168. */
  7169. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  7170. {
  7171. u32 wptr, tmp;
  7172. if (rdev->wb.enabled)
  7173. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  7174. else
  7175. wptr = RREG32(IH_RB_WPTR);
  7176. if (wptr & RB_OVERFLOW) {
  7177. wptr &= ~RB_OVERFLOW;
  7178. /* When a ring buffer overflow happen start parsing interrupt
  7179. * from the last not overwritten vector (wptr + 16). Hopefully
  7180. * this should allow us to catchup.
  7181. */
  7182. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
  7183. wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
  7184. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  7185. tmp = RREG32(IH_RB_CNTL);
  7186. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  7187. WREG32(IH_RB_CNTL, tmp);
  7188. }
  7189. return (wptr & rdev->ih.ptr_mask);
  7190. }
  7191. /* CIK IV Ring
  7192. * Each IV ring entry is 128 bits:
  7193. * [7:0] - interrupt source id
  7194. * [31:8] - reserved
  7195. * [59:32] - interrupt source data
  7196. * [63:60] - reserved
  7197. * [71:64] - RINGID
  7198. * CP:
  7199. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  7200. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  7201. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  7202. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  7203. * PIPE_ID - ME0 0=3D
  7204. * - ME1&2 compute dispatcher (4 pipes each)
  7205. * SDMA:
  7206. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  7207. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  7208. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  7209. * [79:72] - VMID
  7210. * [95:80] - PASID
  7211. * [127:96] - reserved
  7212. */
  7213. /**
  7214. * cik_irq_process - interrupt handler
  7215. *
  7216. * @rdev: radeon_device pointer
  7217. *
  7218. * Interrupt hander (CIK). Walk the IH ring,
  7219. * ack interrupts and schedule work to handle
  7220. * interrupt events.
  7221. * Returns irq process return code.
  7222. */
  7223. int cik_irq_process(struct radeon_device *rdev)
  7224. {
  7225. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7226. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7227. u32 wptr;
  7228. u32 rptr;
  7229. u32 src_id, src_data, ring_id;
  7230. u8 me_id, pipe_id, queue_id;
  7231. u32 ring_index;
  7232. bool queue_hotplug = false;
  7233. bool queue_dp = false;
  7234. bool queue_reset = false;
  7235. u32 addr, status, mc_client;
  7236. bool queue_thermal = false;
  7237. if (!rdev->ih.enabled || rdev->shutdown)
  7238. return IRQ_NONE;
  7239. wptr = cik_get_ih_wptr(rdev);
  7240. restart_ih:
  7241. /* is somebody else already processing irqs? */
  7242. if (atomic_xchg(&rdev->ih.lock, 1))
  7243. return IRQ_NONE;
  7244. rptr = rdev->ih.rptr;
  7245. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  7246. /* Order reading of wptr vs. reading of IH ring data */
  7247. rmb();
  7248. /* display interrupts */
  7249. cik_irq_ack(rdev);
  7250. while (rptr != wptr) {
  7251. /* wptr/rptr are in bytes! */
  7252. ring_index = rptr / 4;
  7253. radeon_kfd_interrupt(rdev,
  7254. (const void *) &rdev->ih.ring[ring_index]);
  7255. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  7256. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  7257. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  7258. switch (src_id) {
  7259. case 1: /* D1 vblank/vline */
  7260. switch (src_data) {
  7261. case 0: /* D1 vblank */
  7262. if (!(rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT))
  7263. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7264. if (rdev->irq.crtc_vblank_int[0]) {
  7265. drm_handle_vblank(rdev->ddev, 0);
  7266. rdev->pm.vblank_sync = true;
  7267. wake_up(&rdev->irq.vblank_queue);
  7268. }
  7269. if (atomic_read(&rdev->irq.pflip[0]))
  7270. radeon_crtc_handle_vblank(rdev, 0);
  7271. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  7272. DRM_DEBUG("IH: D1 vblank\n");
  7273. break;
  7274. case 1: /* D1 vline */
  7275. if (!(rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT))
  7276. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7277. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  7278. DRM_DEBUG("IH: D1 vline\n");
  7279. break;
  7280. default:
  7281. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7282. break;
  7283. }
  7284. break;
  7285. case 2: /* D2 vblank/vline */
  7286. switch (src_data) {
  7287. case 0: /* D2 vblank */
  7288. if (!(rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT))
  7289. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7290. if (rdev->irq.crtc_vblank_int[1]) {
  7291. drm_handle_vblank(rdev->ddev, 1);
  7292. rdev->pm.vblank_sync = true;
  7293. wake_up(&rdev->irq.vblank_queue);
  7294. }
  7295. if (atomic_read(&rdev->irq.pflip[1]))
  7296. radeon_crtc_handle_vblank(rdev, 1);
  7297. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  7298. DRM_DEBUG("IH: D2 vblank\n");
  7299. break;
  7300. case 1: /* D2 vline */
  7301. if (!(rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT))
  7302. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7303. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  7304. DRM_DEBUG("IH: D2 vline\n");
  7305. break;
  7306. default:
  7307. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7308. break;
  7309. }
  7310. break;
  7311. case 3: /* D3 vblank/vline */
  7312. switch (src_data) {
  7313. case 0: /* D3 vblank */
  7314. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT))
  7315. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7316. if (rdev->irq.crtc_vblank_int[2]) {
  7317. drm_handle_vblank(rdev->ddev, 2);
  7318. rdev->pm.vblank_sync = true;
  7319. wake_up(&rdev->irq.vblank_queue);
  7320. }
  7321. if (atomic_read(&rdev->irq.pflip[2]))
  7322. radeon_crtc_handle_vblank(rdev, 2);
  7323. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  7324. DRM_DEBUG("IH: D3 vblank\n");
  7325. break;
  7326. case 1: /* D3 vline */
  7327. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT))
  7328. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7329. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  7330. DRM_DEBUG("IH: D3 vline\n");
  7331. break;
  7332. default:
  7333. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7334. break;
  7335. }
  7336. break;
  7337. case 4: /* D4 vblank/vline */
  7338. switch (src_data) {
  7339. case 0: /* D4 vblank */
  7340. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT))
  7341. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7342. if (rdev->irq.crtc_vblank_int[3]) {
  7343. drm_handle_vblank(rdev->ddev, 3);
  7344. rdev->pm.vblank_sync = true;
  7345. wake_up(&rdev->irq.vblank_queue);
  7346. }
  7347. if (atomic_read(&rdev->irq.pflip[3]))
  7348. radeon_crtc_handle_vblank(rdev, 3);
  7349. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  7350. DRM_DEBUG("IH: D4 vblank\n");
  7351. break;
  7352. case 1: /* D4 vline */
  7353. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT))
  7354. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7355. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  7356. DRM_DEBUG("IH: D4 vline\n");
  7357. break;
  7358. default:
  7359. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7360. break;
  7361. }
  7362. break;
  7363. case 5: /* D5 vblank/vline */
  7364. switch (src_data) {
  7365. case 0: /* D5 vblank */
  7366. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT))
  7367. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7368. if (rdev->irq.crtc_vblank_int[4]) {
  7369. drm_handle_vblank(rdev->ddev, 4);
  7370. rdev->pm.vblank_sync = true;
  7371. wake_up(&rdev->irq.vblank_queue);
  7372. }
  7373. if (atomic_read(&rdev->irq.pflip[4]))
  7374. radeon_crtc_handle_vblank(rdev, 4);
  7375. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  7376. DRM_DEBUG("IH: D5 vblank\n");
  7377. break;
  7378. case 1: /* D5 vline */
  7379. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT))
  7380. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7381. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  7382. DRM_DEBUG("IH: D5 vline\n");
  7383. break;
  7384. default:
  7385. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7386. break;
  7387. }
  7388. break;
  7389. case 6: /* D6 vblank/vline */
  7390. switch (src_data) {
  7391. case 0: /* D6 vblank */
  7392. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT))
  7393. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7394. if (rdev->irq.crtc_vblank_int[5]) {
  7395. drm_handle_vblank(rdev->ddev, 5);
  7396. rdev->pm.vblank_sync = true;
  7397. wake_up(&rdev->irq.vblank_queue);
  7398. }
  7399. if (atomic_read(&rdev->irq.pflip[5]))
  7400. radeon_crtc_handle_vblank(rdev, 5);
  7401. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  7402. DRM_DEBUG("IH: D6 vblank\n");
  7403. break;
  7404. case 1: /* D6 vline */
  7405. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT))
  7406. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7407. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  7408. DRM_DEBUG("IH: D6 vline\n");
  7409. break;
  7410. default:
  7411. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7412. break;
  7413. }
  7414. break;
  7415. case 8: /* D1 page flip */
  7416. case 10: /* D2 page flip */
  7417. case 12: /* D3 page flip */
  7418. case 14: /* D4 page flip */
  7419. case 16: /* D5 page flip */
  7420. case 18: /* D6 page flip */
  7421. DRM_DEBUG("IH: D%d flip\n", ((src_id - 8) >> 1) + 1);
  7422. if (radeon_use_pflipirq > 0)
  7423. radeon_crtc_handle_flip(rdev, (src_id - 8) >> 1);
  7424. break;
  7425. case 42: /* HPD hotplug */
  7426. switch (src_data) {
  7427. case 0:
  7428. if (!(rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT))
  7429. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7430. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  7431. queue_hotplug = true;
  7432. DRM_DEBUG("IH: HPD1\n");
  7433. break;
  7434. case 1:
  7435. if (!(rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT))
  7436. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7437. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  7438. queue_hotplug = true;
  7439. DRM_DEBUG("IH: HPD2\n");
  7440. break;
  7441. case 2:
  7442. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT))
  7443. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7444. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  7445. queue_hotplug = true;
  7446. DRM_DEBUG("IH: HPD3\n");
  7447. break;
  7448. case 3:
  7449. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT))
  7450. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7451. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  7452. queue_hotplug = true;
  7453. DRM_DEBUG("IH: HPD4\n");
  7454. break;
  7455. case 4:
  7456. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT))
  7457. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7458. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  7459. queue_hotplug = true;
  7460. DRM_DEBUG("IH: HPD5\n");
  7461. break;
  7462. case 5:
  7463. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT))
  7464. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7465. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  7466. queue_hotplug = true;
  7467. DRM_DEBUG("IH: HPD6\n");
  7468. break;
  7469. case 6:
  7470. if (!(rdev->irq.stat_regs.cik.disp_int & DC_HPD1_RX_INTERRUPT))
  7471. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7472. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_RX_INTERRUPT;
  7473. queue_dp = true;
  7474. DRM_DEBUG("IH: HPD_RX 1\n");
  7475. break;
  7476. case 7:
  7477. if (!(rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_RX_INTERRUPT))
  7478. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7479. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_RX_INTERRUPT;
  7480. queue_dp = true;
  7481. DRM_DEBUG("IH: HPD_RX 2\n");
  7482. break;
  7483. case 8:
  7484. if (!(rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_RX_INTERRUPT))
  7485. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7486. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_RX_INTERRUPT;
  7487. queue_dp = true;
  7488. DRM_DEBUG("IH: HPD_RX 3\n");
  7489. break;
  7490. case 9:
  7491. if (!(rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_RX_INTERRUPT))
  7492. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7493. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_RX_INTERRUPT;
  7494. queue_dp = true;
  7495. DRM_DEBUG("IH: HPD_RX 4\n");
  7496. break;
  7497. case 10:
  7498. if (!(rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_RX_INTERRUPT))
  7499. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7500. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_RX_INTERRUPT;
  7501. queue_dp = true;
  7502. DRM_DEBUG("IH: HPD_RX 5\n");
  7503. break;
  7504. case 11:
  7505. if (!(rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_RX_INTERRUPT))
  7506. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  7507. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_RX_INTERRUPT;
  7508. queue_dp = true;
  7509. DRM_DEBUG("IH: HPD_RX 6\n");
  7510. break;
  7511. default:
  7512. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7513. break;
  7514. }
  7515. break;
  7516. case 96:
  7517. DRM_ERROR("SRBM_READ_ERROR: 0x%x\n", RREG32(SRBM_READ_ERROR));
  7518. WREG32(SRBM_INT_ACK, 0x1);
  7519. break;
  7520. case 124: /* UVD */
  7521. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  7522. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  7523. break;
  7524. case 146:
  7525. case 147:
  7526. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  7527. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  7528. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  7529. /* reset addr and status */
  7530. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  7531. if (addr == 0x0 && status == 0x0)
  7532. break;
  7533. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  7534. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  7535. addr);
  7536. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  7537. status);
  7538. cik_vm_decode_fault(rdev, status, addr, mc_client);
  7539. break;
  7540. case 167: /* VCE */
  7541. DRM_DEBUG("IH: VCE int: 0x%08x\n", src_data);
  7542. switch (src_data) {
  7543. case 0:
  7544. radeon_fence_process(rdev, TN_RING_TYPE_VCE1_INDEX);
  7545. break;
  7546. case 1:
  7547. radeon_fence_process(rdev, TN_RING_TYPE_VCE2_INDEX);
  7548. break;
  7549. default:
  7550. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  7551. break;
  7552. }
  7553. break;
  7554. case 176: /* GFX RB CP_INT */
  7555. case 177: /* GFX IB CP_INT */
  7556. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7557. break;
  7558. case 181: /* CP EOP event */
  7559. DRM_DEBUG("IH: CP EOP\n");
  7560. /* XXX check the bitfield order! */
  7561. me_id = (ring_id & 0x60) >> 5;
  7562. pipe_id = (ring_id & 0x18) >> 3;
  7563. queue_id = (ring_id & 0x7) >> 0;
  7564. switch (me_id) {
  7565. case 0:
  7566. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7567. break;
  7568. case 1:
  7569. case 2:
  7570. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  7571. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7572. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  7573. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7574. break;
  7575. }
  7576. break;
  7577. case 184: /* CP Privileged reg access */
  7578. DRM_ERROR("Illegal register access in command stream\n");
  7579. /* XXX check the bitfield order! */
  7580. me_id = (ring_id & 0x60) >> 5;
  7581. pipe_id = (ring_id & 0x18) >> 3;
  7582. queue_id = (ring_id & 0x7) >> 0;
  7583. switch (me_id) {
  7584. case 0:
  7585. /* This results in a full GPU reset, but all we need to do is soft
  7586. * reset the CP for gfx
  7587. */
  7588. queue_reset = true;
  7589. break;
  7590. case 1:
  7591. /* XXX compute */
  7592. queue_reset = true;
  7593. break;
  7594. case 2:
  7595. /* XXX compute */
  7596. queue_reset = true;
  7597. break;
  7598. }
  7599. break;
  7600. case 185: /* CP Privileged inst */
  7601. DRM_ERROR("Illegal instruction in command stream\n");
  7602. /* XXX check the bitfield order! */
  7603. me_id = (ring_id & 0x60) >> 5;
  7604. pipe_id = (ring_id & 0x18) >> 3;
  7605. queue_id = (ring_id & 0x7) >> 0;
  7606. switch (me_id) {
  7607. case 0:
  7608. /* This results in a full GPU reset, but all we need to do is soft
  7609. * reset the CP for gfx
  7610. */
  7611. queue_reset = true;
  7612. break;
  7613. case 1:
  7614. /* XXX compute */
  7615. queue_reset = true;
  7616. break;
  7617. case 2:
  7618. /* XXX compute */
  7619. queue_reset = true;
  7620. break;
  7621. }
  7622. break;
  7623. case 224: /* SDMA trap event */
  7624. /* XXX check the bitfield order! */
  7625. me_id = (ring_id & 0x3) >> 0;
  7626. queue_id = (ring_id & 0xc) >> 2;
  7627. DRM_DEBUG("IH: SDMA trap\n");
  7628. switch (me_id) {
  7629. case 0:
  7630. switch (queue_id) {
  7631. case 0:
  7632. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  7633. break;
  7634. case 1:
  7635. /* XXX compute */
  7636. break;
  7637. case 2:
  7638. /* XXX compute */
  7639. break;
  7640. }
  7641. break;
  7642. case 1:
  7643. switch (queue_id) {
  7644. case 0:
  7645. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7646. break;
  7647. case 1:
  7648. /* XXX compute */
  7649. break;
  7650. case 2:
  7651. /* XXX compute */
  7652. break;
  7653. }
  7654. break;
  7655. }
  7656. break;
  7657. case 230: /* thermal low to high */
  7658. DRM_DEBUG("IH: thermal low to high\n");
  7659. rdev->pm.dpm.thermal.high_to_low = false;
  7660. queue_thermal = true;
  7661. break;
  7662. case 231: /* thermal high to low */
  7663. DRM_DEBUG("IH: thermal high to low\n");
  7664. rdev->pm.dpm.thermal.high_to_low = true;
  7665. queue_thermal = true;
  7666. break;
  7667. case 233: /* GUI IDLE */
  7668. DRM_DEBUG("IH: GUI idle\n");
  7669. break;
  7670. case 241: /* SDMA Privileged inst */
  7671. case 247: /* SDMA Privileged inst */
  7672. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  7673. /* XXX check the bitfield order! */
  7674. me_id = (ring_id & 0x3) >> 0;
  7675. queue_id = (ring_id & 0xc) >> 2;
  7676. switch (me_id) {
  7677. case 0:
  7678. switch (queue_id) {
  7679. case 0:
  7680. queue_reset = true;
  7681. break;
  7682. case 1:
  7683. /* XXX compute */
  7684. queue_reset = true;
  7685. break;
  7686. case 2:
  7687. /* XXX compute */
  7688. queue_reset = true;
  7689. break;
  7690. }
  7691. break;
  7692. case 1:
  7693. switch (queue_id) {
  7694. case 0:
  7695. queue_reset = true;
  7696. break;
  7697. case 1:
  7698. /* XXX compute */
  7699. queue_reset = true;
  7700. break;
  7701. case 2:
  7702. /* XXX compute */
  7703. queue_reset = true;
  7704. break;
  7705. }
  7706. break;
  7707. }
  7708. break;
  7709. default:
  7710. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  7711. break;
  7712. }
  7713. /* wptr/rptr are in bytes! */
  7714. rptr += 16;
  7715. rptr &= rdev->ih.ptr_mask;
  7716. WREG32(IH_RB_RPTR, rptr);
  7717. }
  7718. if (queue_dp)
  7719. schedule_work(&rdev->dp_work);
  7720. if (queue_hotplug)
  7721. schedule_work(&rdev->hotplug_work);
  7722. if (queue_reset) {
  7723. rdev->needs_reset = true;
  7724. wake_up_all(&rdev->fence_queue);
  7725. }
  7726. if (queue_thermal)
  7727. schedule_work(&rdev->pm.dpm.thermal.work);
  7728. rdev->ih.rptr = rptr;
  7729. atomic_set(&rdev->ih.lock, 0);
  7730. /* make sure wptr hasn't changed while processing */
  7731. wptr = cik_get_ih_wptr(rdev);
  7732. if (wptr != rptr)
  7733. goto restart_ih;
  7734. return IRQ_HANDLED;
  7735. }
  7736. /*
  7737. * startup/shutdown callbacks
  7738. */
  7739. /**
  7740. * cik_startup - program the asic to a functional state
  7741. *
  7742. * @rdev: radeon_device pointer
  7743. *
  7744. * Programs the asic to a functional state (CIK).
  7745. * Called by cik_init() and cik_resume().
  7746. * Returns 0 for success, error for failure.
  7747. */
  7748. static int cik_startup(struct radeon_device *rdev)
  7749. {
  7750. struct radeon_ring *ring;
  7751. u32 nop;
  7752. int r;
  7753. /* enable pcie gen2/3 link */
  7754. cik_pcie_gen3_enable(rdev);
  7755. /* enable aspm */
  7756. cik_program_aspm(rdev);
  7757. /* scratch needs to be initialized before MC */
  7758. r = r600_vram_scratch_init(rdev);
  7759. if (r)
  7760. return r;
  7761. cik_mc_program(rdev);
  7762. if (!(rdev->flags & RADEON_IS_IGP) && !rdev->pm.dpm_enabled) {
  7763. r = ci_mc_load_microcode(rdev);
  7764. if (r) {
  7765. DRM_ERROR("Failed to load MC firmware!\n");
  7766. return r;
  7767. }
  7768. }
  7769. r = cik_pcie_gart_enable(rdev);
  7770. if (r)
  7771. return r;
  7772. cik_gpu_init(rdev);
  7773. /* allocate rlc buffers */
  7774. if (rdev->flags & RADEON_IS_IGP) {
  7775. if (rdev->family == CHIP_KAVERI) {
  7776. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  7777. rdev->rlc.reg_list_size =
  7778. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  7779. } else {
  7780. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  7781. rdev->rlc.reg_list_size =
  7782. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  7783. }
  7784. }
  7785. rdev->rlc.cs_data = ci_cs_data;
  7786. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  7787. r = sumo_rlc_init(rdev);
  7788. if (r) {
  7789. DRM_ERROR("Failed to init rlc BOs!\n");
  7790. return r;
  7791. }
  7792. /* allocate wb buffer */
  7793. r = radeon_wb_init(rdev);
  7794. if (r)
  7795. return r;
  7796. /* allocate mec buffers */
  7797. r = cik_mec_init(rdev);
  7798. if (r) {
  7799. DRM_ERROR("Failed to init MEC BOs!\n");
  7800. return r;
  7801. }
  7802. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  7803. if (r) {
  7804. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7805. return r;
  7806. }
  7807. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  7808. if (r) {
  7809. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7810. return r;
  7811. }
  7812. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  7813. if (r) {
  7814. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  7815. return r;
  7816. }
  7817. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  7818. if (r) {
  7819. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7820. return r;
  7821. }
  7822. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  7823. if (r) {
  7824. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  7825. return r;
  7826. }
  7827. r = radeon_uvd_resume(rdev);
  7828. if (!r) {
  7829. r = uvd_v4_2_resume(rdev);
  7830. if (!r) {
  7831. r = radeon_fence_driver_start_ring(rdev,
  7832. R600_RING_TYPE_UVD_INDEX);
  7833. if (r)
  7834. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  7835. }
  7836. }
  7837. if (r)
  7838. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  7839. r = radeon_vce_resume(rdev);
  7840. if (!r) {
  7841. r = vce_v2_0_resume(rdev);
  7842. if (!r)
  7843. r = radeon_fence_driver_start_ring(rdev,
  7844. TN_RING_TYPE_VCE1_INDEX);
  7845. if (!r)
  7846. r = radeon_fence_driver_start_ring(rdev,
  7847. TN_RING_TYPE_VCE2_INDEX);
  7848. }
  7849. if (r) {
  7850. dev_err(rdev->dev, "VCE init error (%d).\n", r);
  7851. rdev->ring[TN_RING_TYPE_VCE1_INDEX].ring_size = 0;
  7852. rdev->ring[TN_RING_TYPE_VCE2_INDEX].ring_size = 0;
  7853. }
  7854. /* Enable IRQ */
  7855. if (!rdev->irq.installed) {
  7856. r = radeon_irq_kms_init(rdev);
  7857. if (r)
  7858. return r;
  7859. }
  7860. r = cik_irq_init(rdev);
  7861. if (r) {
  7862. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  7863. radeon_irq_kms_fini(rdev);
  7864. return r;
  7865. }
  7866. cik_irq_set(rdev);
  7867. if (rdev->family == CHIP_HAWAII) {
  7868. if (rdev->new_fw)
  7869. nop = PACKET3(PACKET3_NOP, 0x3FFF);
  7870. else
  7871. nop = RADEON_CP_PACKET2;
  7872. } else {
  7873. nop = PACKET3(PACKET3_NOP, 0x3FFF);
  7874. }
  7875. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  7876. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  7877. nop);
  7878. if (r)
  7879. return r;
  7880. /* set up the compute queues */
  7881. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7882. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  7883. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  7884. nop);
  7885. if (r)
  7886. return r;
  7887. ring->me = 1; /* first MEC */
  7888. ring->pipe = 0; /* first pipe */
  7889. ring->queue = 0; /* first queue */
  7890. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  7891. /* type-2 packets are deprecated on MEC, use type-3 instead */
  7892. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  7893. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  7894. nop);
  7895. if (r)
  7896. return r;
  7897. /* dGPU only have 1 MEC */
  7898. ring->me = 1; /* first MEC */
  7899. ring->pipe = 0; /* first pipe */
  7900. ring->queue = 1; /* second queue */
  7901. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  7902. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  7903. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  7904. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7905. if (r)
  7906. return r;
  7907. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  7908. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  7909. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  7910. if (r)
  7911. return r;
  7912. r = cik_cp_resume(rdev);
  7913. if (r)
  7914. return r;
  7915. r = cik_sdma_resume(rdev);
  7916. if (r)
  7917. return r;
  7918. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  7919. if (ring->ring_size) {
  7920. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7921. RADEON_CP_PACKET2);
  7922. if (!r)
  7923. r = uvd_v1_0_init(rdev);
  7924. if (r)
  7925. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  7926. }
  7927. r = -ENOENT;
  7928. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  7929. if (ring->ring_size)
  7930. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7931. VCE_CMD_NO_OP);
  7932. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  7933. if (ring->ring_size)
  7934. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  7935. VCE_CMD_NO_OP);
  7936. if (!r)
  7937. r = vce_v1_0_init(rdev);
  7938. else if (r != -ENOENT)
  7939. DRM_ERROR("radeon: failed initializing VCE (%d).\n", r);
  7940. r = radeon_ib_pool_init(rdev);
  7941. if (r) {
  7942. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  7943. return r;
  7944. }
  7945. r = radeon_vm_manager_init(rdev);
  7946. if (r) {
  7947. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  7948. return r;
  7949. }
  7950. r = radeon_audio_init(rdev);
  7951. if (r)
  7952. return r;
  7953. r = radeon_kfd_resume(rdev);
  7954. if (r)
  7955. return r;
  7956. return 0;
  7957. }
  7958. /**
  7959. * cik_resume - resume the asic to a functional state
  7960. *
  7961. * @rdev: radeon_device pointer
  7962. *
  7963. * Programs the asic to a functional state (CIK).
  7964. * Called at resume.
  7965. * Returns 0 for success, error for failure.
  7966. */
  7967. int cik_resume(struct radeon_device *rdev)
  7968. {
  7969. int r;
  7970. /* post card */
  7971. atom_asic_init(rdev->mode_info.atom_context);
  7972. /* init golden registers */
  7973. cik_init_golden_registers(rdev);
  7974. if (rdev->pm.pm_method == PM_METHOD_DPM)
  7975. radeon_pm_resume(rdev);
  7976. rdev->accel_working = true;
  7977. r = cik_startup(rdev);
  7978. if (r) {
  7979. DRM_ERROR("cik startup failed on resume\n");
  7980. rdev->accel_working = false;
  7981. return r;
  7982. }
  7983. return r;
  7984. }
  7985. /**
  7986. * cik_suspend - suspend the asic
  7987. *
  7988. * @rdev: radeon_device pointer
  7989. *
  7990. * Bring the chip into a state suitable for suspend (CIK).
  7991. * Called at suspend.
  7992. * Returns 0 for success.
  7993. */
  7994. int cik_suspend(struct radeon_device *rdev)
  7995. {
  7996. radeon_kfd_suspend(rdev);
  7997. radeon_pm_suspend(rdev);
  7998. radeon_audio_fini(rdev);
  7999. radeon_vm_manager_fini(rdev);
  8000. cik_cp_enable(rdev, false);
  8001. cik_sdma_enable(rdev, false);
  8002. uvd_v1_0_fini(rdev);
  8003. radeon_uvd_suspend(rdev);
  8004. radeon_vce_suspend(rdev);
  8005. cik_fini_pg(rdev);
  8006. cik_fini_cg(rdev);
  8007. cik_irq_suspend(rdev);
  8008. radeon_wb_disable(rdev);
  8009. cik_pcie_gart_disable(rdev);
  8010. return 0;
  8011. }
  8012. /* Plan is to move initialization in that function and use
  8013. * helper function so that radeon_device_init pretty much
  8014. * do nothing more than calling asic specific function. This
  8015. * should also allow to remove a bunch of callback function
  8016. * like vram_info.
  8017. */
  8018. /**
  8019. * cik_init - asic specific driver and hw init
  8020. *
  8021. * @rdev: radeon_device pointer
  8022. *
  8023. * Setup asic specific driver variables and program the hw
  8024. * to a functional state (CIK).
  8025. * Called at driver startup.
  8026. * Returns 0 for success, errors for failure.
  8027. */
  8028. int cik_init(struct radeon_device *rdev)
  8029. {
  8030. struct radeon_ring *ring;
  8031. int r;
  8032. /* Read BIOS */
  8033. if (!radeon_get_bios(rdev)) {
  8034. if (ASIC_IS_AVIVO(rdev))
  8035. return -EINVAL;
  8036. }
  8037. /* Must be an ATOMBIOS */
  8038. if (!rdev->is_atom_bios) {
  8039. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  8040. return -EINVAL;
  8041. }
  8042. r = radeon_atombios_init(rdev);
  8043. if (r)
  8044. return r;
  8045. /* Post card if necessary */
  8046. if (!radeon_card_posted(rdev)) {
  8047. if (!rdev->bios) {
  8048. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  8049. return -EINVAL;
  8050. }
  8051. DRM_INFO("GPU not posted. posting now...\n");
  8052. atom_asic_init(rdev->mode_info.atom_context);
  8053. }
  8054. /* init golden registers */
  8055. cik_init_golden_registers(rdev);
  8056. /* Initialize scratch registers */
  8057. cik_scratch_init(rdev);
  8058. /* Initialize surface registers */
  8059. radeon_surface_init(rdev);
  8060. /* Initialize clocks */
  8061. radeon_get_clock_info(rdev->ddev);
  8062. /* Fence driver */
  8063. r = radeon_fence_driver_init(rdev);
  8064. if (r)
  8065. return r;
  8066. /* initialize memory controller */
  8067. r = cik_mc_init(rdev);
  8068. if (r)
  8069. return r;
  8070. /* Memory manager */
  8071. r = radeon_bo_init(rdev);
  8072. if (r)
  8073. return r;
  8074. if (rdev->flags & RADEON_IS_IGP) {
  8075. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  8076. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  8077. r = cik_init_microcode(rdev);
  8078. if (r) {
  8079. DRM_ERROR("Failed to load firmware!\n");
  8080. return r;
  8081. }
  8082. }
  8083. } else {
  8084. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  8085. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  8086. !rdev->mc_fw) {
  8087. r = cik_init_microcode(rdev);
  8088. if (r) {
  8089. DRM_ERROR("Failed to load firmware!\n");
  8090. return r;
  8091. }
  8092. }
  8093. }
  8094. /* Initialize power management */
  8095. radeon_pm_init(rdev);
  8096. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  8097. ring->ring_obj = NULL;
  8098. r600_ring_init(rdev, ring, 1024 * 1024);
  8099. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  8100. ring->ring_obj = NULL;
  8101. r600_ring_init(rdev, ring, 1024 * 1024);
  8102. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  8103. if (r)
  8104. return r;
  8105. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  8106. ring->ring_obj = NULL;
  8107. r600_ring_init(rdev, ring, 1024 * 1024);
  8108. r = radeon_doorbell_get(rdev, &ring->doorbell_index);
  8109. if (r)
  8110. return r;
  8111. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  8112. ring->ring_obj = NULL;
  8113. r600_ring_init(rdev, ring, 256 * 1024);
  8114. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  8115. ring->ring_obj = NULL;
  8116. r600_ring_init(rdev, ring, 256 * 1024);
  8117. r = radeon_uvd_init(rdev);
  8118. if (!r) {
  8119. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  8120. ring->ring_obj = NULL;
  8121. r600_ring_init(rdev, ring, 4096);
  8122. }
  8123. r = radeon_vce_init(rdev);
  8124. if (!r) {
  8125. ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
  8126. ring->ring_obj = NULL;
  8127. r600_ring_init(rdev, ring, 4096);
  8128. ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
  8129. ring->ring_obj = NULL;
  8130. r600_ring_init(rdev, ring, 4096);
  8131. }
  8132. rdev->ih.ring_obj = NULL;
  8133. r600_ih_ring_init(rdev, 64 * 1024);
  8134. r = r600_pcie_gart_init(rdev);
  8135. if (r)
  8136. return r;
  8137. rdev->accel_working = true;
  8138. r = cik_startup(rdev);
  8139. if (r) {
  8140. dev_err(rdev->dev, "disabling GPU acceleration\n");
  8141. cik_cp_fini(rdev);
  8142. cik_sdma_fini(rdev);
  8143. cik_irq_fini(rdev);
  8144. sumo_rlc_fini(rdev);
  8145. cik_mec_fini(rdev);
  8146. radeon_wb_fini(rdev);
  8147. radeon_ib_pool_fini(rdev);
  8148. radeon_vm_manager_fini(rdev);
  8149. radeon_irq_kms_fini(rdev);
  8150. cik_pcie_gart_fini(rdev);
  8151. rdev->accel_working = false;
  8152. }
  8153. /* Don't start up if the MC ucode is missing.
  8154. * The default clocks and voltages before the MC ucode
  8155. * is loaded are not suffient for advanced operations.
  8156. */
  8157. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  8158. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  8159. return -EINVAL;
  8160. }
  8161. return 0;
  8162. }
  8163. /**
  8164. * cik_fini - asic specific driver and hw fini
  8165. *
  8166. * @rdev: radeon_device pointer
  8167. *
  8168. * Tear down the asic specific driver variables and program the hw
  8169. * to an idle state (CIK).
  8170. * Called at driver unload.
  8171. */
  8172. void cik_fini(struct radeon_device *rdev)
  8173. {
  8174. radeon_pm_fini(rdev);
  8175. cik_cp_fini(rdev);
  8176. cik_sdma_fini(rdev);
  8177. cik_fini_pg(rdev);
  8178. cik_fini_cg(rdev);
  8179. cik_irq_fini(rdev);
  8180. sumo_rlc_fini(rdev);
  8181. cik_mec_fini(rdev);
  8182. radeon_wb_fini(rdev);
  8183. radeon_vm_manager_fini(rdev);
  8184. radeon_ib_pool_fini(rdev);
  8185. radeon_irq_kms_fini(rdev);
  8186. uvd_v1_0_fini(rdev);
  8187. radeon_uvd_fini(rdev);
  8188. radeon_vce_fini(rdev);
  8189. cik_pcie_gart_fini(rdev);
  8190. r600_vram_scratch_fini(rdev);
  8191. radeon_gem_fini(rdev);
  8192. radeon_fence_driver_fini(rdev);
  8193. radeon_bo_fini(rdev);
  8194. radeon_atombios_fini(rdev);
  8195. kfree(rdev->bios);
  8196. rdev->bios = NULL;
  8197. }
  8198. void dce8_program_fmt(struct drm_encoder *encoder)
  8199. {
  8200. struct drm_device *dev = encoder->dev;
  8201. struct radeon_device *rdev = dev->dev_private;
  8202. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  8203. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  8204. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  8205. int bpc = 0;
  8206. u32 tmp = 0;
  8207. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  8208. if (connector) {
  8209. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  8210. bpc = radeon_get_monitor_bpc(connector);
  8211. dither = radeon_connector->dither;
  8212. }
  8213. /* LVDS/eDP FMT is set up by atom */
  8214. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  8215. return;
  8216. /* not needed for analog */
  8217. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  8218. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  8219. return;
  8220. if (bpc == 0)
  8221. return;
  8222. switch (bpc) {
  8223. case 6:
  8224. if (dither == RADEON_FMT_DITHER_ENABLE)
  8225. /* XXX sort out optimal dither settings */
  8226. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  8227. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(0));
  8228. else
  8229. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(0));
  8230. break;
  8231. case 8:
  8232. if (dither == RADEON_FMT_DITHER_ENABLE)
  8233. /* XXX sort out optimal dither settings */
  8234. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  8235. FMT_RGB_RANDOM_ENABLE |
  8236. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(1));
  8237. else
  8238. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(1));
  8239. break;
  8240. case 10:
  8241. if (dither == RADEON_FMT_DITHER_ENABLE)
  8242. /* XXX sort out optimal dither settings */
  8243. tmp |= (FMT_FRAME_RANDOM_ENABLE | FMT_HIGHPASS_RANDOM_ENABLE |
  8244. FMT_RGB_RANDOM_ENABLE |
  8245. FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH(2));
  8246. else
  8247. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH(2));
  8248. break;
  8249. default:
  8250. /* not needed */
  8251. break;
  8252. }
  8253. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  8254. }
  8255. /* display watermark setup */
  8256. /**
  8257. * dce8_line_buffer_adjust - Set up the line buffer
  8258. *
  8259. * @rdev: radeon_device pointer
  8260. * @radeon_crtc: the selected display controller
  8261. * @mode: the current display mode on the selected display
  8262. * controller
  8263. *
  8264. * Setup up the line buffer allocation for
  8265. * the selected display controller (CIK).
  8266. * Returns the line buffer size in pixels.
  8267. */
  8268. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  8269. struct radeon_crtc *radeon_crtc,
  8270. struct drm_display_mode *mode)
  8271. {
  8272. u32 tmp, buffer_alloc, i;
  8273. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  8274. /*
  8275. * Line Buffer Setup
  8276. * There are 6 line buffers, one for each display controllers.
  8277. * There are 3 partitions per LB. Select the number of partitions
  8278. * to enable based on the display width. For display widths larger
  8279. * than 4096, you need use to use 2 display controllers and combine
  8280. * them using the stereo blender.
  8281. */
  8282. if (radeon_crtc->base.enabled && mode) {
  8283. if (mode->crtc_hdisplay < 1920) {
  8284. tmp = 1;
  8285. buffer_alloc = 2;
  8286. } else if (mode->crtc_hdisplay < 2560) {
  8287. tmp = 2;
  8288. buffer_alloc = 2;
  8289. } else if (mode->crtc_hdisplay < 4096) {
  8290. tmp = 0;
  8291. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  8292. } else {
  8293. DRM_DEBUG_KMS("Mode too big for LB!\n");
  8294. tmp = 0;
  8295. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  8296. }
  8297. } else {
  8298. tmp = 1;
  8299. buffer_alloc = 0;
  8300. }
  8301. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  8302. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  8303. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  8304. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  8305. for (i = 0; i < rdev->usec_timeout; i++) {
  8306. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  8307. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  8308. break;
  8309. udelay(1);
  8310. }
  8311. if (radeon_crtc->base.enabled && mode) {
  8312. switch (tmp) {
  8313. case 0:
  8314. default:
  8315. return 4096 * 2;
  8316. case 1:
  8317. return 1920 * 2;
  8318. case 2:
  8319. return 2560 * 2;
  8320. }
  8321. }
  8322. /* controller not enabled, so no lb used */
  8323. return 0;
  8324. }
  8325. /**
  8326. * cik_get_number_of_dram_channels - get the number of dram channels
  8327. *
  8328. * @rdev: radeon_device pointer
  8329. *
  8330. * Look up the number of video ram channels (CIK).
  8331. * Used for display watermark bandwidth calculations
  8332. * Returns the number of dram channels
  8333. */
  8334. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  8335. {
  8336. u32 tmp = RREG32(MC_SHARED_CHMAP);
  8337. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  8338. case 0:
  8339. default:
  8340. return 1;
  8341. case 1:
  8342. return 2;
  8343. case 2:
  8344. return 4;
  8345. case 3:
  8346. return 8;
  8347. case 4:
  8348. return 3;
  8349. case 5:
  8350. return 6;
  8351. case 6:
  8352. return 10;
  8353. case 7:
  8354. return 12;
  8355. case 8:
  8356. return 16;
  8357. }
  8358. }
  8359. struct dce8_wm_params {
  8360. u32 dram_channels; /* number of dram channels */
  8361. u32 yclk; /* bandwidth per dram data pin in kHz */
  8362. u32 sclk; /* engine clock in kHz */
  8363. u32 disp_clk; /* display clock in kHz */
  8364. u32 src_width; /* viewport width */
  8365. u32 active_time; /* active display time in ns */
  8366. u32 blank_time; /* blank time in ns */
  8367. bool interlaced; /* mode is interlaced */
  8368. fixed20_12 vsc; /* vertical scale ratio */
  8369. u32 num_heads; /* number of active crtcs */
  8370. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  8371. u32 lb_size; /* line buffer allocated to pipe */
  8372. u32 vtaps; /* vertical scaler taps */
  8373. };
  8374. /**
  8375. * dce8_dram_bandwidth - get the dram bandwidth
  8376. *
  8377. * @wm: watermark calculation data
  8378. *
  8379. * Calculate the raw dram bandwidth (CIK).
  8380. * Used for display watermark bandwidth calculations
  8381. * Returns the dram bandwidth in MBytes/s
  8382. */
  8383. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  8384. {
  8385. /* Calculate raw DRAM Bandwidth */
  8386. fixed20_12 dram_efficiency; /* 0.7 */
  8387. fixed20_12 yclk, dram_channels, bandwidth;
  8388. fixed20_12 a;
  8389. a.full = dfixed_const(1000);
  8390. yclk.full = dfixed_const(wm->yclk);
  8391. yclk.full = dfixed_div(yclk, a);
  8392. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  8393. a.full = dfixed_const(10);
  8394. dram_efficiency.full = dfixed_const(7);
  8395. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  8396. bandwidth.full = dfixed_mul(dram_channels, yclk);
  8397. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  8398. return dfixed_trunc(bandwidth);
  8399. }
  8400. /**
  8401. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  8402. *
  8403. * @wm: watermark calculation data
  8404. *
  8405. * Calculate the dram bandwidth used for display (CIK).
  8406. * Used for display watermark bandwidth calculations
  8407. * Returns the dram bandwidth for display in MBytes/s
  8408. */
  8409. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8410. {
  8411. /* Calculate DRAM Bandwidth and the part allocated to display. */
  8412. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  8413. fixed20_12 yclk, dram_channels, bandwidth;
  8414. fixed20_12 a;
  8415. a.full = dfixed_const(1000);
  8416. yclk.full = dfixed_const(wm->yclk);
  8417. yclk.full = dfixed_div(yclk, a);
  8418. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  8419. a.full = dfixed_const(10);
  8420. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  8421. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  8422. bandwidth.full = dfixed_mul(dram_channels, yclk);
  8423. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  8424. return dfixed_trunc(bandwidth);
  8425. }
  8426. /**
  8427. * dce8_data_return_bandwidth - get the data return bandwidth
  8428. *
  8429. * @wm: watermark calculation data
  8430. *
  8431. * Calculate the data return bandwidth used for display (CIK).
  8432. * Used for display watermark bandwidth calculations
  8433. * Returns the data return bandwidth in MBytes/s
  8434. */
  8435. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  8436. {
  8437. /* Calculate the display Data return Bandwidth */
  8438. fixed20_12 return_efficiency; /* 0.8 */
  8439. fixed20_12 sclk, bandwidth;
  8440. fixed20_12 a;
  8441. a.full = dfixed_const(1000);
  8442. sclk.full = dfixed_const(wm->sclk);
  8443. sclk.full = dfixed_div(sclk, a);
  8444. a.full = dfixed_const(10);
  8445. return_efficiency.full = dfixed_const(8);
  8446. return_efficiency.full = dfixed_div(return_efficiency, a);
  8447. a.full = dfixed_const(32);
  8448. bandwidth.full = dfixed_mul(a, sclk);
  8449. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  8450. return dfixed_trunc(bandwidth);
  8451. }
  8452. /**
  8453. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  8454. *
  8455. * @wm: watermark calculation data
  8456. *
  8457. * Calculate the dmif bandwidth used for display (CIK).
  8458. * Used for display watermark bandwidth calculations
  8459. * Returns the dmif bandwidth in MBytes/s
  8460. */
  8461. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  8462. {
  8463. /* Calculate the DMIF Request Bandwidth */
  8464. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  8465. fixed20_12 disp_clk, bandwidth;
  8466. fixed20_12 a, b;
  8467. a.full = dfixed_const(1000);
  8468. disp_clk.full = dfixed_const(wm->disp_clk);
  8469. disp_clk.full = dfixed_div(disp_clk, a);
  8470. a.full = dfixed_const(32);
  8471. b.full = dfixed_mul(a, disp_clk);
  8472. a.full = dfixed_const(10);
  8473. disp_clk_request_efficiency.full = dfixed_const(8);
  8474. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  8475. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  8476. return dfixed_trunc(bandwidth);
  8477. }
  8478. /**
  8479. * dce8_available_bandwidth - get the min available bandwidth
  8480. *
  8481. * @wm: watermark calculation data
  8482. *
  8483. * Calculate the min available bandwidth used for display (CIK).
  8484. * Used for display watermark bandwidth calculations
  8485. * Returns the min available bandwidth in MBytes/s
  8486. */
  8487. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  8488. {
  8489. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  8490. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  8491. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  8492. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  8493. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  8494. }
  8495. /**
  8496. * dce8_average_bandwidth - get the average available bandwidth
  8497. *
  8498. * @wm: watermark calculation data
  8499. *
  8500. * Calculate the average available bandwidth used for display (CIK).
  8501. * Used for display watermark bandwidth calculations
  8502. * Returns the average available bandwidth in MBytes/s
  8503. */
  8504. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  8505. {
  8506. /* Calculate the display mode Average Bandwidth
  8507. * DisplayMode should contain the source and destination dimensions,
  8508. * timing, etc.
  8509. */
  8510. fixed20_12 bpp;
  8511. fixed20_12 line_time;
  8512. fixed20_12 src_width;
  8513. fixed20_12 bandwidth;
  8514. fixed20_12 a;
  8515. a.full = dfixed_const(1000);
  8516. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  8517. line_time.full = dfixed_div(line_time, a);
  8518. bpp.full = dfixed_const(wm->bytes_per_pixel);
  8519. src_width.full = dfixed_const(wm->src_width);
  8520. bandwidth.full = dfixed_mul(src_width, bpp);
  8521. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  8522. bandwidth.full = dfixed_div(bandwidth, line_time);
  8523. return dfixed_trunc(bandwidth);
  8524. }
  8525. /**
  8526. * dce8_latency_watermark - get the latency watermark
  8527. *
  8528. * @wm: watermark calculation data
  8529. *
  8530. * Calculate the latency watermark (CIK).
  8531. * Used for display watermark bandwidth calculations
  8532. * Returns the latency watermark in ns
  8533. */
  8534. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  8535. {
  8536. /* First calculate the latency in ns */
  8537. u32 mc_latency = 2000; /* 2000 ns. */
  8538. u32 available_bandwidth = dce8_available_bandwidth(wm);
  8539. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  8540. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  8541. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  8542. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  8543. (wm->num_heads * cursor_line_pair_return_time);
  8544. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  8545. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  8546. u32 tmp, dmif_size = 12288;
  8547. fixed20_12 a, b, c;
  8548. if (wm->num_heads == 0)
  8549. return 0;
  8550. a.full = dfixed_const(2);
  8551. b.full = dfixed_const(1);
  8552. if ((wm->vsc.full > a.full) ||
  8553. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  8554. (wm->vtaps >= 5) ||
  8555. ((wm->vsc.full >= a.full) && wm->interlaced))
  8556. max_src_lines_per_dst_line = 4;
  8557. else
  8558. max_src_lines_per_dst_line = 2;
  8559. a.full = dfixed_const(available_bandwidth);
  8560. b.full = dfixed_const(wm->num_heads);
  8561. a.full = dfixed_div(a, b);
  8562. b.full = dfixed_const(mc_latency + 512);
  8563. c.full = dfixed_const(wm->disp_clk);
  8564. b.full = dfixed_div(b, c);
  8565. c.full = dfixed_const(dmif_size);
  8566. b.full = dfixed_div(c, b);
  8567. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  8568. b.full = dfixed_const(1000);
  8569. c.full = dfixed_const(wm->disp_clk);
  8570. b.full = dfixed_div(c, b);
  8571. c.full = dfixed_const(wm->bytes_per_pixel);
  8572. b.full = dfixed_mul(b, c);
  8573. lb_fill_bw = min(tmp, dfixed_trunc(b));
  8574. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  8575. b.full = dfixed_const(1000);
  8576. c.full = dfixed_const(lb_fill_bw);
  8577. b.full = dfixed_div(c, b);
  8578. a.full = dfixed_div(a, b);
  8579. line_fill_time = dfixed_trunc(a);
  8580. if (line_fill_time < wm->active_time)
  8581. return latency;
  8582. else
  8583. return latency + (line_fill_time - wm->active_time);
  8584. }
  8585. /**
  8586. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  8587. * average and available dram bandwidth
  8588. *
  8589. * @wm: watermark calculation data
  8590. *
  8591. * Check if the display average bandwidth fits in the display
  8592. * dram bandwidth (CIK).
  8593. * Used for display watermark bandwidth calculations
  8594. * Returns true if the display fits, false if not.
  8595. */
  8596. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  8597. {
  8598. if (dce8_average_bandwidth(wm) <=
  8599. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  8600. return true;
  8601. else
  8602. return false;
  8603. }
  8604. /**
  8605. * dce8_average_bandwidth_vs_available_bandwidth - check
  8606. * average and available bandwidth
  8607. *
  8608. * @wm: watermark calculation data
  8609. *
  8610. * Check if the display average bandwidth fits in the display
  8611. * available bandwidth (CIK).
  8612. * Used for display watermark bandwidth calculations
  8613. * Returns true if the display fits, false if not.
  8614. */
  8615. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  8616. {
  8617. if (dce8_average_bandwidth(wm) <=
  8618. (dce8_available_bandwidth(wm) / wm->num_heads))
  8619. return true;
  8620. else
  8621. return false;
  8622. }
  8623. /**
  8624. * dce8_check_latency_hiding - check latency hiding
  8625. *
  8626. * @wm: watermark calculation data
  8627. *
  8628. * Check latency hiding (CIK).
  8629. * Used for display watermark bandwidth calculations
  8630. * Returns true if the display fits, false if not.
  8631. */
  8632. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  8633. {
  8634. u32 lb_partitions = wm->lb_size / wm->src_width;
  8635. u32 line_time = wm->active_time + wm->blank_time;
  8636. u32 latency_tolerant_lines;
  8637. u32 latency_hiding;
  8638. fixed20_12 a;
  8639. a.full = dfixed_const(1);
  8640. if (wm->vsc.full > a.full)
  8641. latency_tolerant_lines = 1;
  8642. else {
  8643. if (lb_partitions <= (wm->vtaps + 1))
  8644. latency_tolerant_lines = 1;
  8645. else
  8646. latency_tolerant_lines = 2;
  8647. }
  8648. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  8649. if (dce8_latency_watermark(wm) <= latency_hiding)
  8650. return true;
  8651. else
  8652. return false;
  8653. }
  8654. /**
  8655. * dce8_program_watermarks - program display watermarks
  8656. *
  8657. * @rdev: radeon_device pointer
  8658. * @radeon_crtc: the selected display controller
  8659. * @lb_size: line buffer size
  8660. * @num_heads: number of display controllers in use
  8661. *
  8662. * Calculate and program the display watermarks for the
  8663. * selected display controller (CIK).
  8664. */
  8665. static void dce8_program_watermarks(struct radeon_device *rdev,
  8666. struct radeon_crtc *radeon_crtc,
  8667. u32 lb_size, u32 num_heads)
  8668. {
  8669. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  8670. struct dce8_wm_params wm_low, wm_high;
  8671. u32 pixel_period;
  8672. u32 line_time = 0;
  8673. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  8674. u32 tmp, wm_mask;
  8675. if (radeon_crtc->base.enabled && num_heads && mode) {
  8676. pixel_period = 1000000 / (u32)mode->clock;
  8677. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  8678. /* watermark for high clocks */
  8679. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8680. rdev->pm.dpm_enabled) {
  8681. wm_high.yclk =
  8682. radeon_dpm_get_mclk(rdev, false) * 10;
  8683. wm_high.sclk =
  8684. radeon_dpm_get_sclk(rdev, false) * 10;
  8685. } else {
  8686. wm_high.yclk = rdev->pm.current_mclk * 10;
  8687. wm_high.sclk = rdev->pm.current_sclk * 10;
  8688. }
  8689. wm_high.disp_clk = mode->clock;
  8690. wm_high.src_width = mode->crtc_hdisplay;
  8691. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  8692. wm_high.blank_time = line_time - wm_high.active_time;
  8693. wm_high.interlaced = false;
  8694. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8695. wm_high.interlaced = true;
  8696. wm_high.vsc = radeon_crtc->vsc;
  8697. wm_high.vtaps = 1;
  8698. if (radeon_crtc->rmx_type != RMX_OFF)
  8699. wm_high.vtaps = 2;
  8700. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8701. wm_high.lb_size = lb_size;
  8702. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  8703. wm_high.num_heads = num_heads;
  8704. /* set for high clocks */
  8705. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  8706. /* possibly force display priority to high */
  8707. /* should really do this at mode validation time... */
  8708. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  8709. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  8710. !dce8_check_latency_hiding(&wm_high) ||
  8711. (rdev->disp_priority == 2)) {
  8712. DRM_DEBUG_KMS("force priority to high\n");
  8713. }
  8714. /* watermark for low clocks */
  8715. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  8716. rdev->pm.dpm_enabled) {
  8717. wm_low.yclk =
  8718. radeon_dpm_get_mclk(rdev, true) * 10;
  8719. wm_low.sclk =
  8720. radeon_dpm_get_sclk(rdev, true) * 10;
  8721. } else {
  8722. wm_low.yclk = rdev->pm.current_mclk * 10;
  8723. wm_low.sclk = rdev->pm.current_sclk * 10;
  8724. }
  8725. wm_low.disp_clk = mode->clock;
  8726. wm_low.src_width = mode->crtc_hdisplay;
  8727. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  8728. wm_low.blank_time = line_time - wm_low.active_time;
  8729. wm_low.interlaced = false;
  8730. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  8731. wm_low.interlaced = true;
  8732. wm_low.vsc = radeon_crtc->vsc;
  8733. wm_low.vtaps = 1;
  8734. if (radeon_crtc->rmx_type != RMX_OFF)
  8735. wm_low.vtaps = 2;
  8736. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  8737. wm_low.lb_size = lb_size;
  8738. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  8739. wm_low.num_heads = num_heads;
  8740. /* set for low clocks */
  8741. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  8742. /* possibly force display priority to high */
  8743. /* should really do this at mode validation time... */
  8744. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  8745. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  8746. !dce8_check_latency_hiding(&wm_low) ||
  8747. (rdev->disp_priority == 2)) {
  8748. DRM_DEBUG_KMS("force priority to high\n");
  8749. }
  8750. }
  8751. /* select wm A */
  8752. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8753. tmp = wm_mask;
  8754. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8755. tmp |= LATENCY_WATERMARK_MASK(1);
  8756. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8757. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8758. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  8759. LATENCY_HIGH_WATERMARK(line_time)));
  8760. /* select wm B */
  8761. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  8762. tmp &= ~LATENCY_WATERMARK_MASK(3);
  8763. tmp |= LATENCY_WATERMARK_MASK(2);
  8764. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  8765. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  8766. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  8767. LATENCY_HIGH_WATERMARK(line_time)));
  8768. /* restore original selection */
  8769. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  8770. /* save values for DPM */
  8771. radeon_crtc->line_time = line_time;
  8772. radeon_crtc->wm_high = latency_watermark_a;
  8773. radeon_crtc->wm_low = latency_watermark_b;
  8774. }
  8775. /**
  8776. * dce8_bandwidth_update - program display watermarks
  8777. *
  8778. * @rdev: radeon_device pointer
  8779. *
  8780. * Calculate and program the display watermarks and line
  8781. * buffer allocation (CIK).
  8782. */
  8783. void dce8_bandwidth_update(struct radeon_device *rdev)
  8784. {
  8785. struct drm_display_mode *mode = NULL;
  8786. u32 num_heads = 0, lb_size;
  8787. int i;
  8788. if (!rdev->mode_info.mode_config_initialized)
  8789. return;
  8790. radeon_update_display_priority(rdev);
  8791. for (i = 0; i < rdev->num_crtc; i++) {
  8792. if (rdev->mode_info.crtcs[i]->base.enabled)
  8793. num_heads++;
  8794. }
  8795. for (i = 0; i < rdev->num_crtc; i++) {
  8796. mode = &rdev->mode_info.crtcs[i]->base.mode;
  8797. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  8798. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  8799. }
  8800. }
  8801. /**
  8802. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  8803. *
  8804. * @rdev: radeon_device pointer
  8805. *
  8806. * Fetches a GPU clock counter snapshot (SI).
  8807. * Returns the 64 bit clock counter snapshot.
  8808. */
  8809. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  8810. {
  8811. uint64_t clock;
  8812. mutex_lock(&rdev->gpu_clock_mutex);
  8813. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  8814. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  8815. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  8816. mutex_unlock(&rdev->gpu_clock_mutex);
  8817. return clock;
  8818. }
  8819. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  8820. u32 cntl_reg, u32 status_reg)
  8821. {
  8822. int r, i;
  8823. struct atom_clock_dividers dividers;
  8824. uint32_t tmp;
  8825. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8826. clock, false, &dividers);
  8827. if (r)
  8828. return r;
  8829. tmp = RREG32_SMC(cntl_reg);
  8830. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  8831. tmp |= dividers.post_divider;
  8832. WREG32_SMC(cntl_reg, tmp);
  8833. for (i = 0; i < 100; i++) {
  8834. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  8835. break;
  8836. mdelay(10);
  8837. }
  8838. if (i == 100)
  8839. return -ETIMEDOUT;
  8840. return 0;
  8841. }
  8842. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  8843. {
  8844. int r = 0;
  8845. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  8846. if (r)
  8847. return r;
  8848. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  8849. return r;
  8850. }
  8851. int cik_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk)
  8852. {
  8853. int r, i;
  8854. struct atom_clock_dividers dividers;
  8855. u32 tmp;
  8856. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  8857. ecclk, false, &dividers);
  8858. if (r)
  8859. return r;
  8860. for (i = 0; i < 100; i++) {
  8861. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8862. break;
  8863. mdelay(10);
  8864. }
  8865. if (i == 100)
  8866. return -ETIMEDOUT;
  8867. tmp = RREG32_SMC(CG_ECLK_CNTL);
  8868. tmp &= ~(ECLK_DIR_CNTL_EN|ECLK_DIVIDER_MASK);
  8869. tmp |= dividers.post_divider;
  8870. WREG32_SMC(CG_ECLK_CNTL, tmp);
  8871. for (i = 0; i < 100; i++) {
  8872. if (RREG32_SMC(CG_ECLK_STATUS) & ECLK_STATUS)
  8873. break;
  8874. mdelay(10);
  8875. }
  8876. if (i == 100)
  8877. return -ETIMEDOUT;
  8878. return 0;
  8879. }
  8880. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  8881. {
  8882. struct pci_dev *root = rdev->pdev->bus->self;
  8883. int bridge_pos, gpu_pos;
  8884. u32 speed_cntl, mask, current_data_rate;
  8885. int ret, i;
  8886. u16 tmp16;
  8887. if (pci_is_root_bus(rdev->pdev->bus))
  8888. return;
  8889. if (radeon_pcie_gen2 == 0)
  8890. return;
  8891. if (rdev->flags & RADEON_IS_IGP)
  8892. return;
  8893. if (!(rdev->flags & RADEON_IS_PCIE))
  8894. return;
  8895. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  8896. if (ret != 0)
  8897. return;
  8898. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  8899. return;
  8900. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  8901. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  8902. LC_CURRENT_DATA_RATE_SHIFT;
  8903. if (mask & DRM_PCIE_SPEED_80) {
  8904. if (current_data_rate == 2) {
  8905. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  8906. return;
  8907. }
  8908. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  8909. } else if (mask & DRM_PCIE_SPEED_50) {
  8910. if (current_data_rate == 1) {
  8911. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  8912. return;
  8913. }
  8914. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  8915. }
  8916. bridge_pos = pci_pcie_cap(root);
  8917. if (!bridge_pos)
  8918. return;
  8919. gpu_pos = pci_pcie_cap(rdev->pdev);
  8920. if (!gpu_pos)
  8921. return;
  8922. if (mask & DRM_PCIE_SPEED_80) {
  8923. /* re-try equalization if gen3 is not already enabled */
  8924. if (current_data_rate != 2) {
  8925. u16 bridge_cfg, gpu_cfg;
  8926. u16 bridge_cfg2, gpu_cfg2;
  8927. u32 max_lw, current_lw, tmp;
  8928. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8929. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8930. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  8931. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8932. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  8933. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8934. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  8935. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  8936. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  8937. if (current_lw < max_lw) {
  8938. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  8939. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  8940. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  8941. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  8942. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  8943. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  8944. }
  8945. }
  8946. for (i = 0; i < 10; i++) {
  8947. /* check status */
  8948. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  8949. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  8950. break;
  8951. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  8952. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  8953. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  8954. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  8955. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8956. tmp |= LC_SET_QUIESCE;
  8957. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8958. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8959. tmp |= LC_REDO_EQ;
  8960. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8961. mdelay(100);
  8962. /* linkctl */
  8963. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  8964. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8965. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  8966. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  8967. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  8968. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  8969. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  8970. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  8971. /* linkctl2 */
  8972. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  8973. tmp16 &= ~((1 << 4) | (7 << 9));
  8974. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  8975. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  8976. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8977. tmp16 &= ~((1 << 4) | (7 << 9));
  8978. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  8979. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8980. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  8981. tmp &= ~LC_SET_QUIESCE;
  8982. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  8983. }
  8984. }
  8985. }
  8986. /* set the link speed */
  8987. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  8988. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  8989. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  8990. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  8991. tmp16 &= ~0xf;
  8992. if (mask & DRM_PCIE_SPEED_80)
  8993. tmp16 |= 3; /* gen3 */
  8994. else if (mask & DRM_PCIE_SPEED_50)
  8995. tmp16 |= 2; /* gen2 */
  8996. else
  8997. tmp16 |= 1; /* gen1 */
  8998. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  8999. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  9000. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  9001. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  9002. for (i = 0; i < rdev->usec_timeout; i++) {
  9003. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  9004. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  9005. break;
  9006. udelay(1);
  9007. }
  9008. }
  9009. static void cik_program_aspm(struct radeon_device *rdev)
  9010. {
  9011. u32 data, orig;
  9012. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  9013. bool disable_clkreq = false;
  9014. if (radeon_aspm == 0)
  9015. return;
  9016. /* XXX double check IGPs */
  9017. if (rdev->flags & RADEON_IS_IGP)
  9018. return;
  9019. if (!(rdev->flags & RADEON_IS_PCIE))
  9020. return;
  9021. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  9022. data &= ~LC_XMIT_N_FTS_MASK;
  9023. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  9024. if (orig != data)
  9025. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  9026. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  9027. data |= LC_GO_TO_RECOVERY;
  9028. if (orig != data)
  9029. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  9030. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  9031. data |= P_IGNORE_EDB_ERR;
  9032. if (orig != data)
  9033. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  9034. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  9035. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  9036. data |= LC_PMI_TO_L1_DIS;
  9037. if (!disable_l0s)
  9038. data |= LC_L0S_INACTIVITY(7);
  9039. if (!disable_l1) {
  9040. data |= LC_L1_INACTIVITY(7);
  9041. data &= ~LC_PMI_TO_L1_DIS;
  9042. if (orig != data)
  9043. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  9044. if (!disable_plloff_in_l1) {
  9045. bool clk_req_support;
  9046. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  9047. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  9048. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  9049. if (orig != data)
  9050. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  9051. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  9052. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  9053. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  9054. if (orig != data)
  9055. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  9056. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  9057. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  9058. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  9059. if (orig != data)
  9060. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  9061. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  9062. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  9063. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  9064. if (orig != data)
  9065. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  9066. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  9067. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  9068. data |= LC_DYN_LANES_PWR_STATE(3);
  9069. if (orig != data)
  9070. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  9071. if (!disable_clkreq &&
  9072. !pci_is_root_bus(rdev->pdev->bus)) {
  9073. struct pci_dev *root = rdev->pdev->bus->self;
  9074. u32 lnkcap;
  9075. clk_req_support = false;
  9076. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  9077. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  9078. clk_req_support = true;
  9079. } else {
  9080. clk_req_support = false;
  9081. }
  9082. if (clk_req_support) {
  9083. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  9084. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  9085. if (orig != data)
  9086. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  9087. orig = data = RREG32_SMC(THM_CLK_CNTL);
  9088. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  9089. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  9090. if (orig != data)
  9091. WREG32_SMC(THM_CLK_CNTL, data);
  9092. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  9093. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  9094. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  9095. if (orig != data)
  9096. WREG32_SMC(MISC_CLK_CTRL, data);
  9097. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  9098. data &= ~BCLK_AS_XCLK;
  9099. if (orig != data)
  9100. WREG32_SMC(CG_CLKPIN_CNTL, data);
  9101. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  9102. data &= ~FORCE_BIF_REFCLK_EN;
  9103. if (orig != data)
  9104. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  9105. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  9106. data &= ~MPLL_CLKOUT_SEL_MASK;
  9107. data |= MPLL_CLKOUT_SEL(4);
  9108. if (orig != data)
  9109. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  9110. }
  9111. }
  9112. } else {
  9113. if (orig != data)
  9114. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  9115. }
  9116. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  9117. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  9118. if (orig != data)
  9119. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  9120. if (!disable_l0s) {
  9121. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  9122. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  9123. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  9124. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  9125. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  9126. data &= ~LC_L0S_INACTIVITY_MASK;
  9127. if (orig != data)
  9128. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  9129. }
  9130. }
  9131. }
  9132. }