atombios_encoders.c 89 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "radeon_audio.h"
  31. #include "atom.h"
  32. #include <linux/backlight.h>
  33. extern int atom_debug;
  34. static u8
  35. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  36. {
  37. u8 backlight_level;
  38. u32 bios_2_scratch;
  39. if (rdev->family >= CHIP_R600)
  40. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  41. else
  42. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  43. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  44. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  45. return backlight_level;
  46. }
  47. static void
  48. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  49. u8 backlight_level)
  50. {
  51. u32 bios_2_scratch;
  52. if (rdev->family >= CHIP_R600)
  53. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  54. else
  55. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  56. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  57. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  58. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  59. if (rdev->family >= CHIP_R600)
  60. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  61. else
  62. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  63. }
  64. u8
  65. atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  66. {
  67. struct drm_device *dev = radeon_encoder->base.dev;
  68. struct radeon_device *rdev = dev->dev_private;
  69. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  70. return 0;
  71. return radeon_atom_get_backlight_level_from_reg(rdev);
  72. }
  73. void
  74. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  75. {
  76. struct drm_encoder *encoder = &radeon_encoder->base;
  77. struct drm_device *dev = radeon_encoder->base.dev;
  78. struct radeon_device *rdev = dev->dev_private;
  79. struct radeon_encoder_atom_dig *dig;
  80. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  81. int index;
  82. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  83. return;
  84. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  85. radeon_encoder->enc_priv) {
  86. dig = radeon_encoder->enc_priv;
  87. dig->backlight_level = level;
  88. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  89. switch (radeon_encoder->encoder_id) {
  90. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  91. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  92. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  93. if (dig->backlight_level == 0) {
  94. args.ucAction = ATOM_LCD_BLOFF;
  95. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  96. } else {
  97. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  98. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  99. args.ucAction = ATOM_LCD_BLON;
  100. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  101. }
  102. break;
  103. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  104. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  105. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  106. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  107. if (dig->backlight_level == 0)
  108. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  109. else {
  110. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  111. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  112. }
  113. break;
  114. default:
  115. break;
  116. }
  117. }
  118. }
  119. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  120. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  121. {
  122. u8 level;
  123. /* Convert brightness to hardware level */
  124. if (bd->props.brightness < 0)
  125. level = 0;
  126. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  127. level = RADEON_MAX_BL_LEVEL;
  128. else
  129. level = bd->props.brightness;
  130. return level;
  131. }
  132. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  133. {
  134. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  135. struct radeon_encoder *radeon_encoder = pdata->encoder;
  136. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  137. return 0;
  138. }
  139. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  140. {
  141. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  142. struct radeon_encoder *radeon_encoder = pdata->encoder;
  143. struct drm_device *dev = radeon_encoder->base.dev;
  144. struct radeon_device *rdev = dev->dev_private;
  145. return radeon_atom_get_backlight_level_from_reg(rdev);
  146. }
  147. static const struct backlight_ops radeon_atom_backlight_ops = {
  148. .get_brightness = radeon_atom_backlight_get_brightness,
  149. .update_status = radeon_atom_backlight_update_status,
  150. };
  151. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  152. struct drm_connector *drm_connector)
  153. {
  154. struct drm_device *dev = radeon_encoder->base.dev;
  155. struct radeon_device *rdev = dev->dev_private;
  156. struct backlight_device *bd;
  157. struct backlight_properties props;
  158. struct radeon_backlight_privdata *pdata;
  159. struct radeon_encoder_atom_dig *dig;
  160. char bl_name[16];
  161. /* Mac laptops with multiple GPUs use the gmux driver for backlight
  162. * so don't register a backlight device
  163. */
  164. if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
  165. (rdev->pdev->device == 0x6741))
  166. return;
  167. if (!radeon_encoder->enc_priv)
  168. return;
  169. if (!rdev->is_atom_bios)
  170. return;
  171. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  172. return;
  173. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  174. if (!pdata) {
  175. DRM_ERROR("Memory allocation failed\n");
  176. goto error;
  177. }
  178. memset(&props, 0, sizeof(props));
  179. props.max_brightness = RADEON_MAX_BL_LEVEL;
  180. props.type = BACKLIGHT_RAW;
  181. snprintf(bl_name, sizeof(bl_name),
  182. "radeon_bl%d", dev->primary->index);
  183. bd = backlight_device_register(bl_name, drm_connector->kdev,
  184. pdata, &radeon_atom_backlight_ops, &props);
  185. if (IS_ERR(bd)) {
  186. DRM_ERROR("Backlight registration failed\n");
  187. goto error;
  188. }
  189. pdata->encoder = radeon_encoder;
  190. dig = radeon_encoder->enc_priv;
  191. dig->bl_dev = bd;
  192. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  193. /* Set a reasonable default here if the level is 0 otherwise
  194. * fbdev will attempt to turn the backlight on after console
  195. * unblanking and it will try and restore 0 which turns the backlight
  196. * off again.
  197. */
  198. if (bd->props.brightness == 0)
  199. bd->props.brightness = RADEON_MAX_BL_LEVEL;
  200. bd->props.power = FB_BLANK_UNBLANK;
  201. backlight_update_status(bd);
  202. DRM_INFO("radeon atom DIG backlight initialized\n");
  203. return;
  204. error:
  205. kfree(pdata);
  206. return;
  207. }
  208. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  209. {
  210. struct drm_device *dev = radeon_encoder->base.dev;
  211. struct radeon_device *rdev = dev->dev_private;
  212. struct backlight_device *bd = NULL;
  213. struct radeon_encoder_atom_dig *dig;
  214. if (!radeon_encoder->enc_priv)
  215. return;
  216. if (!rdev->is_atom_bios)
  217. return;
  218. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  219. return;
  220. dig = radeon_encoder->enc_priv;
  221. bd = dig->bl_dev;
  222. dig->bl_dev = NULL;
  223. if (bd) {
  224. struct radeon_legacy_backlight_privdata *pdata;
  225. pdata = bl_get_data(bd);
  226. backlight_device_unregister(bd);
  227. kfree(pdata);
  228. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  229. }
  230. }
  231. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  232. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  233. {
  234. }
  235. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  236. {
  237. }
  238. #endif
  239. /* evil but including atombios.h is much worse */
  240. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  241. struct drm_display_mode *mode);
  242. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  243. const struct drm_display_mode *mode,
  244. struct drm_display_mode *adjusted_mode)
  245. {
  246. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  247. struct drm_device *dev = encoder->dev;
  248. struct radeon_device *rdev = dev->dev_private;
  249. /* set the active encoder to connector routing */
  250. radeon_encoder_set_active_device(encoder);
  251. drm_mode_set_crtcinfo(adjusted_mode, 0);
  252. /* hw bug */
  253. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  254. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  255. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  256. /* get the native mode for scaling */
  257. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  258. radeon_panel_mode_fixup(encoder, adjusted_mode);
  259. } else if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  260. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  261. if (tv_dac) {
  262. if (tv_dac->tv_std == TV_STD_NTSC ||
  263. tv_dac->tv_std == TV_STD_NTSC_J ||
  264. tv_dac->tv_std == TV_STD_PAL_M)
  265. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  266. else
  267. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  268. }
  269. } else if (radeon_encoder->rmx_type != RMX_OFF) {
  270. radeon_panel_mode_fixup(encoder, adjusted_mode);
  271. }
  272. if (ASIC_IS_DCE3(rdev) &&
  273. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  274. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  275. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  276. radeon_dp_set_link_config(connector, adjusted_mode);
  277. }
  278. return true;
  279. }
  280. static void
  281. atombios_dac_setup(struct drm_encoder *encoder, int action)
  282. {
  283. struct drm_device *dev = encoder->dev;
  284. struct radeon_device *rdev = dev->dev_private;
  285. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  286. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  287. int index = 0;
  288. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  289. memset(&args, 0, sizeof(args));
  290. switch (radeon_encoder->encoder_id) {
  291. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  292. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  293. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  294. break;
  295. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  296. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  297. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  298. break;
  299. }
  300. args.ucAction = action;
  301. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  302. args.ucDacStandard = ATOM_DAC1_PS2;
  303. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  304. args.ucDacStandard = ATOM_DAC1_CV;
  305. else {
  306. switch (dac_info->tv_std) {
  307. case TV_STD_PAL:
  308. case TV_STD_PAL_M:
  309. case TV_STD_SCART_PAL:
  310. case TV_STD_SECAM:
  311. case TV_STD_PAL_CN:
  312. args.ucDacStandard = ATOM_DAC1_PAL;
  313. break;
  314. case TV_STD_NTSC:
  315. case TV_STD_NTSC_J:
  316. case TV_STD_PAL_60:
  317. default:
  318. args.ucDacStandard = ATOM_DAC1_NTSC;
  319. break;
  320. }
  321. }
  322. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  323. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  324. }
  325. static void
  326. atombios_tv_setup(struct drm_encoder *encoder, int action)
  327. {
  328. struct drm_device *dev = encoder->dev;
  329. struct radeon_device *rdev = dev->dev_private;
  330. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  331. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  332. int index = 0;
  333. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  334. memset(&args, 0, sizeof(args));
  335. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  336. args.sTVEncoder.ucAction = action;
  337. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  338. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  339. else {
  340. switch (dac_info->tv_std) {
  341. case TV_STD_NTSC:
  342. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  343. break;
  344. case TV_STD_PAL:
  345. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  346. break;
  347. case TV_STD_PAL_M:
  348. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  349. break;
  350. case TV_STD_PAL_60:
  351. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  352. break;
  353. case TV_STD_NTSC_J:
  354. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  355. break;
  356. case TV_STD_SCART_PAL:
  357. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  358. break;
  359. case TV_STD_SECAM:
  360. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  361. break;
  362. case TV_STD_PAL_CN:
  363. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  364. break;
  365. default:
  366. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  367. break;
  368. }
  369. }
  370. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  371. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  372. }
  373. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  374. {
  375. int bpc = 8;
  376. if (encoder->crtc) {
  377. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  378. bpc = radeon_crtc->bpc;
  379. }
  380. switch (bpc) {
  381. case 0:
  382. return PANEL_BPC_UNDEFINE;
  383. case 6:
  384. return PANEL_6BIT_PER_COLOR;
  385. case 8:
  386. default:
  387. return PANEL_8BIT_PER_COLOR;
  388. case 10:
  389. return PANEL_10BIT_PER_COLOR;
  390. case 12:
  391. return PANEL_12BIT_PER_COLOR;
  392. case 16:
  393. return PANEL_16BIT_PER_COLOR;
  394. }
  395. }
  396. union dvo_encoder_control {
  397. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  398. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  399. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  400. DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
  401. };
  402. void
  403. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  404. {
  405. struct drm_device *dev = encoder->dev;
  406. struct radeon_device *rdev = dev->dev_private;
  407. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  408. union dvo_encoder_control args;
  409. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  410. uint8_t frev, crev;
  411. memset(&args, 0, sizeof(args));
  412. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  413. return;
  414. /* some R4xx chips have the wrong frev */
  415. if (rdev->family <= CHIP_RV410)
  416. frev = 1;
  417. switch (frev) {
  418. case 1:
  419. switch (crev) {
  420. case 1:
  421. /* R4xx, R5xx */
  422. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  423. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  424. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  425. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  426. break;
  427. case 2:
  428. /* RS600/690/740 */
  429. args.dvo.sDVOEncoder.ucAction = action;
  430. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  431. /* DFP1, CRT1, TV1 depending on the type of port */
  432. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  433. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  434. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  435. break;
  436. case 3:
  437. /* R6xx */
  438. args.dvo_v3.ucAction = action;
  439. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  440. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  441. break;
  442. case 4:
  443. /* DCE8 */
  444. args.dvo_v4.ucAction = action;
  445. args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  446. args.dvo_v4.ucDVOConfig = 0; /* XXX */
  447. args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  448. break;
  449. default:
  450. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  451. break;
  452. }
  453. break;
  454. default:
  455. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  456. break;
  457. }
  458. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  459. }
  460. union lvds_encoder_control {
  461. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  462. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  463. };
  464. void
  465. atombios_digital_setup(struct drm_encoder *encoder, int action)
  466. {
  467. struct drm_device *dev = encoder->dev;
  468. struct radeon_device *rdev = dev->dev_private;
  469. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  470. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  471. union lvds_encoder_control args;
  472. int index = 0;
  473. int hdmi_detected = 0;
  474. uint8_t frev, crev;
  475. if (!dig)
  476. return;
  477. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  478. hdmi_detected = 1;
  479. memset(&args, 0, sizeof(args));
  480. switch (radeon_encoder->encoder_id) {
  481. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  482. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  483. break;
  484. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  485. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  486. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  487. break;
  488. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  489. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  490. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  491. else
  492. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  493. break;
  494. }
  495. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  496. return;
  497. switch (frev) {
  498. case 1:
  499. case 2:
  500. switch (crev) {
  501. case 1:
  502. args.v1.ucMisc = 0;
  503. args.v1.ucAction = action;
  504. if (hdmi_detected)
  505. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  506. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  507. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  508. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  509. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  510. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  511. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  512. } else {
  513. if (dig->linkb)
  514. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  515. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  516. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  517. /*if (pScrn->rgbBits == 8) */
  518. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  519. }
  520. break;
  521. case 2:
  522. case 3:
  523. args.v2.ucMisc = 0;
  524. args.v2.ucAction = action;
  525. if (crev == 3) {
  526. if (dig->coherent_mode)
  527. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  528. }
  529. if (hdmi_detected)
  530. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  531. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  532. args.v2.ucTruncate = 0;
  533. args.v2.ucSpatial = 0;
  534. args.v2.ucTemporal = 0;
  535. args.v2.ucFRC = 0;
  536. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  537. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  538. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  539. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  540. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  541. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  542. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  543. }
  544. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  545. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  546. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  547. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  548. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  549. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  550. }
  551. } else {
  552. if (dig->linkb)
  553. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  554. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  555. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  556. }
  557. break;
  558. default:
  559. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  560. break;
  561. }
  562. break;
  563. default:
  564. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  565. break;
  566. }
  567. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  568. }
  569. int
  570. atombios_get_encoder_mode(struct drm_encoder *encoder)
  571. {
  572. struct drm_device *dev = encoder->dev;
  573. struct radeon_device *rdev = dev->dev_private;
  574. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  575. struct drm_connector *connector;
  576. struct radeon_connector *radeon_connector;
  577. struct radeon_connector_atom_dig *dig_connector;
  578. struct radeon_encoder_atom_dig *dig_enc;
  579. if (radeon_encoder_is_digital(encoder)) {
  580. dig_enc = radeon_encoder->enc_priv;
  581. if (dig_enc->active_mst_links)
  582. return ATOM_ENCODER_MODE_DP_MST;
  583. }
  584. if (radeon_encoder->is_mst_encoder || radeon_encoder->offset)
  585. return ATOM_ENCODER_MODE_DP_MST;
  586. /* dp bridges are always DP */
  587. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  588. return ATOM_ENCODER_MODE_DP;
  589. /* DVO is always DVO */
  590. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
  591. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
  592. return ATOM_ENCODER_MODE_DVO;
  593. connector = radeon_get_connector_for_encoder(encoder);
  594. /* if we don't have an active device yet, just use one of
  595. * the connectors tied to the encoder.
  596. */
  597. if (!connector)
  598. connector = radeon_get_connector_for_encoder_init(encoder);
  599. radeon_connector = to_radeon_connector(connector);
  600. switch (connector->connector_type) {
  601. case DRM_MODE_CONNECTOR_DVII:
  602. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  603. if (radeon_audio != 0) {
  604. if (radeon_connector->use_digital &&
  605. (radeon_connector->audio == RADEON_AUDIO_ENABLE))
  606. return ATOM_ENCODER_MODE_HDMI;
  607. else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
  608. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  609. return ATOM_ENCODER_MODE_HDMI;
  610. else if (radeon_connector->use_digital)
  611. return ATOM_ENCODER_MODE_DVI;
  612. else
  613. return ATOM_ENCODER_MODE_CRT;
  614. } else if (radeon_connector->use_digital) {
  615. return ATOM_ENCODER_MODE_DVI;
  616. } else {
  617. return ATOM_ENCODER_MODE_CRT;
  618. }
  619. break;
  620. case DRM_MODE_CONNECTOR_DVID:
  621. case DRM_MODE_CONNECTOR_HDMIA:
  622. default:
  623. if (radeon_audio != 0) {
  624. if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
  625. return ATOM_ENCODER_MODE_HDMI;
  626. else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
  627. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  628. return ATOM_ENCODER_MODE_HDMI;
  629. else
  630. return ATOM_ENCODER_MODE_DVI;
  631. } else {
  632. return ATOM_ENCODER_MODE_DVI;
  633. }
  634. break;
  635. case DRM_MODE_CONNECTOR_LVDS:
  636. return ATOM_ENCODER_MODE_LVDS;
  637. break;
  638. case DRM_MODE_CONNECTOR_DisplayPort:
  639. dig_connector = radeon_connector->con_priv;
  640. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  641. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  642. if (radeon_audio != 0 &&
  643. drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
  644. ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
  645. return ATOM_ENCODER_MODE_DP_AUDIO;
  646. return ATOM_ENCODER_MODE_DP;
  647. } else if (radeon_audio != 0) {
  648. if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
  649. return ATOM_ENCODER_MODE_HDMI;
  650. else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
  651. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  652. return ATOM_ENCODER_MODE_HDMI;
  653. else
  654. return ATOM_ENCODER_MODE_DVI;
  655. } else {
  656. return ATOM_ENCODER_MODE_DVI;
  657. }
  658. break;
  659. case DRM_MODE_CONNECTOR_eDP:
  660. if (radeon_audio != 0 &&
  661. drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
  662. ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
  663. return ATOM_ENCODER_MODE_DP_AUDIO;
  664. return ATOM_ENCODER_MODE_DP;
  665. case DRM_MODE_CONNECTOR_DVIA:
  666. case DRM_MODE_CONNECTOR_VGA:
  667. return ATOM_ENCODER_MODE_CRT;
  668. break;
  669. case DRM_MODE_CONNECTOR_Composite:
  670. case DRM_MODE_CONNECTOR_SVIDEO:
  671. case DRM_MODE_CONNECTOR_9PinDIN:
  672. /* fix me */
  673. return ATOM_ENCODER_MODE_TV;
  674. /*return ATOM_ENCODER_MODE_CV;*/
  675. break;
  676. }
  677. }
  678. /*
  679. * DIG Encoder/Transmitter Setup
  680. *
  681. * DCE 3.0/3.1
  682. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  683. * Supports up to 3 digital outputs
  684. * - 2 DIG encoder blocks.
  685. * DIG1 can drive UNIPHY link A or link B
  686. * DIG2 can drive UNIPHY link B or LVTMA
  687. *
  688. * DCE 3.2
  689. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  690. * Supports up to 5 digital outputs
  691. * - 2 DIG encoder blocks.
  692. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  693. *
  694. * DCE 4.0/5.0/6.0
  695. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  696. * Supports up to 6 digital outputs
  697. * - 6 DIG encoder blocks.
  698. * - DIG to PHY mapping is hardcoded
  699. * DIG1 drives UNIPHY0 link A, A+B
  700. * DIG2 drives UNIPHY0 link B
  701. * DIG3 drives UNIPHY1 link A, A+B
  702. * DIG4 drives UNIPHY1 link B
  703. * DIG5 drives UNIPHY2 link A, A+B
  704. * DIG6 drives UNIPHY2 link B
  705. *
  706. * DCE 4.1
  707. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  708. * Supports up to 6 digital outputs
  709. * - 2 DIG encoder blocks.
  710. * llano
  711. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  712. * ontario
  713. * DIG1 drives UNIPHY0/1/2 link A
  714. * DIG2 drives UNIPHY0/1/2 link B
  715. *
  716. * Routing
  717. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  718. * Examples:
  719. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  720. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  721. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  722. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  723. */
  724. union dig_encoder_control {
  725. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  726. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  727. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  728. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  729. };
  730. void
  731. atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override)
  732. {
  733. struct drm_device *dev = encoder->dev;
  734. struct radeon_device *rdev = dev->dev_private;
  735. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  736. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  737. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  738. union dig_encoder_control args;
  739. int index = 0;
  740. uint8_t frev, crev;
  741. int dp_clock = 0;
  742. int dp_lane_count = 0;
  743. int hpd_id = RADEON_HPD_NONE;
  744. if (connector) {
  745. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  746. struct radeon_connector_atom_dig *dig_connector =
  747. radeon_connector->con_priv;
  748. dp_clock = dig_connector->dp_clock;
  749. dp_lane_count = dig_connector->dp_lane_count;
  750. hpd_id = radeon_connector->hpd.hpd;
  751. }
  752. /* no dig encoder assigned */
  753. if (dig->dig_encoder == -1)
  754. return;
  755. memset(&args, 0, sizeof(args));
  756. if (ASIC_IS_DCE4(rdev))
  757. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  758. else {
  759. if (dig->dig_encoder)
  760. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  761. else
  762. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  763. }
  764. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  765. return;
  766. switch (frev) {
  767. case 1:
  768. switch (crev) {
  769. case 1:
  770. args.v1.ucAction = action;
  771. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  772. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  773. args.v3.ucPanelMode = panel_mode;
  774. else
  775. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  776. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  777. args.v1.ucLaneNum = dp_lane_count;
  778. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  779. args.v1.ucLaneNum = 8;
  780. else
  781. args.v1.ucLaneNum = 4;
  782. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  783. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  784. switch (radeon_encoder->encoder_id) {
  785. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  786. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  787. break;
  788. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  789. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  790. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  791. break;
  792. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  793. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  794. break;
  795. }
  796. if (dig->linkb)
  797. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  798. else
  799. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  800. break;
  801. case 2:
  802. case 3:
  803. args.v3.ucAction = action;
  804. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  805. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  806. args.v3.ucPanelMode = panel_mode;
  807. else
  808. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  809. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
  810. args.v3.ucLaneNum = dp_lane_count;
  811. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  812. args.v3.ucLaneNum = 8;
  813. else
  814. args.v3.ucLaneNum = 4;
  815. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
  816. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  817. if (enc_override != -1)
  818. args.v3.acConfig.ucDigSel = enc_override;
  819. else
  820. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  821. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  822. break;
  823. case 4:
  824. args.v4.ucAction = action;
  825. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  826. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  827. args.v4.ucPanelMode = panel_mode;
  828. else
  829. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  830. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
  831. args.v4.ucLaneNum = dp_lane_count;
  832. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  833. args.v4.ucLaneNum = 8;
  834. else
  835. args.v4.ucLaneNum = 4;
  836. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
  837. if (dp_clock == 540000)
  838. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  839. else if (dp_clock == 324000)
  840. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
  841. else if (dp_clock == 270000)
  842. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  843. else
  844. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
  845. }
  846. if (enc_override != -1)
  847. args.v4.acConfig.ucDigSel = enc_override;
  848. else
  849. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  850. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  851. if (hpd_id == RADEON_HPD_NONE)
  852. args.v4.ucHPD_ID = 0;
  853. else
  854. args.v4.ucHPD_ID = hpd_id + 1;
  855. break;
  856. default:
  857. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  858. break;
  859. }
  860. break;
  861. default:
  862. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  863. break;
  864. }
  865. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  866. }
  867. void
  868. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  869. {
  870. atombios_dig_encoder_setup2(encoder, action, panel_mode, -1);
  871. }
  872. union dig_transmitter_control {
  873. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  874. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  875. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  876. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  877. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  878. };
  879. void
  880. atombios_dig_transmitter_setup2(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set, int fe)
  881. {
  882. struct drm_device *dev = encoder->dev;
  883. struct radeon_device *rdev = dev->dev_private;
  884. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  885. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  886. struct drm_connector *connector;
  887. union dig_transmitter_control args;
  888. int index = 0;
  889. uint8_t frev, crev;
  890. bool is_dp = false;
  891. int pll_id = 0;
  892. int dp_clock = 0;
  893. int dp_lane_count = 0;
  894. int connector_object_id = 0;
  895. int igp_lane_info = 0;
  896. int dig_encoder = dig->dig_encoder;
  897. int hpd_id = RADEON_HPD_NONE;
  898. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  899. connector = radeon_get_connector_for_encoder_init(encoder);
  900. /* just needed to avoid bailing in the encoder check. the encoder
  901. * isn't used for init
  902. */
  903. dig_encoder = 0;
  904. } else
  905. connector = radeon_get_connector_for_encoder(encoder);
  906. if (connector) {
  907. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  908. struct radeon_connector_atom_dig *dig_connector =
  909. radeon_connector->con_priv;
  910. hpd_id = radeon_connector->hpd.hpd;
  911. dp_clock = dig_connector->dp_clock;
  912. dp_lane_count = dig_connector->dp_lane_count;
  913. connector_object_id =
  914. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  915. igp_lane_info = dig_connector->igp_lane_info;
  916. }
  917. if (encoder->crtc) {
  918. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  919. pll_id = radeon_crtc->pll_id;
  920. }
  921. /* no dig encoder assigned */
  922. if (dig_encoder == -1)
  923. return;
  924. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  925. is_dp = true;
  926. memset(&args, 0, sizeof(args));
  927. switch (radeon_encoder->encoder_id) {
  928. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  929. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  930. break;
  931. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  932. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  933. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  934. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  935. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  936. break;
  937. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  938. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  939. break;
  940. }
  941. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  942. return;
  943. switch (frev) {
  944. case 1:
  945. switch (crev) {
  946. case 1:
  947. args.v1.ucAction = action;
  948. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  949. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  950. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  951. args.v1.asMode.ucLaneSel = lane_num;
  952. args.v1.asMode.ucLaneSet = lane_set;
  953. } else {
  954. if (is_dp)
  955. args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
  956. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  957. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  958. else
  959. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  960. }
  961. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  962. if (dig_encoder)
  963. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  964. else
  965. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  966. if ((rdev->flags & RADEON_IS_IGP) &&
  967. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  968. if (is_dp ||
  969. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  970. if (igp_lane_info & 0x1)
  971. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  972. else if (igp_lane_info & 0x2)
  973. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  974. else if (igp_lane_info & 0x4)
  975. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  976. else if (igp_lane_info & 0x8)
  977. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  978. } else {
  979. if (igp_lane_info & 0x3)
  980. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  981. else if (igp_lane_info & 0xc)
  982. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  983. }
  984. }
  985. if (dig->linkb)
  986. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  987. else
  988. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  989. if (is_dp)
  990. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  991. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  992. if (dig->coherent_mode)
  993. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  994. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  995. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  996. }
  997. break;
  998. case 2:
  999. args.v2.ucAction = action;
  1000. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1001. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  1002. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1003. args.v2.asMode.ucLaneSel = lane_num;
  1004. args.v2.asMode.ucLaneSet = lane_set;
  1005. } else {
  1006. if (is_dp)
  1007. args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
  1008. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1009. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1010. else
  1011. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1012. }
  1013. args.v2.acConfig.ucEncoderSel = dig_encoder;
  1014. if (dig->linkb)
  1015. args.v2.acConfig.ucLinkSel = 1;
  1016. switch (radeon_encoder->encoder_id) {
  1017. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1018. args.v2.acConfig.ucTransmitterSel = 0;
  1019. break;
  1020. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1021. args.v2.acConfig.ucTransmitterSel = 1;
  1022. break;
  1023. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1024. args.v2.acConfig.ucTransmitterSel = 2;
  1025. break;
  1026. }
  1027. if (is_dp) {
  1028. args.v2.acConfig.fCoherentMode = 1;
  1029. args.v2.acConfig.fDPConnector = 1;
  1030. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1031. if (dig->coherent_mode)
  1032. args.v2.acConfig.fCoherentMode = 1;
  1033. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1034. args.v2.acConfig.fDualLinkConnector = 1;
  1035. }
  1036. break;
  1037. case 3:
  1038. args.v3.ucAction = action;
  1039. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1040. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  1041. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1042. args.v3.asMode.ucLaneSel = lane_num;
  1043. args.v3.asMode.ucLaneSet = lane_set;
  1044. } else {
  1045. if (is_dp)
  1046. args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
  1047. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1048. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1049. else
  1050. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1051. }
  1052. if (is_dp)
  1053. args.v3.ucLaneNum = dp_lane_count;
  1054. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1055. args.v3.ucLaneNum = 8;
  1056. else
  1057. args.v3.ucLaneNum = 4;
  1058. if (dig->linkb)
  1059. args.v3.acConfig.ucLinkSel = 1;
  1060. if (dig_encoder & 1)
  1061. args.v3.acConfig.ucEncoderSel = 1;
  1062. /* Select the PLL for the PHY
  1063. * DP PHY should be clocked from external src if there is
  1064. * one.
  1065. */
  1066. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1067. if (is_dp && rdev->clock.dp_extclk)
  1068. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1069. else
  1070. args.v3.acConfig.ucRefClkSource = pll_id;
  1071. switch (radeon_encoder->encoder_id) {
  1072. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1073. args.v3.acConfig.ucTransmitterSel = 0;
  1074. break;
  1075. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1076. args.v3.acConfig.ucTransmitterSel = 1;
  1077. break;
  1078. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1079. args.v3.acConfig.ucTransmitterSel = 2;
  1080. break;
  1081. }
  1082. if (is_dp)
  1083. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1084. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1085. if (dig->coherent_mode)
  1086. args.v3.acConfig.fCoherentMode = 1;
  1087. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1088. args.v3.acConfig.fDualLinkConnector = 1;
  1089. }
  1090. break;
  1091. case 4:
  1092. args.v4.ucAction = action;
  1093. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1094. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1095. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1096. args.v4.asMode.ucLaneSel = lane_num;
  1097. args.v4.asMode.ucLaneSet = lane_set;
  1098. } else {
  1099. if (is_dp)
  1100. args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
  1101. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1102. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1103. else
  1104. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1105. }
  1106. if (is_dp)
  1107. args.v4.ucLaneNum = dp_lane_count;
  1108. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1109. args.v4.ucLaneNum = 8;
  1110. else
  1111. args.v4.ucLaneNum = 4;
  1112. if (dig->linkb)
  1113. args.v4.acConfig.ucLinkSel = 1;
  1114. if (dig_encoder & 1)
  1115. args.v4.acConfig.ucEncoderSel = 1;
  1116. /* Select the PLL for the PHY
  1117. * DP PHY should be clocked from external src if there is
  1118. * one.
  1119. */
  1120. /* On DCE5 DCPLL usually generates the DP ref clock */
  1121. if (is_dp) {
  1122. if (rdev->clock.dp_extclk)
  1123. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1124. else
  1125. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1126. } else
  1127. args.v4.acConfig.ucRefClkSource = pll_id;
  1128. switch (radeon_encoder->encoder_id) {
  1129. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1130. args.v4.acConfig.ucTransmitterSel = 0;
  1131. break;
  1132. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1133. args.v4.acConfig.ucTransmitterSel = 1;
  1134. break;
  1135. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1136. args.v4.acConfig.ucTransmitterSel = 2;
  1137. break;
  1138. }
  1139. if (is_dp)
  1140. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1141. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1142. if (dig->coherent_mode)
  1143. args.v4.acConfig.fCoherentMode = 1;
  1144. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1145. args.v4.acConfig.fDualLinkConnector = 1;
  1146. }
  1147. break;
  1148. case 5:
  1149. args.v5.ucAction = action;
  1150. if (is_dp)
  1151. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1152. else
  1153. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1154. switch (radeon_encoder->encoder_id) {
  1155. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1156. if (dig->linkb)
  1157. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1158. else
  1159. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1160. break;
  1161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1162. if (dig->linkb)
  1163. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1164. else
  1165. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1166. break;
  1167. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1168. if (dig->linkb)
  1169. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1170. else
  1171. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1172. break;
  1173. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1174. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
  1175. break;
  1176. }
  1177. if (is_dp)
  1178. args.v5.ucLaneNum = dp_lane_count;
  1179. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1180. args.v5.ucLaneNum = 8;
  1181. else
  1182. args.v5.ucLaneNum = 4;
  1183. args.v5.ucConnObjId = connector_object_id;
  1184. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1185. if (is_dp && rdev->clock.dp_extclk)
  1186. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1187. else
  1188. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1189. if (is_dp)
  1190. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1191. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1192. if (dig->coherent_mode)
  1193. args.v5.asConfig.ucCoherentMode = 1;
  1194. }
  1195. if (hpd_id == RADEON_HPD_NONE)
  1196. args.v5.asConfig.ucHPDSel = 0;
  1197. else
  1198. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1199. args.v5.ucDigEncoderSel = (fe != -1) ? (1 << fe) : (1 << dig_encoder);
  1200. args.v5.ucDPLaneSet = lane_set;
  1201. break;
  1202. default:
  1203. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1204. break;
  1205. }
  1206. break;
  1207. default:
  1208. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1209. break;
  1210. }
  1211. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1212. }
  1213. void
  1214. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  1215. {
  1216. atombios_dig_transmitter_setup2(encoder, action, lane_num, lane_set, -1);
  1217. }
  1218. bool
  1219. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1220. {
  1221. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1222. struct drm_device *dev = radeon_connector->base.dev;
  1223. struct radeon_device *rdev = dev->dev_private;
  1224. union dig_transmitter_control args;
  1225. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1226. uint8_t frev, crev;
  1227. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1228. goto done;
  1229. if (!ASIC_IS_DCE4(rdev))
  1230. goto done;
  1231. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1232. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1233. goto done;
  1234. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1235. goto done;
  1236. memset(&args, 0, sizeof(args));
  1237. args.v1.ucAction = action;
  1238. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1239. /* wait for the panel to power up */
  1240. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1241. int i;
  1242. for (i = 0; i < 300; i++) {
  1243. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1244. return true;
  1245. mdelay(1);
  1246. }
  1247. return false;
  1248. }
  1249. done:
  1250. return true;
  1251. }
  1252. union external_encoder_control {
  1253. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1254. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1255. };
  1256. static void
  1257. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1258. struct drm_encoder *ext_encoder,
  1259. int action)
  1260. {
  1261. struct drm_device *dev = encoder->dev;
  1262. struct radeon_device *rdev = dev->dev_private;
  1263. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1264. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1265. union external_encoder_control args;
  1266. struct drm_connector *connector;
  1267. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1268. u8 frev, crev;
  1269. int dp_clock = 0;
  1270. int dp_lane_count = 0;
  1271. int connector_object_id = 0;
  1272. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1273. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1274. connector = radeon_get_connector_for_encoder_init(encoder);
  1275. else
  1276. connector = radeon_get_connector_for_encoder(encoder);
  1277. if (connector) {
  1278. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1279. struct radeon_connector_atom_dig *dig_connector =
  1280. radeon_connector->con_priv;
  1281. dp_clock = dig_connector->dp_clock;
  1282. dp_lane_count = dig_connector->dp_lane_count;
  1283. connector_object_id =
  1284. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1285. }
  1286. memset(&args, 0, sizeof(args));
  1287. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1288. return;
  1289. switch (frev) {
  1290. case 1:
  1291. /* no params on frev 1 */
  1292. break;
  1293. case 2:
  1294. switch (crev) {
  1295. case 1:
  1296. case 2:
  1297. args.v1.sDigEncoder.ucAction = action;
  1298. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1299. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1300. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1301. if (dp_clock == 270000)
  1302. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1303. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1304. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1305. args.v1.sDigEncoder.ucLaneNum = 8;
  1306. else
  1307. args.v1.sDigEncoder.ucLaneNum = 4;
  1308. break;
  1309. case 3:
  1310. args.v3.sExtEncoder.ucAction = action;
  1311. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1312. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1313. else
  1314. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1315. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1316. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1317. if (dp_clock == 270000)
  1318. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1319. else if (dp_clock == 540000)
  1320. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1321. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1322. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1323. args.v3.sExtEncoder.ucLaneNum = 8;
  1324. else
  1325. args.v3.sExtEncoder.ucLaneNum = 4;
  1326. switch (ext_enum) {
  1327. case GRAPH_OBJECT_ENUM_ID1:
  1328. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1329. break;
  1330. case GRAPH_OBJECT_ENUM_ID2:
  1331. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1332. break;
  1333. case GRAPH_OBJECT_ENUM_ID3:
  1334. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1335. break;
  1336. }
  1337. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1338. break;
  1339. default:
  1340. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1341. return;
  1342. }
  1343. break;
  1344. default:
  1345. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1346. return;
  1347. }
  1348. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1349. }
  1350. static void
  1351. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1352. {
  1353. struct drm_device *dev = encoder->dev;
  1354. struct radeon_device *rdev = dev->dev_private;
  1355. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1356. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1357. ENABLE_YUV_PS_ALLOCATION args;
  1358. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1359. uint32_t temp, reg;
  1360. memset(&args, 0, sizeof(args));
  1361. if (rdev->family >= CHIP_R600)
  1362. reg = R600_BIOS_3_SCRATCH;
  1363. else
  1364. reg = RADEON_BIOS_3_SCRATCH;
  1365. /* XXX: fix up scratch reg handling */
  1366. temp = RREG32(reg);
  1367. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1368. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1369. (radeon_crtc->crtc_id << 18)));
  1370. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1371. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1372. else
  1373. WREG32(reg, 0);
  1374. if (enable)
  1375. args.ucEnable = ATOM_ENABLE;
  1376. args.ucCRTC = radeon_crtc->crtc_id;
  1377. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1378. WREG32(reg, temp);
  1379. }
  1380. static void
  1381. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1382. {
  1383. struct drm_device *dev = encoder->dev;
  1384. struct radeon_device *rdev = dev->dev_private;
  1385. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1386. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1387. int index = 0;
  1388. memset(&args, 0, sizeof(args));
  1389. switch (radeon_encoder->encoder_id) {
  1390. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1391. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1392. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1393. break;
  1394. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1395. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1396. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1397. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1398. break;
  1399. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1400. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1401. break;
  1402. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1403. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1404. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1405. else
  1406. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1407. break;
  1408. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1409. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1410. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1411. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1412. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1413. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1414. else
  1415. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1416. break;
  1417. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1418. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1419. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1420. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1421. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1422. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1423. else
  1424. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1425. break;
  1426. default:
  1427. return;
  1428. }
  1429. switch (mode) {
  1430. case DRM_MODE_DPMS_ON:
  1431. args.ucAction = ATOM_ENABLE;
  1432. /* workaround for DVOOutputControl on some RS690 systems */
  1433. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1434. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1435. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1436. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1437. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1438. } else
  1439. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1440. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1441. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1442. atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
  1443. }
  1444. break;
  1445. case DRM_MODE_DPMS_STANDBY:
  1446. case DRM_MODE_DPMS_SUSPEND:
  1447. case DRM_MODE_DPMS_OFF:
  1448. args.ucAction = ATOM_DISABLE;
  1449. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1450. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1451. args.ucAction = ATOM_LCD_BLOFF;
  1452. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1453. }
  1454. break;
  1455. }
  1456. }
  1457. static void
  1458. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1459. {
  1460. struct drm_device *dev = encoder->dev;
  1461. struct radeon_device *rdev = dev->dev_private;
  1462. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1463. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1464. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1465. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1466. struct radeon_connector *radeon_connector = NULL;
  1467. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1468. bool travis_quirk = false;
  1469. if (connector) {
  1470. radeon_connector = to_radeon_connector(connector);
  1471. radeon_dig_connector = radeon_connector->con_priv;
  1472. if ((radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  1473. ENCODER_OBJECT_ID_TRAVIS) &&
  1474. (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  1475. !ASIC_IS_DCE5(rdev))
  1476. travis_quirk = true;
  1477. }
  1478. switch (mode) {
  1479. case DRM_MODE_DPMS_ON:
  1480. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1481. if (!connector)
  1482. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1483. else
  1484. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1485. /* setup and enable the encoder */
  1486. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1487. atombios_dig_encoder_setup(encoder,
  1488. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1489. dig->panel_mode);
  1490. if (ext_encoder) {
  1491. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1492. atombios_external_encoder_setup(encoder, ext_encoder,
  1493. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1494. }
  1495. } else if (ASIC_IS_DCE4(rdev)) {
  1496. /* setup and enable the encoder */
  1497. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1498. } else {
  1499. /* setup and enable the encoder and transmitter */
  1500. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1501. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1502. }
  1503. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1504. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1505. atombios_set_edp_panel_power(connector,
  1506. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1507. radeon_dig_connector->edp_on = true;
  1508. }
  1509. }
  1510. /* enable the transmitter */
  1511. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1512. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1513. /* DP_SET_POWER_D0 is set in radeon_dp_link_train */
  1514. radeon_dp_link_train(encoder, connector);
  1515. if (ASIC_IS_DCE4(rdev))
  1516. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1517. }
  1518. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1519. atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
  1520. if (ext_encoder)
  1521. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1522. break;
  1523. case DRM_MODE_DPMS_STANDBY:
  1524. case DRM_MODE_DPMS_SUSPEND:
  1525. case DRM_MODE_DPMS_OFF:
  1526. /* don't power off encoders with active MST links */
  1527. if (dig->active_mst_links)
  1528. return;
  1529. if (ASIC_IS_DCE4(rdev)) {
  1530. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector)
  1531. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1532. }
  1533. if (ext_encoder)
  1534. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1535. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1536. atombios_dig_transmitter_setup(encoder,
  1537. ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1538. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) &&
  1539. connector && !travis_quirk)
  1540. radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
  1541. if (ASIC_IS_DCE4(rdev)) {
  1542. /* disable the transmitter */
  1543. atombios_dig_transmitter_setup(encoder,
  1544. ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1545. } else {
  1546. /* disable the encoder and transmitter */
  1547. atombios_dig_transmitter_setup(encoder,
  1548. ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1549. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1550. }
  1551. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1552. if (travis_quirk)
  1553. radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
  1554. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1555. atombios_set_edp_panel_power(connector,
  1556. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1557. radeon_dig_connector->edp_on = false;
  1558. }
  1559. }
  1560. break;
  1561. }
  1562. }
  1563. static void
  1564. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1565. {
  1566. struct drm_device *dev = encoder->dev;
  1567. struct radeon_device *rdev = dev->dev_private;
  1568. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1569. int encoder_mode = atombios_get_encoder_mode(encoder);
  1570. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1571. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1572. radeon_encoder->active_device);
  1573. if ((radeon_audio != 0) &&
  1574. ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
  1575. ENCODER_MODE_IS_DP(encoder_mode)))
  1576. radeon_audio_dpms(encoder, mode);
  1577. switch (radeon_encoder->encoder_id) {
  1578. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1579. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1580. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1581. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1582. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1583. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1584. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1585. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1586. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1587. break;
  1588. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1589. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1590. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1591. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1592. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1593. radeon_atom_encoder_dpms_dig(encoder, mode);
  1594. break;
  1595. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1596. if (ASIC_IS_DCE5(rdev)) {
  1597. switch (mode) {
  1598. case DRM_MODE_DPMS_ON:
  1599. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1600. break;
  1601. case DRM_MODE_DPMS_STANDBY:
  1602. case DRM_MODE_DPMS_SUSPEND:
  1603. case DRM_MODE_DPMS_OFF:
  1604. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1605. break;
  1606. }
  1607. } else if (ASIC_IS_DCE3(rdev))
  1608. radeon_atom_encoder_dpms_dig(encoder, mode);
  1609. else
  1610. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1611. break;
  1612. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1613. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1614. if (ASIC_IS_DCE5(rdev)) {
  1615. switch (mode) {
  1616. case DRM_MODE_DPMS_ON:
  1617. atombios_dac_setup(encoder, ATOM_ENABLE);
  1618. break;
  1619. case DRM_MODE_DPMS_STANDBY:
  1620. case DRM_MODE_DPMS_SUSPEND:
  1621. case DRM_MODE_DPMS_OFF:
  1622. atombios_dac_setup(encoder, ATOM_DISABLE);
  1623. break;
  1624. }
  1625. } else
  1626. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1627. break;
  1628. default:
  1629. return;
  1630. }
  1631. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1632. }
  1633. union crtc_source_param {
  1634. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1635. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1636. };
  1637. static void
  1638. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1639. {
  1640. struct drm_device *dev = encoder->dev;
  1641. struct radeon_device *rdev = dev->dev_private;
  1642. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1643. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1644. union crtc_source_param args;
  1645. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1646. uint8_t frev, crev;
  1647. struct radeon_encoder_atom_dig *dig;
  1648. memset(&args, 0, sizeof(args));
  1649. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1650. return;
  1651. switch (frev) {
  1652. case 1:
  1653. switch (crev) {
  1654. case 1:
  1655. default:
  1656. if (ASIC_IS_AVIVO(rdev))
  1657. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1658. else {
  1659. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1660. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1661. } else {
  1662. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1663. }
  1664. }
  1665. switch (radeon_encoder->encoder_id) {
  1666. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1667. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1668. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1669. break;
  1670. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1671. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1672. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1673. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1674. else
  1675. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1676. break;
  1677. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1678. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1679. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1680. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1681. break;
  1682. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1683. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1684. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1685. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1686. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1687. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1688. else
  1689. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1690. break;
  1691. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1692. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1693. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1694. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1695. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1696. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1697. else
  1698. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1699. break;
  1700. }
  1701. break;
  1702. case 2:
  1703. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1704. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1705. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1706. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1707. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1708. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1709. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1710. else
  1711. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1712. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1713. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1714. } else {
  1715. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1716. }
  1717. switch (radeon_encoder->encoder_id) {
  1718. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1719. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1720. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1721. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1722. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1723. dig = radeon_encoder->enc_priv;
  1724. switch (dig->dig_encoder) {
  1725. case 0:
  1726. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1727. break;
  1728. case 1:
  1729. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1730. break;
  1731. case 2:
  1732. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1733. break;
  1734. case 3:
  1735. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1736. break;
  1737. case 4:
  1738. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1739. break;
  1740. case 5:
  1741. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1742. break;
  1743. case 6:
  1744. args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
  1745. break;
  1746. }
  1747. break;
  1748. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1749. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1750. break;
  1751. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1752. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1753. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1754. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1755. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1756. else
  1757. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1758. break;
  1759. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1760. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1761. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1762. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1763. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1764. else
  1765. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1766. break;
  1767. }
  1768. break;
  1769. }
  1770. break;
  1771. default:
  1772. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1773. return;
  1774. }
  1775. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1776. /* update scratch regs with new routing */
  1777. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1778. }
  1779. void
  1780. atombios_set_mst_encoder_crtc_source(struct drm_encoder *encoder, int fe)
  1781. {
  1782. struct drm_device *dev = encoder->dev;
  1783. struct radeon_device *rdev = dev->dev_private;
  1784. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1785. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1786. uint8_t frev, crev;
  1787. union crtc_source_param args;
  1788. memset(&args, 0, sizeof(args));
  1789. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1790. return;
  1791. if (frev != 1 && crev != 2)
  1792. DRM_ERROR("Unknown table for MST %d, %d\n", frev, crev);
  1793. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1794. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_DP_MST;
  1795. switch (fe) {
  1796. case 0:
  1797. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1798. break;
  1799. case 1:
  1800. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1801. break;
  1802. case 2:
  1803. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1804. break;
  1805. case 3:
  1806. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1807. break;
  1808. case 4:
  1809. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1810. break;
  1811. case 5:
  1812. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1813. break;
  1814. case 6:
  1815. args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
  1816. break;
  1817. }
  1818. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1819. }
  1820. static void
  1821. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1822. struct drm_display_mode *mode)
  1823. {
  1824. struct drm_device *dev = encoder->dev;
  1825. struct radeon_device *rdev = dev->dev_private;
  1826. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1827. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1828. /* Funky macbooks */
  1829. if ((dev->pdev->device == 0x71C5) &&
  1830. (dev->pdev->subsystem_vendor == 0x106b) &&
  1831. (dev->pdev->subsystem_device == 0x0080)) {
  1832. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1833. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1834. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1835. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1836. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1837. }
  1838. }
  1839. /* set scaler clears this on some chips */
  1840. if (ASIC_IS_AVIVO(rdev) &&
  1841. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1842. if (ASIC_IS_DCE8(rdev)) {
  1843. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1844. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
  1845. CIK_INTERLEAVE_EN);
  1846. else
  1847. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1848. } else if (ASIC_IS_DCE4(rdev)) {
  1849. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1850. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1851. EVERGREEN_INTERLEAVE_EN);
  1852. else
  1853. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1854. } else {
  1855. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1856. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1857. AVIVO_D1MODE_INTERLEAVE_EN);
  1858. else
  1859. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1860. }
  1861. }
  1862. }
  1863. void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx)
  1864. {
  1865. if (enc_idx < 0)
  1866. return;
  1867. rdev->mode_info.active_encoders &= ~(1 << enc_idx);
  1868. }
  1869. int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx)
  1870. {
  1871. struct drm_device *dev = encoder->dev;
  1872. struct radeon_device *rdev = dev->dev_private;
  1873. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1874. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1875. struct drm_encoder *test_encoder;
  1876. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1877. uint32_t dig_enc_in_use = 0;
  1878. int enc_idx = -1;
  1879. if (fe_idx >= 0) {
  1880. enc_idx = fe_idx;
  1881. goto assigned;
  1882. }
  1883. if (ASIC_IS_DCE6(rdev)) {
  1884. /* DCE6 */
  1885. switch (radeon_encoder->encoder_id) {
  1886. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1887. if (dig->linkb)
  1888. enc_idx = 1;
  1889. else
  1890. enc_idx = 0;
  1891. break;
  1892. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1893. if (dig->linkb)
  1894. enc_idx = 3;
  1895. else
  1896. enc_idx = 2;
  1897. break;
  1898. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1899. if (dig->linkb)
  1900. enc_idx = 5;
  1901. else
  1902. enc_idx = 4;
  1903. break;
  1904. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1905. enc_idx = 6;
  1906. break;
  1907. }
  1908. goto assigned;
  1909. } else if (ASIC_IS_DCE4(rdev)) {
  1910. /* DCE4/5 */
  1911. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1912. /* ontario follows DCE4 */
  1913. if (rdev->family == CHIP_PALM) {
  1914. if (dig->linkb)
  1915. enc_idx = 1;
  1916. else
  1917. enc_idx = 0;
  1918. } else
  1919. /* llano follows DCE3.2 */
  1920. enc_idx = radeon_crtc->crtc_id;
  1921. } else {
  1922. switch (radeon_encoder->encoder_id) {
  1923. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1924. if (dig->linkb)
  1925. enc_idx = 1;
  1926. else
  1927. enc_idx = 0;
  1928. break;
  1929. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1930. if (dig->linkb)
  1931. enc_idx = 3;
  1932. else
  1933. enc_idx = 2;
  1934. break;
  1935. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1936. if (dig->linkb)
  1937. enc_idx = 5;
  1938. else
  1939. enc_idx = 4;
  1940. break;
  1941. }
  1942. }
  1943. goto assigned;
  1944. }
  1945. /* on DCE32 and encoder can driver any block so just crtc id */
  1946. if (ASIC_IS_DCE32(rdev)) {
  1947. enc_idx = radeon_crtc->crtc_id;
  1948. goto assigned;
  1949. }
  1950. /* on DCE3 - LVTMA can only be driven by DIGB */
  1951. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1952. struct radeon_encoder *radeon_test_encoder;
  1953. if (encoder == test_encoder)
  1954. continue;
  1955. if (!radeon_encoder_is_digital(test_encoder))
  1956. continue;
  1957. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1958. dig = radeon_test_encoder->enc_priv;
  1959. if (dig->dig_encoder >= 0)
  1960. dig_enc_in_use |= (1 << dig->dig_encoder);
  1961. }
  1962. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1963. if (dig_enc_in_use & 0x2)
  1964. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1965. return 1;
  1966. }
  1967. if (!(dig_enc_in_use & 1))
  1968. return 0;
  1969. return 1;
  1970. assigned:
  1971. if (enc_idx == -1) {
  1972. DRM_ERROR("Got encoder index incorrect - returning 0\n");
  1973. return 0;
  1974. }
  1975. if (rdev->mode_info.active_encoders & (1 << enc_idx)) {
  1976. DRM_ERROR("chosen encoder in use %d\n", enc_idx);
  1977. }
  1978. rdev->mode_info.active_encoders |= (1 << enc_idx);
  1979. return enc_idx;
  1980. }
  1981. /* This only needs to be called once at startup */
  1982. void
  1983. radeon_atom_encoder_init(struct radeon_device *rdev)
  1984. {
  1985. struct drm_device *dev = rdev->ddev;
  1986. struct drm_encoder *encoder;
  1987. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1988. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1989. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1990. switch (radeon_encoder->encoder_id) {
  1991. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1992. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1993. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1994. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1995. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1996. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1997. break;
  1998. default:
  1999. break;
  2000. }
  2001. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  2002. atombios_external_encoder_setup(encoder, ext_encoder,
  2003. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  2004. }
  2005. }
  2006. static void
  2007. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  2008. struct drm_display_mode *mode,
  2009. struct drm_display_mode *adjusted_mode)
  2010. {
  2011. struct drm_device *dev = encoder->dev;
  2012. struct radeon_device *rdev = dev->dev_private;
  2013. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2014. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2015. int encoder_mode;
  2016. radeon_encoder->pixel_clock = adjusted_mode->clock;
  2017. /* need to call this here rather than in prepare() since we need some crtc info */
  2018. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2019. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  2020. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  2021. atombios_yuv_setup(encoder, true);
  2022. else
  2023. atombios_yuv_setup(encoder, false);
  2024. }
  2025. switch (radeon_encoder->encoder_id) {
  2026. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2027. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2028. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2029. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2030. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  2031. break;
  2032. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2033. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2034. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2035. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2036. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2037. /* handled in dpms */
  2038. break;
  2039. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2040. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2041. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2042. atombios_dvo_setup(encoder, ATOM_ENABLE);
  2043. break;
  2044. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2045. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2046. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2047. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2048. atombios_dac_setup(encoder, ATOM_ENABLE);
  2049. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  2050. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2051. atombios_tv_setup(encoder, ATOM_ENABLE);
  2052. else
  2053. atombios_tv_setup(encoder, ATOM_DISABLE);
  2054. }
  2055. break;
  2056. }
  2057. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  2058. encoder_mode = atombios_get_encoder_mode(encoder);
  2059. if (connector && (radeon_audio != 0) &&
  2060. ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
  2061. ENCODER_MODE_IS_DP(encoder_mode)))
  2062. radeon_audio_mode_set(encoder, adjusted_mode);
  2063. }
  2064. static bool
  2065. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2066. {
  2067. struct drm_device *dev = encoder->dev;
  2068. struct radeon_device *rdev = dev->dev_private;
  2069. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2070. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2071. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  2072. ATOM_DEVICE_CV_SUPPORT |
  2073. ATOM_DEVICE_CRT_SUPPORT)) {
  2074. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  2075. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  2076. uint8_t frev, crev;
  2077. memset(&args, 0, sizeof(args));
  2078. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2079. return false;
  2080. args.sDacload.ucMisc = 0;
  2081. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  2082. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  2083. args.sDacload.ucDacType = ATOM_DAC_A;
  2084. else
  2085. args.sDacload.ucDacType = ATOM_DAC_B;
  2086. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  2087. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  2088. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  2089. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  2090. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2091. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  2092. if (crev >= 3)
  2093. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2094. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2095. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  2096. if (crev >= 3)
  2097. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2098. }
  2099. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2100. return true;
  2101. } else
  2102. return false;
  2103. }
  2104. static enum drm_connector_status
  2105. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2106. {
  2107. struct drm_device *dev = encoder->dev;
  2108. struct radeon_device *rdev = dev->dev_private;
  2109. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2110. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2111. uint32_t bios_0_scratch;
  2112. if (!atombios_dac_load_detect(encoder, connector)) {
  2113. DRM_DEBUG_KMS("detect returned false \n");
  2114. return connector_status_unknown;
  2115. }
  2116. if (rdev->family >= CHIP_R600)
  2117. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2118. else
  2119. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2120. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2121. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2122. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2123. return connector_status_connected;
  2124. }
  2125. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2126. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2127. return connector_status_connected;
  2128. }
  2129. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2130. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2131. return connector_status_connected;
  2132. }
  2133. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2134. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2135. return connector_status_connected; /* CTV */
  2136. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2137. return connector_status_connected; /* STV */
  2138. }
  2139. return connector_status_disconnected;
  2140. }
  2141. static enum drm_connector_status
  2142. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2143. {
  2144. struct drm_device *dev = encoder->dev;
  2145. struct radeon_device *rdev = dev->dev_private;
  2146. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2147. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2148. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2149. u32 bios_0_scratch;
  2150. if (!ASIC_IS_DCE4(rdev))
  2151. return connector_status_unknown;
  2152. if (!ext_encoder)
  2153. return connector_status_unknown;
  2154. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2155. return connector_status_unknown;
  2156. /* load detect on the dp bridge */
  2157. atombios_external_encoder_setup(encoder, ext_encoder,
  2158. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2159. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2160. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2161. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2162. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2163. return connector_status_connected;
  2164. }
  2165. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2166. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2167. return connector_status_connected;
  2168. }
  2169. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2170. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2171. return connector_status_connected;
  2172. }
  2173. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2174. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2175. return connector_status_connected; /* CTV */
  2176. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2177. return connector_status_connected; /* STV */
  2178. }
  2179. return connector_status_disconnected;
  2180. }
  2181. void
  2182. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2183. {
  2184. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2185. if (ext_encoder)
  2186. /* ddc_setup on the dp bridge */
  2187. atombios_external_encoder_setup(encoder, ext_encoder,
  2188. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2189. }
  2190. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2191. {
  2192. struct radeon_device *rdev = encoder->dev->dev_private;
  2193. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2194. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2195. if ((radeon_encoder->active_device &
  2196. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2197. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2198. ENCODER_OBJECT_ID_NONE)) {
  2199. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2200. if (dig) {
  2201. if (dig->dig_encoder >= 0)
  2202. radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
  2203. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder, -1);
  2204. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2205. if (rdev->family >= CHIP_R600)
  2206. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2207. else
  2208. /* RS600/690/740 have only 1 afmt block */
  2209. dig->afmt = rdev->mode_info.afmt[0];
  2210. }
  2211. }
  2212. }
  2213. radeon_atom_output_lock(encoder, true);
  2214. if (connector) {
  2215. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2216. /* select the clock/data port if it uses a router */
  2217. if (radeon_connector->router.cd_valid)
  2218. radeon_router_select_cd_port(radeon_connector);
  2219. /* turn eDP panel on for mode set */
  2220. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2221. atombios_set_edp_panel_power(connector,
  2222. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2223. }
  2224. /* this is needed for the pll/ss setup to work correctly in some cases */
  2225. atombios_set_encoder_crtc_source(encoder);
  2226. /* set up the FMT blocks */
  2227. if (ASIC_IS_DCE8(rdev))
  2228. dce8_program_fmt(encoder);
  2229. else if (ASIC_IS_DCE4(rdev))
  2230. dce4_program_fmt(encoder);
  2231. else if (ASIC_IS_DCE3(rdev))
  2232. dce3_program_fmt(encoder);
  2233. else if (ASIC_IS_AVIVO(rdev))
  2234. avivo_program_fmt(encoder);
  2235. }
  2236. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2237. {
  2238. /* need to call this here as we need the crtc set up */
  2239. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2240. radeon_atom_output_lock(encoder, false);
  2241. }
  2242. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2243. {
  2244. struct drm_device *dev = encoder->dev;
  2245. struct radeon_device *rdev = dev->dev_private;
  2246. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2247. struct radeon_encoder_atom_dig *dig;
  2248. /* check for pre-DCE3 cards with shared encoders;
  2249. * can't really use the links individually, so don't disable
  2250. * the encoder if it's in use by another connector
  2251. */
  2252. if (!ASIC_IS_DCE3(rdev)) {
  2253. struct drm_encoder *other_encoder;
  2254. struct radeon_encoder *other_radeon_encoder;
  2255. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2256. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2257. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2258. drm_helper_encoder_in_use(other_encoder))
  2259. goto disable_done;
  2260. }
  2261. }
  2262. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2263. switch (radeon_encoder->encoder_id) {
  2264. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2265. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2266. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2267. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2268. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2269. break;
  2270. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2271. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2272. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2273. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2274. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2275. /* handled in dpms */
  2276. break;
  2277. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2278. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2279. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2280. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2281. break;
  2282. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2283. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2284. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2285. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2286. atombios_dac_setup(encoder, ATOM_DISABLE);
  2287. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2288. atombios_tv_setup(encoder, ATOM_DISABLE);
  2289. break;
  2290. }
  2291. disable_done:
  2292. if (radeon_encoder_is_digital(encoder)) {
  2293. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2294. if (rdev->asic->display.hdmi_enable)
  2295. radeon_hdmi_enable(rdev, encoder, false);
  2296. }
  2297. if (atombios_get_encoder_mode(encoder) != ATOM_ENCODER_MODE_DP_MST) {
  2298. dig = radeon_encoder->enc_priv;
  2299. radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
  2300. dig->dig_encoder = -1;
  2301. radeon_encoder->active_device = 0;
  2302. }
  2303. } else
  2304. radeon_encoder->active_device = 0;
  2305. }
  2306. /* these are handled by the primary encoders */
  2307. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2308. {
  2309. }
  2310. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2311. {
  2312. }
  2313. static void
  2314. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2315. struct drm_display_mode *mode,
  2316. struct drm_display_mode *adjusted_mode)
  2317. {
  2318. }
  2319. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2320. {
  2321. }
  2322. static void
  2323. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2324. {
  2325. }
  2326. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2327. const struct drm_display_mode *mode,
  2328. struct drm_display_mode *adjusted_mode)
  2329. {
  2330. return true;
  2331. }
  2332. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2333. .dpms = radeon_atom_ext_dpms,
  2334. .mode_fixup = radeon_atom_ext_mode_fixup,
  2335. .prepare = radeon_atom_ext_prepare,
  2336. .mode_set = radeon_atom_ext_mode_set,
  2337. .commit = radeon_atom_ext_commit,
  2338. .disable = radeon_atom_ext_disable,
  2339. /* no detect for TMDS/LVDS yet */
  2340. };
  2341. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2342. .dpms = radeon_atom_encoder_dpms,
  2343. .mode_fixup = radeon_atom_mode_fixup,
  2344. .prepare = radeon_atom_encoder_prepare,
  2345. .mode_set = radeon_atom_encoder_mode_set,
  2346. .commit = radeon_atom_encoder_commit,
  2347. .disable = radeon_atom_encoder_disable,
  2348. .detect = radeon_atom_dig_detect,
  2349. };
  2350. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2351. .dpms = radeon_atom_encoder_dpms,
  2352. .mode_fixup = radeon_atom_mode_fixup,
  2353. .prepare = radeon_atom_encoder_prepare,
  2354. .mode_set = radeon_atom_encoder_mode_set,
  2355. .commit = radeon_atom_encoder_commit,
  2356. .detect = radeon_atom_dac_detect,
  2357. };
  2358. void radeon_enc_destroy(struct drm_encoder *encoder)
  2359. {
  2360. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2361. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2362. radeon_atom_backlight_exit(radeon_encoder);
  2363. kfree(radeon_encoder->enc_priv);
  2364. drm_encoder_cleanup(encoder);
  2365. kfree(radeon_encoder);
  2366. }
  2367. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2368. .destroy = radeon_enc_destroy,
  2369. };
  2370. static struct radeon_encoder_atom_dac *
  2371. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2372. {
  2373. struct drm_device *dev = radeon_encoder->base.dev;
  2374. struct radeon_device *rdev = dev->dev_private;
  2375. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2376. if (!dac)
  2377. return NULL;
  2378. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2379. return dac;
  2380. }
  2381. static struct radeon_encoder_atom_dig *
  2382. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2383. {
  2384. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2385. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2386. if (!dig)
  2387. return NULL;
  2388. /* coherent mode by default */
  2389. dig->coherent_mode = true;
  2390. dig->dig_encoder = -1;
  2391. if (encoder_enum == 2)
  2392. dig->linkb = true;
  2393. else
  2394. dig->linkb = false;
  2395. return dig;
  2396. }
  2397. void
  2398. radeon_add_atom_encoder(struct drm_device *dev,
  2399. uint32_t encoder_enum,
  2400. uint32_t supported_device,
  2401. u16 caps)
  2402. {
  2403. struct radeon_device *rdev = dev->dev_private;
  2404. struct drm_encoder *encoder;
  2405. struct radeon_encoder *radeon_encoder;
  2406. /* see if we already added it */
  2407. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2408. radeon_encoder = to_radeon_encoder(encoder);
  2409. if (radeon_encoder->encoder_enum == encoder_enum) {
  2410. radeon_encoder->devices |= supported_device;
  2411. return;
  2412. }
  2413. }
  2414. /* add a new one */
  2415. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2416. if (!radeon_encoder)
  2417. return;
  2418. encoder = &radeon_encoder->base;
  2419. switch (rdev->num_crtc) {
  2420. case 1:
  2421. encoder->possible_crtcs = 0x1;
  2422. break;
  2423. case 2:
  2424. default:
  2425. encoder->possible_crtcs = 0x3;
  2426. break;
  2427. case 4:
  2428. encoder->possible_crtcs = 0xf;
  2429. break;
  2430. case 6:
  2431. encoder->possible_crtcs = 0x3f;
  2432. break;
  2433. }
  2434. radeon_encoder->enc_priv = NULL;
  2435. radeon_encoder->encoder_enum = encoder_enum;
  2436. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2437. radeon_encoder->devices = supported_device;
  2438. radeon_encoder->rmx_type = RMX_OFF;
  2439. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2440. radeon_encoder->is_ext_encoder = false;
  2441. radeon_encoder->caps = caps;
  2442. switch (radeon_encoder->encoder_id) {
  2443. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2444. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2445. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2446. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2447. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2448. radeon_encoder->rmx_type = RMX_FULL;
  2449. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2450. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2451. } else {
  2452. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2453. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2454. }
  2455. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2456. break;
  2457. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2458. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2459. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2460. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2461. break;
  2462. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2463. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2464. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2465. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2466. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2467. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2468. break;
  2469. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2470. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2471. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2472. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2473. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2474. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2475. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2476. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2477. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2478. radeon_encoder->rmx_type = RMX_FULL;
  2479. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2480. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2481. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2482. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2483. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2484. } else {
  2485. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2486. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2487. }
  2488. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2489. break;
  2490. case ENCODER_OBJECT_ID_SI170B:
  2491. case ENCODER_OBJECT_ID_CH7303:
  2492. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2493. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2494. case ENCODER_OBJECT_ID_TITFP513:
  2495. case ENCODER_OBJECT_ID_VT1623:
  2496. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2497. case ENCODER_OBJECT_ID_TRAVIS:
  2498. case ENCODER_OBJECT_ID_NUTMEG:
  2499. /* these are handled by the primary encoders */
  2500. radeon_encoder->is_ext_encoder = true;
  2501. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2502. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2503. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2504. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2505. else
  2506. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2507. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2508. break;
  2509. }
  2510. }