atombios_dp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include "atom-bits.h"
  32. #include <drm/drm_dp_helper.h>
  33. /* move these to drm_dp_helper.c/h */
  34. #define DP_LINK_CONFIGURATION_SIZE 9
  35. #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
  36. static char *voltage_names[] = {
  37. "0.4V", "0.6V", "0.8V", "1.2V"
  38. };
  39. static char *pre_emph_names[] = {
  40. "0dB", "3.5dB", "6dB", "9.5dB"
  41. };
  42. /***** radeon AUX functions *****/
  43. /* Atom needs data in little endian format
  44. * so swap as appropriate when copying data to
  45. * or from atom. Note that atom operates on
  46. * dw units.
  47. */
  48. void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
  49. {
  50. #ifdef __BIG_ENDIAN
  51. u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
  52. u32 *dst32, *src32;
  53. int i;
  54. memcpy(src_tmp, src, num_bytes);
  55. src32 = (u32 *)src_tmp;
  56. dst32 = (u32 *)dst_tmp;
  57. if (to_le) {
  58. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  59. dst32[i] = cpu_to_le32(src32[i]);
  60. memcpy(dst, dst_tmp, num_bytes);
  61. } else {
  62. u8 dws = num_bytes & ~3;
  63. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  64. dst32[i] = le32_to_cpu(src32[i]);
  65. memcpy(dst, dst_tmp, dws);
  66. if (num_bytes % 4) {
  67. for (i = 0; i < (num_bytes % 4); i++)
  68. dst[dws+i] = dst_tmp[dws+i];
  69. }
  70. }
  71. #else
  72. memcpy(dst, src, num_bytes);
  73. #endif
  74. }
  75. union aux_channel_transaction {
  76. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  77. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  78. };
  79. static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
  80. u8 *send, int send_bytes,
  81. u8 *recv, int recv_size,
  82. u8 delay, u8 *ack)
  83. {
  84. struct drm_device *dev = chan->dev;
  85. struct radeon_device *rdev = dev->dev_private;
  86. union aux_channel_transaction args;
  87. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  88. unsigned char *base;
  89. int recv_bytes;
  90. int r = 0;
  91. memset(&args, 0, sizeof(args));
  92. mutex_lock(&chan->mutex);
  93. mutex_lock(&rdev->mode_info.atom_context->scratch_mutex);
  94. base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
  95. radeon_atom_copy_swap(base, send, send_bytes, true);
  96. args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
  97. args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4));
  98. args.v1.ucDataOutLen = 0;
  99. args.v1.ucChannelID = chan->rec.i2c_id;
  100. args.v1.ucDelay = delay / 10;
  101. if (ASIC_IS_DCE4(rdev))
  102. args.v2.ucHPD_ID = chan->rec.hpd;
  103. atom_execute_table_scratch_unlocked(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  104. *ack = args.v1.ucReplyStatus;
  105. /* timeout */
  106. if (args.v1.ucReplyStatus == 1) {
  107. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  108. r = -ETIMEDOUT;
  109. goto done;
  110. }
  111. /* flags not zero */
  112. if (args.v1.ucReplyStatus == 2) {
  113. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  114. r = -EIO;
  115. goto done;
  116. }
  117. /* error */
  118. if (args.v1.ucReplyStatus == 3) {
  119. DRM_DEBUG_KMS("dp_aux_ch error\n");
  120. r = -EIO;
  121. goto done;
  122. }
  123. recv_bytes = args.v1.ucDataOutLen;
  124. if (recv_bytes > recv_size)
  125. recv_bytes = recv_size;
  126. if (recv && recv_size)
  127. radeon_atom_copy_swap(recv, base + 16, recv_bytes, false);
  128. r = recv_bytes;
  129. done:
  130. mutex_unlock(&rdev->mode_info.atom_context->scratch_mutex);
  131. mutex_unlock(&chan->mutex);
  132. return r;
  133. }
  134. #define BARE_ADDRESS_SIZE 3
  135. #define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
  136. static ssize_t
  137. radeon_dp_aux_transfer_atom(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
  138. {
  139. struct radeon_i2c_chan *chan =
  140. container_of(aux, struct radeon_i2c_chan, aux);
  141. int ret;
  142. u8 tx_buf[20];
  143. size_t tx_size;
  144. u8 ack, delay = 0;
  145. if (WARN_ON(msg->size > 16))
  146. return -E2BIG;
  147. tx_buf[0] = msg->address & 0xff;
  148. tx_buf[1] = (msg->address >> 8) & 0xff;
  149. tx_buf[2] = (msg->request << 4) |
  150. ((msg->address >> 16) & 0xf);
  151. tx_buf[3] = msg->size ? (msg->size - 1) : 0;
  152. switch (msg->request & ~DP_AUX_I2C_MOT) {
  153. case DP_AUX_NATIVE_WRITE:
  154. case DP_AUX_I2C_WRITE:
  155. /* The atom implementation only supports writes with a max payload of
  156. * 12 bytes since it uses 4 bits for the total count (header + payload)
  157. * in the parameter space. The atom interface supports 16 byte
  158. * payloads for reads. The hw itself supports up to 16 bytes of payload.
  159. */
  160. if (WARN_ON_ONCE(msg->size > 12))
  161. return -E2BIG;
  162. /* tx_size needs to be 4 even for bare address packets since the atom
  163. * table needs the info in tx_buf[3].
  164. */
  165. tx_size = HEADER_SIZE + msg->size;
  166. if (msg->size == 0)
  167. tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
  168. else
  169. tx_buf[3] |= tx_size << 4;
  170. memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
  171. ret = radeon_process_aux_ch(chan,
  172. tx_buf, tx_size, NULL, 0, delay, &ack);
  173. if (ret >= 0)
  174. /* Return payload size. */
  175. ret = msg->size;
  176. break;
  177. case DP_AUX_NATIVE_READ:
  178. case DP_AUX_I2C_READ:
  179. /* tx_size needs to be 4 even for bare address packets since the atom
  180. * table needs the info in tx_buf[3].
  181. */
  182. tx_size = HEADER_SIZE;
  183. if (msg->size == 0)
  184. tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
  185. else
  186. tx_buf[3] |= tx_size << 4;
  187. ret = radeon_process_aux_ch(chan,
  188. tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
  189. break;
  190. default:
  191. ret = -EINVAL;
  192. break;
  193. }
  194. if (ret >= 0)
  195. msg->reply = ack >> 4;
  196. return ret;
  197. }
  198. void radeon_dp_aux_init(struct radeon_connector *radeon_connector)
  199. {
  200. struct drm_device *dev = radeon_connector->base.dev;
  201. struct radeon_device *rdev = dev->dev_private;
  202. int ret;
  203. radeon_connector->ddc_bus->rec.hpd = radeon_connector->hpd.hpd;
  204. radeon_connector->ddc_bus->aux.dev = radeon_connector->base.kdev;
  205. if (ASIC_IS_DCE5(rdev)) {
  206. if (radeon_auxch)
  207. radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_native;
  208. else
  209. radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom;
  210. } else {
  211. radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom;
  212. }
  213. ret = drm_dp_aux_register(&radeon_connector->ddc_bus->aux);
  214. if (!ret)
  215. radeon_connector->ddc_bus->has_aux = true;
  216. WARN(ret, "drm_dp_aux_register() failed with error %d\n", ret);
  217. }
  218. /***** general DP utility functions *****/
  219. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_LEVEL_3
  220. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPH_LEVEL_3
  221. static void dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE],
  222. int lane_count,
  223. u8 train_set[4])
  224. {
  225. u8 v = 0;
  226. u8 p = 0;
  227. int lane;
  228. for (lane = 0; lane < lane_count; lane++) {
  229. u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  230. u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  231. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  232. lane,
  233. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  234. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  235. if (this_v > v)
  236. v = this_v;
  237. if (this_p > p)
  238. p = this_p;
  239. }
  240. if (v >= DP_VOLTAGE_MAX)
  241. v |= DP_TRAIN_MAX_SWING_REACHED;
  242. if (p >= DP_PRE_EMPHASIS_MAX)
  243. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  244. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  245. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  246. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  247. for (lane = 0; lane < 4; lane++)
  248. train_set[lane] = v | p;
  249. }
  250. /* convert bits per color to bits per pixel */
  251. /* get bpc from the EDID */
  252. static int convert_bpc_to_bpp(int bpc)
  253. {
  254. if (bpc == 0)
  255. return 24;
  256. else
  257. return bpc * 3;
  258. }
  259. /* get the max pix clock supported by the link rate and lane num */
  260. static int dp_get_max_dp_pix_clock(int link_rate,
  261. int lane_num,
  262. int bpp)
  263. {
  264. return (link_rate * lane_num * 8) / bpp;
  265. }
  266. /***** radeon specific DP functions *****/
  267. int radeon_dp_get_max_link_rate(struct drm_connector *connector,
  268. const u8 dpcd[DP_DPCD_SIZE])
  269. {
  270. int max_link_rate;
  271. if (radeon_connector_is_dp12_capable(connector))
  272. max_link_rate = min(drm_dp_max_link_rate(dpcd), 540000);
  273. else
  274. max_link_rate = min(drm_dp_max_link_rate(dpcd), 270000);
  275. return max_link_rate;
  276. }
  277. /* First get the min lane# when low rate is used according to pixel clock
  278. * (prefer low rate), second check max lane# supported by DP panel,
  279. * if the max lane# < low rate lane# then use max lane# instead.
  280. */
  281. static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
  282. const u8 dpcd[DP_DPCD_SIZE],
  283. int pix_clock)
  284. {
  285. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  286. int max_link_rate = radeon_dp_get_max_link_rate(connector, dpcd);
  287. int max_lane_num = drm_dp_max_lane_count(dpcd);
  288. int lane_num;
  289. int max_dp_pix_clock;
  290. for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
  291. max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
  292. if (pix_clock <= max_dp_pix_clock)
  293. break;
  294. }
  295. return lane_num;
  296. }
  297. static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
  298. const u8 dpcd[DP_DPCD_SIZE],
  299. int pix_clock)
  300. {
  301. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  302. int lane_num, max_pix_clock;
  303. if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  304. ENCODER_OBJECT_ID_NUTMEG)
  305. return 270000;
  306. lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
  307. max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
  308. if (pix_clock <= max_pix_clock)
  309. return 162000;
  310. max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
  311. if (pix_clock <= max_pix_clock)
  312. return 270000;
  313. if (radeon_connector_is_dp12_capable(connector)) {
  314. max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
  315. if (pix_clock <= max_pix_clock)
  316. return 540000;
  317. }
  318. return radeon_dp_get_max_link_rate(connector, dpcd);
  319. }
  320. static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
  321. int action, int dp_clock,
  322. u8 ucconfig, u8 lane_num)
  323. {
  324. DP_ENCODER_SERVICE_PARAMETERS args;
  325. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  326. memset(&args, 0, sizeof(args));
  327. args.ucLinkClock = dp_clock / 10;
  328. args.ucConfig = ucconfig;
  329. args.ucAction = action;
  330. args.ucLaneNum = lane_num;
  331. args.ucStatus = 0;
  332. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  333. return args.ucStatus;
  334. }
  335. u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
  336. {
  337. struct drm_device *dev = radeon_connector->base.dev;
  338. struct radeon_device *rdev = dev->dev_private;
  339. return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  340. radeon_connector->ddc_bus->rec.i2c_id, 0);
  341. }
  342. static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
  343. {
  344. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  345. u8 buf[3];
  346. if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  347. return;
  348. if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3)
  349. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  350. buf[0], buf[1], buf[2]);
  351. if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3)
  352. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  353. buf[0], buf[1], buf[2]);
  354. }
  355. bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
  356. {
  357. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  358. u8 msg[DP_DPCD_SIZE];
  359. int ret, i;
  360. for (i = 0; i < 7; i++) {
  361. ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_DPCD_REV, msg,
  362. DP_DPCD_SIZE);
  363. if (ret == DP_DPCD_SIZE) {
  364. memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
  365. DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd),
  366. dig_connector->dpcd);
  367. radeon_dp_probe_oui(radeon_connector);
  368. return true;
  369. }
  370. }
  371. dig_connector->dpcd[0] = 0;
  372. return false;
  373. }
  374. int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  375. struct drm_connector *connector)
  376. {
  377. struct drm_device *dev = encoder->dev;
  378. struct radeon_device *rdev = dev->dev_private;
  379. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  380. struct radeon_connector_atom_dig *dig_connector;
  381. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  382. u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
  383. u8 tmp;
  384. if (!ASIC_IS_DCE4(rdev))
  385. return panel_mode;
  386. if (!radeon_connector->con_priv)
  387. return panel_mode;
  388. dig_connector = radeon_connector->con_priv;
  389. if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
  390. /* DP bridge chips */
  391. if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
  392. DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
  393. if (tmp & 1)
  394. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  395. else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
  396. (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
  397. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  398. else
  399. panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  400. }
  401. } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  402. /* eDP */
  403. if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
  404. DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
  405. if (tmp & 1)
  406. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  407. }
  408. }
  409. return panel_mode;
  410. }
  411. void radeon_dp_set_link_config(struct drm_connector *connector,
  412. const struct drm_display_mode *mode)
  413. {
  414. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  415. struct radeon_connector_atom_dig *dig_connector;
  416. if (!radeon_connector->con_priv)
  417. return;
  418. dig_connector = radeon_connector->con_priv;
  419. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  420. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  421. dig_connector->dp_clock =
  422. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  423. dig_connector->dp_lane_count =
  424. radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
  425. }
  426. }
  427. int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  428. struct drm_display_mode *mode)
  429. {
  430. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  431. struct radeon_connector_atom_dig *dig_connector;
  432. int dp_clock;
  433. if ((mode->clock > 340000) &&
  434. (!radeon_connector_is_dp12_capable(connector)))
  435. return MODE_CLOCK_HIGH;
  436. if (!radeon_connector->con_priv)
  437. return MODE_CLOCK_HIGH;
  438. dig_connector = radeon_connector->con_priv;
  439. dp_clock =
  440. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  441. if ((dp_clock == 540000) &&
  442. (!radeon_connector_is_dp12_capable(connector)))
  443. return MODE_CLOCK_HIGH;
  444. return MODE_OK;
  445. }
  446. bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
  447. {
  448. u8 link_status[DP_LINK_STATUS_SIZE];
  449. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  450. if (drm_dp_dpcd_read_link_status(&radeon_connector->ddc_bus->aux, link_status)
  451. <= 0)
  452. return false;
  453. if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
  454. return false;
  455. return true;
  456. }
  457. void radeon_dp_set_rx_power_state(struct drm_connector *connector,
  458. u8 power_state)
  459. {
  460. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  461. struct radeon_connector_atom_dig *dig_connector;
  462. if (!radeon_connector->con_priv)
  463. return;
  464. dig_connector = radeon_connector->con_priv;
  465. /* power up/down the sink */
  466. if (dig_connector->dpcd[0] >= 0x11) {
  467. drm_dp_dpcd_writeb(&radeon_connector->ddc_bus->aux,
  468. DP_SET_POWER, power_state);
  469. usleep_range(1000, 2000);
  470. }
  471. }
  472. struct radeon_dp_link_train_info {
  473. struct radeon_device *rdev;
  474. struct drm_encoder *encoder;
  475. struct drm_connector *connector;
  476. int enc_id;
  477. int dp_clock;
  478. int dp_lane_count;
  479. bool tp3_supported;
  480. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  481. u8 train_set[4];
  482. u8 link_status[DP_LINK_STATUS_SIZE];
  483. u8 tries;
  484. bool use_dpencoder;
  485. struct drm_dp_aux *aux;
  486. };
  487. static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
  488. {
  489. /* set the initial vs/emph on the source */
  490. atombios_dig_transmitter_setup(dp_info->encoder,
  491. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  492. 0, dp_info->train_set[0]); /* sets all lanes at once */
  493. /* set the vs/emph on the sink */
  494. drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
  495. dp_info->train_set, dp_info->dp_lane_count);
  496. }
  497. static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
  498. {
  499. int rtp = 0;
  500. /* set training pattern on the source */
  501. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
  502. switch (tp) {
  503. case DP_TRAINING_PATTERN_1:
  504. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  505. break;
  506. case DP_TRAINING_PATTERN_2:
  507. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  508. break;
  509. case DP_TRAINING_PATTERN_3:
  510. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  511. break;
  512. }
  513. atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
  514. } else {
  515. switch (tp) {
  516. case DP_TRAINING_PATTERN_1:
  517. rtp = 0;
  518. break;
  519. case DP_TRAINING_PATTERN_2:
  520. rtp = 1;
  521. break;
  522. }
  523. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
  524. dp_info->dp_clock, dp_info->enc_id, rtp);
  525. }
  526. /* enable training pattern on the sink */
  527. drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
  528. }
  529. static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
  530. {
  531. struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
  532. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  533. u8 tmp;
  534. /* power up the sink */
  535. radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
  536. /* possibly enable downspread on the sink */
  537. if (dp_info->dpcd[3] & 0x1)
  538. drm_dp_dpcd_writeb(dp_info->aux,
  539. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  540. else
  541. drm_dp_dpcd_writeb(dp_info->aux,
  542. DP_DOWNSPREAD_CTRL, 0);
  543. if (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)
  544. drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
  545. /* set the lane count on the sink */
  546. tmp = dp_info->dp_lane_count;
  547. if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
  548. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  549. drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
  550. /* set the link rate on the sink */
  551. tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
  552. drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
  553. /* start training on the source */
  554. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  555. atombios_dig_encoder_setup(dp_info->encoder,
  556. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  557. else
  558. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
  559. dp_info->dp_clock, dp_info->enc_id, 0);
  560. /* disable the training pattern on the sink */
  561. drm_dp_dpcd_writeb(dp_info->aux,
  562. DP_TRAINING_PATTERN_SET,
  563. DP_TRAINING_PATTERN_DISABLE);
  564. return 0;
  565. }
  566. static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
  567. {
  568. udelay(400);
  569. /* disable the training pattern on the sink */
  570. drm_dp_dpcd_writeb(dp_info->aux,
  571. DP_TRAINING_PATTERN_SET,
  572. DP_TRAINING_PATTERN_DISABLE);
  573. /* disable the training pattern on the source */
  574. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  575. atombios_dig_encoder_setup(dp_info->encoder,
  576. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  577. else
  578. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
  579. dp_info->dp_clock, dp_info->enc_id, 0);
  580. return 0;
  581. }
  582. static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
  583. {
  584. bool clock_recovery;
  585. u8 voltage;
  586. int i;
  587. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  588. memset(dp_info->train_set, 0, 4);
  589. radeon_dp_update_vs_emph(dp_info);
  590. udelay(400);
  591. /* clock recovery loop */
  592. clock_recovery = false;
  593. dp_info->tries = 0;
  594. voltage = 0xff;
  595. while (1) {
  596. drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
  597. if (drm_dp_dpcd_read_link_status(dp_info->aux,
  598. dp_info->link_status) <= 0) {
  599. DRM_ERROR("displayport link status failed\n");
  600. break;
  601. }
  602. if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  603. clock_recovery = true;
  604. break;
  605. }
  606. for (i = 0; i < dp_info->dp_lane_count; i++) {
  607. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  608. break;
  609. }
  610. if (i == dp_info->dp_lane_count) {
  611. DRM_ERROR("clock recovery reached max voltage\n");
  612. break;
  613. }
  614. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  615. ++dp_info->tries;
  616. if (dp_info->tries == 5) {
  617. DRM_ERROR("clock recovery tried 5 times\n");
  618. break;
  619. }
  620. } else
  621. dp_info->tries = 0;
  622. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  623. /* Compute new train_set as requested by sink */
  624. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  625. radeon_dp_update_vs_emph(dp_info);
  626. }
  627. if (!clock_recovery) {
  628. DRM_ERROR("clock recovery failed\n");
  629. return -1;
  630. } else {
  631. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  632. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  633. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  634. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  635. return 0;
  636. }
  637. }
  638. static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
  639. {
  640. bool channel_eq;
  641. if (dp_info->tp3_supported)
  642. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  643. else
  644. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  645. /* channel equalization loop */
  646. dp_info->tries = 0;
  647. channel_eq = false;
  648. while (1) {
  649. drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
  650. if (drm_dp_dpcd_read_link_status(dp_info->aux,
  651. dp_info->link_status) <= 0) {
  652. DRM_ERROR("displayport link status failed\n");
  653. break;
  654. }
  655. if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  656. channel_eq = true;
  657. break;
  658. }
  659. /* Try 5 times */
  660. if (dp_info->tries > 5) {
  661. DRM_ERROR("channel eq failed: 5 tries\n");
  662. break;
  663. }
  664. /* Compute new train_set as requested by sink */
  665. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  666. radeon_dp_update_vs_emph(dp_info);
  667. dp_info->tries++;
  668. }
  669. if (!channel_eq) {
  670. DRM_ERROR("channel eq failed\n");
  671. return -1;
  672. } else {
  673. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  674. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  675. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  676. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  677. return 0;
  678. }
  679. }
  680. void radeon_dp_link_train(struct drm_encoder *encoder,
  681. struct drm_connector *connector)
  682. {
  683. struct drm_device *dev = encoder->dev;
  684. struct radeon_device *rdev = dev->dev_private;
  685. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  686. struct radeon_encoder_atom_dig *dig;
  687. struct radeon_connector *radeon_connector;
  688. struct radeon_connector_atom_dig *dig_connector;
  689. struct radeon_dp_link_train_info dp_info;
  690. int index;
  691. u8 tmp, frev, crev;
  692. if (!radeon_encoder->enc_priv)
  693. return;
  694. dig = radeon_encoder->enc_priv;
  695. radeon_connector = to_radeon_connector(connector);
  696. if (!radeon_connector->con_priv)
  697. return;
  698. dig_connector = radeon_connector->con_priv;
  699. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  700. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  701. return;
  702. /* DPEncoderService newer than 1.1 can't program properly the
  703. * training pattern. When facing such version use the
  704. * DIGXEncoderControl (X== 1 | 2)
  705. */
  706. dp_info.use_dpencoder = true;
  707. index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  708. if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
  709. if (crev > 1) {
  710. dp_info.use_dpencoder = false;
  711. }
  712. }
  713. dp_info.enc_id = 0;
  714. if (dig->dig_encoder)
  715. dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
  716. else
  717. dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
  718. if (dig->linkb)
  719. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
  720. else
  721. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
  722. if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp)
  723. == 1) {
  724. if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
  725. dp_info.tp3_supported = true;
  726. else
  727. dp_info.tp3_supported = false;
  728. } else {
  729. dp_info.tp3_supported = false;
  730. }
  731. memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
  732. dp_info.rdev = rdev;
  733. dp_info.encoder = encoder;
  734. dp_info.connector = connector;
  735. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  736. dp_info.dp_clock = dig_connector->dp_clock;
  737. dp_info.aux = &radeon_connector->ddc_bus->aux;
  738. if (radeon_dp_link_train_init(&dp_info))
  739. goto done;
  740. if (radeon_dp_link_train_cr(&dp_info))
  741. goto done;
  742. if (radeon_dp_link_train_ce(&dp_info))
  743. goto done;
  744. done:
  745. if (radeon_dp_link_train_finish(&dp_info))
  746. return;
  747. }