panel-simple.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448
  1. /*
  2. * Copyright (C) 2013, NVIDIA Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the
  12. * next paragraph) shall be included in all copies or substantial portions
  13. * of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #include <linux/backlight.h>
  24. #include <linux/gpio/consumer.h>
  25. #include <linux/module.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_mipi_dsi.h>
  32. #include <drm/drm_panel.h>
  33. #include <video/display_timing.h>
  34. #include <video/videomode.h>
  35. struct panel_desc {
  36. const struct drm_display_mode *modes;
  37. unsigned int num_modes;
  38. const struct display_timing *timings;
  39. unsigned int num_timings;
  40. unsigned int bpc;
  41. struct {
  42. unsigned int width;
  43. unsigned int height;
  44. } size;
  45. /**
  46. * @prepare: the time (in milliseconds) that it takes for the panel to
  47. * become ready and start receiving video data
  48. * @enable: the time (in milliseconds) that it takes for the panel to
  49. * display the first valid frame after starting to receive
  50. * video data
  51. * @disable: the time (in milliseconds) that it takes for the panel to
  52. * turn the display off (no content is visible)
  53. * @unprepare: the time (in milliseconds) that it takes for the panel
  54. * to power itself down completely
  55. */
  56. struct {
  57. unsigned int prepare;
  58. unsigned int enable;
  59. unsigned int disable;
  60. unsigned int unprepare;
  61. } delay;
  62. u32 bus_format;
  63. };
  64. struct panel_simple {
  65. struct drm_panel base;
  66. bool prepared;
  67. bool enabled;
  68. const struct panel_desc *desc;
  69. struct backlight_device *backlight;
  70. struct regulator *supply;
  71. struct i2c_adapter *ddc;
  72. struct gpio_desc *enable_gpio;
  73. };
  74. static inline struct panel_simple *to_panel_simple(struct drm_panel *panel)
  75. {
  76. return container_of(panel, struct panel_simple, base);
  77. }
  78. static int panel_simple_get_fixed_modes(struct panel_simple *panel)
  79. {
  80. struct drm_connector *connector = panel->base.connector;
  81. struct drm_device *drm = panel->base.drm;
  82. struct drm_display_mode *mode;
  83. unsigned int i, num = 0;
  84. if (!panel->desc)
  85. return 0;
  86. for (i = 0; i < panel->desc->num_timings; i++) {
  87. const struct display_timing *dt = &panel->desc->timings[i];
  88. struct videomode vm;
  89. videomode_from_timing(dt, &vm);
  90. mode = drm_mode_create(drm);
  91. if (!mode) {
  92. dev_err(drm->dev, "failed to add mode %ux%u\n",
  93. dt->hactive.typ, dt->vactive.typ);
  94. continue;
  95. }
  96. drm_display_mode_from_videomode(&vm, mode);
  97. drm_mode_set_name(mode);
  98. drm_mode_probed_add(connector, mode);
  99. num++;
  100. }
  101. for (i = 0; i < panel->desc->num_modes; i++) {
  102. const struct drm_display_mode *m = &panel->desc->modes[i];
  103. mode = drm_mode_duplicate(drm, m);
  104. if (!mode) {
  105. dev_err(drm->dev, "failed to add mode %ux%u@%u\n",
  106. m->hdisplay, m->vdisplay, m->vrefresh);
  107. continue;
  108. }
  109. drm_mode_set_name(mode);
  110. drm_mode_probed_add(connector, mode);
  111. num++;
  112. }
  113. connector->display_info.bpc = panel->desc->bpc;
  114. connector->display_info.width_mm = panel->desc->size.width;
  115. connector->display_info.height_mm = panel->desc->size.height;
  116. if (panel->desc->bus_format)
  117. drm_display_info_set_bus_formats(&connector->display_info,
  118. &panel->desc->bus_format, 1);
  119. return num;
  120. }
  121. static int panel_simple_disable(struct drm_panel *panel)
  122. {
  123. struct panel_simple *p = to_panel_simple(panel);
  124. if (!p->enabled)
  125. return 0;
  126. if (p->backlight) {
  127. p->backlight->props.power = FB_BLANK_POWERDOWN;
  128. backlight_update_status(p->backlight);
  129. }
  130. if (p->desc->delay.disable)
  131. msleep(p->desc->delay.disable);
  132. p->enabled = false;
  133. return 0;
  134. }
  135. static int panel_simple_unprepare(struct drm_panel *panel)
  136. {
  137. struct panel_simple *p = to_panel_simple(panel);
  138. if (!p->prepared)
  139. return 0;
  140. if (p->enable_gpio)
  141. gpiod_set_value_cansleep(p->enable_gpio, 0);
  142. regulator_disable(p->supply);
  143. if (p->desc->delay.unprepare)
  144. msleep(p->desc->delay.unprepare);
  145. p->prepared = false;
  146. return 0;
  147. }
  148. static int panel_simple_prepare(struct drm_panel *panel)
  149. {
  150. struct panel_simple *p = to_panel_simple(panel);
  151. int err;
  152. if (p->prepared)
  153. return 0;
  154. err = regulator_enable(p->supply);
  155. if (err < 0) {
  156. dev_err(panel->dev, "failed to enable supply: %d\n", err);
  157. return err;
  158. }
  159. if (p->enable_gpio)
  160. gpiod_set_value_cansleep(p->enable_gpio, 1);
  161. if (p->desc->delay.prepare)
  162. msleep(p->desc->delay.prepare);
  163. p->prepared = true;
  164. return 0;
  165. }
  166. static int panel_simple_enable(struct drm_panel *panel)
  167. {
  168. struct panel_simple *p = to_panel_simple(panel);
  169. if (p->enabled)
  170. return 0;
  171. if (p->desc->delay.enable)
  172. msleep(p->desc->delay.enable);
  173. if (p->backlight) {
  174. p->backlight->props.power = FB_BLANK_UNBLANK;
  175. backlight_update_status(p->backlight);
  176. }
  177. p->enabled = true;
  178. return 0;
  179. }
  180. static int panel_simple_get_modes(struct drm_panel *panel)
  181. {
  182. struct panel_simple *p = to_panel_simple(panel);
  183. int num = 0;
  184. /* probe EDID if a DDC bus is available */
  185. if (p->ddc) {
  186. struct edid *edid = drm_get_edid(panel->connector, p->ddc);
  187. drm_mode_connector_update_edid_property(panel->connector, edid);
  188. if (edid) {
  189. num += drm_add_edid_modes(panel->connector, edid);
  190. kfree(edid);
  191. }
  192. }
  193. /* add hard-coded panel modes */
  194. num += panel_simple_get_fixed_modes(p);
  195. return num;
  196. }
  197. static int panel_simple_get_timings(struct drm_panel *panel,
  198. unsigned int num_timings,
  199. struct display_timing *timings)
  200. {
  201. struct panel_simple *p = to_panel_simple(panel);
  202. unsigned int i;
  203. if (p->desc->num_timings < num_timings)
  204. num_timings = p->desc->num_timings;
  205. if (timings)
  206. for (i = 0; i < num_timings; i++)
  207. timings[i] = p->desc->timings[i];
  208. return p->desc->num_timings;
  209. }
  210. static const struct drm_panel_funcs panel_simple_funcs = {
  211. .disable = panel_simple_disable,
  212. .unprepare = panel_simple_unprepare,
  213. .prepare = panel_simple_prepare,
  214. .enable = panel_simple_enable,
  215. .get_modes = panel_simple_get_modes,
  216. .get_timings = panel_simple_get_timings,
  217. };
  218. static int panel_simple_probe(struct device *dev, const struct panel_desc *desc)
  219. {
  220. struct device_node *backlight, *ddc;
  221. struct panel_simple *panel;
  222. int err;
  223. panel = devm_kzalloc(dev, sizeof(*panel), GFP_KERNEL);
  224. if (!panel)
  225. return -ENOMEM;
  226. panel->enabled = false;
  227. panel->prepared = false;
  228. panel->desc = desc;
  229. panel->supply = devm_regulator_get(dev, "power");
  230. if (IS_ERR(panel->supply))
  231. return PTR_ERR(panel->supply);
  232. panel->enable_gpio = devm_gpiod_get_optional(dev, "enable",
  233. GPIOD_OUT_LOW);
  234. if (IS_ERR(panel->enable_gpio)) {
  235. err = PTR_ERR(panel->enable_gpio);
  236. dev_err(dev, "failed to request GPIO: %d\n", err);
  237. return err;
  238. }
  239. backlight = of_parse_phandle(dev->of_node, "backlight", 0);
  240. if (backlight) {
  241. panel->backlight = of_find_backlight_by_node(backlight);
  242. of_node_put(backlight);
  243. if (!panel->backlight)
  244. return -EPROBE_DEFER;
  245. }
  246. ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0);
  247. if (ddc) {
  248. panel->ddc = of_find_i2c_adapter_by_node(ddc);
  249. of_node_put(ddc);
  250. if (!panel->ddc) {
  251. err = -EPROBE_DEFER;
  252. goto free_backlight;
  253. }
  254. }
  255. drm_panel_init(&panel->base);
  256. panel->base.dev = dev;
  257. panel->base.funcs = &panel_simple_funcs;
  258. err = drm_panel_add(&panel->base);
  259. if (err < 0)
  260. goto free_ddc;
  261. dev_set_drvdata(dev, panel);
  262. return 0;
  263. free_ddc:
  264. if (panel->ddc)
  265. put_device(&panel->ddc->dev);
  266. free_backlight:
  267. if (panel->backlight)
  268. put_device(&panel->backlight->dev);
  269. return err;
  270. }
  271. static int panel_simple_remove(struct device *dev)
  272. {
  273. struct panel_simple *panel = dev_get_drvdata(dev);
  274. drm_panel_detach(&panel->base);
  275. drm_panel_remove(&panel->base);
  276. panel_simple_disable(&panel->base);
  277. if (panel->ddc)
  278. put_device(&panel->ddc->dev);
  279. if (panel->backlight)
  280. put_device(&panel->backlight->dev);
  281. return 0;
  282. }
  283. static void panel_simple_shutdown(struct device *dev)
  284. {
  285. struct panel_simple *panel = dev_get_drvdata(dev);
  286. panel_simple_disable(&panel->base);
  287. }
  288. static const struct drm_display_mode ampire_am800480r3tmqwa1h_mode = {
  289. .clock = 33333,
  290. .hdisplay = 800,
  291. .hsync_start = 800 + 0,
  292. .hsync_end = 800 + 0 + 255,
  293. .htotal = 800 + 0 + 255 + 0,
  294. .vdisplay = 480,
  295. .vsync_start = 480 + 2,
  296. .vsync_end = 480 + 2 + 45,
  297. .vtotal = 480 + 2 + 45 + 0,
  298. .vrefresh = 60,
  299. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  300. };
  301. static const struct panel_desc ampire_am800480r3tmqwa1h = {
  302. .modes = &ampire_am800480r3tmqwa1h_mode,
  303. .num_modes = 1,
  304. .bpc = 6,
  305. .size = {
  306. .width = 152,
  307. .height = 91,
  308. },
  309. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  310. };
  311. static const struct drm_display_mode auo_b101aw03_mode = {
  312. .clock = 51450,
  313. .hdisplay = 1024,
  314. .hsync_start = 1024 + 156,
  315. .hsync_end = 1024 + 156 + 8,
  316. .htotal = 1024 + 156 + 8 + 156,
  317. .vdisplay = 600,
  318. .vsync_start = 600 + 16,
  319. .vsync_end = 600 + 16 + 6,
  320. .vtotal = 600 + 16 + 6 + 16,
  321. .vrefresh = 60,
  322. };
  323. static const struct panel_desc auo_b101aw03 = {
  324. .modes = &auo_b101aw03_mode,
  325. .num_modes = 1,
  326. .bpc = 6,
  327. .size = {
  328. .width = 223,
  329. .height = 125,
  330. },
  331. };
  332. static const struct drm_display_mode auo_b101ean01_mode = {
  333. .clock = 72500,
  334. .hdisplay = 1280,
  335. .hsync_start = 1280 + 119,
  336. .hsync_end = 1280 + 119 + 32,
  337. .htotal = 1280 + 119 + 32 + 21,
  338. .vdisplay = 800,
  339. .vsync_start = 800 + 4,
  340. .vsync_end = 800 + 4 + 20,
  341. .vtotal = 800 + 4 + 20 + 8,
  342. .vrefresh = 60,
  343. };
  344. static const struct panel_desc auo_b101ean01 = {
  345. .modes = &auo_b101ean01_mode,
  346. .num_modes = 1,
  347. .bpc = 6,
  348. .size = {
  349. .width = 217,
  350. .height = 136,
  351. },
  352. };
  353. static const struct drm_display_mode auo_b101xtn01_mode = {
  354. .clock = 72000,
  355. .hdisplay = 1366,
  356. .hsync_start = 1366 + 20,
  357. .hsync_end = 1366 + 20 + 70,
  358. .htotal = 1366 + 20 + 70,
  359. .vdisplay = 768,
  360. .vsync_start = 768 + 14,
  361. .vsync_end = 768 + 14 + 42,
  362. .vtotal = 768 + 14 + 42,
  363. .vrefresh = 60,
  364. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  365. };
  366. static const struct panel_desc auo_b101xtn01 = {
  367. .modes = &auo_b101xtn01_mode,
  368. .num_modes = 1,
  369. .bpc = 6,
  370. .size = {
  371. .width = 223,
  372. .height = 125,
  373. },
  374. };
  375. static const struct drm_display_mode auo_b116xw03_mode = {
  376. .clock = 70589,
  377. .hdisplay = 1366,
  378. .hsync_start = 1366 + 40,
  379. .hsync_end = 1366 + 40 + 40,
  380. .htotal = 1366 + 40 + 40 + 32,
  381. .vdisplay = 768,
  382. .vsync_start = 768 + 10,
  383. .vsync_end = 768 + 10 + 12,
  384. .vtotal = 768 + 10 + 12 + 6,
  385. .vrefresh = 60,
  386. };
  387. static const struct panel_desc auo_b116xw03 = {
  388. .modes = &auo_b116xw03_mode,
  389. .num_modes = 1,
  390. .bpc = 6,
  391. .size = {
  392. .width = 256,
  393. .height = 144,
  394. },
  395. };
  396. static const struct drm_display_mode auo_b133xtn01_mode = {
  397. .clock = 69500,
  398. .hdisplay = 1366,
  399. .hsync_start = 1366 + 48,
  400. .hsync_end = 1366 + 48 + 32,
  401. .htotal = 1366 + 48 + 32 + 20,
  402. .vdisplay = 768,
  403. .vsync_start = 768 + 3,
  404. .vsync_end = 768 + 3 + 6,
  405. .vtotal = 768 + 3 + 6 + 13,
  406. .vrefresh = 60,
  407. };
  408. static const struct panel_desc auo_b133xtn01 = {
  409. .modes = &auo_b133xtn01_mode,
  410. .num_modes = 1,
  411. .bpc = 6,
  412. .size = {
  413. .width = 293,
  414. .height = 165,
  415. },
  416. };
  417. static const struct drm_display_mode auo_b133htn01_mode = {
  418. .clock = 150660,
  419. .hdisplay = 1920,
  420. .hsync_start = 1920 + 172,
  421. .hsync_end = 1920 + 172 + 80,
  422. .htotal = 1920 + 172 + 80 + 60,
  423. .vdisplay = 1080,
  424. .vsync_start = 1080 + 25,
  425. .vsync_end = 1080 + 25 + 10,
  426. .vtotal = 1080 + 25 + 10 + 10,
  427. .vrefresh = 60,
  428. };
  429. static const struct panel_desc auo_b133htn01 = {
  430. .modes = &auo_b133htn01_mode,
  431. .num_modes = 1,
  432. .bpc = 6,
  433. .size = {
  434. .width = 293,
  435. .height = 165,
  436. },
  437. .delay = {
  438. .prepare = 105,
  439. .enable = 20,
  440. .unprepare = 50,
  441. },
  442. };
  443. static const struct drm_display_mode avic_tm070ddh03_mode = {
  444. .clock = 51200,
  445. .hdisplay = 1024,
  446. .hsync_start = 1024 + 160,
  447. .hsync_end = 1024 + 160 + 4,
  448. .htotal = 1024 + 160 + 4 + 156,
  449. .vdisplay = 600,
  450. .vsync_start = 600 + 17,
  451. .vsync_end = 600 + 17 + 1,
  452. .vtotal = 600 + 17 + 1 + 17,
  453. .vrefresh = 60,
  454. };
  455. static const struct panel_desc avic_tm070ddh03 = {
  456. .modes = &avic_tm070ddh03_mode,
  457. .num_modes = 1,
  458. .bpc = 8,
  459. .size = {
  460. .width = 154,
  461. .height = 90,
  462. },
  463. .delay = {
  464. .prepare = 20,
  465. .enable = 200,
  466. .disable = 200,
  467. },
  468. };
  469. static const struct drm_display_mode chunghwa_claa101wa01a_mode = {
  470. .clock = 72070,
  471. .hdisplay = 1366,
  472. .hsync_start = 1366 + 58,
  473. .hsync_end = 1366 + 58 + 58,
  474. .htotal = 1366 + 58 + 58 + 58,
  475. .vdisplay = 768,
  476. .vsync_start = 768 + 4,
  477. .vsync_end = 768 + 4 + 4,
  478. .vtotal = 768 + 4 + 4 + 4,
  479. .vrefresh = 60,
  480. };
  481. static const struct panel_desc chunghwa_claa101wa01a = {
  482. .modes = &chunghwa_claa101wa01a_mode,
  483. .num_modes = 1,
  484. .bpc = 6,
  485. .size = {
  486. .width = 220,
  487. .height = 120,
  488. },
  489. };
  490. static const struct drm_display_mode chunghwa_claa101wb01_mode = {
  491. .clock = 69300,
  492. .hdisplay = 1366,
  493. .hsync_start = 1366 + 48,
  494. .hsync_end = 1366 + 48 + 32,
  495. .htotal = 1366 + 48 + 32 + 20,
  496. .vdisplay = 768,
  497. .vsync_start = 768 + 16,
  498. .vsync_end = 768 + 16 + 8,
  499. .vtotal = 768 + 16 + 8 + 16,
  500. .vrefresh = 60,
  501. };
  502. static const struct panel_desc chunghwa_claa101wb01 = {
  503. .modes = &chunghwa_claa101wb01_mode,
  504. .num_modes = 1,
  505. .bpc = 6,
  506. .size = {
  507. .width = 223,
  508. .height = 125,
  509. },
  510. };
  511. static const struct drm_display_mode edt_et057090dhu_mode = {
  512. .clock = 25175,
  513. .hdisplay = 640,
  514. .hsync_start = 640 + 16,
  515. .hsync_end = 640 + 16 + 30,
  516. .htotal = 640 + 16 + 30 + 114,
  517. .vdisplay = 480,
  518. .vsync_start = 480 + 10,
  519. .vsync_end = 480 + 10 + 3,
  520. .vtotal = 480 + 10 + 3 + 32,
  521. .vrefresh = 60,
  522. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  523. };
  524. static const struct panel_desc edt_et057090dhu = {
  525. .modes = &edt_et057090dhu_mode,
  526. .num_modes = 1,
  527. .bpc = 6,
  528. .size = {
  529. .width = 115,
  530. .height = 86,
  531. },
  532. };
  533. static const struct drm_display_mode edt_etm0700g0dh6_mode = {
  534. .clock = 33260,
  535. .hdisplay = 800,
  536. .hsync_start = 800 + 40,
  537. .hsync_end = 800 + 40 + 128,
  538. .htotal = 800 + 40 + 128 + 88,
  539. .vdisplay = 480,
  540. .vsync_start = 480 + 10,
  541. .vsync_end = 480 + 10 + 2,
  542. .vtotal = 480 + 10 + 2 + 33,
  543. .vrefresh = 60,
  544. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  545. };
  546. static const struct panel_desc edt_etm0700g0dh6 = {
  547. .modes = &edt_etm0700g0dh6_mode,
  548. .num_modes = 1,
  549. .bpc = 6,
  550. .size = {
  551. .width = 152,
  552. .height = 91,
  553. },
  554. };
  555. static const struct drm_display_mode foxlink_fl500wvr00_a0t_mode = {
  556. .clock = 32260,
  557. .hdisplay = 800,
  558. .hsync_start = 800 + 168,
  559. .hsync_end = 800 + 168 + 64,
  560. .htotal = 800 + 168 + 64 + 88,
  561. .vdisplay = 480,
  562. .vsync_start = 480 + 37,
  563. .vsync_end = 480 + 37 + 2,
  564. .vtotal = 480 + 37 + 2 + 8,
  565. .vrefresh = 60,
  566. };
  567. static const struct panel_desc foxlink_fl500wvr00_a0t = {
  568. .modes = &foxlink_fl500wvr00_a0t_mode,
  569. .num_modes = 1,
  570. .bpc = 8,
  571. .size = {
  572. .width = 108,
  573. .height = 65,
  574. },
  575. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  576. };
  577. static const struct drm_display_mode giantplus_gpg482739qs5_mode = {
  578. .clock = 9000,
  579. .hdisplay = 480,
  580. .hsync_start = 480 + 5,
  581. .hsync_end = 480 + 5 + 1,
  582. .htotal = 480 + 5 + 1 + 40,
  583. .vdisplay = 272,
  584. .vsync_start = 272 + 8,
  585. .vsync_end = 272 + 8 + 1,
  586. .vtotal = 272 + 8 + 1 + 8,
  587. .vrefresh = 60,
  588. };
  589. static const struct panel_desc giantplus_gpg482739qs5 = {
  590. .modes = &giantplus_gpg482739qs5_mode,
  591. .num_modes = 1,
  592. .bpc = 8,
  593. .size = {
  594. .width = 95,
  595. .height = 54,
  596. },
  597. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  598. };
  599. static const struct display_timing hannstar_hsd070pww1_timing = {
  600. .pixelclock = { 64300000, 71100000, 82000000 },
  601. .hactive = { 1280, 1280, 1280 },
  602. .hfront_porch = { 1, 1, 10 },
  603. .hback_porch = { 1, 1, 10 },
  604. /*
  605. * According to the data sheet, the minimum horizontal blanking interval
  606. * is 54 clocks (1 + 52 + 1), but tests with a Nitrogen6X have shown the
  607. * minimum working horizontal blanking interval to be 60 clocks.
  608. */
  609. .hsync_len = { 58, 158, 661 },
  610. .vactive = { 800, 800, 800 },
  611. .vfront_porch = { 1, 1, 10 },
  612. .vback_porch = { 1, 1, 10 },
  613. .vsync_len = { 1, 21, 203 },
  614. .flags = DISPLAY_FLAGS_DE_HIGH,
  615. };
  616. static const struct panel_desc hannstar_hsd070pww1 = {
  617. .timings = &hannstar_hsd070pww1_timing,
  618. .num_timings = 1,
  619. .bpc = 6,
  620. .size = {
  621. .width = 151,
  622. .height = 94,
  623. },
  624. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  625. };
  626. static const struct display_timing hannstar_hsd100pxn1_timing = {
  627. .pixelclock = { 55000000, 65000000, 75000000 },
  628. .hactive = { 1024, 1024, 1024 },
  629. .hfront_porch = { 40, 40, 40 },
  630. .hback_porch = { 220, 220, 220 },
  631. .hsync_len = { 20, 60, 100 },
  632. .vactive = { 768, 768, 768 },
  633. .vfront_porch = { 7, 7, 7 },
  634. .vback_porch = { 21, 21, 21 },
  635. .vsync_len = { 10, 10, 10 },
  636. .flags = DISPLAY_FLAGS_DE_HIGH,
  637. };
  638. static const struct panel_desc hannstar_hsd100pxn1 = {
  639. .timings = &hannstar_hsd100pxn1_timing,
  640. .num_timings = 1,
  641. .bpc = 6,
  642. .size = {
  643. .width = 203,
  644. .height = 152,
  645. },
  646. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  647. };
  648. static const struct drm_display_mode hitachi_tx23d38vm0caa_mode = {
  649. .clock = 33333,
  650. .hdisplay = 800,
  651. .hsync_start = 800 + 85,
  652. .hsync_end = 800 + 85 + 86,
  653. .htotal = 800 + 85 + 86 + 85,
  654. .vdisplay = 480,
  655. .vsync_start = 480 + 16,
  656. .vsync_end = 480 + 16 + 13,
  657. .vtotal = 480 + 16 + 13 + 16,
  658. .vrefresh = 60,
  659. };
  660. static const struct panel_desc hitachi_tx23d38vm0caa = {
  661. .modes = &hitachi_tx23d38vm0caa_mode,
  662. .num_modes = 1,
  663. .bpc = 6,
  664. .size = {
  665. .width = 195,
  666. .height = 117,
  667. },
  668. };
  669. static const struct drm_display_mode innolux_at043tn24_mode = {
  670. .clock = 9000,
  671. .hdisplay = 480,
  672. .hsync_start = 480 + 2,
  673. .hsync_end = 480 + 2 + 41,
  674. .htotal = 480 + 2 + 41 + 2,
  675. .vdisplay = 272,
  676. .vsync_start = 272 + 2,
  677. .vsync_end = 272 + 2 + 11,
  678. .vtotal = 272 + 2 + 11 + 2,
  679. .vrefresh = 60,
  680. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  681. };
  682. static const struct panel_desc innolux_at043tn24 = {
  683. .modes = &innolux_at043tn24_mode,
  684. .num_modes = 1,
  685. .bpc = 8,
  686. .size = {
  687. .width = 95,
  688. .height = 54,
  689. },
  690. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  691. };
  692. static const struct drm_display_mode innolux_g121i1_l01_mode = {
  693. .clock = 71000,
  694. .hdisplay = 1280,
  695. .hsync_start = 1280 + 64,
  696. .hsync_end = 1280 + 64 + 32,
  697. .htotal = 1280 + 64 + 32 + 64,
  698. .vdisplay = 800,
  699. .vsync_start = 800 + 9,
  700. .vsync_end = 800 + 9 + 6,
  701. .vtotal = 800 + 9 + 6 + 9,
  702. .vrefresh = 60,
  703. };
  704. static const struct panel_desc innolux_g121i1_l01 = {
  705. .modes = &innolux_g121i1_l01_mode,
  706. .num_modes = 1,
  707. .bpc = 6,
  708. .size = {
  709. .width = 261,
  710. .height = 163,
  711. },
  712. };
  713. static const struct drm_display_mode innolux_n116bge_mode = {
  714. .clock = 76420,
  715. .hdisplay = 1366,
  716. .hsync_start = 1366 + 136,
  717. .hsync_end = 1366 + 136 + 30,
  718. .htotal = 1366 + 136 + 30 + 60,
  719. .vdisplay = 768,
  720. .vsync_start = 768 + 8,
  721. .vsync_end = 768 + 8 + 12,
  722. .vtotal = 768 + 8 + 12 + 12,
  723. .vrefresh = 60,
  724. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  725. };
  726. static const struct panel_desc innolux_n116bge = {
  727. .modes = &innolux_n116bge_mode,
  728. .num_modes = 1,
  729. .bpc = 6,
  730. .size = {
  731. .width = 256,
  732. .height = 144,
  733. },
  734. };
  735. static const struct drm_display_mode innolux_n156bge_l21_mode = {
  736. .clock = 69300,
  737. .hdisplay = 1366,
  738. .hsync_start = 1366 + 16,
  739. .hsync_end = 1366 + 16 + 34,
  740. .htotal = 1366 + 16 + 34 + 50,
  741. .vdisplay = 768,
  742. .vsync_start = 768 + 2,
  743. .vsync_end = 768 + 2 + 6,
  744. .vtotal = 768 + 2 + 6 + 12,
  745. .vrefresh = 60,
  746. };
  747. static const struct panel_desc innolux_n156bge_l21 = {
  748. .modes = &innolux_n156bge_l21_mode,
  749. .num_modes = 1,
  750. .bpc = 6,
  751. .size = {
  752. .width = 344,
  753. .height = 193,
  754. },
  755. };
  756. static const struct drm_display_mode innolux_zj070na_01p_mode = {
  757. .clock = 51501,
  758. .hdisplay = 1024,
  759. .hsync_start = 1024 + 128,
  760. .hsync_end = 1024 + 128 + 64,
  761. .htotal = 1024 + 128 + 64 + 128,
  762. .vdisplay = 600,
  763. .vsync_start = 600 + 16,
  764. .vsync_end = 600 + 16 + 4,
  765. .vtotal = 600 + 16 + 4 + 16,
  766. .vrefresh = 60,
  767. };
  768. static const struct panel_desc innolux_zj070na_01p = {
  769. .modes = &innolux_zj070na_01p_mode,
  770. .num_modes = 1,
  771. .bpc = 6,
  772. .size = {
  773. .width = 1024,
  774. .height = 600,
  775. },
  776. };
  777. static const struct drm_display_mode lg_lb070wv8_mode = {
  778. .clock = 33246,
  779. .hdisplay = 800,
  780. .hsync_start = 800 + 88,
  781. .hsync_end = 800 + 88 + 80,
  782. .htotal = 800 + 88 + 80 + 88,
  783. .vdisplay = 480,
  784. .vsync_start = 480 + 10,
  785. .vsync_end = 480 + 10 + 25,
  786. .vtotal = 480 + 10 + 25 + 10,
  787. .vrefresh = 60,
  788. };
  789. static const struct panel_desc lg_lb070wv8 = {
  790. .modes = &lg_lb070wv8_mode,
  791. .num_modes = 1,
  792. .bpc = 16,
  793. .size = {
  794. .width = 151,
  795. .height = 91,
  796. },
  797. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  798. };
  799. static const struct drm_display_mode lg_lp129qe_mode = {
  800. .clock = 285250,
  801. .hdisplay = 2560,
  802. .hsync_start = 2560 + 48,
  803. .hsync_end = 2560 + 48 + 32,
  804. .htotal = 2560 + 48 + 32 + 80,
  805. .vdisplay = 1700,
  806. .vsync_start = 1700 + 3,
  807. .vsync_end = 1700 + 3 + 10,
  808. .vtotal = 1700 + 3 + 10 + 36,
  809. .vrefresh = 60,
  810. };
  811. static const struct panel_desc lg_lp129qe = {
  812. .modes = &lg_lp129qe_mode,
  813. .num_modes = 1,
  814. .bpc = 8,
  815. .size = {
  816. .width = 272,
  817. .height = 181,
  818. },
  819. };
  820. static const struct drm_display_mode nec_nl4827hc19_05b_mode = {
  821. .clock = 10870,
  822. .hdisplay = 480,
  823. .hsync_start = 480 + 2,
  824. .hsync_end = 480 + 2 + 41,
  825. .htotal = 480 + 2 + 41 + 2,
  826. .vdisplay = 272,
  827. .vsync_start = 272 + 2,
  828. .vsync_end = 272 + 2 + 4,
  829. .vtotal = 272 + 2 + 4 + 2,
  830. .vrefresh = 74,
  831. };
  832. static const struct panel_desc nec_nl4827hc19_05b = {
  833. .modes = &nec_nl4827hc19_05b_mode,
  834. .num_modes = 1,
  835. .bpc = 8,
  836. .size = {
  837. .width = 95,
  838. .height = 54,
  839. },
  840. .bus_format = MEDIA_BUS_FMT_RGB888_1X24
  841. };
  842. static const struct display_timing okaya_rs800480t_7x0gp_timing = {
  843. .pixelclock = { 30000000, 30000000, 40000000 },
  844. .hactive = { 800, 800, 800 },
  845. .hfront_porch = { 40, 40, 40 },
  846. .hback_porch = { 40, 40, 40 },
  847. .hsync_len = { 1, 48, 48 },
  848. .vactive = { 480, 480, 480 },
  849. .vfront_porch = { 13, 13, 13 },
  850. .vback_porch = { 29, 29, 29 },
  851. .vsync_len = { 3, 3, 3 },
  852. .flags = DISPLAY_FLAGS_DE_HIGH,
  853. };
  854. static const struct panel_desc okaya_rs800480t_7x0gp = {
  855. .timings = &okaya_rs800480t_7x0gp_timing,
  856. .num_timings = 1,
  857. .bpc = 6,
  858. .size = {
  859. .width = 154,
  860. .height = 87,
  861. },
  862. .delay = {
  863. .prepare = 41,
  864. .enable = 50,
  865. .unprepare = 41,
  866. .disable = 50,
  867. },
  868. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  869. };
  870. static const struct drm_display_mode ortustech_com43h4m85ulc_mode = {
  871. .clock = 25000,
  872. .hdisplay = 480,
  873. .hsync_start = 480 + 10,
  874. .hsync_end = 480 + 10 + 10,
  875. .htotal = 480 + 10 + 10 + 15,
  876. .vdisplay = 800,
  877. .vsync_start = 800 + 3,
  878. .vsync_end = 800 + 3 + 3,
  879. .vtotal = 800 + 3 + 3 + 3,
  880. .vrefresh = 60,
  881. };
  882. static const struct panel_desc ortustech_com43h4m85ulc = {
  883. .modes = &ortustech_com43h4m85ulc_mode,
  884. .num_modes = 1,
  885. .bpc = 8,
  886. .size = {
  887. .width = 56,
  888. .height = 93,
  889. },
  890. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  891. };
  892. static const struct drm_display_mode samsung_ltn101nt05_mode = {
  893. .clock = 54030,
  894. .hdisplay = 1024,
  895. .hsync_start = 1024 + 24,
  896. .hsync_end = 1024 + 24 + 136,
  897. .htotal = 1024 + 24 + 136 + 160,
  898. .vdisplay = 600,
  899. .vsync_start = 600 + 3,
  900. .vsync_end = 600 + 3 + 6,
  901. .vtotal = 600 + 3 + 6 + 61,
  902. .vrefresh = 60,
  903. };
  904. static const struct panel_desc samsung_ltn101nt05 = {
  905. .modes = &samsung_ltn101nt05_mode,
  906. .num_modes = 1,
  907. .bpc = 6,
  908. .size = {
  909. .width = 1024,
  910. .height = 600,
  911. },
  912. };
  913. static const struct drm_display_mode samsung_ltn140at29_301_mode = {
  914. .clock = 76300,
  915. .hdisplay = 1366,
  916. .hsync_start = 1366 + 64,
  917. .hsync_end = 1366 + 64 + 48,
  918. .htotal = 1366 + 64 + 48 + 128,
  919. .vdisplay = 768,
  920. .vsync_start = 768 + 2,
  921. .vsync_end = 768 + 2 + 5,
  922. .vtotal = 768 + 2 + 5 + 17,
  923. .vrefresh = 60,
  924. };
  925. static const struct panel_desc samsung_ltn140at29_301 = {
  926. .modes = &samsung_ltn140at29_301_mode,
  927. .num_modes = 1,
  928. .bpc = 6,
  929. .size = {
  930. .width = 320,
  931. .height = 187,
  932. },
  933. };
  934. static const struct drm_display_mode shelly_sca07010_bfn_lnn_mode = {
  935. .clock = 33300,
  936. .hdisplay = 800,
  937. .hsync_start = 800 + 1,
  938. .hsync_end = 800 + 1 + 64,
  939. .htotal = 800 + 1 + 64 + 64,
  940. .vdisplay = 480,
  941. .vsync_start = 480 + 1,
  942. .vsync_end = 480 + 1 + 23,
  943. .vtotal = 480 + 1 + 23 + 22,
  944. .vrefresh = 60,
  945. };
  946. static const struct panel_desc shelly_sca07010_bfn_lnn = {
  947. .modes = &shelly_sca07010_bfn_lnn_mode,
  948. .num_modes = 1,
  949. .size = {
  950. .width = 152,
  951. .height = 91,
  952. },
  953. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  954. };
  955. static const struct of_device_id platform_of_match[] = {
  956. {
  957. .compatible = "ampire,am800480r3tmqwa1h",
  958. .data = &ampire_am800480r3tmqwa1h,
  959. }, {
  960. .compatible = "auo,b101aw03",
  961. .data = &auo_b101aw03,
  962. }, {
  963. .compatible = "auo,b101ean01",
  964. .data = &auo_b101ean01,
  965. }, {
  966. .compatible = "auo,b101xtn01",
  967. .data = &auo_b101xtn01,
  968. }, {
  969. .compatible = "auo,b116xw03",
  970. .data = &auo_b116xw03,
  971. }, {
  972. .compatible = "auo,b133htn01",
  973. .data = &auo_b133htn01,
  974. }, {
  975. .compatible = "auo,b133xtn01",
  976. .data = &auo_b133xtn01,
  977. }, {
  978. .compatible = "avic,tm070ddh03",
  979. .data = &avic_tm070ddh03,
  980. }, {
  981. .compatible = "chunghwa,claa101wa01a",
  982. .data = &chunghwa_claa101wa01a
  983. }, {
  984. .compatible = "chunghwa,claa101wb01",
  985. .data = &chunghwa_claa101wb01
  986. }, {
  987. .compatible = "edt,et057090dhu",
  988. .data = &edt_et057090dhu,
  989. }, {
  990. .compatible = "edt,et070080dh6",
  991. .data = &edt_etm0700g0dh6,
  992. }, {
  993. .compatible = "edt,etm0700g0dh6",
  994. .data = &edt_etm0700g0dh6,
  995. }, {
  996. .compatible = "foxlink,fl500wvr00-a0t",
  997. .data = &foxlink_fl500wvr00_a0t,
  998. }, {
  999. .compatible = "giantplus,gpg482739qs5",
  1000. .data = &giantplus_gpg482739qs5
  1001. }, {
  1002. .compatible = "hannstar,hsd070pww1",
  1003. .data = &hannstar_hsd070pww1,
  1004. }, {
  1005. .compatible = "hannstar,hsd100pxn1",
  1006. .data = &hannstar_hsd100pxn1,
  1007. }, {
  1008. .compatible = "hit,tx23d38vm0caa",
  1009. .data = &hitachi_tx23d38vm0caa
  1010. }, {
  1011. .compatible = "innolux,at043tn24",
  1012. .data = &innolux_at043tn24,
  1013. }, {
  1014. .compatible ="innolux,g121i1-l01",
  1015. .data = &innolux_g121i1_l01
  1016. }, {
  1017. .compatible = "innolux,n116bge",
  1018. .data = &innolux_n116bge,
  1019. }, {
  1020. .compatible = "innolux,n156bge-l21",
  1021. .data = &innolux_n156bge_l21,
  1022. }, {
  1023. .compatible = "innolux,zj070na-01p",
  1024. .data = &innolux_zj070na_01p,
  1025. }, {
  1026. .compatible = "lg,lb070wv8",
  1027. .data = &lg_lb070wv8,
  1028. }, {
  1029. .compatible = "lg,lp129qe",
  1030. .data = &lg_lp129qe,
  1031. }, {
  1032. .compatible = "nec,nl4827hc19-05b",
  1033. .data = &nec_nl4827hc19_05b,
  1034. }, {
  1035. .compatible = "okaya,rs800480t-7x0gp",
  1036. .data = &okaya_rs800480t_7x0gp,
  1037. }, {
  1038. .compatible = "ortustech,com43h4m85ulc",
  1039. .data = &ortustech_com43h4m85ulc,
  1040. }, {
  1041. .compatible = "samsung,ltn101nt05",
  1042. .data = &samsung_ltn101nt05,
  1043. }, {
  1044. .compatible = "samsung,ltn140at29-301",
  1045. .data = &samsung_ltn140at29_301,
  1046. }, {
  1047. .compatible = "shelly,sca07010-bfn-lnn",
  1048. .data = &shelly_sca07010_bfn_lnn,
  1049. }, {
  1050. /* sentinel */
  1051. }
  1052. };
  1053. MODULE_DEVICE_TABLE(of, platform_of_match);
  1054. static int panel_simple_platform_probe(struct platform_device *pdev)
  1055. {
  1056. const struct of_device_id *id;
  1057. id = of_match_node(platform_of_match, pdev->dev.of_node);
  1058. if (!id)
  1059. return -ENODEV;
  1060. return panel_simple_probe(&pdev->dev, id->data);
  1061. }
  1062. static int panel_simple_platform_remove(struct platform_device *pdev)
  1063. {
  1064. return panel_simple_remove(&pdev->dev);
  1065. }
  1066. static void panel_simple_platform_shutdown(struct platform_device *pdev)
  1067. {
  1068. panel_simple_shutdown(&pdev->dev);
  1069. }
  1070. static struct platform_driver panel_simple_platform_driver = {
  1071. .driver = {
  1072. .name = "panel-simple",
  1073. .of_match_table = platform_of_match,
  1074. },
  1075. .probe = panel_simple_platform_probe,
  1076. .remove = panel_simple_platform_remove,
  1077. .shutdown = panel_simple_platform_shutdown,
  1078. };
  1079. struct panel_desc_dsi {
  1080. struct panel_desc desc;
  1081. unsigned long flags;
  1082. enum mipi_dsi_pixel_format format;
  1083. unsigned int lanes;
  1084. };
  1085. static const struct drm_display_mode auo_b080uan01_mode = {
  1086. .clock = 154500,
  1087. .hdisplay = 1200,
  1088. .hsync_start = 1200 + 62,
  1089. .hsync_end = 1200 + 62 + 4,
  1090. .htotal = 1200 + 62 + 4 + 62,
  1091. .vdisplay = 1920,
  1092. .vsync_start = 1920 + 9,
  1093. .vsync_end = 1920 + 9 + 2,
  1094. .vtotal = 1920 + 9 + 2 + 8,
  1095. .vrefresh = 60,
  1096. };
  1097. static const struct panel_desc_dsi auo_b080uan01 = {
  1098. .desc = {
  1099. .modes = &auo_b080uan01_mode,
  1100. .num_modes = 1,
  1101. .bpc = 8,
  1102. .size = {
  1103. .width = 108,
  1104. .height = 272,
  1105. },
  1106. },
  1107. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
  1108. .format = MIPI_DSI_FMT_RGB888,
  1109. .lanes = 4,
  1110. };
  1111. static const struct drm_display_mode lg_ld070wx3_sl01_mode = {
  1112. .clock = 71000,
  1113. .hdisplay = 800,
  1114. .hsync_start = 800 + 32,
  1115. .hsync_end = 800 + 32 + 1,
  1116. .htotal = 800 + 32 + 1 + 57,
  1117. .vdisplay = 1280,
  1118. .vsync_start = 1280 + 28,
  1119. .vsync_end = 1280 + 28 + 1,
  1120. .vtotal = 1280 + 28 + 1 + 14,
  1121. .vrefresh = 60,
  1122. };
  1123. static const struct panel_desc_dsi lg_ld070wx3_sl01 = {
  1124. .desc = {
  1125. .modes = &lg_ld070wx3_sl01_mode,
  1126. .num_modes = 1,
  1127. .bpc = 8,
  1128. .size = {
  1129. .width = 94,
  1130. .height = 151,
  1131. },
  1132. },
  1133. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
  1134. .format = MIPI_DSI_FMT_RGB888,
  1135. .lanes = 4,
  1136. };
  1137. static const struct drm_display_mode lg_lh500wx1_sd03_mode = {
  1138. .clock = 67000,
  1139. .hdisplay = 720,
  1140. .hsync_start = 720 + 12,
  1141. .hsync_end = 720 + 12 + 4,
  1142. .htotal = 720 + 12 + 4 + 112,
  1143. .vdisplay = 1280,
  1144. .vsync_start = 1280 + 8,
  1145. .vsync_end = 1280 + 8 + 4,
  1146. .vtotal = 1280 + 8 + 4 + 12,
  1147. .vrefresh = 60,
  1148. };
  1149. static const struct panel_desc_dsi lg_lh500wx1_sd03 = {
  1150. .desc = {
  1151. .modes = &lg_lh500wx1_sd03_mode,
  1152. .num_modes = 1,
  1153. .bpc = 8,
  1154. .size = {
  1155. .width = 62,
  1156. .height = 110,
  1157. },
  1158. },
  1159. .flags = MIPI_DSI_MODE_VIDEO,
  1160. .format = MIPI_DSI_FMT_RGB888,
  1161. .lanes = 4,
  1162. };
  1163. static const struct drm_display_mode panasonic_vvx10f004b00_mode = {
  1164. .clock = 157200,
  1165. .hdisplay = 1920,
  1166. .hsync_start = 1920 + 154,
  1167. .hsync_end = 1920 + 154 + 16,
  1168. .htotal = 1920 + 154 + 16 + 32,
  1169. .vdisplay = 1200,
  1170. .vsync_start = 1200 + 17,
  1171. .vsync_end = 1200 + 17 + 2,
  1172. .vtotal = 1200 + 17 + 2 + 16,
  1173. .vrefresh = 60,
  1174. };
  1175. static const struct panel_desc_dsi panasonic_vvx10f004b00 = {
  1176. .desc = {
  1177. .modes = &panasonic_vvx10f004b00_mode,
  1178. .num_modes = 1,
  1179. .bpc = 8,
  1180. .size = {
  1181. .width = 217,
  1182. .height = 136,
  1183. },
  1184. },
  1185. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
  1186. MIPI_DSI_CLOCK_NON_CONTINUOUS,
  1187. .format = MIPI_DSI_FMT_RGB888,
  1188. .lanes = 4,
  1189. };
  1190. static const struct of_device_id dsi_of_match[] = {
  1191. {
  1192. .compatible = "auo,b080uan01",
  1193. .data = &auo_b080uan01
  1194. }, {
  1195. .compatible = "lg,ld070wx3-sl01",
  1196. .data = &lg_ld070wx3_sl01
  1197. }, {
  1198. .compatible = "lg,lh500wx1-sd03",
  1199. .data = &lg_lh500wx1_sd03
  1200. }, {
  1201. .compatible = "panasonic,vvx10f004b00",
  1202. .data = &panasonic_vvx10f004b00
  1203. }, {
  1204. /* sentinel */
  1205. }
  1206. };
  1207. MODULE_DEVICE_TABLE(of, dsi_of_match);
  1208. static int panel_simple_dsi_probe(struct mipi_dsi_device *dsi)
  1209. {
  1210. const struct panel_desc_dsi *desc;
  1211. const struct of_device_id *id;
  1212. int err;
  1213. id = of_match_node(dsi_of_match, dsi->dev.of_node);
  1214. if (!id)
  1215. return -ENODEV;
  1216. desc = id->data;
  1217. err = panel_simple_probe(&dsi->dev, &desc->desc);
  1218. if (err < 0)
  1219. return err;
  1220. dsi->mode_flags = desc->flags;
  1221. dsi->format = desc->format;
  1222. dsi->lanes = desc->lanes;
  1223. return mipi_dsi_attach(dsi);
  1224. }
  1225. static int panel_simple_dsi_remove(struct mipi_dsi_device *dsi)
  1226. {
  1227. int err;
  1228. err = mipi_dsi_detach(dsi);
  1229. if (err < 0)
  1230. dev_err(&dsi->dev, "failed to detach from DSI host: %d\n", err);
  1231. return panel_simple_remove(&dsi->dev);
  1232. }
  1233. static void panel_simple_dsi_shutdown(struct mipi_dsi_device *dsi)
  1234. {
  1235. panel_simple_shutdown(&dsi->dev);
  1236. }
  1237. static struct mipi_dsi_driver panel_simple_dsi_driver = {
  1238. .driver = {
  1239. .name = "panel-simple-dsi",
  1240. .of_match_table = dsi_of_match,
  1241. },
  1242. .probe = panel_simple_dsi_probe,
  1243. .remove = panel_simple_dsi_remove,
  1244. .shutdown = panel_simple_dsi_shutdown,
  1245. };
  1246. static int __init panel_simple_init(void)
  1247. {
  1248. int err;
  1249. err = platform_driver_register(&panel_simple_platform_driver);
  1250. if (err < 0)
  1251. return err;
  1252. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) {
  1253. err = mipi_dsi_driver_register(&panel_simple_dsi_driver);
  1254. if (err < 0)
  1255. return err;
  1256. }
  1257. return 0;
  1258. }
  1259. module_init(panel_simple_init);
  1260. static void __exit panel_simple_exit(void)
  1261. {
  1262. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI))
  1263. mipi_dsi_driver_unregister(&panel_simple_dsi_driver);
  1264. platform_driver_unregister(&panel_simple_platform_driver);
  1265. }
  1266. module_exit(panel_simple_exit);
  1267. MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
  1268. MODULE_DESCRIPTION("DRM Driver for Simple Panels");
  1269. MODULE_LICENSE("GPL and additional rights");