dsi.xml.h 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187
  1. #ifndef DSI_XML
  2. #define DSI_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/msm.xml ( 676 bytes, from 2015-05-20 20:03:14)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2015-05-20 20:03:07)
  10. - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp4.xml ( 20915 bytes, from 2015-05-20 20:03:14)
  11. - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp_common.xml ( 2576 bytes, from 2015-07-09 22:10:24)
  12. - /home/robclark/src/freedreno/envytools/rnndb/mdp/mdp5.xml ( 36021 bytes, from 2015-07-09 22:10:24)
  13. - /home/robclark/src/freedreno/envytools/rnndb/dsi/dsi.xml ( 26057 bytes, from 2015-08-14 21:47:57)
  14. - /home/robclark/src/freedreno/envytools/rnndb/dsi/sfpb.xml ( 344 bytes, from 2015-05-20 20:03:07)
  15. - /home/robclark/src/freedreno/envytools/rnndb/dsi/mmss_cc.xml ( 1686 bytes, from 2015-05-20 20:03:14)
  16. - /home/robclark/src/freedreno/envytools/rnndb/hdmi/qfprom.xml ( 600 bytes, from 2015-05-20 20:03:07)
  17. - /home/robclark/src/freedreno/envytools/rnndb/hdmi/hdmi.xml ( 29154 bytes, from 2015-08-10 21:25:43)
  18. - /home/robclark/src/freedreno/envytools/rnndb/edp/edp.xml ( 10416 bytes, from 2015-05-20 20:03:14)
  19. Copyright (C) 2013-2015 by the following authors:
  20. - Rob Clark <robdclark@gmail.com> (robclark)
  21. Permission is hereby granted, free of charge, to any person obtaining
  22. a copy of this software and associated documentation files (the
  23. "Software"), to deal in the Software without restriction, including
  24. without limitation the rights to use, copy, modify, merge, publish,
  25. distribute, sublicense, and/or sell copies of the Software, and to
  26. permit persons to whom the Software is furnished to do so, subject to
  27. the following conditions:
  28. The above copyright notice and this permission notice (including the
  29. next paragraph) shall be included in all copies or substantial
  30. portions of the Software.
  31. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  32. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  33. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  34. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  35. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  36. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  37. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  38. */
  39. enum dsi_traffic_mode {
  40. NON_BURST_SYNCH_PULSE = 0,
  41. NON_BURST_SYNCH_EVENT = 1,
  42. BURST_MODE = 2,
  43. };
  44. enum dsi_vid_dst_format {
  45. VID_DST_FORMAT_RGB565 = 0,
  46. VID_DST_FORMAT_RGB666 = 1,
  47. VID_DST_FORMAT_RGB666_LOOSE = 2,
  48. VID_DST_FORMAT_RGB888 = 3,
  49. };
  50. enum dsi_rgb_swap {
  51. SWAP_RGB = 0,
  52. SWAP_RBG = 1,
  53. SWAP_BGR = 2,
  54. SWAP_BRG = 3,
  55. SWAP_GRB = 4,
  56. SWAP_GBR = 5,
  57. };
  58. enum dsi_cmd_trigger {
  59. TRIGGER_NONE = 0,
  60. TRIGGER_SEOF = 1,
  61. TRIGGER_TE = 2,
  62. TRIGGER_SW = 4,
  63. TRIGGER_SW_SEOF = 5,
  64. TRIGGER_SW_TE = 6,
  65. };
  66. enum dsi_cmd_dst_format {
  67. CMD_DST_FORMAT_RGB111 = 0,
  68. CMD_DST_FORMAT_RGB332 = 3,
  69. CMD_DST_FORMAT_RGB444 = 4,
  70. CMD_DST_FORMAT_RGB565 = 6,
  71. CMD_DST_FORMAT_RGB666 = 7,
  72. CMD_DST_FORMAT_RGB888 = 8,
  73. };
  74. enum dsi_lane_swap {
  75. LANE_SWAP_0123 = 0,
  76. LANE_SWAP_3012 = 1,
  77. LANE_SWAP_2301 = 2,
  78. LANE_SWAP_1230 = 3,
  79. LANE_SWAP_0321 = 4,
  80. LANE_SWAP_1032 = 5,
  81. LANE_SWAP_2103 = 6,
  82. LANE_SWAP_3210 = 7,
  83. };
  84. #define DSI_IRQ_CMD_DMA_DONE 0x00000001
  85. #define DSI_IRQ_MASK_CMD_DMA_DONE 0x00000002
  86. #define DSI_IRQ_CMD_MDP_DONE 0x00000100
  87. #define DSI_IRQ_MASK_CMD_MDP_DONE 0x00000200
  88. #define DSI_IRQ_VIDEO_DONE 0x00010000
  89. #define DSI_IRQ_MASK_VIDEO_DONE 0x00020000
  90. #define DSI_IRQ_BTA_DONE 0x00100000
  91. #define DSI_IRQ_MASK_BTA_DONE 0x00200000
  92. #define DSI_IRQ_ERROR 0x01000000
  93. #define DSI_IRQ_MASK_ERROR 0x02000000
  94. #define REG_DSI_6G_HW_VERSION 0x00000000
  95. #define DSI_6G_HW_VERSION_MAJOR__MASK 0xf0000000
  96. #define DSI_6G_HW_VERSION_MAJOR__SHIFT 28
  97. static inline uint32_t DSI_6G_HW_VERSION_MAJOR(uint32_t val)
  98. {
  99. return ((val) << DSI_6G_HW_VERSION_MAJOR__SHIFT) & DSI_6G_HW_VERSION_MAJOR__MASK;
  100. }
  101. #define DSI_6G_HW_VERSION_MINOR__MASK 0x0fff0000
  102. #define DSI_6G_HW_VERSION_MINOR__SHIFT 16
  103. static inline uint32_t DSI_6G_HW_VERSION_MINOR(uint32_t val)
  104. {
  105. return ((val) << DSI_6G_HW_VERSION_MINOR__SHIFT) & DSI_6G_HW_VERSION_MINOR__MASK;
  106. }
  107. #define DSI_6G_HW_VERSION_STEP__MASK 0x0000ffff
  108. #define DSI_6G_HW_VERSION_STEP__SHIFT 0
  109. static inline uint32_t DSI_6G_HW_VERSION_STEP(uint32_t val)
  110. {
  111. return ((val) << DSI_6G_HW_VERSION_STEP__SHIFT) & DSI_6G_HW_VERSION_STEP__MASK;
  112. }
  113. #define REG_DSI_CTRL 0x00000000
  114. #define DSI_CTRL_ENABLE 0x00000001
  115. #define DSI_CTRL_VID_MODE_EN 0x00000002
  116. #define DSI_CTRL_CMD_MODE_EN 0x00000004
  117. #define DSI_CTRL_LANE0 0x00000010
  118. #define DSI_CTRL_LANE1 0x00000020
  119. #define DSI_CTRL_LANE2 0x00000040
  120. #define DSI_CTRL_LANE3 0x00000080
  121. #define DSI_CTRL_CLK_EN 0x00000100
  122. #define DSI_CTRL_ECC_CHECK 0x00100000
  123. #define DSI_CTRL_CRC_CHECK 0x01000000
  124. #define REG_DSI_STATUS0 0x00000004
  125. #define DSI_STATUS0_CMD_MODE_ENGINE_BUSY 0x00000001
  126. #define DSI_STATUS0_CMD_MODE_DMA_BUSY 0x00000002
  127. #define DSI_STATUS0_CMD_MODE_MDP_BUSY 0x00000004
  128. #define DSI_STATUS0_VIDEO_MODE_ENGINE_BUSY 0x00000008
  129. #define DSI_STATUS0_DSI_BUSY 0x00000010
  130. #define DSI_STATUS0_INTERLEAVE_OP_CONTENTION 0x80000000
  131. #define REG_DSI_FIFO_STATUS 0x00000008
  132. #define DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW 0x00000080
  133. #define REG_DSI_VID_CFG0 0x0000000c
  134. #define DSI_VID_CFG0_VIRT_CHANNEL__MASK 0x00000003
  135. #define DSI_VID_CFG0_VIRT_CHANNEL__SHIFT 0
  136. static inline uint32_t DSI_VID_CFG0_VIRT_CHANNEL(uint32_t val)
  137. {
  138. return ((val) << DSI_VID_CFG0_VIRT_CHANNEL__SHIFT) & DSI_VID_CFG0_VIRT_CHANNEL__MASK;
  139. }
  140. #define DSI_VID_CFG0_DST_FORMAT__MASK 0x00000030
  141. #define DSI_VID_CFG0_DST_FORMAT__SHIFT 4
  142. static inline uint32_t DSI_VID_CFG0_DST_FORMAT(enum dsi_vid_dst_format val)
  143. {
  144. return ((val) << DSI_VID_CFG0_DST_FORMAT__SHIFT) & DSI_VID_CFG0_DST_FORMAT__MASK;
  145. }
  146. #define DSI_VID_CFG0_TRAFFIC_MODE__MASK 0x00000300
  147. #define DSI_VID_CFG0_TRAFFIC_MODE__SHIFT 8
  148. static inline uint32_t DSI_VID_CFG0_TRAFFIC_MODE(enum dsi_traffic_mode val)
  149. {
  150. return ((val) << DSI_VID_CFG0_TRAFFIC_MODE__SHIFT) & DSI_VID_CFG0_TRAFFIC_MODE__MASK;
  151. }
  152. #define DSI_VID_CFG0_BLLP_POWER_STOP 0x00001000
  153. #define DSI_VID_CFG0_EOF_BLLP_POWER_STOP 0x00008000
  154. #define DSI_VID_CFG0_HSA_POWER_STOP 0x00010000
  155. #define DSI_VID_CFG0_HBP_POWER_STOP 0x00100000
  156. #define DSI_VID_CFG0_HFP_POWER_STOP 0x01000000
  157. #define DSI_VID_CFG0_PULSE_MODE_HSA_HE 0x10000000
  158. #define REG_DSI_VID_CFG1 0x0000001c
  159. #define DSI_VID_CFG1_R_SEL 0x00000001
  160. #define DSI_VID_CFG1_G_SEL 0x00000010
  161. #define DSI_VID_CFG1_B_SEL 0x00000100
  162. #define DSI_VID_CFG1_RGB_SWAP__MASK 0x00007000
  163. #define DSI_VID_CFG1_RGB_SWAP__SHIFT 12
  164. static inline uint32_t DSI_VID_CFG1_RGB_SWAP(enum dsi_rgb_swap val)
  165. {
  166. return ((val) << DSI_VID_CFG1_RGB_SWAP__SHIFT) & DSI_VID_CFG1_RGB_SWAP__MASK;
  167. }
  168. #define REG_DSI_ACTIVE_H 0x00000020
  169. #define DSI_ACTIVE_H_START__MASK 0x00000fff
  170. #define DSI_ACTIVE_H_START__SHIFT 0
  171. static inline uint32_t DSI_ACTIVE_H_START(uint32_t val)
  172. {
  173. return ((val) << DSI_ACTIVE_H_START__SHIFT) & DSI_ACTIVE_H_START__MASK;
  174. }
  175. #define DSI_ACTIVE_H_END__MASK 0x0fff0000
  176. #define DSI_ACTIVE_H_END__SHIFT 16
  177. static inline uint32_t DSI_ACTIVE_H_END(uint32_t val)
  178. {
  179. return ((val) << DSI_ACTIVE_H_END__SHIFT) & DSI_ACTIVE_H_END__MASK;
  180. }
  181. #define REG_DSI_ACTIVE_V 0x00000024
  182. #define DSI_ACTIVE_V_START__MASK 0x00000fff
  183. #define DSI_ACTIVE_V_START__SHIFT 0
  184. static inline uint32_t DSI_ACTIVE_V_START(uint32_t val)
  185. {
  186. return ((val) << DSI_ACTIVE_V_START__SHIFT) & DSI_ACTIVE_V_START__MASK;
  187. }
  188. #define DSI_ACTIVE_V_END__MASK 0x0fff0000
  189. #define DSI_ACTIVE_V_END__SHIFT 16
  190. static inline uint32_t DSI_ACTIVE_V_END(uint32_t val)
  191. {
  192. return ((val) << DSI_ACTIVE_V_END__SHIFT) & DSI_ACTIVE_V_END__MASK;
  193. }
  194. #define REG_DSI_TOTAL 0x00000028
  195. #define DSI_TOTAL_H_TOTAL__MASK 0x00000fff
  196. #define DSI_TOTAL_H_TOTAL__SHIFT 0
  197. static inline uint32_t DSI_TOTAL_H_TOTAL(uint32_t val)
  198. {
  199. return ((val) << DSI_TOTAL_H_TOTAL__SHIFT) & DSI_TOTAL_H_TOTAL__MASK;
  200. }
  201. #define DSI_TOTAL_V_TOTAL__MASK 0x0fff0000
  202. #define DSI_TOTAL_V_TOTAL__SHIFT 16
  203. static inline uint32_t DSI_TOTAL_V_TOTAL(uint32_t val)
  204. {
  205. return ((val) << DSI_TOTAL_V_TOTAL__SHIFT) & DSI_TOTAL_V_TOTAL__MASK;
  206. }
  207. #define REG_DSI_ACTIVE_HSYNC 0x0000002c
  208. #define DSI_ACTIVE_HSYNC_START__MASK 0x00000fff
  209. #define DSI_ACTIVE_HSYNC_START__SHIFT 0
  210. static inline uint32_t DSI_ACTIVE_HSYNC_START(uint32_t val)
  211. {
  212. return ((val) << DSI_ACTIVE_HSYNC_START__SHIFT) & DSI_ACTIVE_HSYNC_START__MASK;
  213. }
  214. #define DSI_ACTIVE_HSYNC_END__MASK 0x0fff0000
  215. #define DSI_ACTIVE_HSYNC_END__SHIFT 16
  216. static inline uint32_t DSI_ACTIVE_HSYNC_END(uint32_t val)
  217. {
  218. return ((val) << DSI_ACTIVE_HSYNC_END__SHIFT) & DSI_ACTIVE_HSYNC_END__MASK;
  219. }
  220. #define REG_DSI_ACTIVE_VSYNC_HPOS 0x00000030
  221. #define DSI_ACTIVE_VSYNC_HPOS_START__MASK 0x00000fff
  222. #define DSI_ACTIVE_VSYNC_HPOS_START__SHIFT 0
  223. static inline uint32_t DSI_ACTIVE_VSYNC_HPOS_START(uint32_t val)
  224. {
  225. return ((val) << DSI_ACTIVE_VSYNC_HPOS_START__SHIFT) & DSI_ACTIVE_VSYNC_HPOS_START__MASK;
  226. }
  227. #define DSI_ACTIVE_VSYNC_HPOS_END__MASK 0x0fff0000
  228. #define DSI_ACTIVE_VSYNC_HPOS_END__SHIFT 16
  229. static inline uint32_t DSI_ACTIVE_VSYNC_HPOS_END(uint32_t val)
  230. {
  231. return ((val) << DSI_ACTIVE_VSYNC_HPOS_END__SHIFT) & DSI_ACTIVE_VSYNC_HPOS_END__MASK;
  232. }
  233. #define REG_DSI_ACTIVE_VSYNC_VPOS 0x00000034
  234. #define DSI_ACTIVE_VSYNC_VPOS_START__MASK 0x00000fff
  235. #define DSI_ACTIVE_VSYNC_VPOS_START__SHIFT 0
  236. static inline uint32_t DSI_ACTIVE_VSYNC_VPOS_START(uint32_t val)
  237. {
  238. return ((val) << DSI_ACTIVE_VSYNC_VPOS_START__SHIFT) & DSI_ACTIVE_VSYNC_VPOS_START__MASK;
  239. }
  240. #define DSI_ACTIVE_VSYNC_VPOS_END__MASK 0x0fff0000
  241. #define DSI_ACTIVE_VSYNC_VPOS_END__SHIFT 16
  242. static inline uint32_t DSI_ACTIVE_VSYNC_VPOS_END(uint32_t val)
  243. {
  244. return ((val) << DSI_ACTIVE_VSYNC_VPOS_END__SHIFT) & DSI_ACTIVE_VSYNC_VPOS_END__MASK;
  245. }
  246. #define REG_DSI_CMD_DMA_CTRL 0x00000038
  247. #define DSI_CMD_DMA_CTRL_BROADCAST_EN 0x80000000
  248. #define DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER 0x10000000
  249. #define DSI_CMD_DMA_CTRL_LOW_POWER 0x04000000
  250. #define REG_DSI_CMD_CFG0 0x0000003c
  251. #define DSI_CMD_CFG0_DST_FORMAT__MASK 0x0000000f
  252. #define DSI_CMD_CFG0_DST_FORMAT__SHIFT 0
  253. static inline uint32_t DSI_CMD_CFG0_DST_FORMAT(enum dsi_cmd_dst_format val)
  254. {
  255. return ((val) << DSI_CMD_CFG0_DST_FORMAT__SHIFT) & DSI_CMD_CFG0_DST_FORMAT__MASK;
  256. }
  257. #define DSI_CMD_CFG0_R_SEL 0x00000010
  258. #define DSI_CMD_CFG0_G_SEL 0x00000100
  259. #define DSI_CMD_CFG0_B_SEL 0x00001000
  260. #define DSI_CMD_CFG0_INTERLEAVE_MAX__MASK 0x00f00000
  261. #define DSI_CMD_CFG0_INTERLEAVE_MAX__SHIFT 20
  262. static inline uint32_t DSI_CMD_CFG0_INTERLEAVE_MAX(uint32_t val)
  263. {
  264. return ((val) << DSI_CMD_CFG0_INTERLEAVE_MAX__SHIFT) & DSI_CMD_CFG0_INTERLEAVE_MAX__MASK;
  265. }
  266. #define DSI_CMD_CFG0_RGB_SWAP__MASK 0x00070000
  267. #define DSI_CMD_CFG0_RGB_SWAP__SHIFT 16
  268. static inline uint32_t DSI_CMD_CFG0_RGB_SWAP(enum dsi_rgb_swap val)
  269. {
  270. return ((val) << DSI_CMD_CFG0_RGB_SWAP__SHIFT) & DSI_CMD_CFG0_RGB_SWAP__MASK;
  271. }
  272. #define REG_DSI_CMD_CFG1 0x00000040
  273. #define DSI_CMD_CFG1_WR_MEM_START__MASK 0x000000ff
  274. #define DSI_CMD_CFG1_WR_MEM_START__SHIFT 0
  275. static inline uint32_t DSI_CMD_CFG1_WR_MEM_START(uint32_t val)
  276. {
  277. return ((val) << DSI_CMD_CFG1_WR_MEM_START__SHIFT) & DSI_CMD_CFG1_WR_MEM_START__MASK;
  278. }
  279. #define DSI_CMD_CFG1_WR_MEM_CONTINUE__MASK 0x0000ff00
  280. #define DSI_CMD_CFG1_WR_MEM_CONTINUE__SHIFT 8
  281. static inline uint32_t DSI_CMD_CFG1_WR_MEM_CONTINUE(uint32_t val)
  282. {
  283. return ((val) << DSI_CMD_CFG1_WR_MEM_CONTINUE__SHIFT) & DSI_CMD_CFG1_WR_MEM_CONTINUE__MASK;
  284. }
  285. #define DSI_CMD_CFG1_INSERT_DCS_COMMAND 0x00010000
  286. #define REG_DSI_DMA_BASE 0x00000044
  287. #define REG_DSI_DMA_LEN 0x00000048
  288. #define REG_DSI_CMD_MDP_STREAM_CTRL 0x00000054
  289. #define DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE__MASK 0x0000003f
  290. #define DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE__SHIFT 0
  291. static inline uint32_t DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE(uint32_t val)
  292. {
  293. return ((val) << DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE__SHIFT) & DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE__MASK;
  294. }
  295. #define DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL__MASK 0x00000300
  296. #define DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL__SHIFT 8
  297. static inline uint32_t DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL(uint32_t val)
  298. {
  299. return ((val) << DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL__SHIFT) & DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL__MASK;
  300. }
  301. #define DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT__MASK 0xffff0000
  302. #define DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT__SHIFT 16
  303. static inline uint32_t DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT(uint32_t val)
  304. {
  305. return ((val) << DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT__SHIFT) & DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT__MASK;
  306. }
  307. #define REG_DSI_CMD_MDP_STREAM_TOTAL 0x00000058
  308. #define DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL__MASK 0x00000fff
  309. #define DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL__SHIFT 0
  310. static inline uint32_t DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL(uint32_t val)
  311. {
  312. return ((val) << DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL__SHIFT) & DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL__MASK;
  313. }
  314. #define DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL__MASK 0x0fff0000
  315. #define DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL__SHIFT 16
  316. static inline uint32_t DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL(uint32_t val)
  317. {
  318. return ((val) << DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL__SHIFT) & DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL__MASK;
  319. }
  320. #define REG_DSI_ACK_ERR_STATUS 0x00000064
  321. static inline uint32_t REG_DSI_RDBK(uint32_t i0) { return 0x00000068 + 0x4*i0; }
  322. static inline uint32_t REG_DSI_RDBK_DATA(uint32_t i0) { return 0x00000068 + 0x4*i0; }
  323. #define REG_DSI_TRIG_CTRL 0x00000080
  324. #define DSI_TRIG_CTRL_DMA_TRIGGER__MASK 0x00000007
  325. #define DSI_TRIG_CTRL_DMA_TRIGGER__SHIFT 0
  326. static inline uint32_t DSI_TRIG_CTRL_DMA_TRIGGER(enum dsi_cmd_trigger val)
  327. {
  328. return ((val) << DSI_TRIG_CTRL_DMA_TRIGGER__SHIFT) & DSI_TRIG_CTRL_DMA_TRIGGER__MASK;
  329. }
  330. #define DSI_TRIG_CTRL_MDP_TRIGGER__MASK 0x00000070
  331. #define DSI_TRIG_CTRL_MDP_TRIGGER__SHIFT 4
  332. static inline uint32_t DSI_TRIG_CTRL_MDP_TRIGGER(enum dsi_cmd_trigger val)
  333. {
  334. return ((val) << DSI_TRIG_CTRL_MDP_TRIGGER__SHIFT) & DSI_TRIG_CTRL_MDP_TRIGGER__MASK;
  335. }
  336. #define DSI_TRIG_CTRL_STREAM__MASK 0x00000300
  337. #define DSI_TRIG_CTRL_STREAM__SHIFT 8
  338. static inline uint32_t DSI_TRIG_CTRL_STREAM(uint32_t val)
  339. {
  340. return ((val) << DSI_TRIG_CTRL_STREAM__SHIFT) & DSI_TRIG_CTRL_STREAM__MASK;
  341. }
  342. #define DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME 0x00001000
  343. #define DSI_TRIG_CTRL_TE 0x80000000
  344. #define REG_DSI_TRIG_DMA 0x0000008c
  345. #define REG_DSI_DLN0_PHY_ERR 0x000000b0
  346. #define DSI_DLN0_PHY_ERR_DLN0_ERR_ESC 0x00000001
  347. #define DSI_DLN0_PHY_ERR_DLN0_ERR_SYNC_ESC 0x00000010
  348. #define DSI_DLN0_PHY_ERR_DLN0_ERR_CONTROL 0x00000100
  349. #define DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP0 0x00001000
  350. #define DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP1 0x00010000
  351. #define REG_DSI_TIMEOUT_STATUS 0x000000bc
  352. #define REG_DSI_CLKOUT_TIMING_CTRL 0x000000c0
  353. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__MASK 0x0000003f
  354. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__SHIFT 0
  355. static inline uint32_t DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(uint32_t val)
  356. {
  357. return ((val) << DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__SHIFT) & DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE__MASK;
  358. }
  359. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__MASK 0x00003f00
  360. #define DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__SHIFT 8
  361. static inline uint32_t DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(uint32_t val)
  362. {
  363. return ((val) << DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__SHIFT) & DSI_CLKOUT_TIMING_CTRL_T_CLK_POST__MASK;
  364. }
  365. #define REG_DSI_EOT_PACKET_CTRL 0x000000c8
  366. #define DSI_EOT_PACKET_CTRL_TX_EOT_APPEND 0x00000001
  367. #define DSI_EOT_PACKET_CTRL_RX_EOT_IGNORE 0x00000010
  368. #define REG_DSI_LANE_CTRL 0x000000a8
  369. #define DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST 0x10000000
  370. #define REG_DSI_LANE_SWAP_CTRL 0x000000ac
  371. #define DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__MASK 0x00000007
  372. #define DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__SHIFT 0
  373. static inline uint32_t DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(enum dsi_lane_swap val)
  374. {
  375. return ((val) << DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__SHIFT) & DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL__MASK;
  376. }
  377. #define REG_DSI_ERR_INT_MASK0 0x00000108
  378. #define REG_DSI_INTR_CTRL 0x0000010c
  379. #define REG_DSI_RESET 0x00000114
  380. #define REG_DSI_CLK_CTRL 0x00000118
  381. #define DSI_CLK_CTRL_AHBS_HCLK_ON 0x00000001
  382. #define DSI_CLK_CTRL_AHBM_SCLK_ON 0x00000002
  383. #define DSI_CLK_CTRL_PCLK_ON 0x00000004
  384. #define DSI_CLK_CTRL_DSICLK_ON 0x00000008
  385. #define DSI_CLK_CTRL_BYTECLK_ON 0x00000010
  386. #define DSI_CLK_CTRL_ESCCLK_ON 0x00000020
  387. #define DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK 0x00000200
  388. #define REG_DSI_CLK_STATUS 0x0000011c
  389. #define DSI_CLK_STATUS_PLL_UNLOCKED 0x00010000
  390. #define REG_DSI_PHY_RESET 0x00000128
  391. #define DSI_PHY_RESET_RESET 0x00000001
  392. #define REG_DSI_T_CLK_PRE_EXTEND 0x0000017c
  393. #define DSI_T_CLK_PRE_EXTEND_INC_BY_2_BYTECLK 0x00000001
  394. #define REG_DSI_RDBK_DATA_CTRL 0x000001d0
  395. #define DSI_RDBK_DATA_CTRL_COUNT__MASK 0x00ff0000
  396. #define DSI_RDBK_DATA_CTRL_COUNT__SHIFT 16
  397. static inline uint32_t DSI_RDBK_DATA_CTRL_COUNT(uint32_t val)
  398. {
  399. return ((val) << DSI_RDBK_DATA_CTRL_COUNT__SHIFT) & DSI_RDBK_DATA_CTRL_COUNT__MASK;
  400. }
  401. #define DSI_RDBK_DATA_CTRL_CLR 0x00000001
  402. #define REG_DSI_VERSION 0x000001f0
  403. #define DSI_VERSION_MAJOR__MASK 0xff000000
  404. #define DSI_VERSION_MAJOR__SHIFT 24
  405. static inline uint32_t DSI_VERSION_MAJOR(uint32_t val)
  406. {
  407. return ((val) << DSI_VERSION_MAJOR__SHIFT) & DSI_VERSION_MAJOR__MASK;
  408. }
  409. #define REG_DSI_PHY_PLL_CTRL_0 0x00000200
  410. #define DSI_PHY_PLL_CTRL_0_ENABLE 0x00000001
  411. #define REG_DSI_PHY_PLL_CTRL_1 0x00000204
  412. #define REG_DSI_PHY_PLL_CTRL_2 0x00000208
  413. #define REG_DSI_PHY_PLL_CTRL_3 0x0000020c
  414. #define REG_DSI_PHY_PLL_CTRL_4 0x00000210
  415. #define REG_DSI_PHY_PLL_CTRL_5 0x00000214
  416. #define REG_DSI_PHY_PLL_CTRL_6 0x00000218
  417. #define REG_DSI_PHY_PLL_CTRL_7 0x0000021c
  418. #define REG_DSI_PHY_PLL_CTRL_8 0x00000220
  419. #define REG_DSI_PHY_PLL_CTRL_9 0x00000224
  420. #define REG_DSI_PHY_PLL_CTRL_10 0x00000228
  421. #define REG_DSI_PHY_PLL_CTRL_11 0x0000022c
  422. #define REG_DSI_PHY_PLL_CTRL_12 0x00000230
  423. #define REG_DSI_PHY_PLL_CTRL_13 0x00000234
  424. #define REG_DSI_PHY_PLL_CTRL_14 0x00000238
  425. #define REG_DSI_PHY_PLL_CTRL_15 0x0000023c
  426. #define REG_DSI_PHY_PLL_CTRL_16 0x00000240
  427. #define REG_DSI_PHY_PLL_CTRL_17 0x00000244
  428. #define REG_DSI_PHY_PLL_CTRL_18 0x00000248
  429. #define REG_DSI_PHY_PLL_CTRL_19 0x0000024c
  430. #define REG_DSI_PHY_PLL_CTRL_20 0x00000250
  431. #define REG_DSI_PHY_PLL_STATUS 0x00000280
  432. #define DSI_PHY_PLL_STATUS_PLL_BUSY 0x00000001
  433. #define REG_DSI_8x60_PHY_TPA_CTRL_1 0x00000258
  434. #define REG_DSI_8x60_PHY_TPA_CTRL_2 0x0000025c
  435. #define REG_DSI_8x60_PHY_TIMING_CTRL_0 0x00000260
  436. #define REG_DSI_8x60_PHY_TIMING_CTRL_1 0x00000264
  437. #define REG_DSI_8x60_PHY_TIMING_CTRL_2 0x00000268
  438. #define REG_DSI_8x60_PHY_TIMING_CTRL_3 0x0000026c
  439. #define REG_DSI_8x60_PHY_TIMING_CTRL_4 0x00000270
  440. #define REG_DSI_8x60_PHY_TIMING_CTRL_5 0x00000274
  441. #define REG_DSI_8x60_PHY_TIMING_CTRL_6 0x00000278
  442. #define REG_DSI_8x60_PHY_TIMING_CTRL_7 0x0000027c
  443. #define REG_DSI_8x60_PHY_TIMING_CTRL_8 0x00000280
  444. #define REG_DSI_8x60_PHY_TIMING_CTRL_9 0x00000284
  445. #define REG_DSI_8x60_PHY_TIMING_CTRL_10 0x00000288
  446. #define REG_DSI_8x60_PHY_TIMING_CTRL_11 0x0000028c
  447. #define REG_DSI_8x60_PHY_CTRL_0 0x00000290
  448. #define REG_DSI_8x60_PHY_CTRL_1 0x00000294
  449. #define REG_DSI_8x60_PHY_CTRL_2 0x00000298
  450. #define REG_DSI_8x60_PHY_CTRL_3 0x0000029c
  451. #define REG_DSI_8x60_PHY_STRENGTH_0 0x000002a0
  452. #define REG_DSI_8x60_PHY_STRENGTH_1 0x000002a4
  453. #define REG_DSI_8x60_PHY_STRENGTH_2 0x000002a8
  454. #define REG_DSI_8x60_PHY_STRENGTH_3 0x000002ac
  455. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_0 0x000002cc
  456. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_1 0x000002d0
  457. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_2 0x000002d4
  458. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_3 0x000002d8
  459. #define REG_DSI_8x60_PHY_REGULATOR_CTRL_4 0x000002dc
  460. #define REG_DSI_8x60_PHY_CAL_HW_TRIGGER 0x000000f0
  461. #define REG_DSI_8x60_PHY_CAL_CTRL 0x000000f4
  462. #define REG_DSI_8x60_PHY_CAL_STATUS 0x000000fc
  463. #define DSI_8x60_PHY_CAL_STATUS_CAL_BUSY 0x10000000
  464. static inline uint32_t REG_DSI_8960_LN(uint32_t i0) { return 0x00000300 + 0x40*i0; }
  465. static inline uint32_t REG_DSI_8960_LN_CFG_0(uint32_t i0) { return 0x00000300 + 0x40*i0; }
  466. static inline uint32_t REG_DSI_8960_LN_CFG_1(uint32_t i0) { return 0x00000304 + 0x40*i0; }
  467. static inline uint32_t REG_DSI_8960_LN_CFG_2(uint32_t i0) { return 0x00000308 + 0x40*i0; }
  468. static inline uint32_t REG_DSI_8960_LN_TEST_DATAPATH(uint32_t i0) { return 0x0000030c + 0x40*i0; }
  469. static inline uint32_t REG_DSI_8960_LN_TEST_STR_0(uint32_t i0) { return 0x00000314 + 0x40*i0; }
  470. static inline uint32_t REG_DSI_8960_LN_TEST_STR_1(uint32_t i0) { return 0x00000318 + 0x40*i0; }
  471. #define REG_DSI_8960_PHY_LNCK_CFG_0 0x00000400
  472. #define REG_DSI_8960_PHY_LNCK_CFG_1 0x00000404
  473. #define REG_DSI_8960_PHY_LNCK_CFG_2 0x00000408
  474. #define REG_DSI_8960_PHY_LNCK_TEST_DATAPATH 0x0000040c
  475. #define REG_DSI_8960_PHY_LNCK_TEST_STR0 0x00000414
  476. #define REG_DSI_8960_PHY_LNCK_TEST_STR1 0x00000418
  477. #define REG_DSI_8960_PHY_TIMING_CTRL_0 0x00000440
  478. #define REG_DSI_8960_PHY_TIMING_CTRL_1 0x00000444
  479. #define REG_DSI_8960_PHY_TIMING_CTRL_2 0x00000448
  480. #define REG_DSI_8960_PHY_TIMING_CTRL_3 0x0000044c
  481. #define REG_DSI_8960_PHY_TIMING_CTRL_4 0x00000450
  482. #define REG_DSI_8960_PHY_TIMING_CTRL_5 0x00000454
  483. #define REG_DSI_8960_PHY_TIMING_CTRL_6 0x00000458
  484. #define REG_DSI_8960_PHY_TIMING_CTRL_7 0x0000045c
  485. #define REG_DSI_8960_PHY_TIMING_CTRL_8 0x00000460
  486. #define REG_DSI_8960_PHY_TIMING_CTRL_9 0x00000464
  487. #define REG_DSI_8960_PHY_TIMING_CTRL_10 0x00000468
  488. #define REG_DSI_8960_PHY_TIMING_CTRL_11 0x0000046c
  489. #define REG_DSI_8960_PHY_CTRL_0 0x00000470
  490. #define REG_DSI_8960_PHY_CTRL_1 0x00000474
  491. #define REG_DSI_8960_PHY_CTRL_2 0x00000478
  492. #define REG_DSI_8960_PHY_CTRL_3 0x0000047c
  493. #define REG_DSI_8960_PHY_STRENGTH_0 0x00000480
  494. #define REG_DSI_8960_PHY_STRENGTH_1 0x00000484
  495. #define REG_DSI_8960_PHY_STRENGTH_2 0x00000488
  496. #define REG_DSI_8960_PHY_BIST_CTRL_0 0x0000048c
  497. #define REG_DSI_8960_PHY_BIST_CTRL_1 0x00000490
  498. #define REG_DSI_8960_PHY_BIST_CTRL_2 0x00000494
  499. #define REG_DSI_8960_PHY_BIST_CTRL_3 0x00000498
  500. #define REG_DSI_8960_PHY_BIST_CTRL_4 0x0000049c
  501. #define REG_DSI_8960_PHY_LDO_CTRL 0x000004b0
  502. #define REG_DSI_8960_PHY_REGULATOR_CTRL_0 0x00000500
  503. #define REG_DSI_8960_PHY_REGULATOR_CTRL_1 0x00000504
  504. #define REG_DSI_8960_PHY_REGULATOR_CTRL_2 0x00000508
  505. #define REG_DSI_8960_PHY_REGULATOR_CTRL_3 0x0000050c
  506. #define REG_DSI_8960_PHY_REGULATOR_CTRL_4 0x00000510
  507. #define REG_DSI_8960_PHY_REGULATOR_CAL_PWR_CFG 0x00000518
  508. #define REG_DSI_8960_PHY_CAL_HW_TRIGGER 0x00000528
  509. #define REG_DSI_8960_PHY_CAL_SW_CFG_0 0x0000052c
  510. #define REG_DSI_8960_PHY_CAL_SW_CFG_1 0x00000530
  511. #define REG_DSI_8960_PHY_CAL_SW_CFG_2 0x00000534
  512. #define REG_DSI_8960_PHY_CAL_HW_CFG_0 0x00000538
  513. #define REG_DSI_8960_PHY_CAL_HW_CFG_1 0x0000053c
  514. #define REG_DSI_8960_PHY_CAL_HW_CFG_2 0x00000540
  515. #define REG_DSI_8960_PHY_CAL_HW_CFG_3 0x00000544
  516. #define REG_DSI_8960_PHY_CAL_HW_CFG_4 0x00000548
  517. #define REG_DSI_8960_PHY_CAL_STATUS 0x00000550
  518. #define DSI_8960_PHY_CAL_STATUS_CAL_BUSY 0x00000010
  519. static inline uint32_t REG_DSI_28nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  520. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_0(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  521. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_1(uint32_t i0) { return 0x00000004 + 0x40*i0; }
  522. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_2(uint32_t i0) { return 0x00000008 + 0x40*i0; }
  523. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_3(uint32_t i0) { return 0x0000000c + 0x40*i0; }
  524. static inline uint32_t REG_DSI_28nm_PHY_LN_CFG_4(uint32_t i0) { return 0x00000010 + 0x40*i0; }
  525. static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000014 + 0x40*i0; }
  526. static inline uint32_t REG_DSI_28nm_PHY_LN_DEBUG_SEL(uint32_t i0) { return 0x00000018 + 0x40*i0; }
  527. static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_STR_0(uint32_t i0) { return 0x0000001c + 0x40*i0; }
  528. static inline uint32_t REG_DSI_28nm_PHY_LN_TEST_STR_1(uint32_t i0) { return 0x00000020 + 0x40*i0; }
  529. #define REG_DSI_28nm_PHY_LNCK_CFG_0 0x00000100
  530. #define REG_DSI_28nm_PHY_LNCK_CFG_1 0x00000104
  531. #define REG_DSI_28nm_PHY_LNCK_CFG_2 0x00000108
  532. #define REG_DSI_28nm_PHY_LNCK_CFG_3 0x0000010c
  533. #define REG_DSI_28nm_PHY_LNCK_CFG_4 0x00000110
  534. #define REG_DSI_28nm_PHY_LNCK_TEST_DATAPATH 0x00000114
  535. #define REG_DSI_28nm_PHY_LNCK_DEBUG_SEL 0x00000118
  536. #define REG_DSI_28nm_PHY_LNCK_TEST_STR0 0x0000011c
  537. #define REG_DSI_28nm_PHY_LNCK_TEST_STR1 0x00000120
  538. #define REG_DSI_28nm_PHY_TIMING_CTRL_0 0x00000140
  539. #define DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK 0x000000ff
  540. #define DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT 0
  541. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO(uint32_t val)
  542. {
  543. return ((val) << DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK;
  544. }
  545. #define REG_DSI_28nm_PHY_TIMING_CTRL_1 0x00000144
  546. #define DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK 0x000000ff
  547. #define DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT 0
  548. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL(uint32_t val)
  549. {
  550. return ((val) << DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK;
  551. }
  552. #define REG_DSI_28nm_PHY_TIMING_CTRL_2 0x00000148
  553. #define DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK 0x000000ff
  554. #define DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT 0
  555. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE(uint32_t val)
  556. {
  557. return ((val) << DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK;
  558. }
  559. #define REG_DSI_28nm_PHY_TIMING_CTRL_3 0x0000014c
  560. #define DSI_28nm_PHY_TIMING_CTRL_3_CLK_ZERO_8 0x00000001
  561. #define REG_DSI_28nm_PHY_TIMING_CTRL_4 0x00000150
  562. #define DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK 0x000000ff
  563. #define DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT 0
  564. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT(uint32_t val)
  565. {
  566. return ((val) << DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK;
  567. }
  568. #define REG_DSI_28nm_PHY_TIMING_CTRL_5 0x00000154
  569. #define DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK 0x000000ff
  570. #define DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT 0
  571. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO(uint32_t val)
  572. {
  573. return ((val) << DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK;
  574. }
  575. #define REG_DSI_28nm_PHY_TIMING_CTRL_6 0x00000158
  576. #define DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK 0x000000ff
  577. #define DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT 0
  578. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
  579. {
  580. return ((val) << DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK;
  581. }
  582. #define REG_DSI_28nm_PHY_TIMING_CTRL_7 0x0000015c
  583. #define DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK 0x000000ff
  584. #define DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT 0
  585. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
  586. {
  587. return ((val) << DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK;
  588. }
  589. #define REG_DSI_28nm_PHY_TIMING_CTRL_8 0x00000160
  590. #define DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__MASK 0x000000ff
  591. #define DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT 0
  592. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST(uint32_t val)
  593. {
  594. return ((val) << DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_8_HS_RQST__MASK;
  595. }
  596. #define REG_DSI_28nm_PHY_TIMING_CTRL_9 0x00000164
  597. #define DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__MASK 0x00000007
  598. #define DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT 0
  599. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_9_TA_GO(uint32_t val)
  600. {
  601. return ((val) << DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_9_TA_GO__MASK;
  602. }
  603. #define DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__MASK 0x00000070
  604. #define DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT 4
  605. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE(uint32_t val)
  606. {
  607. return ((val) << DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_9_TA_SURE__MASK;
  608. }
  609. #define REG_DSI_28nm_PHY_TIMING_CTRL_10 0x00000168
  610. #define DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__MASK 0x00000007
  611. #define DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT 0
  612. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_10_TA_GET(uint32_t val)
  613. {
  614. return ((val) << DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_10_TA_GET__MASK;
  615. }
  616. #define REG_DSI_28nm_PHY_TIMING_CTRL_11 0x0000016c
  617. #define DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK 0x000000ff
  618. #define DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT 0
  619. static inline uint32_t DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
  620. {
  621. return ((val) << DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_28nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK;
  622. }
  623. #define REG_DSI_28nm_PHY_CTRL_0 0x00000170
  624. #define REG_DSI_28nm_PHY_CTRL_1 0x00000174
  625. #define REG_DSI_28nm_PHY_CTRL_2 0x00000178
  626. #define REG_DSI_28nm_PHY_CTRL_3 0x0000017c
  627. #define REG_DSI_28nm_PHY_CTRL_4 0x00000180
  628. #define REG_DSI_28nm_PHY_STRENGTH_0 0x00000184
  629. #define REG_DSI_28nm_PHY_STRENGTH_1 0x00000188
  630. #define REG_DSI_28nm_PHY_BIST_CTRL_0 0x000001b4
  631. #define REG_DSI_28nm_PHY_BIST_CTRL_1 0x000001b8
  632. #define REG_DSI_28nm_PHY_BIST_CTRL_2 0x000001bc
  633. #define REG_DSI_28nm_PHY_BIST_CTRL_3 0x000001c0
  634. #define REG_DSI_28nm_PHY_BIST_CTRL_4 0x000001c4
  635. #define REG_DSI_28nm_PHY_BIST_CTRL_5 0x000001c8
  636. #define REG_DSI_28nm_PHY_GLBL_TEST_CTRL 0x000001d4
  637. #define DSI_28nm_PHY_GLBL_TEST_CTRL_BITCLK_HS_SEL 0x00000001
  638. #define REG_DSI_28nm_PHY_LDO_CNTRL 0x000001dc
  639. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_0 0x00000000
  640. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_1 0x00000004
  641. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_2 0x00000008
  642. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_3 0x0000000c
  643. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_4 0x00000010
  644. #define REG_DSI_28nm_PHY_REGULATOR_CTRL_5 0x00000014
  645. #define REG_DSI_28nm_PHY_REGULATOR_CAL_PWR_CFG 0x00000018
  646. #define REG_DSI_28nm_PHY_PLL_REFCLK_CFG 0x00000000
  647. #define DSI_28nm_PHY_PLL_REFCLK_CFG_DBLR 0x00000001
  648. #define REG_DSI_28nm_PHY_PLL_POSTDIV1_CFG 0x00000004
  649. #define REG_DSI_28nm_PHY_PLL_CHGPUMP_CFG 0x00000008
  650. #define REG_DSI_28nm_PHY_PLL_VCOLPF_CFG 0x0000000c
  651. #define REG_DSI_28nm_PHY_PLL_VREG_CFG 0x00000010
  652. #define DSI_28nm_PHY_PLL_VREG_CFG_POSTDIV1_BYPASS_B 0x00000002
  653. #define REG_DSI_28nm_PHY_PLL_PWRGEN_CFG 0x00000014
  654. #define REG_DSI_28nm_PHY_PLL_DMUX_CFG 0x00000018
  655. #define REG_DSI_28nm_PHY_PLL_AMUX_CFG 0x0000001c
  656. #define REG_DSI_28nm_PHY_PLL_GLB_CFG 0x00000020
  657. #define DSI_28nm_PHY_PLL_GLB_CFG_PLL_PWRDN_B 0x00000001
  658. #define DSI_28nm_PHY_PLL_GLB_CFG_PLL_LDO_PWRDN_B 0x00000002
  659. #define DSI_28nm_PHY_PLL_GLB_CFG_PLL_PWRGEN_PWRDN_B 0x00000004
  660. #define DSI_28nm_PHY_PLL_GLB_CFG_PLL_ENABLE 0x00000008
  661. #define REG_DSI_28nm_PHY_PLL_POSTDIV2_CFG 0x00000024
  662. #define REG_DSI_28nm_PHY_PLL_POSTDIV3_CFG 0x00000028
  663. #define REG_DSI_28nm_PHY_PLL_LPFR_CFG 0x0000002c
  664. #define REG_DSI_28nm_PHY_PLL_LPFC1_CFG 0x00000030
  665. #define REG_DSI_28nm_PHY_PLL_LPFC2_CFG 0x00000034
  666. #define REG_DSI_28nm_PHY_PLL_SDM_CFG0 0x00000038
  667. #define DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__MASK 0x0000003f
  668. #define DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__SHIFT 0
  669. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV(uint32_t val)
  670. {
  671. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG0_BYP_DIV__MASK;
  672. }
  673. #define DSI_28nm_PHY_PLL_SDM_CFG0_BYP 0x00000040
  674. #define REG_DSI_28nm_PHY_PLL_SDM_CFG1 0x0000003c
  675. #define DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__MASK 0x0000003f
  676. #define DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__SHIFT 0
  677. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET(uint32_t val)
  678. {
  679. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG1_DC_OFFSET__MASK;
  680. }
  681. #define DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__MASK 0x00000040
  682. #define DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__SHIFT 6
  683. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN(uint32_t val)
  684. {
  685. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG1_DITHER_EN__MASK;
  686. }
  687. #define REG_DSI_28nm_PHY_PLL_SDM_CFG2 0x00000040
  688. #define DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__MASK 0x000000ff
  689. #define DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__SHIFT 0
  690. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0(uint32_t val)
  691. {
  692. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG2_FREQ_SEED_7_0__MASK;
  693. }
  694. #define REG_DSI_28nm_PHY_PLL_SDM_CFG3 0x00000044
  695. #define DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__MASK 0x000000ff
  696. #define DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__SHIFT 0
  697. static inline uint32_t DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8(uint32_t val)
  698. {
  699. return ((val) << DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__SHIFT) & DSI_28nm_PHY_PLL_SDM_CFG3_FREQ_SEED_15_8__MASK;
  700. }
  701. #define REG_DSI_28nm_PHY_PLL_SDM_CFG4 0x00000048
  702. #define REG_DSI_28nm_PHY_PLL_SSC_CFG0 0x0000004c
  703. #define REG_DSI_28nm_PHY_PLL_SSC_CFG1 0x00000050
  704. #define REG_DSI_28nm_PHY_PLL_SSC_CFG2 0x00000054
  705. #define REG_DSI_28nm_PHY_PLL_SSC_CFG3 0x00000058
  706. #define REG_DSI_28nm_PHY_PLL_LKDET_CFG0 0x0000005c
  707. #define REG_DSI_28nm_PHY_PLL_LKDET_CFG1 0x00000060
  708. #define REG_DSI_28nm_PHY_PLL_LKDET_CFG2 0x00000064
  709. #define REG_DSI_28nm_PHY_PLL_TEST_CFG 0x00000068
  710. #define DSI_28nm_PHY_PLL_TEST_CFG_PLL_SW_RESET 0x00000001
  711. #define REG_DSI_28nm_PHY_PLL_CAL_CFG0 0x0000006c
  712. #define REG_DSI_28nm_PHY_PLL_CAL_CFG1 0x00000070
  713. #define REG_DSI_28nm_PHY_PLL_CAL_CFG2 0x00000074
  714. #define REG_DSI_28nm_PHY_PLL_CAL_CFG3 0x00000078
  715. #define REG_DSI_28nm_PHY_PLL_CAL_CFG4 0x0000007c
  716. #define REG_DSI_28nm_PHY_PLL_CAL_CFG5 0x00000080
  717. #define REG_DSI_28nm_PHY_PLL_CAL_CFG6 0x00000084
  718. #define REG_DSI_28nm_PHY_PLL_CAL_CFG7 0x00000088
  719. #define REG_DSI_28nm_PHY_PLL_CAL_CFG8 0x0000008c
  720. #define REG_DSI_28nm_PHY_PLL_CAL_CFG9 0x00000090
  721. #define REG_DSI_28nm_PHY_PLL_CAL_CFG10 0x00000094
  722. #define REG_DSI_28nm_PHY_PLL_CAL_CFG11 0x00000098
  723. #define REG_DSI_28nm_PHY_PLL_EFUSE_CFG 0x0000009c
  724. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS_SEL 0x000000a0
  725. #define REG_DSI_28nm_PHY_PLL_CTRL_42 0x000000a4
  726. #define REG_DSI_28nm_PHY_PLL_CTRL_43 0x000000a8
  727. #define REG_DSI_28nm_PHY_PLL_CTRL_44 0x000000ac
  728. #define REG_DSI_28nm_PHY_PLL_CTRL_45 0x000000b0
  729. #define REG_DSI_28nm_PHY_PLL_CTRL_46 0x000000b4
  730. #define REG_DSI_28nm_PHY_PLL_CTRL_47 0x000000b8
  731. #define REG_DSI_28nm_PHY_PLL_CTRL_48 0x000000bc
  732. #define REG_DSI_28nm_PHY_PLL_STATUS 0x000000c0
  733. #define DSI_28nm_PHY_PLL_STATUS_PLL_RDY 0x00000001
  734. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS0 0x000000c4
  735. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS1 0x000000c8
  736. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS2 0x000000cc
  737. #define REG_DSI_28nm_PHY_PLL_DEBUG_BUS3 0x000000d0
  738. #define REG_DSI_28nm_PHY_PLL_CTRL_54 0x000000d4
  739. static inline uint32_t REG_DSI_20nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  740. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_0(uint32_t i0) { return 0x00000000 + 0x40*i0; }
  741. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_1(uint32_t i0) { return 0x00000004 + 0x40*i0; }
  742. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_2(uint32_t i0) { return 0x00000008 + 0x40*i0; }
  743. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_3(uint32_t i0) { return 0x0000000c + 0x40*i0; }
  744. static inline uint32_t REG_DSI_20nm_PHY_LN_CFG_4(uint32_t i0) { return 0x00000010 + 0x40*i0; }
  745. static inline uint32_t REG_DSI_20nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x00000014 + 0x40*i0; }
  746. static inline uint32_t REG_DSI_20nm_PHY_LN_DEBUG_SEL(uint32_t i0) { return 0x00000018 + 0x40*i0; }
  747. static inline uint32_t REG_DSI_20nm_PHY_LN_TEST_STR_0(uint32_t i0) { return 0x0000001c + 0x40*i0; }
  748. static inline uint32_t REG_DSI_20nm_PHY_LN_TEST_STR_1(uint32_t i0) { return 0x00000020 + 0x40*i0; }
  749. #define REG_DSI_20nm_PHY_LNCK_CFG_0 0x00000100
  750. #define REG_DSI_20nm_PHY_LNCK_CFG_1 0x00000104
  751. #define REG_DSI_20nm_PHY_LNCK_CFG_2 0x00000108
  752. #define REG_DSI_20nm_PHY_LNCK_CFG_3 0x0000010c
  753. #define REG_DSI_20nm_PHY_LNCK_CFG_4 0x00000110
  754. #define REG_DSI_20nm_PHY_LNCK_TEST_DATAPATH 0x00000114
  755. #define REG_DSI_20nm_PHY_LNCK_DEBUG_SEL 0x00000118
  756. #define REG_DSI_20nm_PHY_LNCK_TEST_STR0 0x0000011c
  757. #define REG_DSI_20nm_PHY_LNCK_TEST_STR1 0x00000120
  758. #define REG_DSI_20nm_PHY_TIMING_CTRL_0 0x00000140
  759. #define DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK 0x000000ff
  760. #define DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT 0
  761. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO(uint32_t val)
  762. {
  763. return ((val) << DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_0_CLK_ZERO__MASK;
  764. }
  765. #define REG_DSI_20nm_PHY_TIMING_CTRL_1 0x00000144
  766. #define DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK 0x000000ff
  767. #define DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT 0
  768. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL(uint32_t val)
  769. {
  770. return ((val) << DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_1_CLK_TRAIL__MASK;
  771. }
  772. #define REG_DSI_20nm_PHY_TIMING_CTRL_2 0x00000148
  773. #define DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK 0x000000ff
  774. #define DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT 0
  775. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE(uint32_t val)
  776. {
  777. return ((val) << DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_2_CLK_PREPARE__MASK;
  778. }
  779. #define REG_DSI_20nm_PHY_TIMING_CTRL_3 0x0000014c
  780. #define DSI_20nm_PHY_TIMING_CTRL_3_CLK_ZERO_8 0x00000001
  781. #define REG_DSI_20nm_PHY_TIMING_CTRL_4 0x00000150
  782. #define DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK 0x000000ff
  783. #define DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT 0
  784. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT(uint32_t val)
  785. {
  786. return ((val) << DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_4_HS_EXIT__MASK;
  787. }
  788. #define REG_DSI_20nm_PHY_TIMING_CTRL_5 0x00000154
  789. #define DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK 0x000000ff
  790. #define DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT 0
  791. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO(uint32_t val)
  792. {
  793. return ((val) << DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_5_HS_ZERO__MASK;
  794. }
  795. #define REG_DSI_20nm_PHY_TIMING_CTRL_6 0x00000158
  796. #define DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK 0x000000ff
  797. #define DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT 0
  798. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE(uint32_t val)
  799. {
  800. return ((val) << DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_6_HS_PREPARE__MASK;
  801. }
  802. #define REG_DSI_20nm_PHY_TIMING_CTRL_7 0x0000015c
  803. #define DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK 0x000000ff
  804. #define DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT 0
  805. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL(uint32_t val)
  806. {
  807. return ((val) << DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_7_HS_TRAIL__MASK;
  808. }
  809. #define REG_DSI_20nm_PHY_TIMING_CTRL_8 0x00000160
  810. #define DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__MASK 0x000000ff
  811. #define DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT 0
  812. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST(uint32_t val)
  813. {
  814. return ((val) << DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_8_HS_RQST__MASK;
  815. }
  816. #define REG_DSI_20nm_PHY_TIMING_CTRL_9 0x00000164
  817. #define DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__MASK 0x00000007
  818. #define DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT 0
  819. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_9_TA_GO(uint32_t val)
  820. {
  821. return ((val) << DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_9_TA_GO__MASK;
  822. }
  823. #define DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__MASK 0x00000070
  824. #define DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT 4
  825. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE(uint32_t val)
  826. {
  827. return ((val) << DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_9_TA_SURE__MASK;
  828. }
  829. #define REG_DSI_20nm_PHY_TIMING_CTRL_10 0x00000168
  830. #define DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__MASK 0x00000007
  831. #define DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT 0
  832. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_10_TA_GET(uint32_t val)
  833. {
  834. return ((val) << DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_10_TA_GET__MASK;
  835. }
  836. #define REG_DSI_20nm_PHY_TIMING_CTRL_11 0x0000016c
  837. #define DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK 0x000000ff
  838. #define DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT 0
  839. static inline uint32_t DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD(uint32_t val)
  840. {
  841. return ((val) << DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__SHIFT) & DSI_20nm_PHY_TIMING_CTRL_11_TRIG3_CMD__MASK;
  842. }
  843. #define REG_DSI_20nm_PHY_CTRL_0 0x00000170
  844. #define REG_DSI_20nm_PHY_CTRL_1 0x00000174
  845. #define REG_DSI_20nm_PHY_CTRL_2 0x00000178
  846. #define REG_DSI_20nm_PHY_CTRL_3 0x0000017c
  847. #define REG_DSI_20nm_PHY_CTRL_4 0x00000180
  848. #define REG_DSI_20nm_PHY_STRENGTH_0 0x00000184
  849. #define REG_DSI_20nm_PHY_STRENGTH_1 0x00000188
  850. #define REG_DSI_20nm_PHY_BIST_CTRL_0 0x000001b4
  851. #define REG_DSI_20nm_PHY_BIST_CTRL_1 0x000001b8
  852. #define REG_DSI_20nm_PHY_BIST_CTRL_2 0x000001bc
  853. #define REG_DSI_20nm_PHY_BIST_CTRL_3 0x000001c0
  854. #define REG_DSI_20nm_PHY_BIST_CTRL_4 0x000001c4
  855. #define REG_DSI_20nm_PHY_BIST_CTRL_5 0x000001c8
  856. #define REG_DSI_20nm_PHY_GLBL_TEST_CTRL 0x000001d4
  857. #define DSI_20nm_PHY_GLBL_TEST_CTRL_BITCLK_HS_SEL 0x00000001
  858. #define REG_DSI_20nm_PHY_LDO_CNTRL 0x000001dc
  859. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_0 0x00000000
  860. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_1 0x00000004
  861. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_2 0x00000008
  862. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_3 0x0000000c
  863. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_4 0x00000010
  864. #define REG_DSI_20nm_PHY_REGULATOR_CTRL_5 0x00000014
  865. #define REG_DSI_20nm_PHY_REGULATOR_CAL_PWR_CFG 0x00000018
  866. #endif /* DSI_XML */