intel_uncore.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "i915_drv.h"
  24. #include "intel_drv.h"
  25. #include "i915_vgpu.h"
  26. #include <linux/pm_runtime.h>
  27. #define FORCEWAKE_ACK_TIMEOUT_MS 2
  28. #define __raw_i915_read8(dev_priv__, reg__) readb((dev_priv__)->regs + (reg__))
  29. #define __raw_i915_write8(dev_priv__, reg__, val__) writeb(val__, (dev_priv__)->regs + (reg__))
  30. #define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
  31. #define __raw_i915_write16(dev_priv__, reg__, val__) writew(val__, (dev_priv__)->regs + (reg__))
  32. #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
  33. #define __raw_i915_write32(dev_priv__, reg__, val__) writel(val__, (dev_priv__)->regs + (reg__))
  34. #define __raw_i915_read64(dev_priv__, reg__) readq((dev_priv__)->regs + (reg__))
  35. #define __raw_i915_write64(dev_priv__, reg__, val__) writeq(val__, (dev_priv__)->regs + (reg__))
  36. #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32(dev_priv__, reg__)
  37. static const char * const forcewake_domain_names[] = {
  38. "render",
  39. "blitter",
  40. "media",
  41. };
  42. const char *
  43. intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id)
  44. {
  45. BUILD_BUG_ON((sizeof(forcewake_domain_names)/sizeof(const char *)) !=
  46. FW_DOMAIN_ID_COUNT);
  47. if (id >= 0 && id < FW_DOMAIN_ID_COUNT)
  48. return forcewake_domain_names[id];
  49. WARN_ON(id);
  50. return "unknown";
  51. }
  52. static void
  53. assert_device_not_suspended(struct drm_i915_private *dev_priv)
  54. {
  55. WARN_ONCE(HAS_RUNTIME_PM(dev_priv->dev) && dev_priv->pm.suspended,
  56. "Device suspended\n");
  57. }
  58. static inline void
  59. fw_domain_reset(const struct intel_uncore_forcewake_domain *d)
  60. {
  61. WARN_ON(d->reg_set == 0);
  62. __raw_i915_write32(d->i915, d->reg_set, d->val_reset);
  63. }
  64. static inline void
  65. fw_domain_arm_timer(struct intel_uncore_forcewake_domain *d)
  66. {
  67. mod_timer_pinned(&d->timer, jiffies + 1);
  68. }
  69. static inline void
  70. fw_domain_wait_ack_clear(const struct intel_uncore_forcewake_domain *d)
  71. {
  72. if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
  73. FORCEWAKE_KERNEL) == 0,
  74. FORCEWAKE_ACK_TIMEOUT_MS))
  75. DRM_ERROR("%s: timed out waiting for forcewake ack to clear.\n",
  76. intel_uncore_forcewake_domain_to_str(d->id));
  77. }
  78. static inline void
  79. fw_domain_get(const struct intel_uncore_forcewake_domain *d)
  80. {
  81. __raw_i915_write32(d->i915, d->reg_set, d->val_set);
  82. }
  83. static inline void
  84. fw_domain_wait_ack(const struct intel_uncore_forcewake_domain *d)
  85. {
  86. if (wait_for_atomic((__raw_i915_read32(d->i915, d->reg_ack) &
  87. FORCEWAKE_KERNEL),
  88. FORCEWAKE_ACK_TIMEOUT_MS))
  89. DRM_ERROR("%s: timed out waiting for forcewake ack request.\n",
  90. intel_uncore_forcewake_domain_to_str(d->id));
  91. }
  92. static inline void
  93. fw_domain_put(const struct intel_uncore_forcewake_domain *d)
  94. {
  95. __raw_i915_write32(d->i915, d->reg_set, d->val_clear);
  96. }
  97. static inline void
  98. fw_domain_posting_read(const struct intel_uncore_forcewake_domain *d)
  99. {
  100. /* something from same cacheline, but not from the set register */
  101. if (d->reg_post)
  102. __raw_posting_read(d->i915, d->reg_post);
  103. }
  104. static void
  105. fw_domains_get(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  106. {
  107. struct intel_uncore_forcewake_domain *d;
  108. enum forcewake_domain_id id;
  109. for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
  110. fw_domain_wait_ack_clear(d);
  111. fw_domain_get(d);
  112. fw_domain_wait_ack(d);
  113. }
  114. }
  115. static void
  116. fw_domains_put(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  117. {
  118. struct intel_uncore_forcewake_domain *d;
  119. enum forcewake_domain_id id;
  120. for_each_fw_domain_mask(d, fw_domains, dev_priv, id) {
  121. fw_domain_put(d);
  122. fw_domain_posting_read(d);
  123. }
  124. }
  125. static void
  126. fw_domains_posting_read(struct drm_i915_private *dev_priv)
  127. {
  128. struct intel_uncore_forcewake_domain *d;
  129. enum forcewake_domain_id id;
  130. /* No need to do for all, just do for first found */
  131. for_each_fw_domain(d, dev_priv, id) {
  132. fw_domain_posting_read(d);
  133. break;
  134. }
  135. }
  136. static void
  137. fw_domains_reset(struct drm_i915_private *dev_priv, enum forcewake_domains fw_domains)
  138. {
  139. struct intel_uncore_forcewake_domain *d;
  140. enum forcewake_domain_id id;
  141. if (dev_priv->uncore.fw_domains == 0)
  142. return;
  143. for_each_fw_domain_mask(d, fw_domains, dev_priv, id)
  144. fw_domain_reset(d);
  145. fw_domains_posting_read(dev_priv);
  146. }
  147. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  148. {
  149. /* w/a for a sporadic read returning 0 by waiting for the GT
  150. * thread to wake up.
  151. */
  152. if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) &
  153. GEN6_GT_THREAD_STATUS_CORE_MASK) == 0, 500))
  154. DRM_ERROR("GT thread status wait timed out\n");
  155. }
  156. static void fw_domains_get_with_thread_status(struct drm_i915_private *dev_priv,
  157. enum forcewake_domains fw_domains)
  158. {
  159. fw_domains_get(dev_priv, fw_domains);
  160. /* WaRsForcewakeWaitTC0:snb,ivb,hsw,bdw,vlv */
  161. __gen6_gt_wait_for_thread_c0(dev_priv);
  162. }
  163. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  164. {
  165. u32 gtfifodbg;
  166. gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
  167. if (WARN(gtfifodbg, "GT wake FIFO error 0x%x\n", gtfifodbg))
  168. __raw_i915_write32(dev_priv, GTFIFODBG, gtfifodbg);
  169. }
  170. static void fw_domains_put_with_fifo(struct drm_i915_private *dev_priv,
  171. enum forcewake_domains fw_domains)
  172. {
  173. fw_domains_put(dev_priv, fw_domains);
  174. gen6_gt_check_fifodbg(dev_priv);
  175. }
  176. static inline u32 fifo_free_entries(struct drm_i915_private *dev_priv)
  177. {
  178. u32 count = __raw_i915_read32(dev_priv, GTFIFOCTL);
  179. return count & GT_FIFO_FREE_ENTRIES_MASK;
  180. }
  181. static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  182. {
  183. int ret = 0;
  184. /* On VLV, FIFO will be shared by both SW and HW.
  185. * So, we need to read the FREE_ENTRIES everytime */
  186. if (IS_VALLEYVIEW(dev_priv->dev))
  187. dev_priv->uncore.fifo_count = fifo_free_entries(dev_priv);
  188. if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  189. int loop = 500;
  190. u32 fifo = fifo_free_entries(dev_priv);
  191. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  192. udelay(10);
  193. fifo = fifo_free_entries(dev_priv);
  194. }
  195. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  196. ++ret;
  197. dev_priv->uncore.fifo_count = fifo;
  198. }
  199. dev_priv->uncore.fifo_count--;
  200. return ret;
  201. }
  202. static void intel_uncore_fw_release_timer(unsigned long arg)
  203. {
  204. struct intel_uncore_forcewake_domain *domain = (void *)arg;
  205. unsigned long irqflags;
  206. assert_device_not_suspended(domain->i915);
  207. spin_lock_irqsave(&domain->i915->uncore.lock, irqflags);
  208. if (WARN_ON(domain->wake_count == 0))
  209. domain->wake_count++;
  210. if (--domain->wake_count == 0)
  211. domain->i915->uncore.funcs.force_wake_put(domain->i915,
  212. 1 << domain->id);
  213. spin_unlock_irqrestore(&domain->i915->uncore.lock, irqflags);
  214. }
  215. void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore)
  216. {
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. unsigned long irqflags;
  219. struct intel_uncore_forcewake_domain *domain;
  220. int retry_count = 100;
  221. enum forcewake_domain_id id;
  222. enum forcewake_domains fw = 0, active_domains;
  223. /* Hold uncore.lock across reset to prevent any register access
  224. * with forcewake not set correctly. Wait until all pending
  225. * timers are run before holding.
  226. */
  227. while (1) {
  228. active_domains = 0;
  229. for_each_fw_domain(domain, dev_priv, id) {
  230. if (del_timer_sync(&domain->timer) == 0)
  231. continue;
  232. intel_uncore_fw_release_timer((unsigned long)domain);
  233. }
  234. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  235. for_each_fw_domain(domain, dev_priv, id) {
  236. if (timer_pending(&domain->timer))
  237. active_domains |= (1 << id);
  238. }
  239. if (active_domains == 0)
  240. break;
  241. if (--retry_count == 0) {
  242. DRM_ERROR("Timed out waiting for forcewake timers to finish\n");
  243. break;
  244. }
  245. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  246. cond_resched();
  247. }
  248. WARN_ON(active_domains);
  249. for_each_fw_domain(domain, dev_priv, id)
  250. if (domain->wake_count)
  251. fw |= 1 << id;
  252. if (fw)
  253. dev_priv->uncore.funcs.force_wake_put(dev_priv, fw);
  254. fw_domains_reset(dev_priv, FORCEWAKE_ALL);
  255. if (restore) { /* If reset with a user forcewake, try to restore */
  256. if (fw)
  257. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw);
  258. if (IS_GEN6(dev) || IS_GEN7(dev))
  259. dev_priv->uncore.fifo_count =
  260. fifo_free_entries(dev_priv);
  261. }
  262. if (!restore)
  263. assert_forcewakes_inactive(dev_priv);
  264. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  265. }
  266. static void intel_uncore_ellc_detect(struct drm_device *dev)
  267. {
  268. struct drm_i915_private *dev_priv = dev->dev_private;
  269. if ((IS_HASWELL(dev) || IS_BROADWELL(dev) ||
  270. INTEL_INFO(dev)->gen >= 9) &&
  271. (__raw_i915_read32(dev_priv, HSW_EDRAM_PRESENT) & EDRAM_ENABLED)) {
  272. /* The docs do not explain exactly how the calculation can be
  273. * made. It is somewhat guessable, but for now, it's always
  274. * 128MB.
  275. * NB: We can't write IDICR yet because we do not have gt funcs
  276. * set up */
  277. dev_priv->ellc_size = 128;
  278. DRM_INFO("Found %zuMB of eLLC\n", dev_priv->ellc_size);
  279. }
  280. }
  281. static void __intel_uncore_early_sanitize(struct drm_device *dev,
  282. bool restore_forcewake)
  283. {
  284. struct drm_i915_private *dev_priv = dev->dev_private;
  285. if (HAS_FPGA_DBG_UNCLAIMED(dev))
  286. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  287. /* clear out old GT FIFO errors */
  288. if (IS_GEN6(dev) || IS_GEN7(dev))
  289. __raw_i915_write32(dev_priv, GTFIFODBG,
  290. __raw_i915_read32(dev_priv, GTFIFODBG));
  291. /* WaDisableShadowRegForCpd:chv */
  292. if (IS_CHERRYVIEW(dev)) {
  293. __raw_i915_write32(dev_priv, GTFIFOCTL,
  294. __raw_i915_read32(dev_priv, GTFIFOCTL) |
  295. GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL |
  296. GT_FIFO_CTL_RC6_POLICY_STALL);
  297. }
  298. intel_uncore_forcewake_reset(dev, restore_forcewake);
  299. }
  300. void intel_uncore_early_sanitize(struct drm_device *dev, bool restore_forcewake)
  301. {
  302. __intel_uncore_early_sanitize(dev, restore_forcewake);
  303. i915_check_and_clear_faults(dev);
  304. }
  305. void intel_uncore_sanitize(struct drm_device *dev)
  306. {
  307. /* BIOS often leaves RC6 enabled, but disable it for hw init */
  308. intel_disable_gt_powersave(dev);
  309. }
  310. static void __intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  311. enum forcewake_domains fw_domains)
  312. {
  313. struct intel_uncore_forcewake_domain *domain;
  314. enum forcewake_domain_id id;
  315. if (!dev_priv->uncore.funcs.force_wake_get)
  316. return;
  317. fw_domains &= dev_priv->uncore.fw_domains;
  318. for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
  319. if (domain->wake_count++)
  320. fw_domains &= ~(1 << id);
  321. }
  322. if (fw_domains)
  323. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  324. }
  325. /**
  326. * intel_uncore_forcewake_get - grab forcewake domain references
  327. * @dev_priv: i915 device instance
  328. * @fw_domains: forcewake domains to get reference on
  329. *
  330. * This function can be used get GT's forcewake domain references.
  331. * Normal register access will handle the forcewake domains automatically.
  332. * However if some sequence requires the GT to not power down a particular
  333. * forcewake domains this function should be called at the beginning of the
  334. * sequence. And subsequently the reference should be dropped by symmetric
  335. * call to intel_unforce_forcewake_put(). Usually caller wants all the domains
  336. * to be kept awake so the @fw_domains would be then FORCEWAKE_ALL.
  337. */
  338. void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
  339. enum forcewake_domains fw_domains)
  340. {
  341. unsigned long irqflags;
  342. if (!dev_priv->uncore.funcs.force_wake_get)
  343. return;
  344. WARN_ON(dev_priv->pm.suspended);
  345. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  346. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  347. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  348. }
  349. /**
  350. * intel_uncore_forcewake_get__locked - grab forcewake domain references
  351. * @dev_priv: i915 device instance
  352. * @fw_domains: forcewake domains to get reference on
  353. *
  354. * See intel_uncore_forcewake_get(). This variant places the onus
  355. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  356. */
  357. void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
  358. enum forcewake_domains fw_domains)
  359. {
  360. assert_spin_locked(&dev_priv->uncore.lock);
  361. if (!dev_priv->uncore.funcs.force_wake_get)
  362. return;
  363. __intel_uncore_forcewake_get(dev_priv, fw_domains);
  364. }
  365. static void __intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  366. enum forcewake_domains fw_domains)
  367. {
  368. struct intel_uncore_forcewake_domain *domain;
  369. enum forcewake_domain_id id;
  370. if (!dev_priv->uncore.funcs.force_wake_put)
  371. return;
  372. fw_domains &= dev_priv->uncore.fw_domains;
  373. for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
  374. if (WARN_ON(domain->wake_count == 0))
  375. continue;
  376. if (--domain->wake_count)
  377. continue;
  378. domain->wake_count++;
  379. fw_domain_arm_timer(domain);
  380. }
  381. }
  382. /**
  383. * intel_uncore_forcewake_put - release a forcewake domain reference
  384. * @dev_priv: i915 device instance
  385. * @fw_domains: forcewake domains to put references
  386. *
  387. * This function drops the device-level forcewakes for specified
  388. * domains obtained by intel_uncore_forcewake_get().
  389. */
  390. void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
  391. enum forcewake_domains fw_domains)
  392. {
  393. unsigned long irqflags;
  394. if (!dev_priv->uncore.funcs.force_wake_put)
  395. return;
  396. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  397. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  398. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  399. }
  400. /**
  401. * intel_uncore_forcewake_put__locked - grab forcewake domain references
  402. * @dev_priv: i915 device instance
  403. * @fw_domains: forcewake domains to get reference on
  404. *
  405. * See intel_uncore_forcewake_put(). This variant places the onus
  406. * on the caller to explicitly handle the dev_priv->uncore.lock spinlock.
  407. */
  408. void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
  409. enum forcewake_domains fw_domains)
  410. {
  411. assert_spin_locked(&dev_priv->uncore.lock);
  412. if (!dev_priv->uncore.funcs.force_wake_put)
  413. return;
  414. __intel_uncore_forcewake_put(dev_priv, fw_domains);
  415. }
  416. void assert_forcewakes_inactive(struct drm_i915_private *dev_priv)
  417. {
  418. struct intel_uncore_forcewake_domain *domain;
  419. enum forcewake_domain_id id;
  420. if (!dev_priv->uncore.funcs.force_wake_get)
  421. return;
  422. for_each_fw_domain(domain, dev_priv, id)
  423. WARN_ON(domain->wake_count);
  424. }
  425. /* We give fast paths for the really cool registers */
  426. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  427. ((reg) < 0x40000 && (reg) != FORCEWAKE)
  428. #define REG_RANGE(reg, start, end) ((reg) >= (start) && (reg) < (end))
  429. #define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
  430. (REG_RANGE((reg), 0x2000, 0x4000) || \
  431. REG_RANGE((reg), 0x5000, 0x8000) || \
  432. REG_RANGE((reg), 0xB000, 0x12000) || \
  433. REG_RANGE((reg), 0x2E000, 0x30000))
  434. #define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg) \
  435. (REG_RANGE((reg), 0x12000, 0x14000) || \
  436. REG_RANGE((reg), 0x22000, 0x24000) || \
  437. REG_RANGE((reg), 0x30000, 0x40000))
  438. #define FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg) \
  439. (REG_RANGE((reg), 0x2000, 0x4000) || \
  440. REG_RANGE((reg), 0x5200, 0x8000) || \
  441. REG_RANGE((reg), 0x8300, 0x8500) || \
  442. REG_RANGE((reg), 0xB000, 0xB480) || \
  443. REG_RANGE((reg), 0xE000, 0xE800))
  444. #define FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg) \
  445. (REG_RANGE((reg), 0x8800, 0x8900) || \
  446. REG_RANGE((reg), 0xD000, 0xD800) || \
  447. REG_RANGE((reg), 0x12000, 0x14000) || \
  448. REG_RANGE((reg), 0x1A000, 0x1C000) || \
  449. REG_RANGE((reg), 0x1E800, 0x1EA00) || \
  450. REG_RANGE((reg), 0x30000, 0x38000))
  451. #define FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg) \
  452. (REG_RANGE((reg), 0x4000, 0x5000) || \
  453. REG_RANGE((reg), 0x8000, 0x8300) || \
  454. REG_RANGE((reg), 0x8500, 0x8600) || \
  455. REG_RANGE((reg), 0x9000, 0xB000) || \
  456. REG_RANGE((reg), 0xF000, 0x10000))
  457. #define FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) \
  458. REG_RANGE((reg), 0xB00, 0x2000)
  459. #define FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) \
  460. (REG_RANGE((reg), 0x2000, 0x2700) || \
  461. REG_RANGE((reg), 0x3000, 0x4000) || \
  462. REG_RANGE((reg), 0x5200, 0x8000) || \
  463. REG_RANGE((reg), 0x8140, 0x8160) || \
  464. REG_RANGE((reg), 0x8300, 0x8500) || \
  465. REG_RANGE((reg), 0x8C00, 0x8D00) || \
  466. REG_RANGE((reg), 0xB000, 0xB480) || \
  467. REG_RANGE((reg), 0xE000, 0xE900) || \
  468. REG_RANGE((reg), 0x24400, 0x24800))
  469. #define FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) \
  470. (REG_RANGE((reg), 0x8130, 0x8140) || \
  471. REG_RANGE((reg), 0x8800, 0x8A00) || \
  472. REG_RANGE((reg), 0xD000, 0xD800) || \
  473. REG_RANGE((reg), 0x12000, 0x14000) || \
  474. REG_RANGE((reg), 0x1A000, 0x1EA00) || \
  475. REG_RANGE((reg), 0x30000, 0x40000))
  476. #define FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg) \
  477. REG_RANGE((reg), 0x9400, 0x9800)
  478. #define FORCEWAKE_GEN9_BLITTER_RANGE_OFFSET(reg) \
  479. ((reg) < 0x40000 &&\
  480. !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg) && \
  481. !FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg) && \
  482. !FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg) && \
  483. !FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg))
  484. static void
  485. ilk_dummy_write(struct drm_i915_private *dev_priv)
  486. {
  487. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  488. * the chip from rc6 before touching it for real. MI_MODE is masked,
  489. * hence harmless to write 0 into. */
  490. __raw_i915_write32(dev_priv, MI_MODE, 0);
  491. }
  492. static void
  493. hsw_unclaimed_reg_debug(struct drm_i915_private *dev_priv, u32 reg, bool read,
  494. bool before)
  495. {
  496. const char *op = read ? "reading" : "writing to";
  497. const char *when = before ? "before" : "after";
  498. if (!i915.mmio_debug)
  499. return;
  500. if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
  501. WARN(1, "Unclaimed register detected %s %s register 0x%x\n",
  502. when, op, reg);
  503. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  504. i915.mmio_debug--; /* Only report the first N failures */
  505. }
  506. }
  507. static void
  508. hsw_unclaimed_reg_detect(struct drm_i915_private *dev_priv)
  509. {
  510. static bool mmio_debug_once = true;
  511. if (i915.mmio_debug || !mmio_debug_once)
  512. return;
  513. if (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM) {
  514. DRM_DEBUG("Unclaimed register detected, "
  515. "enabling oneshot unclaimed register reporting. "
  516. "Please use i915.mmio_debug=N for more information.\n");
  517. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  518. i915.mmio_debug = mmio_debug_once--;
  519. }
  520. }
  521. #define GEN2_READ_HEADER(x) \
  522. u##x val = 0; \
  523. assert_device_not_suspended(dev_priv);
  524. #define GEN2_READ_FOOTER \
  525. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  526. return val
  527. #define __gen2_read(x) \
  528. static u##x \
  529. gen2_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  530. GEN2_READ_HEADER(x); \
  531. val = __raw_i915_read##x(dev_priv, reg); \
  532. GEN2_READ_FOOTER; \
  533. }
  534. #define __gen5_read(x) \
  535. static u##x \
  536. gen5_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  537. GEN2_READ_HEADER(x); \
  538. ilk_dummy_write(dev_priv); \
  539. val = __raw_i915_read##x(dev_priv, reg); \
  540. GEN2_READ_FOOTER; \
  541. }
  542. __gen5_read(8)
  543. __gen5_read(16)
  544. __gen5_read(32)
  545. __gen5_read(64)
  546. __gen2_read(8)
  547. __gen2_read(16)
  548. __gen2_read(32)
  549. __gen2_read(64)
  550. #undef __gen5_read
  551. #undef __gen2_read
  552. #undef GEN2_READ_FOOTER
  553. #undef GEN2_READ_HEADER
  554. #define GEN6_READ_HEADER(x) \
  555. unsigned long irqflags; \
  556. u##x val = 0; \
  557. assert_device_not_suspended(dev_priv); \
  558. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
  559. #define GEN6_READ_FOOTER \
  560. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  561. trace_i915_reg_rw(false, reg, val, sizeof(val), trace); \
  562. return val
  563. static inline void __force_wake_get(struct drm_i915_private *dev_priv,
  564. enum forcewake_domains fw_domains)
  565. {
  566. struct intel_uncore_forcewake_domain *domain;
  567. enum forcewake_domain_id id;
  568. if (WARN_ON(!fw_domains))
  569. return;
  570. /* Ideally GCC would be constant-fold and eliminate this loop */
  571. for_each_fw_domain_mask(domain, fw_domains, dev_priv, id) {
  572. if (domain->wake_count) {
  573. fw_domains &= ~(1 << id);
  574. continue;
  575. }
  576. domain->wake_count++;
  577. fw_domain_arm_timer(domain);
  578. }
  579. if (fw_domains)
  580. dev_priv->uncore.funcs.force_wake_get(dev_priv, fw_domains);
  581. }
  582. #define __vgpu_read(x) \
  583. static u##x \
  584. vgpu_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  585. GEN6_READ_HEADER(x); \
  586. val = __raw_i915_read##x(dev_priv, reg); \
  587. GEN6_READ_FOOTER; \
  588. }
  589. #define __gen6_read(x) \
  590. static u##x \
  591. gen6_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  592. GEN6_READ_HEADER(x); \
  593. hsw_unclaimed_reg_debug(dev_priv, reg, true, true); \
  594. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) \
  595. __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
  596. val = __raw_i915_read##x(dev_priv, reg); \
  597. hsw_unclaimed_reg_debug(dev_priv, reg, true, false); \
  598. GEN6_READ_FOOTER; \
  599. }
  600. #define __vlv_read(x) \
  601. static u##x \
  602. vlv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  603. GEN6_READ_HEADER(x); \
  604. if (FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg)) \
  605. __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
  606. else if (FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)) \
  607. __force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
  608. val = __raw_i915_read##x(dev_priv, reg); \
  609. GEN6_READ_FOOTER; \
  610. }
  611. #define __chv_read(x) \
  612. static u##x \
  613. chv_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  614. GEN6_READ_HEADER(x); \
  615. if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
  616. __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
  617. else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
  618. __force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
  619. else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
  620. __force_wake_get(dev_priv, \
  621. FORCEWAKE_RENDER | FORCEWAKE_MEDIA); \
  622. val = __raw_i915_read##x(dev_priv, reg); \
  623. GEN6_READ_FOOTER; \
  624. }
  625. #define SKL_NEEDS_FORCE_WAKE(dev_priv, reg) \
  626. ((reg) < 0x40000 && !FORCEWAKE_GEN9_UNCORE_RANGE_OFFSET(reg))
  627. #define __gen9_read(x) \
  628. static u##x \
  629. gen9_read##x(struct drm_i915_private *dev_priv, off_t reg, bool trace) { \
  630. enum forcewake_domains fw_engine; \
  631. GEN6_READ_HEADER(x); \
  632. if (!SKL_NEEDS_FORCE_WAKE((dev_priv), (reg))) \
  633. fw_engine = 0; \
  634. else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg)) \
  635. fw_engine = FORCEWAKE_RENDER; \
  636. else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
  637. fw_engine = FORCEWAKE_MEDIA; \
  638. else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
  639. fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
  640. else \
  641. fw_engine = FORCEWAKE_BLITTER; \
  642. if (fw_engine) \
  643. __force_wake_get(dev_priv, fw_engine); \
  644. val = __raw_i915_read##x(dev_priv, reg); \
  645. GEN6_READ_FOOTER; \
  646. }
  647. __vgpu_read(8)
  648. __vgpu_read(16)
  649. __vgpu_read(32)
  650. __vgpu_read(64)
  651. __gen9_read(8)
  652. __gen9_read(16)
  653. __gen9_read(32)
  654. __gen9_read(64)
  655. __chv_read(8)
  656. __chv_read(16)
  657. __chv_read(32)
  658. __chv_read(64)
  659. __vlv_read(8)
  660. __vlv_read(16)
  661. __vlv_read(32)
  662. __vlv_read(64)
  663. __gen6_read(8)
  664. __gen6_read(16)
  665. __gen6_read(32)
  666. __gen6_read(64)
  667. #undef __gen9_read
  668. #undef __chv_read
  669. #undef __vlv_read
  670. #undef __gen6_read
  671. #undef __vgpu_read
  672. #undef GEN6_READ_FOOTER
  673. #undef GEN6_READ_HEADER
  674. #define GEN2_WRITE_HEADER \
  675. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  676. assert_device_not_suspended(dev_priv); \
  677. #define GEN2_WRITE_FOOTER
  678. #define __gen2_write(x) \
  679. static void \
  680. gen2_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  681. GEN2_WRITE_HEADER; \
  682. __raw_i915_write##x(dev_priv, reg, val); \
  683. GEN2_WRITE_FOOTER; \
  684. }
  685. #define __gen5_write(x) \
  686. static void \
  687. gen5_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  688. GEN2_WRITE_HEADER; \
  689. ilk_dummy_write(dev_priv); \
  690. __raw_i915_write##x(dev_priv, reg, val); \
  691. GEN2_WRITE_FOOTER; \
  692. }
  693. __gen5_write(8)
  694. __gen5_write(16)
  695. __gen5_write(32)
  696. __gen5_write(64)
  697. __gen2_write(8)
  698. __gen2_write(16)
  699. __gen2_write(32)
  700. __gen2_write(64)
  701. #undef __gen5_write
  702. #undef __gen2_write
  703. #undef GEN2_WRITE_FOOTER
  704. #undef GEN2_WRITE_HEADER
  705. #define GEN6_WRITE_HEADER \
  706. unsigned long irqflags; \
  707. trace_i915_reg_rw(true, reg, val, sizeof(val), trace); \
  708. assert_device_not_suspended(dev_priv); \
  709. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags)
  710. #define GEN6_WRITE_FOOTER \
  711. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags)
  712. #define __gen6_write(x) \
  713. static void \
  714. gen6_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  715. u32 __fifo_ret = 0; \
  716. GEN6_WRITE_HEADER; \
  717. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  718. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  719. } \
  720. __raw_i915_write##x(dev_priv, reg, val); \
  721. if (unlikely(__fifo_ret)) { \
  722. gen6_gt_check_fifodbg(dev_priv); \
  723. } \
  724. GEN6_WRITE_FOOTER; \
  725. }
  726. #define __hsw_write(x) \
  727. static void \
  728. hsw_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  729. u32 __fifo_ret = 0; \
  730. GEN6_WRITE_HEADER; \
  731. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  732. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  733. } \
  734. hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
  735. __raw_i915_write##x(dev_priv, reg, val); \
  736. if (unlikely(__fifo_ret)) { \
  737. gen6_gt_check_fifodbg(dev_priv); \
  738. } \
  739. hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
  740. hsw_unclaimed_reg_detect(dev_priv); \
  741. GEN6_WRITE_FOOTER; \
  742. }
  743. #define __vgpu_write(x) \
  744. static void vgpu_write##x(struct drm_i915_private *dev_priv, \
  745. off_t reg, u##x val, bool trace) { \
  746. GEN6_WRITE_HEADER; \
  747. __raw_i915_write##x(dev_priv, reg, val); \
  748. GEN6_WRITE_FOOTER; \
  749. }
  750. static const u32 gen8_shadowed_regs[] = {
  751. FORCEWAKE_MT,
  752. GEN6_RPNSWREQ,
  753. GEN6_RC_VIDEO_FREQ,
  754. RING_TAIL(RENDER_RING_BASE),
  755. RING_TAIL(GEN6_BSD_RING_BASE),
  756. RING_TAIL(VEBOX_RING_BASE),
  757. RING_TAIL(BLT_RING_BASE),
  758. /* TODO: Other registers are not yet used */
  759. };
  760. static bool is_gen8_shadowed(struct drm_i915_private *dev_priv, u32 reg)
  761. {
  762. int i;
  763. for (i = 0; i < ARRAY_SIZE(gen8_shadowed_regs); i++)
  764. if (reg == gen8_shadowed_regs[i])
  765. return true;
  766. return false;
  767. }
  768. #define __gen8_write(x) \
  769. static void \
  770. gen8_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  771. GEN6_WRITE_HEADER; \
  772. hsw_unclaimed_reg_debug(dev_priv, reg, false, true); \
  773. if (reg < 0x40000 && !is_gen8_shadowed(dev_priv, reg)) \
  774. __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
  775. __raw_i915_write##x(dev_priv, reg, val); \
  776. hsw_unclaimed_reg_debug(dev_priv, reg, false, false); \
  777. hsw_unclaimed_reg_detect(dev_priv); \
  778. GEN6_WRITE_FOOTER; \
  779. }
  780. #define __chv_write(x) \
  781. static void \
  782. chv_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, bool trace) { \
  783. bool shadowed = is_gen8_shadowed(dev_priv, reg); \
  784. GEN6_WRITE_HEADER; \
  785. if (!shadowed) { \
  786. if (FORCEWAKE_CHV_RENDER_RANGE_OFFSET(reg)) \
  787. __force_wake_get(dev_priv, FORCEWAKE_RENDER); \
  788. else if (FORCEWAKE_CHV_MEDIA_RANGE_OFFSET(reg)) \
  789. __force_wake_get(dev_priv, FORCEWAKE_MEDIA); \
  790. else if (FORCEWAKE_CHV_COMMON_RANGE_OFFSET(reg)) \
  791. __force_wake_get(dev_priv, FORCEWAKE_RENDER | FORCEWAKE_MEDIA); \
  792. } \
  793. __raw_i915_write##x(dev_priv, reg, val); \
  794. GEN6_WRITE_FOOTER; \
  795. }
  796. static const u32 gen9_shadowed_regs[] = {
  797. RING_TAIL(RENDER_RING_BASE),
  798. RING_TAIL(GEN6_BSD_RING_BASE),
  799. RING_TAIL(VEBOX_RING_BASE),
  800. RING_TAIL(BLT_RING_BASE),
  801. FORCEWAKE_BLITTER_GEN9,
  802. FORCEWAKE_RENDER_GEN9,
  803. FORCEWAKE_MEDIA_GEN9,
  804. GEN6_RPNSWREQ,
  805. GEN6_RC_VIDEO_FREQ,
  806. /* TODO: Other registers are not yet used */
  807. };
  808. static bool is_gen9_shadowed(struct drm_i915_private *dev_priv, u32 reg)
  809. {
  810. int i;
  811. for (i = 0; i < ARRAY_SIZE(gen9_shadowed_regs); i++)
  812. if (reg == gen9_shadowed_regs[i])
  813. return true;
  814. return false;
  815. }
  816. #define __gen9_write(x) \
  817. static void \
  818. gen9_write##x(struct drm_i915_private *dev_priv, off_t reg, u##x val, \
  819. bool trace) { \
  820. enum forcewake_domains fw_engine; \
  821. GEN6_WRITE_HEADER; \
  822. if (!SKL_NEEDS_FORCE_WAKE((dev_priv), (reg)) || \
  823. is_gen9_shadowed(dev_priv, reg)) \
  824. fw_engine = 0; \
  825. else if (FORCEWAKE_GEN9_RENDER_RANGE_OFFSET(reg)) \
  826. fw_engine = FORCEWAKE_RENDER; \
  827. else if (FORCEWAKE_GEN9_MEDIA_RANGE_OFFSET(reg)) \
  828. fw_engine = FORCEWAKE_MEDIA; \
  829. else if (FORCEWAKE_GEN9_COMMON_RANGE_OFFSET(reg)) \
  830. fw_engine = FORCEWAKE_RENDER | FORCEWAKE_MEDIA; \
  831. else \
  832. fw_engine = FORCEWAKE_BLITTER; \
  833. if (fw_engine) \
  834. __force_wake_get(dev_priv, fw_engine); \
  835. __raw_i915_write##x(dev_priv, reg, val); \
  836. GEN6_WRITE_FOOTER; \
  837. }
  838. __gen9_write(8)
  839. __gen9_write(16)
  840. __gen9_write(32)
  841. __gen9_write(64)
  842. __chv_write(8)
  843. __chv_write(16)
  844. __chv_write(32)
  845. __chv_write(64)
  846. __gen8_write(8)
  847. __gen8_write(16)
  848. __gen8_write(32)
  849. __gen8_write(64)
  850. __hsw_write(8)
  851. __hsw_write(16)
  852. __hsw_write(32)
  853. __hsw_write(64)
  854. __gen6_write(8)
  855. __gen6_write(16)
  856. __gen6_write(32)
  857. __gen6_write(64)
  858. __vgpu_write(8)
  859. __vgpu_write(16)
  860. __vgpu_write(32)
  861. __vgpu_write(64)
  862. #undef __gen9_write
  863. #undef __chv_write
  864. #undef __gen8_write
  865. #undef __hsw_write
  866. #undef __gen6_write
  867. #undef __vgpu_write
  868. #undef GEN6_WRITE_FOOTER
  869. #undef GEN6_WRITE_HEADER
  870. #define ASSIGN_WRITE_MMIO_VFUNCS(x) \
  871. do { \
  872. dev_priv->uncore.funcs.mmio_writeb = x##_write8; \
  873. dev_priv->uncore.funcs.mmio_writew = x##_write16; \
  874. dev_priv->uncore.funcs.mmio_writel = x##_write32; \
  875. dev_priv->uncore.funcs.mmio_writeq = x##_write64; \
  876. } while (0)
  877. #define ASSIGN_READ_MMIO_VFUNCS(x) \
  878. do { \
  879. dev_priv->uncore.funcs.mmio_readb = x##_read8; \
  880. dev_priv->uncore.funcs.mmio_readw = x##_read16; \
  881. dev_priv->uncore.funcs.mmio_readl = x##_read32; \
  882. dev_priv->uncore.funcs.mmio_readq = x##_read64; \
  883. } while (0)
  884. static void fw_domain_init(struct drm_i915_private *dev_priv,
  885. enum forcewake_domain_id domain_id,
  886. u32 reg_set, u32 reg_ack)
  887. {
  888. struct intel_uncore_forcewake_domain *d;
  889. if (WARN_ON(domain_id >= FW_DOMAIN_ID_COUNT))
  890. return;
  891. d = &dev_priv->uncore.fw_domain[domain_id];
  892. WARN_ON(d->wake_count);
  893. d->wake_count = 0;
  894. d->reg_set = reg_set;
  895. d->reg_ack = reg_ack;
  896. if (IS_GEN6(dev_priv)) {
  897. d->val_reset = 0;
  898. d->val_set = FORCEWAKE_KERNEL;
  899. d->val_clear = 0;
  900. } else {
  901. /* WaRsClearFWBitsAtReset:bdw,skl */
  902. d->val_reset = _MASKED_BIT_DISABLE(0xffff);
  903. d->val_set = _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL);
  904. d->val_clear = _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL);
  905. }
  906. if (IS_VALLEYVIEW(dev_priv))
  907. d->reg_post = FORCEWAKE_ACK_VLV;
  908. else if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv) || IS_GEN8(dev_priv))
  909. d->reg_post = ECOBUS;
  910. else
  911. d->reg_post = 0;
  912. d->i915 = dev_priv;
  913. d->id = domain_id;
  914. setup_timer(&d->timer, intel_uncore_fw_release_timer, (unsigned long)d);
  915. dev_priv->uncore.fw_domains |= (1 << domain_id);
  916. fw_domain_reset(d);
  917. }
  918. static void intel_uncore_fw_domains_init(struct drm_device *dev)
  919. {
  920. struct drm_i915_private *dev_priv = dev->dev_private;
  921. if (INTEL_INFO(dev_priv->dev)->gen <= 5)
  922. return;
  923. if (IS_GEN9(dev)) {
  924. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  925. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  926. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  927. FORCEWAKE_RENDER_GEN9,
  928. FORCEWAKE_ACK_RENDER_GEN9);
  929. fw_domain_init(dev_priv, FW_DOMAIN_ID_BLITTER,
  930. FORCEWAKE_BLITTER_GEN9,
  931. FORCEWAKE_ACK_BLITTER_GEN9);
  932. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  933. FORCEWAKE_MEDIA_GEN9, FORCEWAKE_ACK_MEDIA_GEN9);
  934. } else if (IS_VALLEYVIEW(dev)) {
  935. dev_priv->uncore.funcs.force_wake_get = fw_domains_get;
  936. if (!IS_CHERRYVIEW(dev))
  937. dev_priv->uncore.funcs.force_wake_put =
  938. fw_domains_put_with_fifo;
  939. else
  940. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  941. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  942. FORCEWAKE_VLV, FORCEWAKE_ACK_VLV);
  943. fw_domain_init(dev_priv, FW_DOMAIN_ID_MEDIA,
  944. FORCEWAKE_MEDIA_VLV, FORCEWAKE_ACK_MEDIA_VLV);
  945. } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  946. dev_priv->uncore.funcs.force_wake_get =
  947. fw_domains_get_with_thread_status;
  948. dev_priv->uncore.funcs.force_wake_put = fw_domains_put;
  949. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  950. FORCEWAKE_MT, FORCEWAKE_ACK_HSW);
  951. } else if (IS_IVYBRIDGE(dev)) {
  952. u32 ecobus;
  953. /* IVB configs may use multi-threaded forcewake */
  954. /* A small trick here - if the bios hasn't configured
  955. * MT forcewake, and if the device is in RC6, then
  956. * force_wake_mt_get will not wake the device and the
  957. * ECOBUS read will return zero. Which will be
  958. * (correctly) interpreted by the test below as MT
  959. * forcewake being disabled.
  960. */
  961. dev_priv->uncore.funcs.force_wake_get =
  962. fw_domains_get_with_thread_status;
  963. dev_priv->uncore.funcs.force_wake_put =
  964. fw_domains_put_with_fifo;
  965. /* We need to init first for ECOBUS access and then
  966. * determine later if we want to reinit, in case of MT access is
  967. * not working. In this stage we don't know which flavour this
  968. * ivb is, so it is better to reset also the gen6 fw registers
  969. * before the ecobus check.
  970. */
  971. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  972. __raw_posting_read(dev_priv, ECOBUS);
  973. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  974. FORCEWAKE_MT, FORCEWAKE_MT_ACK);
  975. mutex_lock(&dev->struct_mutex);
  976. fw_domains_get_with_thread_status(dev_priv, FORCEWAKE_ALL);
  977. ecobus = __raw_i915_read32(dev_priv, ECOBUS);
  978. fw_domains_put_with_fifo(dev_priv, FORCEWAKE_ALL);
  979. mutex_unlock(&dev->struct_mutex);
  980. if (!(ecobus & FORCEWAKE_MT_ENABLE)) {
  981. DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
  982. DRM_INFO("when using vblank-synced partial screen updates.\n");
  983. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  984. FORCEWAKE, FORCEWAKE_ACK);
  985. }
  986. } else if (IS_GEN6(dev)) {
  987. dev_priv->uncore.funcs.force_wake_get =
  988. fw_domains_get_with_thread_status;
  989. dev_priv->uncore.funcs.force_wake_put =
  990. fw_domains_put_with_fifo;
  991. fw_domain_init(dev_priv, FW_DOMAIN_ID_RENDER,
  992. FORCEWAKE, FORCEWAKE_ACK);
  993. }
  994. /* All future platforms are expected to require complex power gating */
  995. WARN_ON(dev_priv->uncore.fw_domains == 0);
  996. }
  997. void intel_uncore_init(struct drm_device *dev)
  998. {
  999. struct drm_i915_private *dev_priv = dev->dev_private;
  1000. i915_check_vgpu(dev);
  1001. intel_uncore_ellc_detect(dev);
  1002. intel_uncore_fw_domains_init(dev);
  1003. __intel_uncore_early_sanitize(dev, false);
  1004. switch (INTEL_INFO(dev)->gen) {
  1005. default:
  1006. MISSING_CASE(INTEL_INFO(dev)->gen);
  1007. return;
  1008. case 9:
  1009. ASSIGN_WRITE_MMIO_VFUNCS(gen9);
  1010. ASSIGN_READ_MMIO_VFUNCS(gen9);
  1011. break;
  1012. case 8:
  1013. if (IS_CHERRYVIEW(dev)) {
  1014. ASSIGN_WRITE_MMIO_VFUNCS(chv);
  1015. ASSIGN_READ_MMIO_VFUNCS(chv);
  1016. } else {
  1017. ASSIGN_WRITE_MMIO_VFUNCS(gen8);
  1018. ASSIGN_READ_MMIO_VFUNCS(gen6);
  1019. }
  1020. break;
  1021. case 7:
  1022. case 6:
  1023. if (IS_HASWELL(dev)) {
  1024. ASSIGN_WRITE_MMIO_VFUNCS(hsw);
  1025. } else {
  1026. ASSIGN_WRITE_MMIO_VFUNCS(gen6);
  1027. }
  1028. if (IS_VALLEYVIEW(dev)) {
  1029. ASSIGN_READ_MMIO_VFUNCS(vlv);
  1030. } else {
  1031. ASSIGN_READ_MMIO_VFUNCS(gen6);
  1032. }
  1033. break;
  1034. case 5:
  1035. ASSIGN_WRITE_MMIO_VFUNCS(gen5);
  1036. ASSIGN_READ_MMIO_VFUNCS(gen5);
  1037. break;
  1038. case 4:
  1039. case 3:
  1040. case 2:
  1041. ASSIGN_WRITE_MMIO_VFUNCS(gen2);
  1042. ASSIGN_READ_MMIO_VFUNCS(gen2);
  1043. break;
  1044. }
  1045. if (intel_vgpu_active(dev)) {
  1046. ASSIGN_WRITE_MMIO_VFUNCS(vgpu);
  1047. ASSIGN_READ_MMIO_VFUNCS(vgpu);
  1048. }
  1049. i915_check_and_clear_faults(dev);
  1050. }
  1051. #undef ASSIGN_WRITE_MMIO_VFUNCS
  1052. #undef ASSIGN_READ_MMIO_VFUNCS
  1053. void intel_uncore_fini(struct drm_device *dev)
  1054. {
  1055. /* Paranoia: make sure we have disabled everything before we exit. */
  1056. intel_uncore_sanitize(dev);
  1057. intel_uncore_forcewake_reset(dev, false);
  1058. }
  1059. #define GEN_RANGE(l, h) GENMASK(h, l)
  1060. static const struct register_whitelist {
  1061. uint64_t offset;
  1062. uint32_t size;
  1063. /* supported gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1064. uint32_t gen_bitmask;
  1065. } whitelist[] = {
  1066. { RING_TIMESTAMP(RENDER_RING_BASE), 8, GEN_RANGE(4, 9) },
  1067. };
  1068. int i915_reg_read_ioctl(struct drm_device *dev,
  1069. void *data, struct drm_file *file)
  1070. {
  1071. struct drm_i915_private *dev_priv = dev->dev_private;
  1072. struct drm_i915_reg_read *reg = data;
  1073. struct register_whitelist const *entry = whitelist;
  1074. unsigned size;
  1075. u64 offset;
  1076. int i, ret = 0;
  1077. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1078. if (entry->offset == (reg->offset & -entry->size) &&
  1079. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1080. break;
  1081. }
  1082. if (i == ARRAY_SIZE(whitelist))
  1083. return -EINVAL;
  1084. /* We use the low bits to encode extra flags as the register should
  1085. * be naturally aligned (and those that are not so aligned merely
  1086. * limit the available flags for that register).
  1087. */
  1088. offset = entry->offset;
  1089. size = entry->size;
  1090. size |= reg->offset ^ offset;
  1091. intel_runtime_pm_get(dev_priv);
  1092. switch (size) {
  1093. case 8 | 1:
  1094. reg->val = I915_READ64_2x32(offset, offset+4);
  1095. break;
  1096. case 8:
  1097. reg->val = I915_READ64(offset);
  1098. break;
  1099. case 4:
  1100. reg->val = I915_READ(offset);
  1101. break;
  1102. case 2:
  1103. reg->val = I915_READ16(offset);
  1104. break;
  1105. case 1:
  1106. reg->val = I915_READ8(offset);
  1107. break;
  1108. default:
  1109. ret = -EINVAL;
  1110. goto out;
  1111. }
  1112. out:
  1113. intel_runtime_pm_put(dev_priv);
  1114. return ret;
  1115. }
  1116. int i915_get_reset_stats_ioctl(struct drm_device *dev,
  1117. void *data, struct drm_file *file)
  1118. {
  1119. struct drm_i915_private *dev_priv = dev->dev_private;
  1120. struct drm_i915_reset_stats *args = data;
  1121. struct i915_ctx_hang_stats *hs;
  1122. struct intel_context *ctx;
  1123. int ret;
  1124. if (args->flags || args->pad)
  1125. return -EINVAL;
  1126. if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
  1127. return -EPERM;
  1128. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1129. if (ret)
  1130. return ret;
  1131. ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
  1132. if (IS_ERR(ctx)) {
  1133. mutex_unlock(&dev->struct_mutex);
  1134. return PTR_ERR(ctx);
  1135. }
  1136. hs = &ctx->hang_stats;
  1137. if (capable(CAP_SYS_ADMIN))
  1138. args->reset_count = i915_reset_count(&dev_priv->gpu_error);
  1139. else
  1140. args->reset_count = 0;
  1141. args->batch_active = hs->batch_active;
  1142. args->batch_pending = hs->batch_pending;
  1143. mutex_unlock(&dev->struct_mutex);
  1144. return 0;
  1145. }
  1146. static int i915_reset_complete(struct drm_device *dev)
  1147. {
  1148. u8 gdrst;
  1149. pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
  1150. return (gdrst & GRDOM_RESET_STATUS) == 0;
  1151. }
  1152. static int i915_do_reset(struct drm_device *dev)
  1153. {
  1154. /* assert reset for at least 20 usec */
  1155. pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1156. udelay(20);
  1157. pci_write_config_byte(dev->pdev, I915_GDRST, 0);
  1158. return wait_for(i915_reset_complete(dev), 500);
  1159. }
  1160. static int g4x_reset_complete(struct drm_device *dev)
  1161. {
  1162. u8 gdrst;
  1163. pci_read_config_byte(dev->pdev, I915_GDRST, &gdrst);
  1164. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  1165. }
  1166. static int g33_do_reset(struct drm_device *dev)
  1167. {
  1168. pci_write_config_byte(dev->pdev, I915_GDRST, GRDOM_RESET_ENABLE);
  1169. return wait_for(g4x_reset_complete(dev), 500);
  1170. }
  1171. static int g4x_do_reset(struct drm_device *dev)
  1172. {
  1173. struct drm_i915_private *dev_priv = dev->dev_private;
  1174. int ret;
  1175. pci_write_config_byte(dev->pdev, I915_GDRST,
  1176. GRDOM_RENDER | GRDOM_RESET_ENABLE);
  1177. ret = wait_for(g4x_reset_complete(dev), 500);
  1178. if (ret)
  1179. return ret;
  1180. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1181. I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) | VCP_UNIT_CLOCK_GATE_DISABLE);
  1182. POSTING_READ(VDECCLK_GATE_D);
  1183. pci_write_config_byte(dev->pdev, I915_GDRST,
  1184. GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  1185. ret = wait_for(g4x_reset_complete(dev), 500);
  1186. if (ret)
  1187. return ret;
  1188. /* WaVcpClkGateDisableForMediaReset:ctg,elk */
  1189. I915_WRITE(VDECCLK_GATE_D, I915_READ(VDECCLK_GATE_D) & ~VCP_UNIT_CLOCK_GATE_DISABLE);
  1190. POSTING_READ(VDECCLK_GATE_D);
  1191. pci_write_config_byte(dev->pdev, I915_GDRST, 0);
  1192. return 0;
  1193. }
  1194. static int ironlake_do_reset(struct drm_device *dev)
  1195. {
  1196. struct drm_i915_private *dev_priv = dev->dev_private;
  1197. int ret;
  1198. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  1199. ILK_GRDOM_RENDER | ILK_GRDOM_RESET_ENABLE);
  1200. ret = wait_for((I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) &
  1201. ILK_GRDOM_RESET_ENABLE) == 0, 500);
  1202. if (ret)
  1203. return ret;
  1204. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  1205. ILK_GRDOM_MEDIA | ILK_GRDOM_RESET_ENABLE);
  1206. ret = wait_for((I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) &
  1207. ILK_GRDOM_RESET_ENABLE) == 0, 500);
  1208. if (ret)
  1209. return ret;
  1210. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, 0);
  1211. return 0;
  1212. }
  1213. static int gen6_do_reset(struct drm_device *dev)
  1214. {
  1215. struct drm_i915_private *dev_priv = dev->dev_private;
  1216. int ret;
  1217. /* Reset the chip */
  1218. /* GEN6_GDRST is not in the gt power well, no need to check
  1219. * for fifo space for the write or forcewake the chip for
  1220. * the read
  1221. */
  1222. __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
  1223. /* Spin waiting for the device to ack the reset request */
  1224. ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  1225. intel_uncore_forcewake_reset(dev, true);
  1226. return ret;
  1227. }
  1228. static int wait_for_register(struct drm_i915_private *dev_priv,
  1229. const u32 reg,
  1230. const u32 mask,
  1231. const u32 value,
  1232. const unsigned long timeout_ms)
  1233. {
  1234. return wait_for((I915_READ(reg) & mask) == value, timeout_ms);
  1235. }
  1236. static int gen8_do_reset(struct drm_device *dev)
  1237. {
  1238. struct drm_i915_private *dev_priv = dev->dev_private;
  1239. struct intel_engine_cs *engine;
  1240. int i;
  1241. for_each_ring(engine, dev_priv, i) {
  1242. I915_WRITE(RING_RESET_CTL(engine->mmio_base),
  1243. _MASKED_BIT_ENABLE(RESET_CTL_REQUEST_RESET));
  1244. if (wait_for_register(dev_priv,
  1245. RING_RESET_CTL(engine->mmio_base),
  1246. RESET_CTL_READY_TO_RESET,
  1247. RESET_CTL_READY_TO_RESET,
  1248. 700)) {
  1249. DRM_ERROR("%s: reset request timeout\n", engine->name);
  1250. goto not_ready;
  1251. }
  1252. }
  1253. return gen6_do_reset(dev);
  1254. not_ready:
  1255. for_each_ring(engine, dev_priv, i)
  1256. I915_WRITE(RING_RESET_CTL(engine->mmio_base),
  1257. _MASKED_BIT_DISABLE(RESET_CTL_REQUEST_RESET));
  1258. return -EIO;
  1259. }
  1260. static int (*intel_get_gpu_reset(struct drm_device *dev))(struct drm_device *)
  1261. {
  1262. if (!i915.reset)
  1263. return NULL;
  1264. if (INTEL_INFO(dev)->gen >= 8)
  1265. return gen8_do_reset;
  1266. else if (INTEL_INFO(dev)->gen >= 6)
  1267. return gen6_do_reset;
  1268. else if (IS_GEN5(dev))
  1269. return ironlake_do_reset;
  1270. else if (IS_G4X(dev))
  1271. return g4x_do_reset;
  1272. else if (IS_G33(dev))
  1273. return g33_do_reset;
  1274. else if (INTEL_INFO(dev)->gen >= 3)
  1275. return i915_do_reset;
  1276. else
  1277. return NULL;
  1278. }
  1279. int intel_gpu_reset(struct drm_device *dev)
  1280. {
  1281. int (*reset)(struct drm_device *);
  1282. reset = intel_get_gpu_reset(dev);
  1283. if (reset == NULL)
  1284. return -ENODEV;
  1285. return reset(dev);
  1286. }
  1287. bool intel_has_gpu_reset(struct drm_device *dev)
  1288. {
  1289. return intel_get_gpu_reset(dev) != NULL;
  1290. }
  1291. void intel_uncore_check_errors(struct drm_device *dev)
  1292. {
  1293. struct drm_i915_private *dev_priv = dev->dev_private;
  1294. if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
  1295. (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  1296. DRM_ERROR("Unclaimed register before interrupt\n");
  1297. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1298. }
  1299. }