intel_psr.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. /**
  24. * DOC: Panel Self Refresh (PSR/SRD)
  25. *
  26. * Since Haswell Display controller supports Panel Self-Refresh on display
  27. * panels witch have a remote frame buffer (RFB) implemented according to PSR
  28. * spec in eDP1.3. PSR feature allows the display to go to lower standby states
  29. * when system is idle but display is on as it eliminates display refresh
  30. * request to DDR memory completely as long as the frame buffer for that
  31. * display is unchanged.
  32. *
  33. * Panel Self Refresh must be supported by both Hardware (source) and
  34. * Panel (sink).
  35. *
  36. * PSR saves power by caching the framebuffer in the panel RFB, which allows us
  37. * to power down the link and memory controller. For DSI panels the same idea
  38. * is called "manual mode".
  39. *
  40. * The implementation uses the hardware-based PSR support which automatically
  41. * enters/exits self-refresh mode. The hardware takes care of sending the
  42. * required DP aux message and could even retrain the link (that part isn't
  43. * enabled yet though). The hardware also keeps track of any frontbuffer
  44. * changes to know when to exit self-refresh mode again. Unfortunately that
  45. * part doesn't work too well, hence why the i915 PSR support uses the
  46. * software frontbuffer tracking to make sure it doesn't miss a screen
  47. * update. For this integration intel_psr_invalidate() and intel_psr_flush()
  48. * get called by the frontbuffer tracking code. Note that because of locking
  49. * issues the self-refresh re-enable code is done from a work queue, which
  50. * must be correctly synchronized/cancelled when shutting down the pipe."
  51. */
  52. #include <drm/drmP.h>
  53. #include "intel_drv.h"
  54. #include "i915_drv.h"
  55. static bool is_edp_psr(struct intel_dp *intel_dp)
  56. {
  57. return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
  58. }
  59. static bool vlv_is_psr_active_on_pipe(struct drm_device *dev, int pipe)
  60. {
  61. struct drm_i915_private *dev_priv = dev->dev_private;
  62. uint32_t val;
  63. val = I915_READ(VLV_PSRSTAT(pipe)) &
  64. VLV_EDP_PSR_CURR_STATE_MASK;
  65. return (val == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
  66. (val == VLV_EDP_PSR_ACTIVE_SF_UPDATE);
  67. }
  68. static void intel_psr_write_vsc(struct intel_dp *intel_dp,
  69. struct edp_vsc_psr *vsc_psr)
  70. {
  71. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  72. struct drm_device *dev = dig_port->base.base.dev;
  73. struct drm_i915_private *dev_priv = dev->dev_private;
  74. struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
  75. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config->cpu_transcoder);
  76. u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config->cpu_transcoder);
  77. uint32_t *data = (uint32_t *) vsc_psr;
  78. unsigned int i;
  79. /* As per BSPec (Pipe Video Data Island Packet), we need to disable
  80. the video DIP being updated before program video DIP data buffer
  81. registers for DIP being updated. */
  82. I915_WRITE(ctl_reg, 0);
  83. POSTING_READ(ctl_reg);
  84. for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
  85. if (i < sizeof(struct edp_vsc_psr))
  86. I915_WRITE(data_reg + i, *data++);
  87. else
  88. I915_WRITE(data_reg + i, 0);
  89. }
  90. I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
  91. POSTING_READ(ctl_reg);
  92. }
  93. static void vlv_psr_setup_vsc(struct intel_dp *intel_dp)
  94. {
  95. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  96. struct drm_device *dev = intel_dig_port->base.base.dev;
  97. struct drm_i915_private *dev_priv = dev->dev_private;
  98. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  99. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  100. uint32_t val;
  101. /* VLV auto-generate VSC package as per EDP 1.3 spec, Table 3.10 */
  102. val = I915_READ(VLV_VSCSDP(pipe));
  103. val &= ~VLV_EDP_PSR_SDP_FREQ_MASK;
  104. val |= VLV_EDP_PSR_SDP_FREQ_EVFRAME;
  105. I915_WRITE(VLV_VSCSDP(pipe), val);
  106. }
  107. static void skl_psr_setup_su_vsc(struct intel_dp *intel_dp)
  108. {
  109. struct edp_vsc_psr psr_vsc;
  110. /* Prepare VSC Header for SU as per EDP 1.4 spec, Table 6.11 */
  111. memset(&psr_vsc, 0, sizeof(psr_vsc));
  112. psr_vsc.sdp_header.HB0 = 0;
  113. psr_vsc.sdp_header.HB1 = 0x7;
  114. psr_vsc.sdp_header.HB2 = 0x3;
  115. psr_vsc.sdp_header.HB3 = 0xb;
  116. intel_psr_write_vsc(intel_dp, &psr_vsc);
  117. }
  118. static void hsw_psr_setup_vsc(struct intel_dp *intel_dp)
  119. {
  120. struct edp_vsc_psr psr_vsc;
  121. /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
  122. memset(&psr_vsc, 0, sizeof(psr_vsc));
  123. psr_vsc.sdp_header.HB0 = 0;
  124. psr_vsc.sdp_header.HB1 = 0x7;
  125. psr_vsc.sdp_header.HB2 = 0x2;
  126. psr_vsc.sdp_header.HB3 = 0x8;
  127. intel_psr_write_vsc(intel_dp, &psr_vsc);
  128. }
  129. static void vlv_psr_enable_sink(struct intel_dp *intel_dp)
  130. {
  131. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  132. DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
  133. }
  134. static void hsw_psr_enable_sink(struct intel_dp *intel_dp)
  135. {
  136. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  137. struct drm_device *dev = dig_port->base.base.dev;
  138. struct drm_i915_private *dev_priv = dev->dev_private;
  139. uint32_t aux_clock_divider;
  140. uint32_t aux_data_reg, aux_ctl_reg;
  141. int precharge = 0x3;
  142. static const uint8_t aux_msg[] = {
  143. [0] = DP_AUX_NATIVE_WRITE << 4,
  144. [1] = DP_SET_POWER >> 8,
  145. [2] = DP_SET_POWER & 0xff,
  146. [3] = 1 - 1,
  147. [4] = DP_SET_POWER_D0,
  148. };
  149. int i;
  150. BUILD_BUG_ON(sizeof(aux_msg) > 20);
  151. aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
  152. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
  153. DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
  154. /* Enable AUX frame sync at sink */
  155. if (dev_priv->psr.aux_frame_sync)
  156. drm_dp_dpcd_writeb(&intel_dp->aux,
  157. DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF,
  158. DP_AUX_FRAME_SYNC_ENABLE);
  159. aux_data_reg = (INTEL_INFO(dev)->gen >= 9) ?
  160. DPA_AUX_CH_DATA1 : EDP_PSR_AUX_DATA1(dev);
  161. aux_ctl_reg = (INTEL_INFO(dev)->gen >= 9) ?
  162. DPA_AUX_CH_CTL : EDP_PSR_AUX_CTL(dev);
  163. /* Setup AUX registers */
  164. for (i = 0; i < sizeof(aux_msg); i += 4)
  165. I915_WRITE(aux_data_reg + i,
  166. intel_dp_pack_aux(&aux_msg[i], sizeof(aux_msg) - i));
  167. if (INTEL_INFO(dev)->gen >= 9) {
  168. uint32_t val;
  169. val = I915_READ(aux_ctl_reg);
  170. val &= ~DP_AUX_CH_CTL_TIME_OUT_MASK;
  171. val |= DP_AUX_CH_CTL_TIME_OUT_1600us;
  172. val &= ~DP_AUX_CH_CTL_MESSAGE_SIZE_MASK;
  173. val |= (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  174. /* Use hardcoded data values for PSR, frame sync and GTC */
  175. val &= ~DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL;
  176. val &= ~DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL;
  177. val &= ~DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL;
  178. I915_WRITE(aux_ctl_reg, val);
  179. } else {
  180. I915_WRITE(aux_ctl_reg,
  181. DP_AUX_CH_CTL_TIME_OUT_400us |
  182. (sizeof(aux_msg) << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  183. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  184. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
  185. }
  186. drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG, DP_PSR_ENABLE);
  187. }
  188. static void vlv_psr_enable_source(struct intel_dp *intel_dp)
  189. {
  190. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  191. struct drm_device *dev = dig_port->base.base.dev;
  192. struct drm_i915_private *dev_priv = dev->dev_private;
  193. struct drm_crtc *crtc = dig_port->base.base.crtc;
  194. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  195. /* Transition from PSR_state 0 to PSR_state 1, i.e. PSR Inactive */
  196. I915_WRITE(VLV_PSRCTL(pipe),
  197. VLV_EDP_PSR_MODE_SW_TIMER |
  198. VLV_EDP_PSR_SRC_TRANSMITTER_STATE |
  199. VLV_EDP_PSR_ENABLE);
  200. }
  201. static void vlv_psr_activate(struct intel_dp *intel_dp)
  202. {
  203. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  204. struct drm_device *dev = dig_port->base.base.dev;
  205. struct drm_i915_private *dev_priv = dev->dev_private;
  206. struct drm_crtc *crtc = dig_port->base.base.crtc;
  207. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  208. /* Let's do the transition from PSR_state 1 to PSR_state 2
  209. * that is PSR transition to active - static frame transmission.
  210. * Then Hardware is responsible for the transition to PSR_state 3
  211. * that is PSR active - no Remote Frame Buffer (RFB) update.
  212. */
  213. I915_WRITE(VLV_PSRCTL(pipe), I915_READ(VLV_PSRCTL(pipe)) |
  214. VLV_EDP_PSR_ACTIVE_ENTRY);
  215. }
  216. static void hsw_psr_enable_source(struct intel_dp *intel_dp)
  217. {
  218. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  219. struct drm_device *dev = dig_port->base.base.dev;
  220. struct drm_i915_private *dev_priv = dev->dev_private;
  221. uint32_t max_sleep_time = 0x1f;
  222. /* Lately it was identified that depending on panel idle frame count
  223. * calculated at HW can be off by 1. So let's use what came
  224. * from VBT + 1.
  225. * There are also other cases where panel demands at least 4
  226. * but VBT is not being set. To cover these 2 cases lets use
  227. * at least 5 when VBT isn't set to be on the safest side.
  228. */
  229. uint32_t idle_frames = dev_priv->vbt.psr.idle_frames ?
  230. dev_priv->vbt.psr.idle_frames + 1 : 5;
  231. uint32_t val = 0x0;
  232. const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
  233. if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
  234. /* It doesn't mean we shouldn't send TPS patters, so let's
  235. send the minimal TP1 possible and skip TP2. */
  236. val |= EDP_PSR_TP1_TIME_100us;
  237. val |= EDP_PSR_TP2_TP3_TIME_0us;
  238. val |= EDP_PSR_SKIP_AUX_EXIT;
  239. /* Sink should be able to train with the 5 or 6 idle patterns */
  240. idle_frames += 4;
  241. }
  242. I915_WRITE(EDP_PSR_CTL(dev), val |
  243. (IS_BROADWELL(dev) ? 0 : link_entry_time) |
  244. max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
  245. idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
  246. EDP_PSR_ENABLE);
  247. if (dev_priv->psr.psr2_support)
  248. I915_WRITE(EDP_PSR2_CTL, EDP_PSR2_ENABLE |
  249. EDP_SU_TRACK_ENABLE | EDP_PSR2_TP2_TIME_100);
  250. }
  251. static bool intel_psr_match_conditions(struct intel_dp *intel_dp)
  252. {
  253. struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
  254. struct drm_device *dev = dig_port->base.base.dev;
  255. struct drm_i915_private *dev_priv = dev->dev_private;
  256. struct drm_crtc *crtc = dig_port->base.base.crtc;
  257. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  258. lockdep_assert_held(&dev_priv->psr.lock);
  259. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  260. WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
  261. dev_priv->psr.source_ok = false;
  262. if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
  263. DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
  264. return false;
  265. }
  266. if (!i915.enable_psr) {
  267. DRM_DEBUG_KMS("PSR disable by flag\n");
  268. return false;
  269. }
  270. if (IS_HASWELL(dev) &&
  271. I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config->cpu_transcoder)) &
  272. S3D_ENABLE) {
  273. DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
  274. return false;
  275. }
  276. if (IS_HASWELL(dev) &&
  277. intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
  278. DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
  279. return false;
  280. }
  281. if (!IS_VALLEYVIEW(dev) && ((dev_priv->vbt.psr.full_link) ||
  282. (dig_port->port != PORT_A))) {
  283. DRM_DEBUG_KMS("PSR condition failed: Link Standby requested/needed but not supported on this platform\n");
  284. return false;
  285. }
  286. dev_priv->psr.source_ok = true;
  287. return true;
  288. }
  289. static void intel_psr_activate(struct intel_dp *intel_dp)
  290. {
  291. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  292. struct drm_device *dev = intel_dig_port->base.base.dev;
  293. struct drm_i915_private *dev_priv = dev->dev_private;
  294. WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
  295. WARN_ON(dev_priv->psr.active);
  296. lockdep_assert_held(&dev_priv->psr.lock);
  297. /* Enable/Re-enable PSR on the host */
  298. if (HAS_DDI(dev))
  299. /* On HSW+ after we enable PSR on source it will activate it
  300. * as soon as it match configure idle_frame count. So
  301. * we just actually enable it here on activation time.
  302. */
  303. hsw_psr_enable_source(intel_dp);
  304. else
  305. vlv_psr_activate(intel_dp);
  306. dev_priv->psr.active = true;
  307. }
  308. /**
  309. * intel_psr_enable - Enable PSR
  310. * @intel_dp: Intel DP
  311. *
  312. * This function can only be called after the pipe is fully trained and enabled.
  313. */
  314. void intel_psr_enable(struct intel_dp *intel_dp)
  315. {
  316. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  317. struct drm_device *dev = intel_dig_port->base.base.dev;
  318. struct drm_i915_private *dev_priv = dev->dev_private;
  319. struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
  320. if (!HAS_PSR(dev)) {
  321. DRM_DEBUG_KMS("PSR not supported on this platform\n");
  322. return;
  323. }
  324. if (!is_edp_psr(intel_dp)) {
  325. DRM_DEBUG_KMS("PSR not supported by this panel\n");
  326. return;
  327. }
  328. mutex_lock(&dev_priv->psr.lock);
  329. if (dev_priv->psr.enabled) {
  330. DRM_DEBUG_KMS("PSR already in use\n");
  331. goto unlock;
  332. }
  333. if (!intel_psr_match_conditions(intel_dp))
  334. goto unlock;
  335. dev_priv->psr.busy_frontbuffer_bits = 0;
  336. if (HAS_DDI(dev)) {
  337. hsw_psr_setup_vsc(intel_dp);
  338. if (dev_priv->psr.psr2_support) {
  339. /* PSR2 is restricted to work with panel resolutions upto 3200x2000 */
  340. if (crtc->config->pipe_src_w > 3200 ||
  341. crtc->config->pipe_src_h > 2000)
  342. dev_priv->psr.psr2_support = false;
  343. else
  344. skl_psr_setup_su_vsc(intel_dp);
  345. }
  346. /* Avoid continuous PSR exit by masking memup and hpd */
  347. I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
  348. EDP_PSR_DEBUG_MASK_HPD);
  349. /* Enable PSR on the panel */
  350. hsw_psr_enable_sink(intel_dp);
  351. if (INTEL_INFO(dev)->gen >= 9)
  352. intel_psr_activate(intel_dp);
  353. } else {
  354. vlv_psr_setup_vsc(intel_dp);
  355. /* Enable PSR on the panel */
  356. vlv_psr_enable_sink(intel_dp);
  357. /* On HSW+ enable_source also means go to PSR entry/active
  358. * state as soon as idle_frame achieved and here would be
  359. * to soon. However on VLV enable_source just enable PSR
  360. * but let it on inactive state. So we might do this prior
  361. * to active transition, i.e. here.
  362. */
  363. vlv_psr_enable_source(intel_dp);
  364. }
  365. dev_priv->psr.enabled = intel_dp;
  366. unlock:
  367. mutex_unlock(&dev_priv->psr.lock);
  368. }
  369. static void vlv_psr_disable(struct intel_dp *intel_dp)
  370. {
  371. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  372. struct drm_device *dev = intel_dig_port->base.base.dev;
  373. struct drm_i915_private *dev_priv = dev->dev_private;
  374. struct intel_crtc *intel_crtc =
  375. to_intel_crtc(intel_dig_port->base.base.crtc);
  376. uint32_t val;
  377. if (dev_priv->psr.active) {
  378. /* Put VLV PSR back to PSR_state 0 that is PSR Disabled. */
  379. if (wait_for((I915_READ(VLV_PSRSTAT(intel_crtc->pipe)) &
  380. VLV_EDP_PSR_IN_TRANS) == 0, 1))
  381. WARN(1, "PSR transition took longer than expected\n");
  382. val = I915_READ(VLV_PSRCTL(intel_crtc->pipe));
  383. val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
  384. val &= ~VLV_EDP_PSR_ENABLE;
  385. val &= ~VLV_EDP_PSR_MODE_MASK;
  386. I915_WRITE(VLV_PSRCTL(intel_crtc->pipe), val);
  387. dev_priv->psr.active = false;
  388. } else {
  389. WARN_ON(vlv_is_psr_active_on_pipe(dev, intel_crtc->pipe));
  390. }
  391. }
  392. static void hsw_psr_disable(struct intel_dp *intel_dp)
  393. {
  394. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  395. struct drm_device *dev = intel_dig_port->base.base.dev;
  396. struct drm_i915_private *dev_priv = dev->dev_private;
  397. if (dev_priv->psr.active) {
  398. I915_WRITE(EDP_PSR_CTL(dev),
  399. I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
  400. /* Wait till PSR is idle */
  401. if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
  402. EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
  403. DRM_ERROR("Timed out waiting for PSR Idle State\n");
  404. dev_priv->psr.active = false;
  405. } else {
  406. WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
  407. }
  408. }
  409. /**
  410. * intel_psr_disable - Disable PSR
  411. * @intel_dp: Intel DP
  412. *
  413. * This function needs to be called before disabling pipe.
  414. */
  415. void intel_psr_disable(struct intel_dp *intel_dp)
  416. {
  417. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  418. struct drm_device *dev = intel_dig_port->base.base.dev;
  419. struct drm_i915_private *dev_priv = dev->dev_private;
  420. mutex_lock(&dev_priv->psr.lock);
  421. if (!dev_priv->psr.enabled) {
  422. mutex_unlock(&dev_priv->psr.lock);
  423. return;
  424. }
  425. if (HAS_DDI(dev))
  426. hsw_psr_disable(intel_dp);
  427. else
  428. vlv_psr_disable(intel_dp);
  429. dev_priv->psr.enabled = NULL;
  430. mutex_unlock(&dev_priv->psr.lock);
  431. cancel_delayed_work_sync(&dev_priv->psr.work);
  432. }
  433. static void intel_psr_work(struct work_struct *work)
  434. {
  435. struct drm_i915_private *dev_priv =
  436. container_of(work, typeof(*dev_priv), psr.work.work);
  437. struct intel_dp *intel_dp = dev_priv->psr.enabled;
  438. struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
  439. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  440. /* We have to make sure PSR is ready for re-enable
  441. * otherwise it keeps disabled until next full enable/disable cycle.
  442. * PSR might take some time to get fully disabled
  443. * and be ready for re-enable.
  444. */
  445. if (HAS_DDI(dev_priv->dev)) {
  446. if (wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev_priv->dev)) &
  447. EDP_PSR_STATUS_STATE_MASK) == 0, 50)) {
  448. DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
  449. return;
  450. }
  451. } else {
  452. if (wait_for((I915_READ(VLV_PSRSTAT(pipe)) &
  453. VLV_EDP_PSR_IN_TRANS) == 0, 1)) {
  454. DRM_ERROR("Timed out waiting for PSR Idle for re-enable\n");
  455. return;
  456. }
  457. }
  458. mutex_lock(&dev_priv->psr.lock);
  459. intel_dp = dev_priv->psr.enabled;
  460. if (!intel_dp)
  461. goto unlock;
  462. /*
  463. * The delayed work can race with an invalidate hence we need to
  464. * recheck. Since psr_flush first clears this and then reschedules we
  465. * won't ever miss a flush when bailing out here.
  466. */
  467. if (dev_priv->psr.busy_frontbuffer_bits)
  468. goto unlock;
  469. intel_psr_activate(intel_dp);
  470. unlock:
  471. mutex_unlock(&dev_priv->psr.lock);
  472. }
  473. static void intel_psr_exit(struct drm_device *dev)
  474. {
  475. struct drm_i915_private *dev_priv = dev->dev_private;
  476. struct intel_dp *intel_dp = dev_priv->psr.enabled;
  477. struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;
  478. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  479. u32 val;
  480. if (!dev_priv->psr.active)
  481. return;
  482. if (HAS_DDI(dev)) {
  483. val = I915_READ(EDP_PSR_CTL(dev));
  484. WARN_ON(!(val & EDP_PSR_ENABLE));
  485. I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
  486. } else {
  487. val = I915_READ(VLV_PSRCTL(pipe));
  488. /* Here we do the transition from PSR_state 3 to PSR_state 5
  489. * directly once PSR State 4 that is active with single frame
  490. * update can be skipped. PSR_state 5 that is PSR exit then
  491. * Hardware is responsible to transition back to PSR_state 1
  492. * that is PSR inactive. Same state after
  493. * vlv_edp_psr_enable_source.
  494. */
  495. val &= ~VLV_EDP_PSR_ACTIVE_ENTRY;
  496. I915_WRITE(VLV_PSRCTL(pipe), val);
  497. /* Send AUX wake up - Spec says after transitioning to PSR
  498. * active we have to send AUX wake up by writing 01h in DPCD
  499. * 600h of sink device.
  500. * XXX: This might slow down the transition, but without this
  501. * HW doesn't complete the transition to PSR_state 1 and we
  502. * never get the screen updated.
  503. */
  504. drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
  505. DP_SET_POWER_D0);
  506. }
  507. dev_priv->psr.active = false;
  508. }
  509. /**
  510. * intel_psr_single_frame_update - Single Frame Update
  511. * @dev: DRM device
  512. * @frontbuffer_bits: frontbuffer plane tracking bits
  513. *
  514. * Some platforms support a single frame update feature that is used to
  515. * send and update only one frame on Remote Frame Buffer.
  516. * So far it is only implemented for Valleyview and Cherryview because
  517. * hardware requires this to be done before a page flip.
  518. */
  519. void intel_psr_single_frame_update(struct drm_device *dev,
  520. unsigned frontbuffer_bits)
  521. {
  522. struct drm_i915_private *dev_priv = dev->dev_private;
  523. struct drm_crtc *crtc;
  524. enum pipe pipe;
  525. u32 val;
  526. /*
  527. * Single frame update is already supported on BDW+ but it requires
  528. * many W/A and it isn't really needed.
  529. */
  530. if (!IS_VALLEYVIEW(dev))
  531. return;
  532. mutex_lock(&dev_priv->psr.lock);
  533. if (!dev_priv->psr.enabled) {
  534. mutex_unlock(&dev_priv->psr.lock);
  535. return;
  536. }
  537. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  538. pipe = to_intel_crtc(crtc)->pipe;
  539. if (frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)) {
  540. val = I915_READ(VLV_PSRCTL(pipe));
  541. /*
  542. * We need to set this bit before writing registers for a flip.
  543. * This bit will be self-clear when it gets to the PSR active state.
  544. */
  545. I915_WRITE(VLV_PSRCTL(pipe), val | VLV_EDP_PSR_SINGLE_FRAME_UPDATE);
  546. }
  547. mutex_unlock(&dev_priv->psr.lock);
  548. }
  549. /**
  550. * intel_psr_invalidate - Invalidade PSR
  551. * @dev: DRM device
  552. * @frontbuffer_bits: frontbuffer plane tracking bits
  553. *
  554. * Since the hardware frontbuffer tracking has gaps we need to integrate
  555. * with the software frontbuffer tracking. This function gets called every
  556. * time frontbuffer rendering starts and a buffer gets dirtied. PSR must be
  557. * disabled if the frontbuffer mask contains a buffer relevant to PSR.
  558. *
  559. * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits."
  560. */
  561. void intel_psr_invalidate(struct drm_device *dev,
  562. unsigned frontbuffer_bits)
  563. {
  564. struct drm_i915_private *dev_priv = dev->dev_private;
  565. struct drm_crtc *crtc;
  566. enum pipe pipe;
  567. mutex_lock(&dev_priv->psr.lock);
  568. if (!dev_priv->psr.enabled) {
  569. mutex_unlock(&dev_priv->psr.lock);
  570. return;
  571. }
  572. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  573. pipe = to_intel_crtc(crtc)->pipe;
  574. frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
  575. dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
  576. if (frontbuffer_bits)
  577. intel_psr_exit(dev);
  578. mutex_unlock(&dev_priv->psr.lock);
  579. }
  580. /**
  581. * intel_psr_flush - Flush PSR
  582. * @dev: DRM device
  583. * @frontbuffer_bits: frontbuffer plane tracking bits
  584. * @origin: which operation caused the flush
  585. *
  586. * Since the hardware frontbuffer tracking has gaps we need to integrate
  587. * with the software frontbuffer tracking. This function gets called every
  588. * time frontbuffer rendering has completed and flushed out to memory. PSR
  589. * can be enabled again if no other frontbuffer relevant to PSR is dirty.
  590. *
  591. * Dirty frontbuffers relevant to PSR are tracked in busy_frontbuffer_bits.
  592. */
  593. void intel_psr_flush(struct drm_device *dev,
  594. unsigned frontbuffer_bits, enum fb_op_origin origin)
  595. {
  596. struct drm_i915_private *dev_priv = dev->dev_private;
  597. struct drm_crtc *crtc;
  598. enum pipe pipe;
  599. int delay_ms = HAS_DDI(dev) ? 100 : 500;
  600. mutex_lock(&dev_priv->psr.lock);
  601. if (!dev_priv->psr.enabled) {
  602. mutex_unlock(&dev_priv->psr.lock);
  603. return;
  604. }
  605. crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
  606. pipe = to_intel_crtc(crtc)->pipe;
  607. frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
  608. dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
  609. if (HAS_DDI(dev)) {
  610. /*
  611. * By definition every flush should mean invalidate + flush,
  612. * however on core platforms let's minimize the
  613. * disable/re-enable so we can avoid the invalidate when flip
  614. * originated the flush.
  615. */
  616. if (frontbuffer_bits && origin != ORIGIN_FLIP)
  617. intel_psr_exit(dev);
  618. } else {
  619. /*
  620. * On Valleyview and Cherryview we don't use hardware tracking
  621. * so any plane updates or cursor moves don't result in a PSR
  622. * invalidating. Which means we need to manually fake this in
  623. * software for all flushes.
  624. */
  625. if (frontbuffer_bits)
  626. intel_psr_exit(dev);
  627. }
  628. if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
  629. schedule_delayed_work(&dev_priv->psr.work,
  630. msecs_to_jiffies(delay_ms));
  631. mutex_unlock(&dev_priv->psr.lock);
  632. }
  633. /**
  634. * intel_psr_init - Init basic PSR work and mutex.
  635. * @dev: DRM device
  636. *
  637. * This function is called only once at driver load to initialize basic
  638. * PSR stuff.
  639. */
  640. void intel_psr_init(struct drm_device *dev)
  641. {
  642. struct drm_i915_private *dev_priv = dev->dev_private;
  643. INIT_DELAYED_WORK(&dev_priv->psr.work, intel_psr_work);
  644. mutex_init(&dev_priv->psr.lock);
  645. }