intel_i2c.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. struct gmbus_pin {
  37. const char *name;
  38. int reg;
  39. };
  40. /* Map gmbus pin pairs to names and registers. */
  41. static const struct gmbus_pin gmbus_pins[] = {
  42. [GMBUS_PIN_SSC] = { "ssc", GPIOB },
  43. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  44. [GMBUS_PIN_PANEL] = { "panel", GPIOC },
  45. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  46. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  47. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  48. };
  49. static const struct gmbus_pin gmbus_pins_bdw[] = {
  50. [GMBUS_PIN_VGADDC] = { "vga", GPIOA },
  51. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  52. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  53. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  54. };
  55. static const struct gmbus_pin gmbus_pins_skl[] = {
  56. [GMBUS_PIN_DPC] = { "dpc", GPIOD },
  57. [GMBUS_PIN_DPB] = { "dpb", GPIOE },
  58. [GMBUS_PIN_DPD] = { "dpd", GPIOF },
  59. };
  60. static const struct gmbus_pin gmbus_pins_bxt[] = {
  61. [GMBUS_PIN_1_BXT] = { "dpb", PCH_GPIOB },
  62. [GMBUS_PIN_2_BXT] = { "dpc", PCH_GPIOC },
  63. [GMBUS_PIN_3_BXT] = { "misc", PCH_GPIOD },
  64. };
  65. /* pin is expected to be valid */
  66. static const struct gmbus_pin *get_gmbus_pin(struct drm_i915_private *dev_priv,
  67. unsigned int pin)
  68. {
  69. if (IS_BROXTON(dev_priv))
  70. return &gmbus_pins_bxt[pin];
  71. else if (IS_SKYLAKE(dev_priv))
  72. return &gmbus_pins_skl[pin];
  73. else if (IS_BROADWELL(dev_priv))
  74. return &gmbus_pins_bdw[pin];
  75. else
  76. return &gmbus_pins[pin];
  77. }
  78. bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
  79. unsigned int pin)
  80. {
  81. unsigned int size;
  82. if (IS_BROXTON(dev_priv))
  83. size = ARRAY_SIZE(gmbus_pins_bxt);
  84. else if (IS_SKYLAKE(dev_priv))
  85. size = ARRAY_SIZE(gmbus_pins_skl);
  86. else if (IS_BROADWELL(dev_priv))
  87. size = ARRAY_SIZE(gmbus_pins_bdw);
  88. else
  89. size = ARRAY_SIZE(gmbus_pins);
  90. return pin < size && get_gmbus_pin(dev_priv, pin)->reg;
  91. }
  92. /* Intel GPIO access functions */
  93. #define I2C_RISEFALL_TIME 10
  94. static inline struct intel_gmbus *
  95. to_intel_gmbus(struct i2c_adapter *i2c)
  96. {
  97. return container_of(i2c, struct intel_gmbus, adapter);
  98. }
  99. void
  100. intel_i2c_reset(struct drm_device *dev)
  101. {
  102. struct drm_i915_private *dev_priv = dev->dev_private;
  103. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
  104. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS4, 0);
  105. }
  106. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  107. {
  108. u32 val;
  109. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  110. if (!IS_PINEVIEW(dev_priv->dev))
  111. return;
  112. val = I915_READ(DSPCLK_GATE_D);
  113. if (enable)
  114. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  115. else
  116. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  117. I915_WRITE(DSPCLK_GATE_D, val);
  118. }
  119. static u32 get_reserved(struct intel_gmbus *bus)
  120. {
  121. struct drm_i915_private *dev_priv = bus->dev_priv;
  122. struct drm_device *dev = dev_priv->dev;
  123. u32 reserved = 0;
  124. /* On most chips, these bits must be preserved in software. */
  125. if (!IS_I830(dev) && !IS_845G(dev))
  126. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  127. (GPIO_DATA_PULLUP_DISABLE |
  128. GPIO_CLOCK_PULLUP_DISABLE);
  129. return reserved;
  130. }
  131. static int get_clock(void *data)
  132. {
  133. struct intel_gmbus *bus = data;
  134. struct drm_i915_private *dev_priv = bus->dev_priv;
  135. u32 reserved = get_reserved(bus);
  136. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  137. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  138. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  139. }
  140. static int get_data(void *data)
  141. {
  142. struct intel_gmbus *bus = data;
  143. struct drm_i915_private *dev_priv = bus->dev_priv;
  144. u32 reserved = get_reserved(bus);
  145. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  146. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  147. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  148. }
  149. static void set_clock(void *data, int state_high)
  150. {
  151. struct intel_gmbus *bus = data;
  152. struct drm_i915_private *dev_priv = bus->dev_priv;
  153. u32 reserved = get_reserved(bus);
  154. u32 clock_bits;
  155. if (state_high)
  156. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  157. else
  158. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  159. GPIO_CLOCK_VAL_MASK;
  160. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  161. POSTING_READ(bus->gpio_reg);
  162. }
  163. static void set_data(void *data, int state_high)
  164. {
  165. struct intel_gmbus *bus = data;
  166. struct drm_i915_private *dev_priv = bus->dev_priv;
  167. u32 reserved = get_reserved(bus);
  168. u32 data_bits;
  169. if (state_high)
  170. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  171. else
  172. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  173. GPIO_DATA_VAL_MASK;
  174. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  175. POSTING_READ(bus->gpio_reg);
  176. }
  177. static int
  178. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  179. {
  180. struct intel_gmbus *bus = container_of(adapter,
  181. struct intel_gmbus,
  182. adapter);
  183. struct drm_i915_private *dev_priv = bus->dev_priv;
  184. intel_i2c_reset(dev_priv->dev);
  185. intel_i2c_quirk_set(dev_priv, true);
  186. set_data(bus, 1);
  187. set_clock(bus, 1);
  188. udelay(I2C_RISEFALL_TIME);
  189. return 0;
  190. }
  191. static void
  192. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  193. {
  194. struct intel_gmbus *bus = container_of(adapter,
  195. struct intel_gmbus,
  196. adapter);
  197. struct drm_i915_private *dev_priv = bus->dev_priv;
  198. set_data(bus, 1);
  199. set_clock(bus, 1);
  200. intel_i2c_quirk_set(dev_priv, false);
  201. }
  202. static void
  203. intel_gpio_setup(struct intel_gmbus *bus, unsigned int pin)
  204. {
  205. struct drm_i915_private *dev_priv = bus->dev_priv;
  206. struct i2c_algo_bit_data *algo;
  207. algo = &bus->bit_algo;
  208. bus->gpio_reg = dev_priv->gpio_mmio_base +
  209. get_gmbus_pin(dev_priv, pin)->reg;
  210. bus->adapter.algo_data = algo;
  211. algo->setsda = set_data;
  212. algo->setscl = set_clock;
  213. algo->getsda = get_data;
  214. algo->getscl = get_clock;
  215. algo->pre_xfer = intel_gpio_pre_xfer;
  216. algo->post_xfer = intel_gpio_post_xfer;
  217. algo->udelay = I2C_RISEFALL_TIME;
  218. algo->timeout = usecs_to_jiffies(2200);
  219. algo->data = bus;
  220. }
  221. static int
  222. gmbus_wait_hw_status(struct drm_i915_private *dev_priv,
  223. u32 gmbus2_status,
  224. u32 gmbus4_irq_en)
  225. {
  226. int i;
  227. int reg_offset = dev_priv->gpio_mmio_base;
  228. u32 gmbus2 = 0;
  229. DEFINE_WAIT(wait);
  230. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  231. gmbus4_irq_en = 0;
  232. /* Important: The hw handles only the first bit, so set only one! Since
  233. * we also need to check for NAKs besides the hw ready/idle signal, we
  234. * need to wake up periodically and check that ourselves. */
  235. I915_WRITE(GMBUS4 + reg_offset, gmbus4_irq_en);
  236. for (i = 0; i < msecs_to_jiffies_timeout(50); i++) {
  237. prepare_to_wait(&dev_priv->gmbus_wait_queue, &wait,
  238. TASK_UNINTERRUPTIBLE);
  239. gmbus2 = I915_READ_NOTRACE(GMBUS2 + reg_offset);
  240. if (gmbus2 & (GMBUS_SATOER | gmbus2_status))
  241. break;
  242. schedule_timeout(1);
  243. }
  244. finish_wait(&dev_priv->gmbus_wait_queue, &wait);
  245. I915_WRITE(GMBUS4 + reg_offset, 0);
  246. if (gmbus2 & GMBUS_SATOER)
  247. return -ENXIO;
  248. if (gmbus2 & gmbus2_status)
  249. return 0;
  250. return -ETIMEDOUT;
  251. }
  252. static int
  253. gmbus_wait_idle(struct drm_i915_private *dev_priv)
  254. {
  255. int ret;
  256. int reg_offset = dev_priv->gpio_mmio_base;
  257. #define C ((I915_READ_NOTRACE(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0)
  258. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  259. return wait_for(C, 10);
  260. /* Important: The hw handles only the first bit, so set only one! */
  261. I915_WRITE(GMBUS4 + reg_offset, GMBUS_IDLE_EN);
  262. ret = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
  263. msecs_to_jiffies_timeout(10));
  264. I915_WRITE(GMBUS4 + reg_offset, 0);
  265. if (ret)
  266. return 0;
  267. else
  268. return -ETIMEDOUT;
  269. #undef C
  270. }
  271. static int
  272. gmbus_xfer_read_chunk(struct drm_i915_private *dev_priv,
  273. unsigned short addr, u8 *buf, unsigned int len,
  274. u32 gmbus1_index)
  275. {
  276. int reg_offset = dev_priv->gpio_mmio_base;
  277. I915_WRITE(GMBUS1 + reg_offset,
  278. gmbus1_index |
  279. GMBUS_CYCLE_WAIT |
  280. (len << GMBUS_BYTE_COUNT_SHIFT) |
  281. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  282. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  283. while (len) {
  284. int ret;
  285. u32 val, loop = 0;
  286. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  287. GMBUS_HW_RDY_EN);
  288. if (ret)
  289. return ret;
  290. val = I915_READ(GMBUS3 + reg_offset);
  291. do {
  292. *buf++ = val & 0xff;
  293. val >>= 8;
  294. } while (--len && ++loop < 4);
  295. }
  296. return 0;
  297. }
  298. static int
  299. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  300. u32 gmbus1_index)
  301. {
  302. u8 *buf = msg->buf;
  303. unsigned int rx_size = msg->len;
  304. unsigned int len;
  305. int ret;
  306. do {
  307. len = min(rx_size, GMBUS_BYTE_COUNT_MAX);
  308. ret = gmbus_xfer_read_chunk(dev_priv, msg->addr,
  309. buf, len, gmbus1_index);
  310. if (ret)
  311. return ret;
  312. rx_size -= len;
  313. buf += len;
  314. } while (rx_size != 0);
  315. return 0;
  316. }
  317. static int
  318. gmbus_xfer_write_chunk(struct drm_i915_private *dev_priv,
  319. unsigned short addr, u8 *buf, unsigned int len)
  320. {
  321. int reg_offset = dev_priv->gpio_mmio_base;
  322. unsigned int chunk_size = len;
  323. u32 val, loop;
  324. val = loop = 0;
  325. while (len && loop < 4) {
  326. val |= *buf++ << (8 * loop++);
  327. len -= 1;
  328. }
  329. I915_WRITE(GMBUS3 + reg_offset, val);
  330. I915_WRITE(GMBUS1 + reg_offset,
  331. GMBUS_CYCLE_WAIT |
  332. (chunk_size << GMBUS_BYTE_COUNT_SHIFT) |
  333. (addr << GMBUS_SLAVE_ADDR_SHIFT) |
  334. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  335. while (len) {
  336. int ret;
  337. val = loop = 0;
  338. do {
  339. val |= *buf++ << (8 * loop);
  340. } while (--len && ++loop < 4);
  341. I915_WRITE(GMBUS3 + reg_offset, val);
  342. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  343. GMBUS_HW_RDY_EN);
  344. if (ret)
  345. return ret;
  346. }
  347. return 0;
  348. }
  349. static int
  350. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  351. {
  352. u8 *buf = msg->buf;
  353. unsigned int tx_size = msg->len;
  354. unsigned int len;
  355. int ret;
  356. do {
  357. len = min(tx_size, GMBUS_BYTE_COUNT_MAX);
  358. ret = gmbus_xfer_write_chunk(dev_priv, msg->addr, buf, len);
  359. if (ret)
  360. return ret;
  361. buf += len;
  362. tx_size -= len;
  363. } while (tx_size != 0);
  364. return 0;
  365. }
  366. /*
  367. * The gmbus controller can combine a 1 or 2 byte write with a read that
  368. * immediately follows it by using an "INDEX" cycle.
  369. */
  370. static bool
  371. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  372. {
  373. return (i + 1 < num &&
  374. !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
  375. (msgs[i + 1].flags & I2C_M_RD));
  376. }
  377. static int
  378. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  379. {
  380. int reg_offset = dev_priv->gpio_mmio_base;
  381. u32 gmbus1_index = 0;
  382. u32 gmbus5 = 0;
  383. int ret;
  384. if (msgs[0].len == 2)
  385. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  386. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  387. if (msgs[0].len == 1)
  388. gmbus1_index = GMBUS_CYCLE_INDEX |
  389. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  390. /* GMBUS5 holds 16-bit index */
  391. if (gmbus5)
  392. I915_WRITE(GMBUS5 + reg_offset, gmbus5);
  393. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  394. /* Clear GMBUS5 after each index transfer */
  395. if (gmbus5)
  396. I915_WRITE(GMBUS5 + reg_offset, 0);
  397. return ret;
  398. }
  399. static int
  400. gmbus_xfer(struct i2c_adapter *adapter,
  401. struct i2c_msg *msgs,
  402. int num)
  403. {
  404. struct intel_gmbus *bus = container_of(adapter,
  405. struct intel_gmbus,
  406. adapter);
  407. struct drm_i915_private *dev_priv = bus->dev_priv;
  408. int i = 0, inc, try = 0, reg_offset;
  409. int ret = 0;
  410. intel_aux_display_runtime_get(dev_priv);
  411. mutex_lock(&dev_priv->gmbus_mutex);
  412. if (bus->force_bit) {
  413. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  414. goto out;
  415. }
  416. reg_offset = dev_priv->gpio_mmio_base;
  417. retry:
  418. I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
  419. for (; i < num; i += inc) {
  420. inc = 1;
  421. if (gmbus_is_index_read(msgs, i, num)) {
  422. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  423. inc = 2; /* an index read is two msgs */
  424. } else if (msgs[i].flags & I2C_M_RD) {
  425. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  426. } else {
  427. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  428. }
  429. if (ret == -ETIMEDOUT)
  430. goto timeout;
  431. if (ret == -ENXIO)
  432. goto clear_err;
  433. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_WAIT_PHASE,
  434. GMBUS_HW_WAIT_EN);
  435. if (ret == -ENXIO)
  436. goto clear_err;
  437. if (ret)
  438. goto timeout;
  439. }
  440. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  441. * a STOP on the very first cycle. To simplify the code we
  442. * unconditionally generate the STOP condition with an additional gmbus
  443. * cycle. */
  444. I915_WRITE(GMBUS1 + reg_offset, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  445. /* Mark the GMBUS interface as disabled after waiting for idle.
  446. * We will re-enable it at the start of the next xfer,
  447. * till then let it sleep.
  448. */
  449. if (gmbus_wait_idle(dev_priv)) {
  450. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  451. adapter->name);
  452. ret = -ETIMEDOUT;
  453. }
  454. I915_WRITE(GMBUS0 + reg_offset, 0);
  455. ret = ret ?: i;
  456. goto out;
  457. clear_err:
  458. /*
  459. * Wait for bus to IDLE before clearing NAK.
  460. * If we clear the NAK while bus is still active, then it will stay
  461. * active and the next transaction may fail.
  462. *
  463. * If no ACK is received during the address phase of a transaction, the
  464. * adapter must report -ENXIO. It is not clear what to return if no ACK
  465. * is received at other times. But we have to be careful to not return
  466. * spurious -ENXIO because that will prevent i2c and drm edid functions
  467. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  468. * timing out seems to happen when there _is_ a ddc chip present, but
  469. * it's slow responding and only answers on the 2nd retry.
  470. */
  471. ret = -ENXIO;
  472. if (gmbus_wait_idle(dev_priv)) {
  473. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  474. adapter->name);
  475. ret = -ETIMEDOUT;
  476. }
  477. /* Toggle the Software Clear Interrupt bit. This has the effect
  478. * of resetting the GMBUS controller and so clearing the
  479. * BUS_ERROR raised by the slave's NAK.
  480. */
  481. I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
  482. I915_WRITE(GMBUS1 + reg_offset, 0);
  483. I915_WRITE(GMBUS0 + reg_offset, 0);
  484. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  485. adapter->name, msgs[i].addr,
  486. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  487. /*
  488. * Passive adapters sometimes NAK the first probe. Retry the first
  489. * message once on -ENXIO for GMBUS transfers; the bit banging algorithm
  490. * has retries internally. See also the retry loop in
  491. * drm_do_probe_ddc_edid, which bails out on the first -ENXIO.
  492. */
  493. if (ret == -ENXIO && i == 0 && try++ == 0) {
  494. DRM_DEBUG_KMS("GMBUS [%s] NAK on first message, retry\n",
  495. adapter->name);
  496. goto retry;
  497. }
  498. goto out;
  499. timeout:
  500. DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  501. bus->adapter.name, bus->reg0 & 0xff);
  502. I915_WRITE(GMBUS0 + reg_offset, 0);
  503. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  504. bus->force_bit = 1;
  505. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  506. out:
  507. mutex_unlock(&dev_priv->gmbus_mutex);
  508. intel_aux_display_runtime_put(dev_priv);
  509. return ret;
  510. }
  511. static u32 gmbus_func(struct i2c_adapter *adapter)
  512. {
  513. return i2c_bit_algo.functionality(adapter) &
  514. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  515. /* I2C_FUNC_10BIT_ADDR | */
  516. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  517. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  518. }
  519. static const struct i2c_algorithm gmbus_algorithm = {
  520. .master_xfer = gmbus_xfer,
  521. .functionality = gmbus_func
  522. };
  523. /**
  524. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  525. * @dev: DRM device
  526. */
  527. int intel_setup_gmbus(struct drm_device *dev)
  528. {
  529. struct drm_i915_private *dev_priv = dev->dev_private;
  530. struct intel_gmbus *bus;
  531. unsigned int pin;
  532. int ret;
  533. if (HAS_PCH_NOP(dev))
  534. return 0;
  535. else if (HAS_PCH_SPLIT(dev))
  536. dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
  537. else if (IS_VALLEYVIEW(dev))
  538. dev_priv->gpio_mmio_base = VLV_DISPLAY_BASE;
  539. else
  540. dev_priv->gpio_mmio_base = 0;
  541. mutex_init(&dev_priv->gmbus_mutex);
  542. init_waitqueue_head(&dev_priv->gmbus_wait_queue);
  543. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  544. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  545. continue;
  546. bus = &dev_priv->gmbus[pin];
  547. bus->adapter.owner = THIS_MODULE;
  548. bus->adapter.class = I2C_CLASS_DDC;
  549. snprintf(bus->adapter.name,
  550. sizeof(bus->adapter.name),
  551. "i915 gmbus %s",
  552. get_gmbus_pin(dev_priv, pin)->name);
  553. bus->adapter.dev.parent = &dev->pdev->dev;
  554. bus->dev_priv = dev_priv;
  555. bus->adapter.algo = &gmbus_algorithm;
  556. /* By default use a conservative clock rate */
  557. bus->reg0 = pin | GMBUS_RATE_100KHZ;
  558. /* gmbus seems to be broken on i830 */
  559. if (IS_I830(dev))
  560. bus->force_bit = 1;
  561. intel_gpio_setup(bus, pin);
  562. ret = i2c_add_adapter(&bus->adapter);
  563. if (ret)
  564. goto err;
  565. }
  566. intel_i2c_reset(dev_priv->dev);
  567. return 0;
  568. err:
  569. while (--pin) {
  570. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  571. continue;
  572. bus = &dev_priv->gmbus[pin];
  573. i2c_del_adapter(&bus->adapter);
  574. }
  575. return ret;
  576. }
  577. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  578. unsigned int pin)
  579. {
  580. if (WARN_ON(!intel_gmbus_is_valid_pin(dev_priv, pin)))
  581. return NULL;
  582. return &dev_priv->gmbus[pin].adapter;
  583. }
  584. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  585. {
  586. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  587. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  588. }
  589. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  590. {
  591. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  592. bus->force_bit += force_bit ? 1 : -1;
  593. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  594. force_bit ? "en" : "dis", adapter->name,
  595. bus->force_bit);
  596. }
  597. void intel_teardown_gmbus(struct drm_device *dev)
  598. {
  599. struct drm_i915_private *dev_priv = dev->dev_private;
  600. struct intel_gmbus *bus;
  601. unsigned int pin;
  602. for (pin = 0; pin < ARRAY_SIZE(dev_priv->gmbus); pin++) {
  603. if (!intel_gmbus_is_valid_pin(dev_priv, pin))
  604. continue;
  605. bus = &dev_priv->gmbus[pin];
  606. i2c_del_adapter(&bus->adapter);
  607. }
  608. }