intel_dsi_panel_vbt.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681
  1. /*
  2. * Copyright © 2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Author: Shobhit Kumar <shobhit.kumar@intel.com>
  24. *
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_edid.h>
  29. #include <drm/i915_drm.h>
  30. #include <drm/drm_panel.h>
  31. #include <linux/slab.h>
  32. #include <video/mipi_display.h>
  33. #include <asm/intel-mid.h>
  34. #include <video/mipi_display.h>
  35. #include "i915_drv.h"
  36. #include "intel_drv.h"
  37. #include "intel_dsi.h"
  38. struct vbt_panel {
  39. struct drm_panel panel;
  40. struct intel_dsi *intel_dsi;
  41. };
  42. static inline struct vbt_panel *to_vbt_panel(struct drm_panel *panel)
  43. {
  44. return container_of(panel, struct vbt_panel, panel);
  45. }
  46. #define MIPI_TRANSFER_MODE_SHIFT 0
  47. #define MIPI_VIRTUAL_CHANNEL_SHIFT 1
  48. #define MIPI_PORT_SHIFT 3
  49. #define PREPARE_CNT_MAX 0x3F
  50. #define EXIT_ZERO_CNT_MAX 0x3F
  51. #define CLK_ZERO_CNT_MAX 0xFF
  52. #define TRAIL_CNT_MAX 0x1F
  53. #define NS_KHZ_RATIO 1000000
  54. #define GPI0_NC_0_HV_DDI0_HPD 0x4130
  55. #define GPIO_NC_0_HV_DDI0_PAD 0x4138
  56. #define GPIO_NC_1_HV_DDI0_DDC_SDA 0x4120
  57. #define GPIO_NC_1_HV_DDI0_DDC_SDA_PAD 0x4128
  58. #define GPIO_NC_2_HV_DDI0_DDC_SCL 0x4110
  59. #define GPIO_NC_2_HV_DDI0_DDC_SCL_PAD 0x4118
  60. #define GPIO_NC_3_PANEL0_VDDEN 0x4140
  61. #define GPIO_NC_3_PANEL0_VDDEN_PAD 0x4148
  62. #define GPIO_NC_4_PANEL0_BLKEN 0x4150
  63. #define GPIO_NC_4_PANEL0_BLKEN_PAD 0x4158
  64. #define GPIO_NC_5_PANEL0_BLKCTL 0x4160
  65. #define GPIO_NC_5_PANEL0_BLKCTL_PAD 0x4168
  66. #define GPIO_NC_6_PCONF0 0x4180
  67. #define GPIO_NC_6_PAD 0x4188
  68. #define GPIO_NC_7_PCONF0 0x4190
  69. #define GPIO_NC_7_PAD 0x4198
  70. #define GPIO_NC_8_PCONF0 0x4170
  71. #define GPIO_NC_8_PAD 0x4178
  72. #define GPIO_NC_9_PCONF0 0x4100
  73. #define GPIO_NC_9_PAD 0x4108
  74. #define GPIO_NC_10_PCONF0 0x40E0
  75. #define GPIO_NC_10_PAD 0x40E8
  76. #define GPIO_NC_11_PCONF0 0x40F0
  77. #define GPIO_NC_11_PAD 0x40F8
  78. struct gpio_table {
  79. u16 function_reg;
  80. u16 pad_reg;
  81. u8 init;
  82. };
  83. static struct gpio_table gtable[] = {
  84. { GPI0_NC_0_HV_DDI0_HPD, GPIO_NC_0_HV_DDI0_PAD, 0 },
  85. { GPIO_NC_1_HV_DDI0_DDC_SDA, GPIO_NC_1_HV_DDI0_DDC_SDA_PAD, 0 },
  86. { GPIO_NC_2_HV_DDI0_DDC_SCL, GPIO_NC_2_HV_DDI0_DDC_SCL_PAD, 0 },
  87. { GPIO_NC_3_PANEL0_VDDEN, GPIO_NC_3_PANEL0_VDDEN_PAD, 0 },
  88. { GPIO_NC_4_PANEL0_BLKEN, GPIO_NC_4_PANEL0_BLKEN_PAD, 0 },
  89. { GPIO_NC_5_PANEL0_BLKCTL, GPIO_NC_5_PANEL0_BLKCTL_PAD, 0 },
  90. { GPIO_NC_6_PCONF0, GPIO_NC_6_PAD, 0 },
  91. { GPIO_NC_7_PCONF0, GPIO_NC_7_PAD, 0 },
  92. { GPIO_NC_8_PCONF0, GPIO_NC_8_PAD, 0 },
  93. { GPIO_NC_9_PCONF0, GPIO_NC_9_PAD, 0 },
  94. { GPIO_NC_10_PCONF0, GPIO_NC_10_PAD, 0},
  95. { GPIO_NC_11_PCONF0, GPIO_NC_11_PAD, 0}
  96. };
  97. static inline enum port intel_dsi_seq_port_to_port(u8 port)
  98. {
  99. return port ? PORT_C : PORT_A;
  100. }
  101. static const u8 *mipi_exec_send_packet(struct intel_dsi *intel_dsi,
  102. const u8 *data)
  103. {
  104. struct mipi_dsi_device *dsi_device;
  105. u8 type, flags, seq_port;
  106. u16 len;
  107. enum port port;
  108. flags = *data++;
  109. type = *data++;
  110. len = *((u16 *) data);
  111. data += 2;
  112. seq_port = (flags >> MIPI_PORT_SHIFT) & 3;
  113. /* For DSI single link on Port A & C, the seq_port value which is
  114. * parsed from Sequence Block#53 of VBT has been set to 0
  115. * Now, read/write of packets for the DSI single link on Port A and
  116. * Port C will based on the DVO port from VBT block 2.
  117. */
  118. if (intel_dsi->ports == (1 << PORT_C))
  119. port = PORT_C;
  120. else
  121. port = intel_dsi_seq_port_to_port(seq_port);
  122. dsi_device = intel_dsi->dsi_hosts[port]->device;
  123. if (!dsi_device) {
  124. DRM_DEBUG_KMS("no dsi device for port %c\n", port_name(port));
  125. goto out;
  126. }
  127. if ((flags >> MIPI_TRANSFER_MODE_SHIFT) & 1)
  128. dsi_device->mode_flags &= ~MIPI_DSI_MODE_LPM;
  129. else
  130. dsi_device->mode_flags |= MIPI_DSI_MODE_LPM;
  131. dsi_device->channel = (flags >> MIPI_VIRTUAL_CHANNEL_SHIFT) & 3;
  132. switch (type) {
  133. case MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM:
  134. mipi_dsi_generic_write(dsi_device, NULL, 0);
  135. break;
  136. case MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM:
  137. mipi_dsi_generic_write(dsi_device, data, 1);
  138. break;
  139. case MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM:
  140. mipi_dsi_generic_write(dsi_device, data, 2);
  141. break;
  142. case MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM:
  143. case MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM:
  144. case MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM:
  145. DRM_DEBUG_DRIVER("Generic Read not yet implemented or used\n");
  146. break;
  147. case MIPI_DSI_GENERIC_LONG_WRITE:
  148. mipi_dsi_generic_write(dsi_device, data, len);
  149. break;
  150. case MIPI_DSI_DCS_SHORT_WRITE:
  151. mipi_dsi_dcs_write_buffer(dsi_device, data, 1);
  152. break;
  153. case MIPI_DSI_DCS_SHORT_WRITE_PARAM:
  154. mipi_dsi_dcs_write_buffer(dsi_device, data, 2);
  155. break;
  156. case MIPI_DSI_DCS_READ:
  157. DRM_DEBUG_DRIVER("DCS Read not yet implemented or used\n");
  158. break;
  159. case MIPI_DSI_DCS_LONG_WRITE:
  160. mipi_dsi_dcs_write_buffer(dsi_device, data, len);
  161. break;
  162. }
  163. out:
  164. data += len;
  165. return data;
  166. }
  167. static const u8 *mipi_exec_delay(struct intel_dsi *intel_dsi, const u8 *data)
  168. {
  169. u32 delay = *((const u32 *) data);
  170. usleep_range(delay, delay + 10);
  171. data += 4;
  172. return data;
  173. }
  174. static const u8 *mipi_exec_gpio(struct intel_dsi *intel_dsi, const u8 *data)
  175. {
  176. u8 gpio, action;
  177. u16 function, pad;
  178. u32 val;
  179. struct drm_device *dev = intel_dsi->base.base.dev;
  180. struct drm_i915_private *dev_priv = dev->dev_private;
  181. gpio = *data++;
  182. /* pull up/down */
  183. action = *data++;
  184. function = gtable[gpio].function_reg;
  185. pad = gtable[gpio].pad_reg;
  186. mutex_lock(&dev_priv->sb_lock);
  187. if (!gtable[gpio].init) {
  188. /* program the function */
  189. /* FIXME: remove constant below */
  190. vlv_gpio_nc_write(dev_priv, function, 0x2000CC00);
  191. gtable[gpio].init = 1;
  192. }
  193. val = 0x4 | action;
  194. /* pull up/down */
  195. vlv_gpio_nc_write(dev_priv, pad, val);
  196. mutex_unlock(&dev_priv->sb_lock);
  197. return data;
  198. }
  199. typedef const u8 * (*fn_mipi_elem_exec)(struct intel_dsi *intel_dsi,
  200. const u8 *data);
  201. static const fn_mipi_elem_exec exec_elem[] = {
  202. NULL, /* reserved */
  203. mipi_exec_send_packet,
  204. mipi_exec_delay,
  205. mipi_exec_gpio,
  206. NULL, /* status read; later */
  207. };
  208. /*
  209. * MIPI Sequence from VBT #53 parsing logic
  210. * We have already separated each seqence during bios parsing
  211. * Following is generic execution function for any sequence
  212. */
  213. static const char * const seq_name[] = {
  214. "UNDEFINED",
  215. "MIPI_SEQ_ASSERT_RESET",
  216. "MIPI_SEQ_INIT_OTP",
  217. "MIPI_SEQ_DISPLAY_ON",
  218. "MIPI_SEQ_DISPLAY_OFF",
  219. "MIPI_SEQ_DEASSERT_RESET"
  220. };
  221. static void generic_exec_sequence(struct intel_dsi *intel_dsi, const u8 *data)
  222. {
  223. fn_mipi_elem_exec mipi_elem_exec;
  224. int index;
  225. if (!data)
  226. return;
  227. DRM_DEBUG_DRIVER("Starting MIPI sequence - %s\n", seq_name[*data]);
  228. /* go to the first element of the sequence */
  229. data++;
  230. /* parse each byte till we reach end of sequence byte - 0x00 */
  231. while (1) {
  232. index = *data;
  233. mipi_elem_exec = exec_elem[index];
  234. if (!mipi_elem_exec) {
  235. DRM_ERROR("Unsupported MIPI element, skipping sequence execution\n");
  236. return;
  237. }
  238. /* goto element payload */
  239. data++;
  240. /* execute the element specific rotines */
  241. data = mipi_elem_exec(intel_dsi, data);
  242. /*
  243. * After processing the element, data should point to
  244. * next element or end of sequence
  245. * check if have we reached end of sequence
  246. */
  247. if (*data == 0x00)
  248. break;
  249. }
  250. }
  251. static int vbt_panel_prepare(struct drm_panel *panel)
  252. {
  253. struct vbt_panel *vbt_panel = to_vbt_panel(panel);
  254. struct intel_dsi *intel_dsi = vbt_panel->intel_dsi;
  255. struct drm_device *dev = intel_dsi->base.base.dev;
  256. struct drm_i915_private *dev_priv = dev->dev_private;
  257. const u8 *sequence;
  258. sequence = dev_priv->vbt.dsi.sequence[MIPI_SEQ_ASSERT_RESET];
  259. generic_exec_sequence(intel_dsi, sequence);
  260. sequence = dev_priv->vbt.dsi.sequence[MIPI_SEQ_INIT_OTP];
  261. generic_exec_sequence(intel_dsi, sequence);
  262. return 0;
  263. }
  264. static int vbt_panel_unprepare(struct drm_panel *panel)
  265. {
  266. struct vbt_panel *vbt_panel = to_vbt_panel(panel);
  267. struct intel_dsi *intel_dsi = vbt_panel->intel_dsi;
  268. struct drm_device *dev = intel_dsi->base.base.dev;
  269. struct drm_i915_private *dev_priv = dev->dev_private;
  270. const u8 *sequence;
  271. sequence = dev_priv->vbt.dsi.sequence[MIPI_SEQ_DEASSERT_RESET];
  272. generic_exec_sequence(intel_dsi, sequence);
  273. return 0;
  274. }
  275. static int vbt_panel_enable(struct drm_panel *panel)
  276. {
  277. struct vbt_panel *vbt_panel = to_vbt_panel(panel);
  278. struct intel_dsi *intel_dsi = vbt_panel->intel_dsi;
  279. struct drm_device *dev = intel_dsi->base.base.dev;
  280. struct drm_i915_private *dev_priv = dev->dev_private;
  281. const u8 *sequence;
  282. sequence = dev_priv->vbt.dsi.sequence[MIPI_SEQ_DISPLAY_ON];
  283. generic_exec_sequence(intel_dsi, sequence);
  284. return 0;
  285. }
  286. static int vbt_panel_disable(struct drm_panel *panel)
  287. {
  288. struct vbt_panel *vbt_panel = to_vbt_panel(panel);
  289. struct intel_dsi *intel_dsi = vbt_panel->intel_dsi;
  290. struct drm_device *dev = intel_dsi->base.base.dev;
  291. struct drm_i915_private *dev_priv = dev->dev_private;
  292. const u8 *sequence;
  293. sequence = dev_priv->vbt.dsi.sequence[MIPI_SEQ_DISPLAY_OFF];
  294. generic_exec_sequence(intel_dsi, sequence);
  295. return 0;
  296. }
  297. static int vbt_panel_get_modes(struct drm_panel *panel)
  298. {
  299. struct vbt_panel *vbt_panel = to_vbt_panel(panel);
  300. struct intel_dsi *intel_dsi = vbt_panel->intel_dsi;
  301. struct drm_device *dev = intel_dsi->base.base.dev;
  302. struct drm_i915_private *dev_priv = dev->dev_private;
  303. struct drm_display_mode *mode;
  304. if (!panel->connector)
  305. return 0;
  306. mode = drm_mode_duplicate(dev, dev_priv->vbt.lfp_lvds_vbt_mode);
  307. if (!mode)
  308. return 0;
  309. mode->type |= DRM_MODE_TYPE_PREFERRED;
  310. drm_mode_probed_add(panel->connector, mode);
  311. return 1;
  312. }
  313. static const struct drm_panel_funcs vbt_panel_funcs = {
  314. .disable = vbt_panel_disable,
  315. .unprepare = vbt_panel_unprepare,
  316. .prepare = vbt_panel_prepare,
  317. .enable = vbt_panel_enable,
  318. .get_modes = vbt_panel_get_modes,
  319. };
  320. struct drm_panel *vbt_panel_init(struct intel_dsi *intel_dsi, u16 panel_id)
  321. {
  322. struct drm_device *dev = intel_dsi->base.base.dev;
  323. struct drm_i915_private *dev_priv = dev->dev_private;
  324. struct mipi_config *mipi_config = dev_priv->vbt.dsi.config;
  325. struct mipi_pps_data *pps = dev_priv->vbt.dsi.pps;
  326. struct drm_display_mode *mode = dev_priv->vbt.lfp_lvds_vbt_mode;
  327. struct vbt_panel *vbt_panel;
  328. u32 bits_per_pixel = 24;
  329. u32 tlpx_ns, extra_byte_count, bitrate, tlpx_ui;
  330. u32 ui_num, ui_den;
  331. u32 prepare_cnt, exit_zero_cnt, clk_zero_cnt, trail_cnt;
  332. u32 ths_prepare_ns, tclk_trail_ns;
  333. u32 tclk_prepare_clkzero, ths_prepare_hszero;
  334. u32 lp_to_hs_switch, hs_to_lp_switch;
  335. u32 pclk, computed_ddr;
  336. u16 burst_mode_ratio;
  337. enum port port;
  338. DRM_DEBUG_KMS("\n");
  339. intel_dsi->eotp_pkt = mipi_config->eot_pkt_disabled ? 0 : 1;
  340. intel_dsi->clock_stop = mipi_config->enable_clk_stop ? 1 : 0;
  341. intel_dsi->lane_count = mipi_config->lane_cnt + 1;
  342. intel_dsi->pixel_format = mipi_config->videomode_color_format << 7;
  343. intel_dsi->dual_link = mipi_config->dual_link;
  344. intel_dsi->pixel_overlap = mipi_config->pixel_overlap;
  345. if (intel_dsi->pixel_format == VID_MODE_FORMAT_RGB666)
  346. bits_per_pixel = 18;
  347. else if (intel_dsi->pixel_format == VID_MODE_FORMAT_RGB565)
  348. bits_per_pixel = 16;
  349. intel_dsi->operation_mode = mipi_config->is_cmd_mode;
  350. intel_dsi->video_mode_format = mipi_config->video_transfer_mode;
  351. intel_dsi->escape_clk_div = mipi_config->byte_clk_sel;
  352. intel_dsi->lp_rx_timeout = mipi_config->lp_rx_timeout;
  353. intel_dsi->turn_arnd_val = mipi_config->turn_around_timeout;
  354. intel_dsi->rst_timer_val = mipi_config->device_reset_timer;
  355. intel_dsi->init_count = mipi_config->master_init_timer;
  356. intel_dsi->bw_timer = mipi_config->dbi_bw_timer;
  357. intel_dsi->video_frmt_cfg_bits =
  358. mipi_config->bta_enabled ? DISABLE_VIDEO_BTA : 0;
  359. pclk = mode->clock;
  360. /* In dual link mode each port needs half of pixel clock */
  361. if (intel_dsi->dual_link) {
  362. pclk = pclk / 2;
  363. /* we can enable pixel_overlap if needed by panel. In this
  364. * case we need to increase the pixelclock for extra pixels
  365. */
  366. if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK) {
  367. pclk += DIV_ROUND_UP(mode->vtotal *
  368. intel_dsi->pixel_overlap *
  369. 60, 1000);
  370. }
  371. }
  372. /* Burst Mode Ratio
  373. * Target ddr frequency from VBT / non burst ddr freq
  374. * multiply by 100 to preserve remainder
  375. */
  376. if (intel_dsi->video_mode_format == VIDEO_MODE_BURST) {
  377. if (mipi_config->target_burst_mode_freq) {
  378. computed_ddr =
  379. (pclk * bits_per_pixel) / intel_dsi->lane_count;
  380. if (mipi_config->target_burst_mode_freq <
  381. computed_ddr) {
  382. DRM_ERROR("Burst mode freq is less than computed\n");
  383. return NULL;
  384. }
  385. burst_mode_ratio = DIV_ROUND_UP(
  386. mipi_config->target_burst_mode_freq * 100,
  387. computed_ddr);
  388. pclk = DIV_ROUND_UP(pclk * burst_mode_ratio, 100);
  389. } else {
  390. DRM_ERROR("Burst mode target is not set\n");
  391. return NULL;
  392. }
  393. } else
  394. burst_mode_ratio = 100;
  395. intel_dsi->burst_mode_ratio = burst_mode_ratio;
  396. intel_dsi->pclk = pclk;
  397. bitrate = (pclk * bits_per_pixel) / intel_dsi->lane_count;
  398. switch (intel_dsi->escape_clk_div) {
  399. case 0:
  400. tlpx_ns = 50;
  401. break;
  402. case 1:
  403. tlpx_ns = 100;
  404. break;
  405. case 2:
  406. tlpx_ns = 200;
  407. break;
  408. default:
  409. tlpx_ns = 50;
  410. break;
  411. }
  412. switch (intel_dsi->lane_count) {
  413. case 1:
  414. case 2:
  415. extra_byte_count = 2;
  416. break;
  417. case 3:
  418. extra_byte_count = 4;
  419. break;
  420. case 4:
  421. default:
  422. extra_byte_count = 3;
  423. break;
  424. }
  425. /*
  426. * ui(s) = 1/f [f in hz]
  427. * ui(ns) = 10^9 / (f*10^6) [f in Mhz] -> 10^3/f(Mhz)
  428. */
  429. /* in Kbps */
  430. ui_num = NS_KHZ_RATIO;
  431. ui_den = bitrate;
  432. tclk_prepare_clkzero = mipi_config->tclk_prepare_clkzero;
  433. ths_prepare_hszero = mipi_config->ths_prepare_hszero;
  434. /*
  435. * B060
  436. * LP byte clock = TLPX/ (8UI)
  437. */
  438. intel_dsi->lp_byte_clk = DIV_ROUND_UP(tlpx_ns * ui_den, 8 * ui_num);
  439. /* count values in UI = (ns value) * (bitrate / (2 * 10^6))
  440. *
  441. * Since txddrclkhs_i is 2xUI, all the count values programmed in
  442. * DPHY param register are divided by 2
  443. *
  444. * prepare count
  445. */
  446. ths_prepare_ns = max(mipi_config->ths_prepare,
  447. mipi_config->tclk_prepare);
  448. prepare_cnt = DIV_ROUND_UP(ths_prepare_ns * ui_den, ui_num * 2);
  449. /* exit zero count */
  450. exit_zero_cnt = DIV_ROUND_UP(
  451. (ths_prepare_hszero - ths_prepare_ns) * ui_den,
  452. ui_num * 2
  453. );
  454. /*
  455. * Exit zero is unified val ths_zero and ths_exit
  456. * minimum value for ths_exit = 110ns
  457. * min (exit_zero_cnt * 2) = 110/UI
  458. * exit_zero_cnt = 55/UI
  459. */
  460. if (exit_zero_cnt < (55 * ui_den / ui_num))
  461. if ((55 * ui_den) % ui_num)
  462. exit_zero_cnt += 1;
  463. /* clk zero count */
  464. clk_zero_cnt = DIV_ROUND_UP(
  465. (tclk_prepare_clkzero - ths_prepare_ns)
  466. * ui_den, 2 * ui_num);
  467. /* trail count */
  468. tclk_trail_ns = max(mipi_config->tclk_trail, mipi_config->ths_trail);
  469. trail_cnt = DIV_ROUND_UP(tclk_trail_ns * ui_den, 2 * ui_num);
  470. if (prepare_cnt > PREPARE_CNT_MAX ||
  471. exit_zero_cnt > EXIT_ZERO_CNT_MAX ||
  472. clk_zero_cnt > CLK_ZERO_CNT_MAX ||
  473. trail_cnt > TRAIL_CNT_MAX)
  474. DRM_DEBUG_DRIVER("Values crossing maximum limits, restricting to max values\n");
  475. if (prepare_cnt > PREPARE_CNT_MAX)
  476. prepare_cnt = PREPARE_CNT_MAX;
  477. if (exit_zero_cnt > EXIT_ZERO_CNT_MAX)
  478. exit_zero_cnt = EXIT_ZERO_CNT_MAX;
  479. if (clk_zero_cnt > CLK_ZERO_CNT_MAX)
  480. clk_zero_cnt = CLK_ZERO_CNT_MAX;
  481. if (trail_cnt > TRAIL_CNT_MAX)
  482. trail_cnt = TRAIL_CNT_MAX;
  483. /* B080 */
  484. intel_dsi->dphy_reg = exit_zero_cnt << 24 | trail_cnt << 16 |
  485. clk_zero_cnt << 8 | prepare_cnt;
  486. /*
  487. * LP to HS switch count = 4TLPX + PREP_COUNT * 2 + EXIT_ZERO_COUNT * 2
  488. * + 10UI + Extra Byte Count
  489. *
  490. * HS to LP switch count = THS-TRAIL + 2TLPX + Extra Byte Count
  491. * Extra Byte Count is calculated according to number of lanes.
  492. * High Low Switch Count is the Max of LP to HS and
  493. * HS to LP switch count
  494. *
  495. */
  496. tlpx_ui = DIV_ROUND_UP(tlpx_ns * ui_den, ui_num);
  497. /* B044 */
  498. /* FIXME:
  499. * The comment above does not match with the code */
  500. lp_to_hs_switch = DIV_ROUND_UP(4 * tlpx_ui + prepare_cnt * 2 +
  501. exit_zero_cnt * 2 + 10, 8);
  502. hs_to_lp_switch = DIV_ROUND_UP(mipi_config->ths_trail + 2 * tlpx_ui, 8);
  503. intel_dsi->hs_to_lp_count = max(lp_to_hs_switch, hs_to_lp_switch);
  504. intel_dsi->hs_to_lp_count += extra_byte_count;
  505. /* B088 */
  506. /* LP -> HS for clock lanes
  507. * LP clk sync + LP11 + LP01 + tclk_prepare + tclk_zero +
  508. * extra byte count
  509. * 2TPLX + 1TLPX + 1 TPLX(in ns) + prepare_cnt * 2 + clk_zero_cnt *
  510. * 2(in UI) + extra byte count
  511. * In byteclks = (4TLPX + prepare_cnt * 2 + clk_zero_cnt *2 (in UI)) /
  512. * 8 + extra byte count
  513. */
  514. intel_dsi->clk_lp_to_hs_count =
  515. DIV_ROUND_UP(
  516. 4 * tlpx_ui + prepare_cnt * 2 +
  517. clk_zero_cnt * 2,
  518. 8);
  519. intel_dsi->clk_lp_to_hs_count += extra_byte_count;
  520. /* HS->LP for Clock Lanes
  521. * Low Power clock synchronisations + 1Tx byteclk + tclk_trail +
  522. * Extra byte count
  523. * 2TLPX + 8UI + (trail_count*2)(in UI) + Extra byte count
  524. * In byteclks = (2*TLpx(in UI) + trail_count*2 +8)(in UI)/8 +
  525. * Extra byte count
  526. */
  527. intel_dsi->clk_hs_to_lp_count =
  528. DIV_ROUND_UP(2 * tlpx_ui + trail_cnt * 2 + 8,
  529. 8);
  530. intel_dsi->clk_hs_to_lp_count += extra_byte_count;
  531. DRM_DEBUG_KMS("Eot %s\n", intel_dsi->eotp_pkt ? "enabled" : "disabled");
  532. DRM_DEBUG_KMS("Clockstop %s\n", intel_dsi->clock_stop ?
  533. "disabled" : "enabled");
  534. DRM_DEBUG_KMS("Mode %s\n", intel_dsi->operation_mode ? "command" : "video");
  535. if (intel_dsi->dual_link == DSI_DUAL_LINK_FRONT_BACK)
  536. DRM_DEBUG_KMS("Dual link: DSI_DUAL_LINK_FRONT_BACK\n");
  537. else if (intel_dsi->dual_link == DSI_DUAL_LINK_PIXEL_ALT)
  538. DRM_DEBUG_KMS("Dual link: DSI_DUAL_LINK_PIXEL_ALT\n");
  539. else
  540. DRM_DEBUG_KMS("Dual link: NONE\n");
  541. DRM_DEBUG_KMS("Pixel Format %d\n", intel_dsi->pixel_format);
  542. DRM_DEBUG_KMS("TLPX %d\n", intel_dsi->escape_clk_div);
  543. DRM_DEBUG_KMS("LP RX Timeout 0x%x\n", intel_dsi->lp_rx_timeout);
  544. DRM_DEBUG_KMS("Turnaround Timeout 0x%x\n", intel_dsi->turn_arnd_val);
  545. DRM_DEBUG_KMS("Init Count 0x%x\n", intel_dsi->init_count);
  546. DRM_DEBUG_KMS("HS to LP Count 0x%x\n", intel_dsi->hs_to_lp_count);
  547. DRM_DEBUG_KMS("LP Byte Clock %d\n", intel_dsi->lp_byte_clk);
  548. DRM_DEBUG_KMS("DBI BW Timer 0x%x\n", intel_dsi->bw_timer);
  549. DRM_DEBUG_KMS("LP to HS Clock Count 0x%x\n", intel_dsi->clk_lp_to_hs_count);
  550. DRM_DEBUG_KMS("HS to LP Clock Count 0x%x\n", intel_dsi->clk_hs_to_lp_count);
  551. DRM_DEBUG_KMS("BTA %s\n",
  552. intel_dsi->video_frmt_cfg_bits & DISABLE_VIDEO_BTA ?
  553. "disabled" : "enabled");
  554. /* delays in VBT are in unit of 100us, so need to convert
  555. * here in ms
  556. * Delay (100us) * 100 /1000 = Delay / 10 (ms) */
  557. intel_dsi->backlight_off_delay = pps->bl_disable_delay / 10;
  558. intel_dsi->backlight_on_delay = pps->bl_enable_delay / 10;
  559. intel_dsi->panel_on_delay = pps->panel_on_delay / 10;
  560. intel_dsi->panel_off_delay = pps->panel_off_delay / 10;
  561. intel_dsi->panel_pwr_cycle_delay = pps->panel_power_cycle_delay / 10;
  562. /* This is cheating a bit with the cleanup. */
  563. vbt_panel = devm_kzalloc(dev->dev, sizeof(*vbt_panel), GFP_KERNEL);
  564. vbt_panel->intel_dsi = intel_dsi;
  565. drm_panel_init(&vbt_panel->panel);
  566. vbt_panel->panel.funcs = &vbt_panel_funcs;
  567. drm_panel_add(&vbt_panel->panel);
  568. /* a regular driver would get the device in probe */
  569. for_each_dsi_port(port, intel_dsi->ports) {
  570. mipi_dsi_attach(intel_dsi->dsi_hosts[port]->device);
  571. }
  572. return &vbt_panel->panel;
  573. }