intel_crt.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_atomic_helper.h>
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. /* Here's the desired hotplug mode */
  38. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  39. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  40. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  41. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  42. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  43. ADPA_CRT_HOTPLUG_ENABLE)
  44. struct intel_crt {
  45. struct intel_encoder base;
  46. /* DPMS state is stored in the connector, which we need in the
  47. * encoder's enable/disable callbacks */
  48. struct intel_connector *connector;
  49. bool force_hotplug_required;
  50. u32 adpa_reg;
  51. };
  52. static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
  53. {
  54. return container_of(encoder, struct intel_crt, base);
  55. }
  56. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  57. {
  58. return intel_encoder_to_crt(intel_attached_encoder(connector));
  59. }
  60. static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
  61. enum pipe *pipe)
  62. {
  63. struct drm_device *dev = encoder->base.dev;
  64. struct drm_i915_private *dev_priv = dev->dev_private;
  65. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  66. enum intel_display_power_domain power_domain;
  67. u32 tmp;
  68. power_domain = intel_display_port_power_domain(encoder);
  69. if (!intel_display_power_is_enabled(dev_priv, power_domain))
  70. return false;
  71. tmp = I915_READ(crt->adpa_reg);
  72. if (!(tmp & ADPA_DAC_ENABLE))
  73. return false;
  74. if (HAS_PCH_CPT(dev))
  75. *pipe = PORT_TO_PIPE_CPT(tmp);
  76. else
  77. *pipe = PORT_TO_PIPE(tmp);
  78. return true;
  79. }
  80. static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
  81. {
  82. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  83. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  84. u32 tmp, flags = 0;
  85. tmp = I915_READ(crt->adpa_reg);
  86. if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
  87. flags |= DRM_MODE_FLAG_PHSYNC;
  88. else
  89. flags |= DRM_MODE_FLAG_NHSYNC;
  90. if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
  91. flags |= DRM_MODE_FLAG_PVSYNC;
  92. else
  93. flags |= DRM_MODE_FLAG_NVSYNC;
  94. return flags;
  95. }
  96. static void intel_crt_get_config(struct intel_encoder *encoder,
  97. struct intel_crtc_state *pipe_config)
  98. {
  99. struct drm_device *dev = encoder->base.dev;
  100. int dotclock;
  101. pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
  102. dotclock = pipe_config->port_clock;
  103. if (HAS_PCH_SPLIT(dev))
  104. ironlake_check_encoder_dotclock(pipe_config, dotclock);
  105. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  106. }
  107. static void hsw_crt_get_config(struct intel_encoder *encoder,
  108. struct intel_crtc_state *pipe_config)
  109. {
  110. intel_ddi_get_config(encoder, pipe_config);
  111. pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
  112. DRM_MODE_FLAG_NHSYNC |
  113. DRM_MODE_FLAG_PVSYNC |
  114. DRM_MODE_FLAG_NVSYNC);
  115. pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
  116. }
  117. static void hsw_crt_pre_enable(struct intel_encoder *encoder)
  118. {
  119. struct drm_device *dev = encoder->base.dev;
  120. struct drm_i915_private *dev_priv = dev->dev_private;
  121. WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL already enabled\n");
  122. I915_WRITE(SPLL_CTL,
  123. SPLL_PLL_ENABLE | SPLL_PLL_FREQ_1350MHz | SPLL_PLL_SSC);
  124. POSTING_READ(SPLL_CTL);
  125. udelay(20);
  126. }
  127. /* Note: The caller is required to filter out dpms modes not supported by the
  128. * platform. */
  129. static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
  130. {
  131. struct drm_device *dev = encoder->base.dev;
  132. struct drm_i915_private *dev_priv = dev->dev_private;
  133. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  134. struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
  135. struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
  136. u32 adpa;
  137. if (INTEL_INFO(dev)->gen >= 5)
  138. adpa = ADPA_HOTPLUG_BITS;
  139. else
  140. adpa = 0;
  141. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  142. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  143. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  144. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  145. /* For CPT allow 3 pipe config, for others just use A or B */
  146. if (HAS_PCH_LPT(dev))
  147. ; /* Those bits don't exist here */
  148. else if (HAS_PCH_CPT(dev))
  149. adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
  150. else if (crtc->pipe == 0)
  151. adpa |= ADPA_PIPE_A_SELECT;
  152. else
  153. adpa |= ADPA_PIPE_B_SELECT;
  154. if (!HAS_PCH_SPLIT(dev))
  155. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  156. switch (mode) {
  157. case DRM_MODE_DPMS_ON:
  158. adpa |= ADPA_DAC_ENABLE;
  159. break;
  160. case DRM_MODE_DPMS_STANDBY:
  161. adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  162. break;
  163. case DRM_MODE_DPMS_SUSPEND:
  164. adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  165. break;
  166. case DRM_MODE_DPMS_OFF:
  167. adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  168. break;
  169. }
  170. I915_WRITE(crt->adpa_reg, adpa);
  171. }
  172. static void intel_disable_crt(struct intel_encoder *encoder)
  173. {
  174. intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
  175. }
  176. static void pch_disable_crt(struct intel_encoder *encoder)
  177. {
  178. }
  179. static void pch_post_disable_crt(struct intel_encoder *encoder)
  180. {
  181. intel_disable_crt(encoder);
  182. }
  183. static void hsw_crt_post_disable(struct intel_encoder *encoder)
  184. {
  185. struct drm_device *dev = encoder->base.dev;
  186. struct drm_i915_private *dev_priv = dev->dev_private;
  187. uint32_t val;
  188. DRM_DEBUG_KMS("Disabling SPLL\n");
  189. val = I915_READ(SPLL_CTL);
  190. WARN_ON(!(val & SPLL_PLL_ENABLE));
  191. I915_WRITE(SPLL_CTL, val & ~SPLL_PLL_ENABLE);
  192. POSTING_READ(SPLL_CTL);
  193. }
  194. static void intel_enable_crt(struct intel_encoder *encoder)
  195. {
  196. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  197. intel_crt_set_dpms(encoder, crt->connector->base.dpms);
  198. }
  199. static enum drm_mode_status
  200. intel_crt_mode_valid(struct drm_connector *connector,
  201. struct drm_display_mode *mode)
  202. {
  203. struct drm_device *dev = connector->dev;
  204. int max_clock = 0;
  205. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  206. return MODE_NO_DBLESCAN;
  207. if (mode->clock < 25000)
  208. return MODE_CLOCK_LOW;
  209. if (IS_GEN2(dev))
  210. max_clock = 350000;
  211. else
  212. max_clock = 400000;
  213. if (mode->clock > max_clock)
  214. return MODE_CLOCK_HIGH;
  215. /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
  216. if (HAS_PCH_LPT(dev) &&
  217. (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
  218. return MODE_CLOCK_HIGH;
  219. return MODE_OK;
  220. }
  221. static bool intel_crt_compute_config(struct intel_encoder *encoder,
  222. struct intel_crtc_state *pipe_config)
  223. {
  224. struct drm_device *dev = encoder->base.dev;
  225. if (HAS_PCH_SPLIT(dev))
  226. pipe_config->has_pch_encoder = true;
  227. /* LPT FDI RX only supports 8bpc. */
  228. if (HAS_PCH_LPT(dev))
  229. pipe_config->pipe_bpp = 24;
  230. /* FDI must always be 2.7 GHz */
  231. if (HAS_DDI(dev)) {
  232. pipe_config->ddi_pll_sel = PORT_CLK_SEL_SPLL;
  233. pipe_config->port_clock = 135000 * 2;
  234. }
  235. return true;
  236. }
  237. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  238. {
  239. struct drm_device *dev = connector->dev;
  240. struct intel_crt *crt = intel_attached_crt(connector);
  241. struct drm_i915_private *dev_priv = dev->dev_private;
  242. u32 adpa;
  243. bool ret;
  244. /* The first time through, trigger an explicit detection cycle */
  245. if (crt->force_hotplug_required) {
  246. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  247. u32 save_adpa;
  248. crt->force_hotplug_required = 0;
  249. save_adpa = adpa = I915_READ(crt->adpa_reg);
  250. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  251. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  252. if (turn_off_dac)
  253. adpa &= ~ADPA_DAC_ENABLE;
  254. I915_WRITE(crt->adpa_reg, adpa);
  255. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  256. 1000))
  257. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  258. if (turn_off_dac) {
  259. I915_WRITE(crt->adpa_reg, save_adpa);
  260. POSTING_READ(crt->adpa_reg);
  261. }
  262. }
  263. /* Check the status to see if both blue and green are on now */
  264. adpa = I915_READ(crt->adpa_reg);
  265. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  266. ret = true;
  267. else
  268. ret = false;
  269. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  270. return ret;
  271. }
  272. static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
  273. {
  274. struct drm_device *dev = connector->dev;
  275. struct intel_crt *crt = intel_attached_crt(connector);
  276. struct drm_i915_private *dev_priv = dev->dev_private;
  277. u32 adpa;
  278. bool ret;
  279. u32 save_adpa;
  280. save_adpa = adpa = I915_READ(crt->adpa_reg);
  281. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  282. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  283. I915_WRITE(crt->adpa_reg, adpa);
  284. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  285. 1000)) {
  286. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  287. I915_WRITE(crt->adpa_reg, save_adpa);
  288. }
  289. /* Check the status to see if both blue and green are on now */
  290. adpa = I915_READ(crt->adpa_reg);
  291. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  292. ret = true;
  293. else
  294. ret = false;
  295. DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
  296. return ret;
  297. }
  298. /**
  299. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  300. *
  301. * Not for i915G/i915GM
  302. *
  303. * \return true if CRT is connected.
  304. * \return false if CRT is disconnected.
  305. */
  306. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  307. {
  308. struct drm_device *dev = connector->dev;
  309. struct drm_i915_private *dev_priv = dev->dev_private;
  310. u32 hotplug_en, orig, stat;
  311. bool ret = false;
  312. int i, tries = 0;
  313. if (HAS_PCH_SPLIT(dev))
  314. return intel_ironlake_crt_detect_hotplug(connector);
  315. if (IS_VALLEYVIEW(dev))
  316. return valleyview_crt_detect_hotplug(connector);
  317. /*
  318. * On 4 series desktop, CRT detect sequence need to be done twice
  319. * to get a reliable result.
  320. */
  321. if (IS_G4X(dev) && !IS_GM45(dev))
  322. tries = 2;
  323. else
  324. tries = 1;
  325. hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
  326. hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
  327. for (i = 0; i < tries ; i++) {
  328. /* turn on the FORCE_DETECT */
  329. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  330. /* wait for FORCE_DETECT to go off */
  331. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  332. CRT_HOTPLUG_FORCE_DETECT) == 0,
  333. 1000))
  334. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  335. }
  336. stat = I915_READ(PORT_HOTPLUG_STAT);
  337. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  338. ret = true;
  339. /* clear the interrupt we just generated, if any */
  340. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  341. /* and put the bits back */
  342. I915_WRITE(PORT_HOTPLUG_EN, orig);
  343. return ret;
  344. }
  345. static struct edid *intel_crt_get_edid(struct drm_connector *connector,
  346. struct i2c_adapter *i2c)
  347. {
  348. struct edid *edid;
  349. edid = drm_get_edid(connector, i2c);
  350. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  351. DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
  352. intel_gmbus_force_bit(i2c, true);
  353. edid = drm_get_edid(connector, i2c);
  354. intel_gmbus_force_bit(i2c, false);
  355. }
  356. return edid;
  357. }
  358. /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
  359. static int intel_crt_ddc_get_modes(struct drm_connector *connector,
  360. struct i2c_adapter *adapter)
  361. {
  362. struct edid *edid;
  363. int ret;
  364. edid = intel_crt_get_edid(connector, adapter);
  365. if (!edid)
  366. return 0;
  367. ret = intel_connector_update_modes(connector, edid);
  368. kfree(edid);
  369. return ret;
  370. }
  371. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  372. {
  373. struct intel_crt *crt = intel_attached_crt(connector);
  374. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  375. struct edid *edid;
  376. struct i2c_adapter *i2c;
  377. BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
  378. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
  379. edid = intel_crt_get_edid(connector, i2c);
  380. if (edid) {
  381. bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  382. /*
  383. * This may be a DVI-I connector with a shared DDC
  384. * link between analog and digital outputs, so we
  385. * have to check the EDID input spec of the attached device.
  386. */
  387. if (!is_digital) {
  388. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  389. return true;
  390. }
  391. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  392. } else {
  393. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
  394. }
  395. kfree(edid);
  396. return false;
  397. }
  398. static enum drm_connector_status
  399. intel_crt_load_detect(struct intel_crt *crt)
  400. {
  401. struct drm_device *dev = crt->base.base.dev;
  402. struct drm_i915_private *dev_priv = dev->dev_private;
  403. uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
  404. uint32_t save_bclrpat;
  405. uint32_t save_vtotal;
  406. uint32_t vtotal, vactive;
  407. uint32_t vsample;
  408. uint32_t vblank, vblank_start, vblank_end;
  409. uint32_t dsl;
  410. uint32_t bclrpat_reg;
  411. uint32_t vtotal_reg;
  412. uint32_t vblank_reg;
  413. uint32_t vsync_reg;
  414. uint32_t pipeconf_reg;
  415. uint32_t pipe_dsl_reg;
  416. uint8_t st00;
  417. enum drm_connector_status status;
  418. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  419. bclrpat_reg = BCLRPAT(pipe);
  420. vtotal_reg = VTOTAL(pipe);
  421. vblank_reg = VBLANK(pipe);
  422. vsync_reg = VSYNC(pipe);
  423. pipeconf_reg = PIPECONF(pipe);
  424. pipe_dsl_reg = PIPEDSL(pipe);
  425. save_bclrpat = I915_READ(bclrpat_reg);
  426. save_vtotal = I915_READ(vtotal_reg);
  427. vblank = I915_READ(vblank_reg);
  428. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  429. vactive = (save_vtotal & 0x7ff) + 1;
  430. vblank_start = (vblank & 0xfff) + 1;
  431. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  432. /* Set the border color to purple. */
  433. I915_WRITE(bclrpat_reg, 0x500050);
  434. if (!IS_GEN2(dev)) {
  435. uint32_t pipeconf = I915_READ(pipeconf_reg);
  436. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  437. POSTING_READ(pipeconf_reg);
  438. /* Wait for next Vblank to substitue
  439. * border color for Color info */
  440. intel_wait_for_vblank(dev, pipe);
  441. st00 = I915_READ8(VGA_MSR_WRITE);
  442. status = ((st00 & (1 << 4)) != 0) ?
  443. connector_status_connected :
  444. connector_status_disconnected;
  445. I915_WRITE(pipeconf_reg, pipeconf);
  446. } else {
  447. bool restore_vblank = false;
  448. int count, detect;
  449. /*
  450. * If there isn't any border, add some.
  451. * Yes, this will flicker
  452. */
  453. if (vblank_start <= vactive && vblank_end >= vtotal) {
  454. uint32_t vsync = I915_READ(vsync_reg);
  455. uint32_t vsync_start = (vsync & 0xffff) + 1;
  456. vblank_start = vsync_start;
  457. I915_WRITE(vblank_reg,
  458. (vblank_start - 1) |
  459. ((vblank_end - 1) << 16));
  460. restore_vblank = true;
  461. }
  462. /* sample in the vertical border, selecting the larger one */
  463. if (vblank_start - vactive >= vtotal - vblank_end)
  464. vsample = (vblank_start + vactive) >> 1;
  465. else
  466. vsample = (vtotal + vblank_end) >> 1;
  467. /*
  468. * Wait for the border to be displayed
  469. */
  470. while (I915_READ(pipe_dsl_reg) >= vactive)
  471. ;
  472. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  473. ;
  474. /*
  475. * Watch ST00 for an entire scanline
  476. */
  477. detect = 0;
  478. count = 0;
  479. do {
  480. count++;
  481. /* Read the ST00 VGA status register */
  482. st00 = I915_READ8(VGA_MSR_WRITE);
  483. if (st00 & (1 << 4))
  484. detect++;
  485. } while ((I915_READ(pipe_dsl_reg) == dsl));
  486. /* restore vblank if necessary */
  487. if (restore_vblank)
  488. I915_WRITE(vblank_reg, vblank);
  489. /*
  490. * If more than 3/4 of the scanline detected a monitor,
  491. * then it is assumed to be present. This works even on i830,
  492. * where there isn't any way to force the border color across
  493. * the screen
  494. */
  495. status = detect * 4 > count * 3 ?
  496. connector_status_connected :
  497. connector_status_disconnected;
  498. }
  499. /* Restore previous settings */
  500. I915_WRITE(bclrpat_reg, save_bclrpat);
  501. return status;
  502. }
  503. static enum drm_connector_status
  504. intel_crt_detect(struct drm_connector *connector, bool force)
  505. {
  506. struct drm_device *dev = connector->dev;
  507. struct drm_i915_private *dev_priv = dev->dev_private;
  508. struct intel_crt *crt = intel_attached_crt(connector);
  509. struct intel_encoder *intel_encoder = &crt->base;
  510. enum intel_display_power_domain power_domain;
  511. enum drm_connector_status status;
  512. struct intel_load_detect_pipe tmp;
  513. struct drm_modeset_acquire_ctx ctx;
  514. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
  515. connector->base.id, connector->name,
  516. force);
  517. power_domain = intel_display_port_power_domain(intel_encoder);
  518. intel_display_power_get(dev_priv, power_domain);
  519. if (I915_HAS_HOTPLUG(dev)) {
  520. /* We can not rely on the HPD pin always being correctly wired
  521. * up, for example many KVM do not pass it through, and so
  522. * only trust an assertion that the monitor is connected.
  523. */
  524. if (intel_crt_detect_hotplug(connector)) {
  525. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  526. status = connector_status_connected;
  527. goto out;
  528. } else
  529. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  530. }
  531. if (intel_crt_detect_ddc(connector)) {
  532. status = connector_status_connected;
  533. goto out;
  534. }
  535. /* Load detection is broken on HPD capable machines. Whoever wants a
  536. * broken monitor (without edid) to work behind a broken kvm (that fails
  537. * to have the right resistors for HP detection) needs to fix this up.
  538. * For now just bail out. */
  539. if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) {
  540. status = connector_status_disconnected;
  541. goto out;
  542. }
  543. if (!force) {
  544. status = connector->status;
  545. goto out;
  546. }
  547. drm_modeset_acquire_init(&ctx, 0);
  548. /* for pre-945g platforms use load detect */
  549. if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
  550. if (intel_crt_detect_ddc(connector))
  551. status = connector_status_connected;
  552. else if (INTEL_INFO(dev)->gen < 4)
  553. status = intel_crt_load_detect(crt);
  554. else
  555. status = connector_status_unknown;
  556. intel_release_load_detect_pipe(connector, &tmp, &ctx);
  557. } else
  558. status = connector_status_unknown;
  559. drm_modeset_drop_locks(&ctx);
  560. drm_modeset_acquire_fini(&ctx);
  561. out:
  562. intel_display_power_put(dev_priv, power_domain);
  563. return status;
  564. }
  565. static void intel_crt_destroy(struct drm_connector *connector)
  566. {
  567. drm_connector_cleanup(connector);
  568. kfree(connector);
  569. }
  570. static int intel_crt_get_modes(struct drm_connector *connector)
  571. {
  572. struct drm_device *dev = connector->dev;
  573. struct drm_i915_private *dev_priv = dev->dev_private;
  574. struct intel_crt *crt = intel_attached_crt(connector);
  575. struct intel_encoder *intel_encoder = &crt->base;
  576. enum intel_display_power_domain power_domain;
  577. int ret;
  578. struct i2c_adapter *i2c;
  579. power_domain = intel_display_port_power_domain(intel_encoder);
  580. intel_display_power_get(dev_priv, power_domain);
  581. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
  582. ret = intel_crt_ddc_get_modes(connector, i2c);
  583. if (ret || !IS_G4X(dev))
  584. goto out;
  585. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  586. i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
  587. ret = intel_crt_ddc_get_modes(connector, i2c);
  588. out:
  589. intel_display_power_put(dev_priv, power_domain);
  590. return ret;
  591. }
  592. static int intel_crt_set_property(struct drm_connector *connector,
  593. struct drm_property *property,
  594. uint64_t value)
  595. {
  596. return 0;
  597. }
  598. static void intel_crt_reset(struct drm_connector *connector)
  599. {
  600. struct drm_device *dev = connector->dev;
  601. struct drm_i915_private *dev_priv = dev->dev_private;
  602. struct intel_crt *crt = intel_attached_crt(connector);
  603. if (INTEL_INFO(dev)->gen >= 5) {
  604. u32 adpa;
  605. adpa = I915_READ(crt->adpa_reg);
  606. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  607. adpa |= ADPA_HOTPLUG_BITS;
  608. I915_WRITE(crt->adpa_reg, adpa);
  609. POSTING_READ(crt->adpa_reg);
  610. DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
  611. crt->force_hotplug_required = 1;
  612. }
  613. }
  614. /*
  615. * Routines for controlling stuff on the analog port
  616. */
  617. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  618. .reset = intel_crt_reset,
  619. .dpms = drm_atomic_helper_connector_dpms,
  620. .detect = intel_crt_detect,
  621. .fill_modes = drm_helper_probe_single_connector_modes,
  622. .destroy = intel_crt_destroy,
  623. .set_property = intel_crt_set_property,
  624. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  625. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  626. .atomic_get_property = intel_connector_atomic_get_property,
  627. };
  628. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  629. .mode_valid = intel_crt_mode_valid,
  630. .get_modes = intel_crt_get_modes,
  631. .best_encoder = intel_best_encoder,
  632. };
  633. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  634. .destroy = intel_encoder_destroy,
  635. };
  636. static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
  637. {
  638. DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
  639. return 1;
  640. }
  641. static const struct dmi_system_id intel_no_crt[] = {
  642. {
  643. .callback = intel_no_crt_dmi_callback,
  644. .ident = "ACER ZGB",
  645. .matches = {
  646. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  647. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  648. },
  649. },
  650. {
  651. .callback = intel_no_crt_dmi_callback,
  652. .ident = "DELL XPS 8700",
  653. .matches = {
  654. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  655. DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
  656. },
  657. },
  658. { }
  659. };
  660. void intel_crt_init(struct drm_device *dev)
  661. {
  662. struct drm_connector *connector;
  663. struct intel_crt *crt;
  664. struct intel_connector *intel_connector;
  665. struct drm_i915_private *dev_priv = dev->dev_private;
  666. /* Skip machines without VGA that falsely report hotplug events */
  667. if (dmi_check_system(intel_no_crt))
  668. return;
  669. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  670. if (!crt)
  671. return;
  672. intel_connector = intel_connector_alloc();
  673. if (!intel_connector) {
  674. kfree(crt);
  675. return;
  676. }
  677. connector = &intel_connector->base;
  678. crt->connector = intel_connector;
  679. drm_connector_init(dev, &intel_connector->base,
  680. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  681. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  682. DRM_MODE_ENCODER_DAC);
  683. intel_connector_attach_encoder(intel_connector, &crt->base);
  684. crt->base.type = INTEL_OUTPUT_ANALOG;
  685. crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
  686. if (IS_I830(dev))
  687. crt->base.crtc_mask = (1 << 0);
  688. else
  689. crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  690. if (IS_GEN2(dev))
  691. connector->interlace_allowed = 0;
  692. else
  693. connector->interlace_allowed = 1;
  694. connector->doublescan_allowed = 0;
  695. if (HAS_PCH_SPLIT(dev))
  696. crt->adpa_reg = PCH_ADPA;
  697. else if (IS_VALLEYVIEW(dev))
  698. crt->adpa_reg = VLV_ADPA;
  699. else
  700. crt->adpa_reg = ADPA;
  701. crt->base.compute_config = intel_crt_compute_config;
  702. if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev)) {
  703. crt->base.disable = pch_disable_crt;
  704. crt->base.post_disable = pch_post_disable_crt;
  705. } else {
  706. crt->base.disable = intel_disable_crt;
  707. }
  708. crt->base.enable = intel_enable_crt;
  709. if (I915_HAS_HOTPLUG(dev))
  710. crt->base.hpd_pin = HPD_CRT;
  711. if (HAS_DDI(dev)) {
  712. crt->base.get_config = hsw_crt_get_config;
  713. crt->base.get_hw_state = intel_ddi_get_hw_state;
  714. crt->base.pre_enable = hsw_crt_pre_enable;
  715. crt->base.post_disable = hsw_crt_post_disable;
  716. } else {
  717. crt->base.get_config = intel_crt_get_config;
  718. crt->base.get_hw_state = intel_crt_get_hw_state;
  719. }
  720. intel_connector->get_hw_state = intel_connector_get_hw_state;
  721. intel_connector->unregister = intel_connector_unregister;
  722. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  723. drm_connector_register(connector);
  724. if (!I915_HAS_HOTPLUG(dev))
  725. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  726. /*
  727. * Configure the automatic hotplug detection stuff
  728. */
  729. crt->force_hotplug_required = 0;
  730. /*
  731. * TODO: find a proper way to discover whether we need to set the the
  732. * polarity and link reversal bits or not, instead of relying on the
  733. * BIOS.
  734. */
  735. if (HAS_PCH_LPT(dev)) {
  736. u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
  737. FDI_RX_LINK_REVERSAL_OVERRIDE;
  738. dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
  739. }
  740. intel_crt_reset(connector);
  741. }