exynos5433_drm_decon.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691
  1. /* drivers/gpu/drm/exynos5433_drm_decon.c
  2. *
  3. * Copyright (C) 2015 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Hyungwon Hwang <human.hwang@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundationr
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/of_gpio.h>
  16. #include <linux/pm_runtime.h>
  17. #include <video/exynos5433_decon.h>
  18. #include "exynos_drm_drv.h"
  19. #include "exynos_drm_crtc.h"
  20. #include "exynos_drm_plane.h"
  21. #include "exynos_drm_iommu.h"
  22. #define WINDOWS_NR 3
  23. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  24. struct decon_context {
  25. struct device *dev;
  26. struct drm_device *drm_dev;
  27. struct exynos_drm_crtc *crtc;
  28. struct exynos_drm_plane planes[WINDOWS_NR];
  29. void __iomem *addr;
  30. struct clk *clks[6];
  31. unsigned int default_win;
  32. unsigned long irq_flags;
  33. int pipe;
  34. bool suspended;
  35. #define BIT_CLKS_ENABLED 0
  36. #define BIT_IRQS_ENABLED 1
  37. unsigned long enabled;
  38. bool i80_if;
  39. atomic_t win_updated;
  40. };
  41. static const char * const decon_clks_name[] = {
  42. "aclk_decon",
  43. "aclk_smmu_decon0x",
  44. "aclk_xiu_decon0x",
  45. "pclk_smmu_decon0x",
  46. "sclk_decon_vclk",
  47. "sclk_decon_eclk",
  48. };
  49. static const uint32_t decon_formats[] = {
  50. DRM_FORMAT_XRGB1555,
  51. DRM_FORMAT_RGB565,
  52. DRM_FORMAT_XRGB8888,
  53. DRM_FORMAT_ARGB8888,
  54. };
  55. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  56. {
  57. struct decon_context *ctx = crtc->ctx;
  58. u32 val;
  59. if (ctx->suspended)
  60. return -EPERM;
  61. if (test_and_set_bit(0, &ctx->irq_flags)) {
  62. val = VIDINTCON0_INTEN;
  63. if (ctx->i80_if)
  64. val |= VIDINTCON0_FRAMEDONE;
  65. else
  66. val |= VIDINTCON0_INTFRMEN;
  67. writel(val, ctx->addr + DECON_VIDINTCON0);
  68. }
  69. return 0;
  70. }
  71. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  72. {
  73. struct decon_context *ctx = crtc->ctx;
  74. if (ctx->suspended)
  75. return;
  76. if (test_and_clear_bit(0, &ctx->irq_flags))
  77. writel(0, ctx->addr + DECON_VIDINTCON0);
  78. }
  79. static void decon_setup_trigger(struct decon_context *ctx)
  80. {
  81. u32 val = TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
  82. TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN;
  83. writel(val, ctx->addr + DECON_TRIGCON);
  84. }
  85. static void decon_commit(struct exynos_drm_crtc *crtc)
  86. {
  87. struct decon_context *ctx = crtc->ctx;
  88. struct drm_display_mode *mode = &crtc->base.mode;
  89. u32 val;
  90. if (ctx->suspended)
  91. return;
  92. /* enable clock gate */
  93. val = CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F;
  94. writel(val, ctx->addr + DECON_CMU);
  95. /* lcd on and use command if */
  96. val = VIDOUT_LCD_ON;
  97. if (ctx->i80_if)
  98. val |= VIDOUT_COMMAND_IF;
  99. else
  100. val |= VIDOUT_RGB_IF;
  101. writel(val, ctx->addr + DECON_VIDOUTCON0);
  102. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  103. VIDTCON2_HOZVAL(mode->hdisplay - 1);
  104. writel(val, ctx->addr + DECON_VIDTCON2);
  105. if (!ctx->i80_if) {
  106. val = VIDTCON00_VBPD_F(
  107. mode->crtc_vtotal - mode->crtc_vsync_end) |
  108. VIDTCON00_VFPD_F(
  109. mode->crtc_vsync_start - mode->crtc_vdisplay);
  110. writel(val, ctx->addr + DECON_VIDTCON00);
  111. val = VIDTCON01_VSPW_F(
  112. mode->crtc_vsync_end - mode->crtc_vsync_start);
  113. writel(val, ctx->addr + DECON_VIDTCON01);
  114. val = VIDTCON10_HBPD_F(
  115. mode->crtc_htotal - mode->crtc_hsync_end) |
  116. VIDTCON10_HFPD_F(
  117. mode->crtc_hsync_start - mode->crtc_hdisplay);
  118. writel(val, ctx->addr + DECON_VIDTCON10);
  119. val = VIDTCON11_HSPW_F(
  120. mode->crtc_hsync_end - mode->crtc_hsync_start);
  121. writel(val, ctx->addr + DECON_VIDTCON11);
  122. }
  123. decon_setup_trigger(ctx);
  124. /* enable output and display signal */
  125. val = VIDCON0_ENVID | VIDCON0_ENVID_F;
  126. writel(val, ctx->addr + DECON_VIDCON0);
  127. }
  128. #define COORDINATE_X(x) (((x) & 0xfff) << 12)
  129. #define COORDINATE_Y(x) ((x) & 0xfff)
  130. #define OFFSIZE(x) (((x) & 0x3fff) << 14)
  131. #define PAGEWIDTH(x) ((x) & 0x3fff)
  132. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
  133. struct drm_framebuffer *fb)
  134. {
  135. unsigned long val;
  136. val = readl(ctx->addr + DECON_WINCONx(win));
  137. val &= ~WINCONx_BPPMODE_MASK;
  138. switch (fb->pixel_format) {
  139. case DRM_FORMAT_XRGB1555:
  140. val |= WINCONx_BPPMODE_16BPP_I1555;
  141. val |= WINCONx_HAWSWP_F;
  142. val |= WINCONx_BURSTLEN_16WORD;
  143. break;
  144. case DRM_FORMAT_RGB565:
  145. val |= WINCONx_BPPMODE_16BPP_565;
  146. val |= WINCONx_HAWSWP_F;
  147. val |= WINCONx_BURSTLEN_16WORD;
  148. break;
  149. case DRM_FORMAT_XRGB8888:
  150. val |= WINCONx_BPPMODE_24BPP_888;
  151. val |= WINCONx_WSWP_F;
  152. val |= WINCONx_BURSTLEN_16WORD;
  153. break;
  154. case DRM_FORMAT_ARGB8888:
  155. val |= WINCONx_BPPMODE_32BPP_A8888;
  156. val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
  157. val |= WINCONx_BURSTLEN_16WORD;
  158. break;
  159. default:
  160. DRM_ERROR("Proper pixel format is not set\n");
  161. return;
  162. }
  163. DRM_DEBUG_KMS("bpp = %u\n", fb->bits_per_pixel);
  164. /*
  165. * In case of exynos, setting dma-burst to 16Word causes permanent
  166. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  167. * switching which is based on plane size is not recommended as
  168. * plane size varies a lot towards the end of the screen and rapid
  169. * movement causes unstable DMA which results into iommu crash/tear.
  170. */
  171. if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  172. val &= ~WINCONx_BURSTLEN_MASK;
  173. val |= WINCONx_BURSTLEN_8WORD;
  174. }
  175. writel(val, ctx->addr + DECON_WINCONx(win));
  176. }
  177. static void decon_shadow_protect_win(struct decon_context *ctx, int win,
  178. bool protect)
  179. {
  180. u32 val;
  181. val = readl(ctx->addr + DECON_SHADOWCON);
  182. if (protect)
  183. val |= SHADOWCON_Wx_PROTECT(win);
  184. else
  185. val &= ~SHADOWCON_Wx_PROTECT(win);
  186. writel(val, ctx->addr + DECON_SHADOWCON);
  187. }
  188. static void decon_atomic_begin(struct exynos_drm_crtc *crtc,
  189. struct exynos_drm_plane *plane)
  190. {
  191. struct decon_context *ctx = crtc->ctx;
  192. if (ctx->suspended)
  193. return;
  194. decon_shadow_protect_win(ctx, plane->zpos, true);
  195. }
  196. static void decon_update_plane(struct exynos_drm_crtc *crtc,
  197. struct exynos_drm_plane *plane)
  198. {
  199. struct decon_context *ctx = crtc->ctx;
  200. struct drm_plane_state *state = plane->base.state;
  201. unsigned int win = plane->zpos;
  202. unsigned int bpp = state->fb->bits_per_pixel >> 3;
  203. unsigned int pitch = state->fb->pitches[0];
  204. u32 val;
  205. if (ctx->suspended)
  206. return;
  207. val = COORDINATE_X(plane->crtc_x) | COORDINATE_Y(plane->crtc_y);
  208. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  209. val = COORDINATE_X(plane->crtc_x + plane->crtc_w - 1) |
  210. COORDINATE_Y(plane->crtc_y + plane->crtc_h - 1);
  211. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  212. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  213. VIDOSD_Wx_ALPHA_B_F(0x0);
  214. writel(val, ctx->addr + DECON_VIDOSDxC(win));
  215. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  216. VIDOSD_Wx_ALPHA_B_F(0x0);
  217. writel(val, ctx->addr + DECON_VIDOSDxD(win));
  218. writel(plane->dma_addr[0], ctx->addr + DECON_VIDW0xADD0B0(win));
  219. val = plane->dma_addr[0] + pitch * plane->crtc_h;
  220. writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
  221. val = OFFSIZE(pitch - plane->crtc_w * bpp)
  222. | PAGEWIDTH(plane->crtc_w * bpp);
  223. writel(val, ctx->addr + DECON_VIDW0xADD2(win));
  224. decon_win_set_pixfmt(ctx, win, state->fb);
  225. /* window enable */
  226. val = readl(ctx->addr + DECON_WINCONx(win));
  227. val |= WINCONx_ENWIN_F;
  228. writel(val, ctx->addr + DECON_WINCONx(win));
  229. /* standalone update */
  230. val = readl(ctx->addr + DECON_UPDATE);
  231. val |= STANDALONE_UPDATE_F;
  232. writel(val, ctx->addr + DECON_UPDATE);
  233. }
  234. static void decon_disable_plane(struct exynos_drm_crtc *crtc,
  235. struct exynos_drm_plane *plane)
  236. {
  237. struct decon_context *ctx = crtc->ctx;
  238. unsigned int win = plane->zpos;
  239. u32 val;
  240. if (ctx->suspended)
  241. return;
  242. decon_shadow_protect_win(ctx, win, true);
  243. /* window disable */
  244. val = readl(ctx->addr + DECON_WINCONx(win));
  245. val &= ~WINCONx_ENWIN_F;
  246. writel(val, ctx->addr + DECON_WINCONx(win));
  247. decon_shadow_protect_win(ctx, win, false);
  248. /* standalone update */
  249. val = readl(ctx->addr + DECON_UPDATE);
  250. val |= STANDALONE_UPDATE_F;
  251. writel(val, ctx->addr + DECON_UPDATE);
  252. }
  253. static void decon_atomic_flush(struct exynos_drm_crtc *crtc,
  254. struct exynos_drm_plane *plane)
  255. {
  256. struct decon_context *ctx = crtc->ctx;
  257. if (ctx->suspended)
  258. return;
  259. decon_shadow_protect_win(ctx, plane->zpos, false);
  260. if (ctx->i80_if)
  261. atomic_set(&ctx->win_updated, 1);
  262. }
  263. static void decon_swreset(struct decon_context *ctx)
  264. {
  265. unsigned int tries;
  266. writel(0, ctx->addr + DECON_VIDCON0);
  267. for (tries = 2000; tries; --tries) {
  268. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
  269. break;
  270. udelay(10);
  271. }
  272. WARN(tries == 0, "failed to disable DECON\n");
  273. writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
  274. for (tries = 2000; tries; --tries) {
  275. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
  276. break;
  277. udelay(10);
  278. }
  279. WARN(tries == 0, "failed to software reset DECON\n");
  280. }
  281. static void decon_enable(struct exynos_drm_crtc *crtc)
  282. {
  283. struct decon_context *ctx = crtc->ctx;
  284. int ret;
  285. int i;
  286. if (!ctx->suspended)
  287. return;
  288. ctx->suspended = false;
  289. pm_runtime_get_sync(ctx->dev);
  290. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  291. ret = clk_prepare_enable(ctx->clks[i]);
  292. if (ret < 0)
  293. goto err;
  294. }
  295. set_bit(BIT_CLKS_ENABLED, &ctx->enabled);
  296. /* if vblank was enabled status, enable it again. */
  297. if (test_and_clear_bit(0, &ctx->irq_flags))
  298. decon_enable_vblank(ctx->crtc);
  299. decon_commit(ctx->crtc);
  300. return;
  301. err:
  302. while (--i >= 0)
  303. clk_disable_unprepare(ctx->clks[i]);
  304. ctx->suspended = true;
  305. }
  306. static void decon_disable(struct exynos_drm_crtc *crtc)
  307. {
  308. struct decon_context *ctx = crtc->ctx;
  309. int i;
  310. if (ctx->suspended)
  311. return;
  312. /*
  313. * We need to make sure that all windows are disabled before we
  314. * suspend that connector. Otherwise we might try to scan from
  315. * a destroyed buffer later.
  316. */
  317. for (i = 0; i < WINDOWS_NR; i++)
  318. decon_disable_plane(crtc, &ctx->planes[i]);
  319. decon_swreset(ctx);
  320. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++)
  321. clk_disable_unprepare(ctx->clks[i]);
  322. clear_bit(BIT_CLKS_ENABLED, &ctx->enabled);
  323. pm_runtime_put_sync(ctx->dev);
  324. ctx->suspended = true;
  325. }
  326. void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
  327. {
  328. struct decon_context *ctx = crtc->ctx;
  329. u32 val;
  330. if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
  331. return;
  332. if (atomic_add_unless(&ctx->win_updated, -1, 0)) {
  333. /* trigger */
  334. val = readl(ctx->addr + DECON_TRIGCON);
  335. val |= TRIGCON_SWTRIGCMD;
  336. writel(val, ctx->addr + DECON_TRIGCON);
  337. }
  338. drm_crtc_handle_vblank(&ctx->crtc->base);
  339. }
  340. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  341. {
  342. struct decon_context *ctx = crtc->ctx;
  343. int win, i, ret;
  344. u32 val;
  345. DRM_DEBUG_KMS("%s\n", __FILE__);
  346. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  347. ret = clk_prepare_enable(ctx->clks[i]);
  348. if (ret < 0)
  349. goto err;
  350. }
  351. for (win = 0; win < WINDOWS_NR; win++) {
  352. /* shadow update disable */
  353. val = readl(ctx->addr + DECON_SHADOWCON);
  354. val |= SHADOWCON_Wx_PROTECT(win);
  355. writel(val, ctx->addr + DECON_SHADOWCON);
  356. /* window disable */
  357. val = readl(ctx->addr + DECON_WINCONx(win));
  358. val &= ~WINCONx_ENWIN_F;
  359. writel(val, ctx->addr + DECON_WINCONx(win));
  360. /* shadow update enable */
  361. val = readl(ctx->addr + DECON_SHADOWCON);
  362. val &= ~SHADOWCON_Wx_PROTECT(win);
  363. writel(val, ctx->addr + DECON_SHADOWCON);
  364. /* standalone update */
  365. val = readl(ctx->addr + DECON_UPDATE);
  366. val |= STANDALONE_UPDATE_F;
  367. writel(val, ctx->addr + DECON_UPDATE);
  368. }
  369. /* TODO: wait for possible vsync */
  370. msleep(50);
  371. err:
  372. while (--i >= 0)
  373. clk_disable_unprepare(ctx->clks[i]);
  374. }
  375. static struct exynos_drm_crtc_ops decon_crtc_ops = {
  376. .enable = decon_enable,
  377. .disable = decon_disable,
  378. .commit = decon_commit,
  379. .enable_vblank = decon_enable_vblank,
  380. .disable_vblank = decon_disable_vblank,
  381. .commit = decon_commit,
  382. .atomic_begin = decon_atomic_begin,
  383. .update_plane = decon_update_plane,
  384. .disable_plane = decon_disable_plane,
  385. .atomic_flush = decon_atomic_flush,
  386. .te_handler = decon_te_irq_handler,
  387. };
  388. static int decon_bind(struct device *dev, struct device *master, void *data)
  389. {
  390. struct decon_context *ctx = dev_get_drvdata(dev);
  391. struct drm_device *drm_dev = data;
  392. struct exynos_drm_private *priv = drm_dev->dev_private;
  393. struct exynos_drm_plane *exynos_plane;
  394. enum drm_plane_type type;
  395. unsigned int zpos;
  396. int ret;
  397. ctx->drm_dev = drm_dev;
  398. ctx->pipe = priv->pipe++;
  399. for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
  400. type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
  401. DRM_PLANE_TYPE_OVERLAY;
  402. ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
  403. 1 << ctx->pipe, type, decon_formats,
  404. ARRAY_SIZE(decon_formats), zpos);
  405. if (ret)
  406. return ret;
  407. }
  408. exynos_plane = &ctx->planes[ctx->default_win];
  409. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  410. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  411. &decon_crtc_ops, ctx);
  412. if (IS_ERR(ctx->crtc)) {
  413. ret = PTR_ERR(ctx->crtc);
  414. goto err;
  415. }
  416. decon_clear_channels(ctx->crtc);
  417. ret = drm_iommu_attach_device(drm_dev, dev);
  418. if (ret)
  419. goto err;
  420. return ret;
  421. err:
  422. priv->pipe--;
  423. return ret;
  424. }
  425. static void decon_unbind(struct device *dev, struct device *master, void *data)
  426. {
  427. struct decon_context *ctx = dev_get_drvdata(dev);
  428. decon_disable(ctx->crtc);
  429. /* detach this sub driver from iommu mapping if supported. */
  430. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  431. }
  432. static const struct component_ops decon_component_ops = {
  433. .bind = decon_bind,
  434. .unbind = decon_unbind,
  435. };
  436. static irqreturn_t decon_vsync_irq_handler(int irq, void *dev_id)
  437. {
  438. struct decon_context *ctx = dev_id;
  439. u32 val;
  440. if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
  441. goto out;
  442. val = readl(ctx->addr + DECON_VIDINTCON1);
  443. if (val & VIDINTCON1_INTFRMPEND) {
  444. drm_crtc_handle_vblank(&ctx->crtc->base);
  445. /* clear */
  446. writel(VIDINTCON1_INTFRMPEND, ctx->addr + DECON_VIDINTCON1);
  447. }
  448. out:
  449. return IRQ_HANDLED;
  450. }
  451. static irqreturn_t decon_lcd_sys_irq_handler(int irq, void *dev_id)
  452. {
  453. struct decon_context *ctx = dev_id;
  454. u32 val;
  455. int win;
  456. if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
  457. goto out;
  458. val = readl(ctx->addr + DECON_VIDINTCON1);
  459. if (val & VIDINTCON1_INTFRMDONEPEND) {
  460. for (win = 0 ; win < WINDOWS_NR ; win++) {
  461. struct exynos_drm_plane *plane = &ctx->planes[win];
  462. if (!plane->pending_fb)
  463. continue;
  464. exynos_drm_crtc_finish_update(ctx->crtc, plane);
  465. }
  466. /* clear */
  467. writel(VIDINTCON1_INTFRMDONEPEND,
  468. ctx->addr + DECON_VIDINTCON1);
  469. }
  470. out:
  471. return IRQ_HANDLED;
  472. }
  473. static int exynos5433_decon_probe(struct platform_device *pdev)
  474. {
  475. struct device *dev = &pdev->dev;
  476. struct decon_context *ctx;
  477. struct resource *res;
  478. int ret;
  479. int i;
  480. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  481. if (!ctx)
  482. return -ENOMEM;
  483. ctx->default_win = 0;
  484. ctx->suspended = true;
  485. ctx->dev = dev;
  486. if (of_get_child_by_name(dev->of_node, "i80-if-timings"))
  487. ctx->i80_if = true;
  488. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  489. struct clk *clk;
  490. clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
  491. if (IS_ERR(clk))
  492. return PTR_ERR(clk);
  493. ctx->clks[i] = clk;
  494. }
  495. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  496. if (!res) {
  497. dev_err(dev, "cannot find IO resource\n");
  498. return -ENXIO;
  499. }
  500. ctx->addr = devm_ioremap_resource(dev, res);
  501. if (IS_ERR(ctx->addr)) {
  502. dev_err(dev, "ioremap failed\n");
  503. return PTR_ERR(ctx->addr);
  504. }
  505. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  506. ctx->i80_if ? "lcd_sys" : "vsync");
  507. if (!res) {
  508. dev_err(dev, "cannot find IRQ resource\n");
  509. return -ENXIO;
  510. }
  511. ret = devm_request_irq(dev, res->start, ctx->i80_if ?
  512. decon_lcd_sys_irq_handler : decon_vsync_irq_handler, 0,
  513. "drm_decon", ctx);
  514. if (ret < 0) {
  515. dev_err(dev, "lcd_sys irq request failed\n");
  516. return ret;
  517. }
  518. platform_set_drvdata(pdev, ctx);
  519. pm_runtime_enable(dev);
  520. ret = component_add(dev, &decon_component_ops);
  521. if (ret)
  522. goto err_disable_pm_runtime;
  523. return 0;
  524. err_disable_pm_runtime:
  525. pm_runtime_disable(dev);
  526. return ret;
  527. }
  528. static int exynos5433_decon_remove(struct platform_device *pdev)
  529. {
  530. pm_runtime_disable(&pdev->dev);
  531. component_del(&pdev->dev, &decon_component_ops);
  532. return 0;
  533. }
  534. static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
  535. { .compatible = "samsung,exynos5433-decon" },
  536. {},
  537. };
  538. MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
  539. struct platform_driver exynos5433_decon_driver = {
  540. .probe = exynos5433_decon_probe,
  541. .remove = exynos5433_decon_remove,
  542. .driver = {
  543. .name = "exynos5433-decon",
  544. .of_match_table = exynos5433_decon_driver_dt_match,
  545. },
  546. };