dw_hdmi.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758
  1. /*
  2. * Copyright (C) 2011-2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * Designware High-Definition Multimedia Interface (HDMI) driver
  10. *
  11. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  12. */
  13. #include <linux/module.h>
  14. #include <linux/irq.h>
  15. #include <linux/delay.h>
  16. #include <linux/err.h>
  17. #include <linux/clk.h>
  18. #include <linux/hdmi.h>
  19. #include <linux/mutex.h>
  20. #include <linux/of_device.h>
  21. #include <linux/spinlock.h>
  22. #include <drm/drm_of.h>
  23. #include <drm/drmP.h>
  24. #include <drm/drm_crtc_helper.h>
  25. #include <drm/drm_edid.h>
  26. #include <drm/drm_encoder_slave.h>
  27. #include <drm/bridge/dw_hdmi.h>
  28. #include "dw_hdmi.h"
  29. #define HDMI_EDID_LEN 512
  30. #define RGB 0
  31. #define YCBCR444 1
  32. #define YCBCR422_16BITS 2
  33. #define YCBCR422_8BITS 3
  34. #define XVYCC444 4
  35. enum hdmi_datamap {
  36. RGB444_8B = 0x01,
  37. RGB444_10B = 0x03,
  38. RGB444_12B = 0x05,
  39. RGB444_16B = 0x07,
  40. YCbCr444_8B = 0x09,
  41. YCbCr444_10B = 0x0B,
  42. YCbCr444_12B = 0x0D,
  43. YCbCr444_16B = 0x0F,
  44. YCbCr422_8B = 0x16,
  45. YCbCr422_10B = 0x14,
  46. YCbCr422_12B = 0x12,
  47. };
  48. static const u16 csc_coeff_default[3][4] = {
  49. { 0x2000, 0x0000, 0x0000, 0x0000 },
  50. { 0x0000, 0x2000, 0x0000, 0x0000 },
  51. { 0x0000, 0x0000, 0x2000, 0x0000 }
  52. };
  53. static const u16 csc_coeff_rgb_out_eitu601[3][4] = {
  54. { 0x2000, 0x6926, 0x74fd, 0x010e },
  55. { 0x2000, 0x2cdd, 0x0000, 0x7e9a },
  56. { 0x2000, 0x0000, 0x38b4, 0x7e3b }
  57. };
  58. static const u16 csc_coeff_rgb_out_eitu709[3][4] = {
  59. { 0x2000, 0x7106, 0x7a02, 0x00a7 },
  60. { 0x2000, 0x3264, 0x0000, 0x7e6d },
  61. { 0x2000, 0x0000, 0x3b61, 0x7e25 }
  62. };
  63. static const u16 csc_coeff_rgb_in_eitu601[3][4] = {
  64. { 0x2591, 0x1322, 0x074b, 0x0000 },
  65. { 0x6535, 0x2000, 0x7acc, 0x0200 },
  66. { 0x6acd, 0x7534, 0x2000, 0x0200 }
  67. };
  68. static const u16 csc_coeff_rgb_in_eitu709[3][4] = {
  69. { 0x2dc5, 0x0d9b, 0x049e, 0x0000 },
  70. { 0x62f0, 0x2000, 0x7d11, 0x0200 },
  71. { 0x6756, 0x78ab, 0x2000, 0x0200 }
  72. };
  73. struct hdmi_vmode {
  74. bool mdataenablepolarity;
  75. unsigned int mpixelclock;
  76. unsigned int mpixelrepetitioninput;
  77. unsigned int mpixelrepetitionoutput;
  78. };
  79. struct hdmi_data_info {
  80. unsigned int enc_in_format;
  81. unsigned int enc_out_format;
  82. unsigned int enc_color_depth;
  83. unsigned int colorimetry;
  84. unsigned int pix_repet_factor;
  85. unsigned int hdcp_enable;
  86. struct hdmi_vmode video_mode;
  87. };
  88. struct dw_hdmi {
  89. struct drm_connector connector;
  90. struct drm_encoder *encoder;
  91. struct drm_bridge *bridge;
  92. enum dw_hdmi_devtype dev_type;
  93. struct device *dev;
  94. struct clk *isfr_clk;
  95. struct clk *iahb_clk;
  96. struct hdmi_data_info hdmi_data;
  97. const struct dw_hdmi_plat_data *plat_data;
  98. int vic;
  99. u8 edid[HDMI_EDID_LEN];
  100. bool cable_plugin;
  101. bool phy_enabled;
  102. struct drm_display_mode previous_mode;
  103. struct i2c_adapter *ddc;
  104. void __iomem *regs;
  105. bool sink_is_hdmi;
  106. bool sink_has_audio;
  107. struct mutex mutex; /* for state below and previous_mode */
  108. bool disabled; /* DRM has disabled our bridge */
  109. spinlock_t audio_lock;
  110. struct mutex audio_mutex;
  111. unsigned int sample_rate;
  112. unsigned int audio_cts;
  113. unsigned int audio_n;
  114. bool audio_enable;
  115. int ratio;
  116. void (*write)(struct dw_hdmi *hdmi, u8 val, int offset);
  117. u8 (*read)(struct dw_hdmi *hdmi, int offset);
  118. };
  119. static void dw_hdmi_writel(struct dw_hdmi *hdmi, u8 val, int offset)
  120. {
  121. writel(val, hdmi->regs + (offset << 2));
  122. }
  123. static u8 dw_hdmi_readl(struct dw_hdmi *hdmi, int offset)
  124. {
  125. return readl(hdmi->regs + (offset << 2));
  126. }
  127. static void dw_hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
  128. {
  129. writeb(val, hdmi->regs + offset);
  130. }
  131. static u8 dw_hdmi_readb(struct dw_hdmi *hdmi, int offset)
  132. {
  133. return readb(hdmi->regs + offset);
  134. }
  135. static inline void hdmi_writeb(struct dw_hdmi *hdmi, u8 val, int offset)
  136. {
  137. hdmi->write(hdmi, val, offset);
  138. }
  139. static inline u8 hdmi_readb(struct dw_hdmi *hdmi, int offset)
  140. {
  141. return hdmi->read(hdmi, offset);
  142. }
  143. static void hdmi_modb(struct dw_hdmi *hdmi, u8 data, u8 mask, unsigned reg)
  144. {
  145. u8 val = hdmi_readb(hdmi, reg) & ~mask;
  146. val |= data & mask;
  147. hdmi_writeb(hdmi, val, reg);
  148. }
  149. static void hdmi_mask_writeb(struct dw_hdmi *hdmi, u8 data, unsigned int reg,
  150. u8 shift, u8 mask)
  151. {
  152. hdmi_modb(hdmi, data << shift, mask, reg);
  153. }
  154. static void hdmi_set_cts_n(struct dw_hdmi *hdmi, unsigned int cts,
  155. unsigned int n)
  156. {
  157. /* Must be set/cleared first */
  158. hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
  159. /* nshift factor = 0 */
  160. hdmi_modb(hdmi, 0, HDMI_AUD_CTS3_N_SHIFT_MASK, HDMI_AUD_CTS3);
  161. hdmi_writeb(hdmi, ((cts >> 16) & HDMI_AUD_CTS3_AUDCTS19_16_MASK) |
  162. HDMI_AUD_CTS3_CTS_MANUAL, HDMI_AUD_CTS3);
  163. hdmi_writeb(hdmi, (cts >> 8) & 0xff, HDMI_AUD_CTS2);
  164. hdmi_writeb(hdmi, cts & 0xff, HDMI_AUD_CTS1);
  165. hdmi_writeb(hdmi, (n >> 16) & 0x0f, HDMI_AUD_N3);
  166. hdmi_writeb(hdmi, (n >> 8) & 0xff, HDMI_AUD_N2);
  167. hdmi_writeb(hdmi, n & 0xff, HDMI_AUD_N1);
  168. }
  169. static unsigned int hdmi_compute_n(unsigned int freq, unsigned long pixel_clk,
  170. unsigned int ratio)
  171. {
  172. unsigned int n = (128 * freq) / 1000;
  173. switch (freq) {
  174. case 32000:
  175. if (pixel_clk == 25170000)
  176. n = (ratio == 150) ? 9152 : 4576;
  177. else if (pixel_clk == 27020000)
  178. n = (ratio == 150) ? 8192 : 4096;
  179. else if (pixel_clk == 74170000 || pixel_clk == 148350000)
  180. n = 11648;
  181. else
  182. n = 4096;
  183. break;
  184. case 44100:
  185. if (pixel_clk == 25170000)
  186. n = 7007;
  187. else if (pixel_clk == 74170000)
  188. n = 17836;
  189. else if (pixel_clk == 148350000)
  190. n = (ratio == 150) ? 17836 : 8918;
  191. else
  192. n = 6272;
  193. break;
  194. case 48000:
  195. if (pixel_clk == 25170000)
  196. n = (ratio == 150) ? 9152 : 6864;
  197. else if (pixel_clk == 27020000)
  198. n = (ratio == 150) ? 8192 : 6144;
  199. else if (pixel_clk == 74170000)
  200. n = 11648;
  201. else if (pixel_clk == 148350000)
  202. n = (ratio == 150) ? 11648 : 5824;
  203. else
  204. n = 6144;
  205. break;
  206. case 88200:
  207. n = hdmi_compute_n(44100, pixel_clk, ratio) * 2;
  208. break;
  209. case 96000:
  210. n = hdmi_compute_n(48000, pixel_clk, ratio) * 2;
  211. break;
  212. case 176400:
  213. n = hdmi_compute_n(44100, pixel_clk, ratio) * 4;
  214. break;
  215. case 192000:
  216. n = hdmi_compute_n(48000, pixel_clk, ratio) * 4;
  217. break;
  218. default:
  219. break;
  220. }
  221. return n;
  222. }
  223. static unsigned int hdmi_compute_cts(unsigned int freq, unsigned long pixel_clk,
  224. unsigned int ratio)
  225. {
  226. unsigned int cts = 0;
  227. pr_debug("%s: freq: %d pixel_clk: %ld ratio: %d\n", __func__, freq,
  228. pixel_clk, ratio);
  229. switch (freq) {
  230. case 32000:
  231. if (pixel_clk == 297000000) {
  232. cts = 222750;
  233. break;
  234. }
  235. case 48000:
  236. case 96000:
  237. case 192000:
  238. switch (pixel_clk) {
  239. case 25200000:
  240. case 27000000:
  241. case 54000000:
  242. case 74250000:
  243. case 148500000:
  244. cts = pixel_clk / 1000;
  245. break;
  246. case 297000000:
  247. cts = 247500;
  248. break;
  249. /*
  250. * All other TMDS clocks are not supported by
  251. * DWC_hdmi_tx. The TMDS clocks divided or
  252. * multiplied by 1,001 coefficients are not
  253. * supported.
  254. */
  255. default:
  256. break;
  257. }
  258. break;
  259. case 44100:
  260. case 88200:
  261. case 176400:
  262. switch (pixel_clk) {
  263. case 25200000:
  264. cts = 28000;
  265. break;
  266. case 27000000:
  267. cts = 30000;
  268. break;
  269. case 54000000:
  270. cts = 60000;
  271. break;
  272. case 74250000:
  273. cts = 82500;
  274. break;
  275. case 148500000:
  276. cts = 165000;
  277. break;
  278. case 297000000:
  279. cts = 247500;
  280. break;
  281. default:
  282. break;
  283. }
  284. break;
  285. default:
  286. break;
  287. }
  288. if (ratio == 100)
  289. return cts;
  290. return (cts * ratio) / 100;
  291. }
  292. static void hdmi_set_clk_regenerator(struct dw_hdmi *hdmi,
  293. unsigned long pixel_clk, unsigned int sample_rate, unsigned int ratio)
  294. {
  295. unsigned int n, cts;
  296. n = hdmi_compute_n(sample_rate, pixel_clk, ratio);
  297. cts = hdmi_compute_cts(sample_rate, pixel_clk, ratio);
  298. if (!cts) {
  299. dev_err(hdmi->dev,
  300. "%s: pixel clock/sample rate not supported: %luMHz / %ukHz\n",
  301. __func__, pixel_clk, sample_rate);
  302. }
  303. dev_dbg(hdmi->dev, "%s: samplerate=%ukHz ratio=%d pixelclk=%luMHz N=%d cts=%d\n",
  304. __func__, sample_rate, ratio, pixel_clk, n, cts);
  305. spin_lock_irq(&hdmi->audio_lock);
  306. hdmi->audio_n = n;
  307. hdmi->audio_cts = cts;
  308. hdmi_set_cts_n(hdmi, cts, hdmi->audio_enable ? n : 0);
  309. spin_unlock_irq(&hdmi->audio_lock);
  310. }
  311. static void hdmi_init_clk_regenerator(struct dw_hdmi *hdmi)
  312. {
  313. mutex_lock(&hdmi->audio_mutex);
  314. hdmi_set_clk_regenerator(hdmi, 74250000, hdmi->sample_rate,
  315. hdmi->ratio);
  316. mutex_unlock(&hdmi->audio_mutex);
  317. }
  318. static void hdmi_clk_regenerator_update_pixel_clock(struct dw_hdmi *hdmi)
  319. {
  320. mutex_lock(&hdmi->audio_mutex);
  321. hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
  322. hdmi->sample_rate, hdmi->ratio);
  323. mutex_unlock(&hdmi->audio_mutex);
  324. }
  325. void dw_hdmi_set_sample_rate(struct dw_hdmi *hdmi, unsigned int rate)
  326. {
  327. mutex_lock(&hdmi->audio_mutex);
  328. hdmi->sample_rate = rate;
  329. hdmi_set_clk_regenerator(hdmi, hdmi->hdmi_data.video_mode.mpixelclock,
  330. hdmi->sample_rate, hdmi->ratio);
  331. mutex_unlock(&hdmi->audio_mutex);
  332. }
  333. EXPORT_SYMBOL_GPL(dw_hdmi_set_sample_rate);
  334. void dw_hdmi_audio_enable(struct dw_hdmi *hdmi)
  335. {
  336. unsigned long flags;
  337. spin_lock_irqsave(&hdmi->audio_lock, flags);
  338. hdmi->audio_enable = true;
  339. hdmi_set_cts_n(hdmi, hdmi->audio_cts, hdmi->audio_n);
  340. spin_unlock_irqrestore(&hdmi->audio_lock, flags);
  341. }
  342. EXPORT_SYMBOL_GPL(dw_hdmi_audio_enable);
  343. void dw_hdmi_audio_disable(struct dw_hdmi *hdmi)
  344. {
  345. unsigned long flags;
  346. spin_lock_irqsave(&hdmi->audio_lock, flags);
  347. hdmi->audio_enable = false;
  348. hdmi_set_cts_n(hdmi, hdmi->audio_cts, 0);
  349. spin_unlock_irqrestore(&hdmi->audio_lock, flags);
  350. }
  351. EXPORT_SYMBOL_GPL(dw_hdmi_audio_disable);
  352. /*
  353. * this submodule is responsible for the video data synchronization.
  354. * for example, for RGB 4:4:4 input, the data map is defined as
  355. * pin{47~40} <==> R[7:0]
  356. * pin{31~24} <==> G[7:0]
  357. * pin{15~8} <==> B[7:0]
  358. */
  359. static void hdmi_video_sample(struct dw_hdmi *hdmi)
  360. {
  361. int color_format = 0;
  362. u8 val;
  363. if (hdmi->hdmi_data.enc_in_format == RGB) {
  364. if (hdmi->hdmi_data.enc_color_depth == 8)
  365. color_format = 0x01;
  366. else if (hdmi->hdmi_data.enc_color_depth == 10)
  367. color_format = 0x03;
  368. else if (hdmi->hdmi_data.enc_color_depth == 12)
  369. color_format = 0x05;
  370. else if (hdmi->hdmi_data.enc_color_depth == 16)
  371. color_format = 0x07;
  372. else
  373. return;
  374. } else if (hdmi->hdmi_data.enc_in_format == YCBCR444) {
  375. if (hdmi->hdmi_data.enc_color_depth == 8)
  376. color_format = 0x09;
  377. else if (hdmi->hdmi_data.enc_color_depth == 10)
  378. color_format = 0x0B;
  379. else if (hdmi->hdmi_data.enc_color_depth == 12)
  380. color_format = 0x0D;
  381. else if (hdmi->hdmi_data.enc_color_depth == 16)
  382. color_format = 0x0F;
  383. else
  384. return;
  385. } else if (hdmi->hdmi_data.enc_in_format == YCBCR422_8BITS) {
  386. if (hdmi->hdmi_data.enc_color_depth == 8)
  387. color_format = 0x16;
  388. else if (hdmi->hdmi_data.enc_color_depth == 10)
  389. color_format = 0x14;
  390. else if (hdmi->hdmi_data.enc_color_depth == 12)
  391. color_format = 0x12;
  392. else
  393. return;
  394. }
  395. val = HDMI_TX_INVID0_INTERNAL_DE_GENERATOR_DISABLE |
  396. ((color_format << HDMI_TX_INVID0_VIDEO_MAPPING_OFFSET) &
  397. HDMI_TX_INVID0_VIDEO_MAPPING_MASK);
  398. hdmi_writeb(hdmi, val, HDMI_TX_INVID0);
  399. /* Enable TX stuffing: When DE is inactive, fix the output data to 0 */
  400. val = HDMI_TX_INSTUFFING_BDBDATA_STUFFING_ENABLE |
  401. HDMI_TX_INSTUFFING_RCRDATA_STUFFING_ENABLE |
  402. HDMI_TX_INSTUFFING_GYDATA_STUFFING_ENABLE;
  403. hdmi_writeb(hdmi, val, HDMI_TX_INSTUFFING);
  404. hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA0);
  405. hdmi_writeb(hdmi, 0x0, HDMI_TX_GYDATA1);
  406. hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA0);
  407. hdmi_writeb(hdmi, 0x0, HDMI_TX_RCRDATA1);
  408. hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA0);
  409. hdmi_writeb(hdmi, 0x0, HDMI_TX_BCBDATA1);
  410. }
  411. static int is_color_space_conversion(struct dw_hdmi *hdmi)
  412. {
  413. return hdmi->hdmi_data.enc_in_format != hdmi->hdmi_data.enc_out_format;
  414. }
  415. static int is_color_space_decimation(struct dw_hdmi *hdmi)
  416. {
  417. if (hdmi->hdmi_data.enc_out_format != YCBCR422_8BITS)
  418. return 0;
  419. if (hdmi->hdmi_data.enc_in_format == RGB ||
  420. hdmi->hdmi_data.enc_in_format == YCBCR444)
  421. return 1;
  422. return 0;
  423. }
  424. static int is_color_space_interpolation(struct dw_hdmi *hdmi)
  425. {
  426. if (hdmi->hdmi_data.enc_in_format != YCBCR422_8BITS)
  427. return 0;
  428. if (hdmi->hdmi_data.enc_out_format == RGB ||
  429. hdmi->hdmi_data.enc_out_format == YCBCR444)
  430. return 1;
  431. return 0;
  432. }
  433. static void dw_hdmi_update_csc_coeffs(struct dw_hdmi *hdmi)
  434. {
  435. const u16 (*csc_coeff)[3][4] = &csc_coeff_default;
  436. unsigned i;
  437. u32 csc_scale = 1;
  438. if (is_color_space_conversion(hdmi)) {
  439. if (hdmi->hdmi_data.enc_out_format == RGB) {
  440. if (hdmi->hdmi_data.colorimetry ==
  441. HDMI_COLORIMETRY_ITU_601)
  442. csc_coeff = &csc_coeff_rgb_out_eitu601;
  443. else
  444. csc_coeff = &csc_coeff_rgb_out_eitu709;
  445. } else if (hdmi->hdmi_data.enc_in_format == RGB) {
  446. if (hdmi->hdmi_data.colorimetry ==
  447. HDMI_COLORIMETRY_ITU_601)
  448. csc_coeff = &csc_coeff_rgb_in_eitu601;
  449. else
  450. csc_coeff = &csc_coeff_rgb_in_eitu709;
  451. csc_scale = 0;
  452. }
  453. }
  454. /* The CSC registers are sequential, alternating MSB then LSB */
  455. for (i = 0; i < ARRAY_SIZE(csc_coeff_default[0]); i++) {
  456. u16 coeff_a = (*csc_coeff)[0][i];
  457. u16 coeff_b = (*csc_coeff)[1][i];
  458. u16 coeff_c = (*csc_coeff)[2][i];
  459. hdmi_writeb(hdmi, coeff_a & 0xff, HDMI_CSC_COEF_A1_LSB + i * 2);
  460. hdmi_writeb(hdmi, coeff_a >> 8, HDMI_CSC_COEF_A1_MSB + i * 2);
  461. hdmi_writeb(hdmi, coeff_b & 0xff, HDMI_CSC_COEF_B1_LSB + i * 2);
  462. hdmi_writeb(hdmi, coeff_b >> 8, HDMI_CSC_COEF_B1_MSB + i * 2);
  463. hdmi_writeb(hdmi, coeff_c & 0xff, HDMI_CSC_COEF_C1_LSB + i * 2);
  464. hdmi_writeb(hdmi, coeff_c >> 8, HDMI_CSC_COEF_C1_MSB + i * 2);
  465. }
  466. hdmi_modb(hdmi, csc_scale, HDMI_CSC_SCALE_CSCSCALE_MASK,
  467. HDMI_CSC_SCALE);
  468. }
  469. static void hdmi_video_csc(struct dw_hdmi *hdmi)
  470. {
  471. int color_depth = 0;
  472. int interpolation = HDMI_CSC_CFG_INTMODE_DISABLE;
  473. int decimation = 0;
  474. /* YCC422 interpolation to 444 mode */
  475. if (is_color_space_interpolation(hdmi))
  476. interpolation = HDMI_CSC_CFG_INTMODE_CHROMA_INT_FORMULA1;
  477. else if (is_color_space_decimation(hdmi))
  478. decimation = HDMI_CSC_CFG_DECMODE_CHROMA_INT_FORMULA3;
  479. if (hdmi->hdmi_data.enc_color_depth == 8)
  480. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_24BPP;
  481. else if (hdmi->hdmi_data.enc_color_depth == 10)
  482. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_30BPP;
  483. else if (hdmi->hdmi_data.enc_color_depth == 12)
  484. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_36BPP;
  485. else if (hdmi->hdmi_data.enc_color_depth == 16)
  486. color_depth = HDMI_CSC_SCALE_CSC_COLORDE_PTH_48BPP;
  487. else
  488. return;
  489. /* Configure the CSC registers */
  490. hdmi_writeb(hdmi, interpolation | decimation, HDMI_CSC_CFG);
  491. hdmi_modb(hdmi, color_depth, HDMI_CSC_SCALE_CSC_COLORDE_PTH_MASK,
  492. HDMI_CSC_SCALE);
  493. dw_hdmi_update_csc_coeffs(hdmi);
  494. }
  495. /*
  496. * HDMI video packetizer is used to packetize the data.
  497. * for example, if input is YCC422 mode or repeater is used,
  498. * data should be repacked this module can be bypassed.
  499. */
  500. static void hdmi_video_packetize(struct dw_hdmi *hdmi)
  501. {
  502. unsigned int color_depth = 0;
  503. unsigned int remap_size = HDMI_VP_REMAP_YCC422_16bit;
  504. unsigned int output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_PP;
  505. struct hdmi_data_info *hdmi_data = &hdmi->hdmi_data;
  506. u8 val, vp_conf;
  507. if (hdmi_data->enc_out_format == RGB ||
  508. hdmi_data->enc_out_format == YCBCR444) {
  509. if (!hdmi_data->enc_color_depth) {
  510. output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
  511. } else if (hdmi_data->enc_color_depth == 8) {
  512. color_depth = 4;
  513. output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS;
  514. } else if (hdmi_data->enc_color_depth == 10) {
  515. color_depth = 5;
  516. } else if (hdmi_data->enc_color_depth == 12) {
  517. color_depth = 6;
  518. } else if (hdmi_data->enc_color_depth == 16) {
  519. color_depth = 7;
  520. } else {
  521. return;
  522. }
  523. } else if (hdmi_data->enc_out_format == YCBCR422_8BITS) {
  524. if (!hdmi_data->enc_color_depth ||
  525. hdmi_data->enc_color_depth == 8)
  526. remap_size = HDMI_VP_REMAP_YCC422_16bit;
  527. else if (hdmi_data->enc_color_depth == 10)
  528. remap_size = HDMI_VP_REMAP_YCC422_20bit;
  529. else if (hdmi_data->enc_color_depth == 12)
  530. remap_size = HDMI_VP_REMAP_YCC422_24bit;
  531. else
  532. return;
  533. output_select = HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422;
  534. } else {
  535. return;
  536. }
  537. /* set the packetizer registers */
  538. val = ((color_depth << HDMI_VP_PR_CD_COLOR_DEPTH_OFFSET) &
  539. HDMI_VP_PR_CD_COLOR_DEPTH_MASK) |
  540. ((hdmi_data->pix_repet_factor <<
  541. HDMI_VP_PR_CD_DESIRED_PR_FACTOR_OFFSET) &
  542. HDMI_VP_PR_CD_DESIRED_PR_FACTOR_MASK);
  543. hdmi_writeb(hdmi, val, HDMI_VP_PR_CD);
  544. hdmi_modb(hdmi, HDMI_VP_STUFF_PR_STUFFING_STUFFING_MODE,
  545. HDMI_VP_STUFF_PR_STUFFING_MASK, HDMI_VP_STUFF);
  546. /* Data from pixel repeater block */
  547. if (hdmi_data->pix_repet_factor > 1) {
  548. vp_conf = HDMI_VP_CONF_PR_EN_ENABLE |
  549. HDMI_VP_CONF_BYPASS_SELECT_PIX_REPEATER;
  550. } else { /* data from packetizer block */
  551. vp_conf = HDMI_VP_CONF_PR_EN_DISABLE |
  552. HDMI_VP_CONF_BYPASS_SELECT_VID_PACKETIZER;
  553. }
  554. hdmi_modb(hdmi, vp_conf,
  555. HDMI_VP_CONF_PR_EN_MASK |
  556. HDMI_VP_CONF_BYPASS_SELECT_MASK, HDMI_VP_CONF);
  557. hdmi_modb(hdmi, 1 << HDMI_VP_STUFF_IDEFAULT_PHASE_OFFSET,
  558. HDMI_VP_STUFF_IDEFAULT_PHASE_MASK, HDMI_VP_STUFF);
  559. hdmi_writeb(hdmi, remap_size, HDMI_VP_REMAP);
  560. if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_PP) {
  561. vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
  562. HDMI_VP_CONF_PP_EN_ENABLE |
  563. HDMI_VP_CONF_YCC422_EN_DISABLE;
  564. } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_YCC422) {
  565. vp_conf = HDMI_VP_CONF_BYPASS_EN_DISABLE |
  566. HDMI_VP_CONF_PP_EN_DISABLE |
  567. HDMI_VP_CONF_YCC422_EN_ENABLE;
  568. } else if (output_select == HDMI_VP_CONF_OUTPUT_SELECTOR_BYPASS) {
  569. vp_conf = HDMI_VP_CONF_BYPASS_EN_ENABLE |
  570. HDMI_VP_CONF_PP_EN_DISABLE |
  571. HDMI_VP_CONF_YCC422_EN_DISABLE;
  572. } else {
  573. return;
  574. }
  575. hdmi_modb(hdmi, vp_conf,
  576. HDMI_VP_CONF_BYPASS_EN_MASK | HDMI_VP_CONF_PP_EN_ENMASK |
  577. HDMI_VP_CONF_YCC422_EN_MASK, HDMI_VP_CONF);
  578. hdmi_modb(hdmi, HDMI_VP_STUFF_PP_STUFFING_STUFFING_MODE |
  579. HDMI_VP_STUFF_YCC422_STUFFING_STUFFING_MODE,
  580. HDMI_VP_STUFF_PP_STUFFING_MASK |
  581. HDMI_VP_STUFF_YCC422_STUFFING_MASK, HDMI_VP_STUFF);
  582. hdmi_modb(hdmi, output_select, HDMI_VP_CONF_OUTPUT_SELECTOR_MASK,
  583. HDMI_VP_CONF);
  584. }
  585. static inline void hdmi_phy_test_clear(struct dw_hdmi *hdmi,
  586. unsigned char bit)
  587. {
  588. hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLR_OFFSET,
  589. HDMI_PHY_TST0_TSTCLR_MASK, HDMI_PHY_TST0);
  590. }
  591. static inline void hdmi_phy_test_enable(struct dw_hdmi *hdmi,
  592. unsigned char bit)
  593. {
  594. hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTEN_OFFSET,
  595. HDMI_PHY_TST0_TSTEN_MASK, HDMI_PHY_TST0);
  596. }
  597. static inline void hdmi_phy_test_clock(struct dw_hdmi *hdmi,
  598. unsigned char bit)
  599. {
  600. hdmi_modb(hdmi, bit << HDMI_PHY_TST0_TSTCLK_OFFSET,
  601. HDMI_PHY_TST0_TSTCLK_MASK, HDMI_PHY_TST0);
  602. }
  603. static inline void hdmi_phy_test_din(struct dw_hdmi *hdmi,
  604. unsigned char bit)
  605. {
  606. hdmi_writeb(hdmi, bit, HDMI_PHY_TST1);
  607. }
  608. static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
  609. unsigned char bit)
  610. {
  611. hdmi_writeb(hdmi, bit, HDMI_PHY_TST2);
  612. }
  613. static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
  614. {
  615. u32 val;
  616. while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
  617. if (msec-- == 0)
  618. return false;
  619. udelay(1000);
  620. }
  621. hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
  622. return true;
  623. }
  624. static void __hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
  625. unsigned char addr)
  626. {
  627. hdmi_writeb(hdmi, 0xFF, HDMI_IH_I2CMPHY_STAT0);
  628. hdmi_writeb(hdmi, addr, HDMI_PHY_I2CM_ADDRESS_ADDR);
  629. hdmi_writeb(hdmi, (unsigned char)(data >> 8),
  630. HDMI_PHY_I2CM_DATAO_1_ADDR);
  631. hdmi_writeb(hdmi, (unsigned char)(data >> 0),
  632. HDMI_PHY_I2CM_DATAO_0_ADDR);
  633. hdmi_writeb(hdmi, HDMI_PHY_I2CM_OPERATION_ADDR_WRITE,
  634. HDMI_PHY_I2CM_OPERATION_ADDR);
  635. hdmi_phy_wait_i2c_done(hdmi, 1000);
  636. }
  637. static int hdmi_phy_i2c_write(struct dw_hdmi *hdmi, unsigned short data,
  638. unsigned char addr)
  639. {
  640. __hdmi_phy_i2c_write(hdmi, data, addr);
  641. return 0;
  642. }
  643. static void dw_hdmi_phy_enable_powerdown(struct dw_hdmi *hdmi, bool enable)
  644. {
  645. hdmi_mask_writeb(hdmi, !enable, HDMI_PHY_CONF0,
  646. HDMI_PHY_CONF0_PDZ_OFFSET,
  647. HDMI_PHY_CONF0_PDZ_MASK);
  648. }
  649. static void dw_hdmi_phy_enable_tmds(struct dw_hdmi *hdmi, u8 enable)
  650. {
  651. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  652. HDMI_PHY_CONF0_ENTMDS_OFFSET,
  653. HDMI_PHY_CONF0_ENTMDS_MASK);
  654. }
  655. static void dw_hdmi_phy_enable_spare(struct dw_hdmi *hdmi, u8 enable)
  656. {
  657. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  658. HDMI_PHY_CONF0_SPARECTRL_OFFSET,
  659. HDMI_PHY_CONF0_SPARECTRL_MASK);
  660. }
  661. static void dw_hdmi_phy_gen2_pddq(struct dw_hdmi *hdmi, u8 enable)
  662. {
  663. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  664. HDMI_PHY_CONF0_GEN2_PDDQ_OFFSET,
  665. HDMI_PHY_CONF0_GEN2_PDDQ_MASK);
  666. }
  667. static void dw_hdmi_phy_gen2_txpwron(struct dw_hdmi *hdmi, u8 enable)
  668. {
  669. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  670. HDMI_PHY_CONF0_GEN2_TXPWRON_OFFSET,
  671. HDMI_PHY_CONF0_GEN2_TXPWRON_MASK);
  672. }
  673. static void dw_hdmi_phy_sel_data_en_pol(struct dw_hdmi *hdmi, u8 enable)
  674. {
  675. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  676. HDMI_PHY_CONF0_SELDATAENPOL_OFFSET,
  677. HDMI_PHY_CONF0_SELDATAENPOL_MASK);
  678. }
  679. static void dw_hdmi_phy_sel_interface_control(struct dw_hdmi *hdmi, u8 enable)
  680. {
  681. hdmi_mask_writeb(hdmi, enable, HDMI_PHY_CONF0,
  682. HDMI_PHY_CONF0_SELDIPIF_OFFSET,
  683. HDMI_PHY_CONF0_SELDIPIF_MASK);
  684. }
  685. static int hdmi_phy_configure(struct dw_hdmi *hdmi, unsigned char prep,
  686. unsigned char res, int cscon)
  687. {
  688. unsigned res_idx;
  689. u8 val, msec;
  690. const struct dw_hdmi_plat_data *pdata = hdmi->plat_data;
  691. const struct dw_hdmi_mpll_config *mpll_config = pdata->mpll_cfg;
  692. const struct dw_hdmi_curr_ctrl *curr_ctrl = pdata->cur_ctr;
  693. const struct dw_hdmi_phy_config *phy_config = pdata->phy_config;
  694. if (prep)
  695. return -EINVAL;
  696. switch (res) {
  697. case 0: /* color resolution 0 is 8 bit colour depth */
  698. case 8:
  699. res_idx = DW_HDMI_RES_8;
  700. break;
  701. case 10:
  702. res_idx = DW_HDMI_RES_10;
  703. break;
  704. case 12:
  705. res_idx = DW_HDMI_RES_12;
  706. break;
  707. default:
  708. return -EINVAL;
  709. }
  710. /* PLL/MPLL Cfg - always match on final entry */
  711. for (; mpll_config->mpixelclock != ~0UL; mpll_config++)
  712. if (hdmi->hdmi_data.video_mode.mpixelclock <=
  713. mpll_config->mpixelclock)
  714. break;
  715. for (; curr_ctrl->mpixelclock != ~0UL; curr_ctrl++)
  716. if (hdmi->hdmi_data.video_mode.mpixelclock <=
  717. curr_ctrl->mpixelclock)
  718. break;
  719. for (; phy_config->mpixelclock != ~0UL; phy_config++)
  720. if (hdmi->hdmi_data.video_mode.mpixelclock <=
  721. phy_config->mpixelclock)
  722. break;
  723. if (mpll_config->mpixelclock == ~0UL ||
  724. curr_ctrl->mpixelclock == ~0UL ||
  725. phy_config->mpixelclock == ~0UL) {
  726. dev_err(hdmi->dev, "Pixel clock %d - unsupported by HDMI\n",
  727. hdmi->hdmi_data.video_mode.mpixelclock);
  728. return -EINVAL;
  729. }
  730. /* Enable csc path */
  731. if (cscon)
  732. val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_IN_PATH;
  733. else
  734. val = HDMI_MC_FLOWCTRL_FEED_THROUGH_OFF_CSC_BYPASS;
  735. hdmi_writeb(hdmi, val, HDMI_MC_FLOWCTRL);
  736. /* gen2 tx power off */
  737. dw_hdmi_phy_gen2_txpwron(hdmi, 0);
  738. /* gen2 pddq */
  739. dw_hdmi_phy_gen2_pddq(hdmi, 1);
  740. /* PHY reset */
  741. hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_DEASSERT, HDMI_MC_PHYRSTZ);
  742. hdmi_writeb(hdmi, HDMI_MC_PHYRSTZ_ASSERT, HDMI_MC_PHYRSTZ);
  743. hdmi_writeb(hdmi, HDMI_MC_HEACPHY_RST_ASSERT, HDMI_MC_HEACPHY_RST);
  744. hdmi_phy_test_clear(hdmi, 1);
  745. hdmi_writeb(hdmi, HDMI_PHY_I2CM_SLAVE_ADDR_PHY_GEN2,
  746. HDMI_PHY_I2CM_SLAVE_ADDR);
  747. hdmi_phy_test_clear(hdmi, 0);
  748. hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].cpce, 0x06);
  749. hdmi_phy_i2c_write(hdmi, mpll_config->res[res_idx].gmp, 0x15);
  750. /* CURRCTRL */
  751. hdmi_phy_i2c_write(hdmi, curr_ctrl->curr[res_idx], 0x10);
  752. hdmi_phy_i2c_write(hdmi, 0x0000, 0x13); /* PLLPHBYCTRL */
  753. hdmi_phy_i2c_write(hdmi, 0x0006, 0x17);
  754. hdmi_phy_i2c_write(hdmi, phy_config->term, 0x19); /* TXTERM */
  755. hdmi_phy_i2c_write(hdmi, phy_config->sym_ctr, 0x09); /* CKSYMTXCTRL */
  756. hdmi_phy_i2c_write(hdmi, phy_config->vlev_ctr, 0x0E); /* VLEVCTRL */
  757. /* REMOVE CLK TERM */
  758. hdmi_phy_i2c_write(hdmi, 0x8000, 0x05); /* CKCALCTRL */
  759. dw_hdmi_phy_enable_powerdown(hdmi, false);
  760. /* toggle TMDS enable */
  761. dw_hdmi_phy_enable_tmds(hdmi, 0);
  762. dw_hdmi_phy_enable_tmds(hdmi, 1);
  763. /* gen2 tx power on */
  764. dw_hdmi_phy_gen2_txpwron(hdmi, 1);
  765. dw_hdmi_phy_gen2_pddq(hdmi, 0);
  766. if (hdmi->dev_type == RK3288_HDMI)
  767. dw_hdmi_phy_enable_spare(hdmi, 1);
  768. /*Wait for PHY PLL lock */
  769. msec = 5;
  770. do {
  771. val = hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_TX_PHY_LOCK;
  772. if (!val)
  773. break;
  774. if (msec == 0) {
  775. dev_err(hdmi->dev, "PHY PLL not locked\n");
  776. return -ETIMEDOUT;
  777. }
  778. udelay(1000);
  779. msec--;
  780. } while (1);
  781. return 0;
  782. }
  783. static int dw_hdmi_phy_init(struct dw_hdmi *hdmi)
  784. {
  785. int i, ret;
  786. bool cscon;
  787. /*check csc whether needed activated in HDMI mode */
  788. cscon = hdmi->sink_is_hdmi && is_color_space_conversion(hdmi);
  789. /* HDMI Phy spec says to do the phy initialization sequence twice */
  790. for (i = 0; i < 2; i++) {
  791. dw_hdmi_phy_sel_data_en_pol(hdmi, 1);
  792. dw_hdmi_phy_sel_interface_control(hdmi, 0);
  793. dw_hdmi_phy_enable_tmds(hdmi, 0);
  794. dw_hdmi_phy_enable_powerdown(hdmi, true);
  795. /* Enable CSC */
  796. ret = hdmi_phy_configure(hdmi, 0, 8, cscon);
  797. if (ret)
  798. return ret;
  799. }
  800. hdmi->phy_enabled = true;
  801. return 0;
  802. }
  803. static void hdmi_tx_hdcp_config(struct dw_hdmi *hdmi)
  804. {
  805. u8 de;
  806. if (hdmi->hdmi_data.video_mode.mdataenablepolarity)
  807. de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_HIGH;
  808. else
  809. de = HDMI_A_VIDPOLCFG_DATAENPOL_ACTIVE_LOW;
  810. /* disable rx detect */
  811. hdmi_modb(hdmi, HDMI_A_HDCPCFG0_RXDETECT_DISABLE,
  812. HDMI_A_HDCPCFG0_RXDETECT_MASK, HDMI_A_HDCPCFG0);
  813. hdmi_modb(hdmi, de, HDMI_A_VIDPOLCFG_DATAENPOL_MASK, HDMI_A_VIDPOLCFG);
  814. hdmi_modb(hdmi, HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_DISABLE,
  815. HDMI_A_HDCPCFG1_ENCRYPTIONDISABLE_MASK, HDMI_A_HDCPCFG1);
  816. }
  817. static void hdmi_config_AVI(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
  818. {
  819. struct hdmi_avi_infoframe frame;
  820. u8 val;
  821. /* Initialise info frame from DRM mode */
  822. drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  823. if (hdmi->hdmi_data.enc_out_format == YCBCR444)
  824. frame.colorspace = HDMI_COLORSPACE_YUV444;
  825. else if (hdmi->hdmi_data.enc_out_format == YCBCR422_8BITS)
  826. frame.colorspace = HDMI_COLORSPACE_YUV422;
  827. else
  828. frame.colorspace = HDMI_COLORSPACE_RGB;
  829. /* Set up colorimetry */
  830. if (hdmi->hdmi_data.enc_out_format == XVYCC444) {
  831. frame.colorimetry = HDMI_COLORIMETRY_EXTENDED;
  832. if (hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_601)
  833. frame.extended_colorimetry =
  834. HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
  835. else /*hdmi->hdmi_data.colorimetry == HDMI_COLORIMETRY_ITU_709*/
  836. frame.extended_colorimetry =
  837. HDMI_EXTENDED_COLORIMETRY_XV_YCC_709;
  838. } else if (hdmi->hdmi_data.enc_out_format != RGB) {
  839. frame.colorimetry = hdmi->hdmi_data.colorimetry;
  840. frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
  841. } else { /* Carries no data */
  842. frame.colorimetry = HDMI_COLORIMETRY_NONE;
  843. frame.extended_colorimetry = HDMI_EXTENDED_COLORIMETRY_XV_YCC_601;
  844. }
  845. frame.scan_mode = HDMI_SCAN_MODE_NONE;
  846. /*
  847. * The Designware IP uses a different byte format from standard
  848. * AVI info frames, though generally the bits are in the correct
  849. * bytes.
  850. */
  851. /*
  852. * AVI data byte 1 differences: Colorspace in bits 4,5 rather than 5,6,
  853. * active aspect present in bit 6 rather than 4.
  854. */
  855. val = (frame.colorspace & 3) << 4 | (frame.scan_mode & 0x3);
  856. if (frame.active_aspect & 15)
  857. val |= HDMI_FC_AVICONF0_ACTIVE_FMT_INFO_PRESENT;
  858. if (frame.top_bar || frame.bottom_bar)
  859. val |= HDMI_FC_AVICONF0_BAR_DATA_HORIZ_BAR;
  860. if (frame.left_bar || frame.right_bar)
  861. val |= HDMI_FC_AVICONF0_BAR_DATA_VERT_BAR;
  862. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF0);
  863. /* AVI data byte 2 differences: none */
  864. val = ((frame.colorimetry & 0x3) << 6) |
  865. ((frame.picture_aspect & 0x3) << 4) |
  866. (frame.active_aspect & 0xf);
  867. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF1);
  868. /* AVI data byte 3 differences: none */
  869. val = ((frame.extended_colorimetry & 0x7) << 4) |
  870. ((frame.quantization_range & 0x3) << 2) |
  871. (frame.nups & 0x3);
  872. if (frame.itc)
  873. val |= HDMI_FC_AVICONF2_IT_CONTENT_VALID;
  874. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF2);
  875. /* AVI data byte 4 differences: none */
  876. val = frame.video_code & 0x7f;
  877. hdmi_writeb(hdmi, val, HDMI_FC_AVIVID);
  878. /* AVI Data Byte 5- set up input and output pixel repetition */
  879. val = (((hdmi->hdmi_data.video_mode.mpixelrepetitioninput + 1) <<
  880. HDMI_FC_PRCONF_INCOMING_PR_FACTOR_OFFSET) &
  881. HDMI_FC_PRCONF_INCOMING_PR_FACTOR_MASK) |
  882. ((hdmi->hdmi_data.video_mode.mpixelrepetitionoutput <<
  883. HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_OFFSET) &
  884. HDMI_FC_PRCONF_OUTPUT_PR_FACTOR_MASK);
  885. hdmi_writeb(hdmi, val, HDMI_FC_PRCONF);
  886. /*
  887. * AVI data byte 5 differences: content type in 0,1 rather than 4,5,
  888. * ycc range in bits 2,3 rather than 6,7
  889. */
  890. val = ((frame.ycc_quantization_range & 0x3) << 2) |
  891. (frame.content_type & 0x3);
  892. hdmi_writeb(hdmi, val, HDMI_FC_AVICONF3);
  893. /* AVI Data Bytes 6-13 */
  894. hdmi_writeb(hdmi, frame.top_bar & 0xff, HDMI_FC_AVIETB0);
  895. hdmi_writeb(hdmi, (frame.top_bar >> 8) & 0xff, HDMI_FC_AVIETB1);
  896. hdmi_writeb(hdmi, frame.bottom_bar & 0xff, HDMI_FC_AVISBB0);
  897. hdmi_writeb(hdmi, (frame.bottom_bar >> 8) & 0xff, HDMI_FC_AVISBB1);
  898. hdmi_writeb(hdmi, frame.left_bar & 0xff, HDMI_FC_AVIELB0);
  899. hdmi_writeb(hdmi, (frame.left_bar >> 8) & 0xff, HDMI_FC_AVIELB1);
  900. hdmi_writeb(hdmi, frame.right_bar & 0xff, HDMI_FC_AVISRB0);
  901. hdmi_writeb(hdmi, (frame.right_bar >> 8) & 0xff, HDMI_FC_AVISRB1);
  902. }
  903. static void hdmi_av_composer(struct dw_hdmi *hdmi,
  904. const struct drm_display_mode *mode)
  905. {
  906. u8 inv_val;
  907. struct hdmi_vmode *vmode = &hdmi->hdmi_data.video_mode;
  908. int hblank, vblank, h_de_hs, v_de_vs, hsync_len, vsync_len;
  909. vmode->mpixelclock = mode->clock * 1000;
  910. dev_dbg(hdmi->dev, "final pixclk = %d\n", vmode->mpixelclock);
  911. /* Set up HDMI_FC_INVIDCONF */
  912. inv_val = (hdmi->hdmi_data.hdcp_enable ?
  913. HDMI_FC_INVIDCONF_HDCP_KEEPOUT_ACTIVE :
  914. HDMI_FC_INVIDCONF_HDCP_KEEPOUT_INACTIVE);
  915. inv_val |= mode->flags & DRM_MODE_FLAG_PVSYNC ?
  916. HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_HIGH :
  917. HDMI_FC_INVIDCONF_VSYNC_IN_POLARITY_ACTIVE_LOW;
  918. inv_val |= mode->flags & DRM_MODE_FLAG_PHSYNC ?
  919. HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_HIGH :
  920. HDMI_FC_INVIDCONF_HSYNC_IN_POLARITY_ACTIVE_LOW;
  921. inv_val |= (vmode->mdataenablepolarity ?
  922. HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_HIGH :
  923. HDMI_FC_INVIDCONF_DE_IN_POLARITY_ACTIVE_LOW);
  924. if (hdmi->vic == 39)
  925. inv_val |= HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH;
  926. else
  927. inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
  928. HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_HIGH :
  929. HDMI_FC_INVIDCONF_R_V_BLANK_IN_OSC_ACTIVE_LOW;
  930. inv_val |= mode->flags & DRM_MODE_FLAG_INTERLACE ?
  931. HDMI_FC_INVIDCONF_IN_I_P_INTERLACED :
  932. HDMI_FC_INVIDCONF_IN_I_P_PROGRESSIVE;
  933. inv_val |= hdmi->sink_is_hdmi ?
  934. HDMI_FC_INVIDCONF_DVI_MODEZ_HDMI_MODE :
  935. HDMI_FC_INVIDCONF_DVI_MODEZ_DVI_MODE;
  936. hdmi_writeb(hdmi, inv_val, HDMI_FC_INVIDCONF);
  937. /* Set up horizontal active pixel width */
  938. hdmi_writeb(hdmi, mode->hdisplay >> 8, HDMI_FC_INHACTV1);
  939. hdmi_writeb(hdmi, mode->hdisplay, HDMI_FC_INHACTV0);
  940. /* Set up vertical active lines */
  941. hdmi_writeb(hdmi, mode->vdisplay >> 8, HDMI_FC_INVACTV1);
  942. hdmi_writeb(hdmi, mode->vdisplay, HDMI_FC_INVACTV0);
  943. /* Set up horizontal blanking pixel region width */
  944. hblank = mode->htotal - mode->hdisplay;
  945. hdmi_writeb(hdmi, hblank >> 8, HDMI_FC_INHBLANK1);
  946. hdmi_writeb(hdmi, hblank, HDMI_FC_INHBLANK0);
  947. /* Set up vertical blanking pixel region width */
  948. vblank = mode->vtotal - mode->vdisplay;
  949. hdmi_writeb(hdmi, vblank, HDMI_FC_INVBLANK);
  950. /* Set up HSYNC active edge delay width (in pixel clks) */
  951. h_de_hs = mode->hsync_start - mode->hdisplay;
  952. hdmi_writeb(hdmi, h_de_hs >> 8, HDMI_FC_HSYNCINDELAY1);
  953. hdmi_writeb(hdmi, h_de_hs, HDMI_FC_HSYNCINDELAY0);
  954. /* Set up VSYNC active edge delay (in lines) */
  955. v_de_vs = mode->vsync_start - mode->vdisplay;
  956. hdmi_writeb(hdmi, v_de_vs, HDMI_FC_VSYNCINDELAY);
  957. /* Set up HSYNC active pulse width (in pixel clks) */
  958. hsync_len = mode->hsync_end - mode->hsync_start;
  959. hdmi_writeb(hdmi, hsync_len >> 8, HDMI_FC_HSYNCINWIDTH1);
  960. hdmi_writeb(hdmi, hsync_len, HDMI_FC_HSYNCINWIDTH0);
  961. /* Set up VSYNC active edge delay (in lines) */
  962. vsync_len = mode->vsync_end - mode->vsync_start;
  963. hdmi_writeb(hdmi, vsync_len, HDMI_FC_VSYNCINWIDTH);
  964. }
  965. static void dw_hdmi_phy_disable(struct dw_hdmi *hdmi)
  966. {
  967. if (!hdmi->phy_enabled)
  968. return;
  969. dw_hdmi_phy_enable_tmds(hdmi, 0);
  970. dw_hdmi_phy_enable_powerdown(hdmi, true);
  971. hdmi->phy_enabled = false;
  972. }
  973. /* HDMI Initialization Step B.4 */
  974. static void dw_hdmi_enable_video_path(struct dw_hdmi *hdmi)
  975. {
  976. u8 clkdis;
  977. /* control period minimum duration */
  978. hdmi_writeb(hdmi, 12, HDMI_FC_CTRLDUR);
  979. hdmi_writeb(hdmi, 32, HDMI_FC_EXCTRLDUR);
  980. hdmi_writeb(hdmi, 1, HDMI_FC_EXCTRLSPAC);
  981. /* Set to fill TMDS data channels */
  982. hdmi_writeb(hdmi, 0x0B, HDMI_FC_CH0PREAM);
  983. hdmi_writeb(hdmi, 0x16, HDMI_FC_CH1PREAM);
  984. hdmi_writeb(hdmi, 0x21, HDMI_FC_CH2PREAM);
  985. /* Enable pixel clock and tmds data path */
  986. clkdis = 0x7F;
  987. clkdis &= ~HDMI_MC_CLKDIS_PIXELCLK_DISABLE;
  988. hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
  989. clkdis &= ~HDMI_MC_CLKDIS_TMDSCLK_DISABLE;
  990. hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
  991. /* Enable csc path */
  992. if (is_color_space_conversion(hdmi)) {
  993. clkdis &= ~HDMI_MC_CLKDIS_CSCCLK_DISABLE;
  994. hdmi_writeb(hdmi, clkdis, HDMI_MC_CLKDIS);
  995. }
  996. }
  997. static void hdmi_enable_audio_clk(struct dw_hdmi *hdmi)
  998. {
  999. hdmi_modb(hdmi, 0, HDMI_MC_CLKDIS_AUDCLK_DISABLE, HDMI_MC_CLKDIS);
  1000. }
  1001. /* Workaround to clear the overflow condition */
  1002. static void dw_hdmi_clear_overflow(struct dw_hdmi *hdmi)
  1003. {
  1004. int count;
  1005. u8 val;
  1006. /* TMDS software reset */
  1007. hdmi_writeb(hdmi, (u8)~HDMI_MC_SWRSTZ_TMDSSWRST_REQ, HDMI_MC_SWRSTZ);
  1008. val = hdmi_readb(hdmi, HDMI_FC_INVIDCONF);
  1009. if (hdmi->dev_type == IMX6DL_HDMI) {
  1010. hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
  1011. return;
  1012. }
  1013. for (count = 0; count < 4; count++)
  1014. hdmi_writeb(hdmi, val, HDMI_FC_INVIDCONF);
  1015. }
  1016. static void hdmi_enable_overflow_interrupts(struct dw_hdmi *hdmi)
  1017. {
  1018. hdmi_writeb(hdmi, 0, HDMI_FC_MASK2);
  1019. hdmi_writeb(hdmi, 0, HDMI_IH_MUTE_FC_STAT2);
  1020. }
  1021. static void hdmi_disable_overflow_interrupts(struct dw_hdmi *hdmi)
  1022. {
  1023. hdmi_writeb(hdmi, HDMI_IH_MUTE_FC_STAT2_OVERFLOW_MASK,
  1024. HDMI_IH_MUTE_FC_STAT2);
  1025. }
  1026. static int dw_hdmi_setup(struct dw_hdmi *hdmi, struct drm_display_mode *mode)
  1027. {
  1028. int ret;
  1029. hdmi_disable_overflow_interrupts(hdmi);
  1030. hdmi->vic = drm_match_cea_mode(mode);
  1031. if (!hdmi->vic) {
  1032. dev_dbg(hdmi->dev, "Non-CEA mode used in HDMI\n");
  1033. } else {
  1034. dev_dbg(hdmi->dev, "CEA mode used vic=%d\n", hdmi->vic);
  1035. }
  1036. if ((hdmi->vic == 6) || (hdmi->vic == 7) ||
  1037. (hdmi->vic == 21) || (hdmi->vic == 22) ||
  1038. (hdmi->vic == 2) || (hdmi->vic == 3) ||
  1039. (hdmi->vic == 17) || (hdmi->vic == 18))
  1040. hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_601;
  1041. else
  1042. hdmi->hdmi_data.colorimetry = HDMI_COLORIMETRY_ITU_709;
  1043. hdmi->hdmi_data.video_mode.mpixelrepetitionoutput = 0;
  1044. hdmi->hdmi_data.video_mode.mpixelrepetitioninput = 0;
  1045. /* TODO: Get input format from IPU (via FB driver interface) */
  1046. hdmi->hdmi_data.enc_in_format = RGB;
  1047. hdmi->hdmi_data.enc_out_format = RGB;
  1048. hdmi->hdmi_data.enc_color_depth = 8;
  1049. hdmi->hdmi_data.pix_repet_factor = 0;
  1050. hdmi->hdmi_data.hdcp_enable = 0;
  1051. hdmi->hdmi_data.video_mode.mdataenablepolarity = true;
  1052. /* HDMI Initialization Step B.1 */
  1053. hdmi_av_composer(hdmi, mode);
  1054. /* HDMI Initializateion Step B.2 */
  1055. ret = dw_hdmi_phy_init(hdmi);
  1056. if (ret)
  1057. return ret;
  1058. /* HDMI Initialization Step B.3 */
  1059. dw_hdmi_enable_video_path(hdmi);
  1060. if (hdmi->sink_has_audio) {
  1061. dev_dbg(hdmi->dev, "sink has audio support\n");
  1062. /* HDMI Initialization Step E - Configure audio */
  1063. hdmi_clk_regenerator_update_pixel_clock(hdmi);
  1064. hdmi_enable_audio_clk(hdmi);
  1065. }
  1066. /* not for DVI mode */
  1067. if (hdmi->sink_is_hdmi) {
  1068. dev_dbg(hdmi->dev, "%s HDMI mode\n", __func__);
  1069. /* HDMI Initialization Step F - Configure AVI InfoFrame */
  1070. hdmi_config_AVI(hdmi, mode);
  1071. } else {
  1072. dev_dbg(hdmi->dev, "%s DVI mode\n", __func__);
  1073. }
  1074. hdmi_video_packetize(hdmi);
  1075. hdmi_video_csc(hdmi);
  1076. hdmi_video_sample(hdmi);
  1077. hdmi_tx_hdcp_config(hdmi);
  1078. dw_hdmi_clear_overflow(hdmi);
  1079. if (hdmi->cable_plugin && hdmi->sink_is_hdmi)
  1080. hdmi_enable_overflow_interrupts(hdmi);
  1081. return 0;
  1082. }
  1083. /* Wait until we are registered to enable interrupts */
  1084. static int dw_hdmi_fb_registered(struct dw_hdmi *hdmi)
  1085. {
  1086. hdmi_writeb(hdmi, HDMI_PHY_I2CM_INT_ADDR_DONE_POL,
  1087. HDMI_PHY_I2CM_INT_ADDR);
  1088. hdmi_writeb(hdmi, HDMI_PHY_I2CM_CTLINT_ADDR_NAC_POL |
  1089. HDMI_PHY_I2CM_CTLINT_ADDR_ARBITRATION_POL,
  1090. HDMI_PHY_I2CM_CTLINT_ADDR);
  1091. /* enable cable hot plug irq */
  1092. hdmi_writeb(hdmi, (u8)~HDMI_PHY_HPD, HDMI_PHY_MASK0);
  1093. /* Clear Hotplug interrupts */
  1094. hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD, HDMI_IH_PHY_STAT0);
  1095. return 0;
  1096. }
  1097. static void initialize_hdmi_ih_mutes(struct dw_hdmi *hdmi)
  1098. {
  1099. u8 ih_mute;
  1100. /*
  1101. * Boot up defaults are:
  1102. * HDMI_IH_MUTE = 0x03 (disabled)
  1103. * HDMI_IH_MUTE_* = 0x00 (enabled)
  1104. *
  1105. * Disable top level interrupt bits in HDMI block
  1106. */
  1107. ih_mute = hdmi_readb(hdmi, HDMI_IH_MUTE) |
  1108. HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
  1109. HDMI_IH_MUTE_MUTE_ALL_INTERRUPT;
  1110. hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
  1111. /* by default mask all interrupts */
  1112. hdmi_writeb(hdmi, 0xff, HDMI_VP_MASK);
  1113. hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK0);
  1114. hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK1);
  1115. hdmi_writeb(hdmi, 0xff, HDMI_FC_MASK2);
  1116. hdmi_writeb(hdmi, 0xff, HDMI_PHY_MASK0);
  1117. hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_INT_ADDR);
  1118. hdmi_writeb(hdmi, 0xff, HDMI_PHY_I2CM_CTLINT_ADDR);
  1119. hdmi_writeb(hdmi, 0xff, HDMI_AUD_INT);
  1120. hdmi_writeb(hdmi, 0xff, HDMI_AUD_SPDIFINT);
  1121. hdmi_writeb(hdmi, 0xff, HDMI_AUD_HBR_MASK);
  1122. hdmi_writeb(hdmi, 0xff, HDMI_GP_MASK);
  1123. hdmi_writeb(hdmi, 0xff, HDMI_A_APIINTMSK);
  1124. hdmi_writeb(hdmi, 0xff, HDMI_CEC_MASK);
  1125. hdmi_writeb(hdmi, 0xff, HDMI_I2CM_INT);
  1126. hdmi_writeb(hdmi, 0xff, HDMI_I2CM_CTLINT);
  1127. /* Disable interrupts in the IH_MUTE_* registers */
  1128. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT0);
  1129. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT1);
  1130. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_FC_STAT2);
  1131. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AS_STAT0);
  1132. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_PHY_STAT0);
  1133. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CM_STAT0);
  1134. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_CEC_STAT0);
  1135. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_VP_STAT0);
  1136. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_I2CMPHY_STAT0);
  1137. hdmi_writeb(hdmi, 0xff, HDMI_IH_MUTE_AHBDMAAUD_STAT0);
  1138. /* Enable top level interrupt bits in HDMI block */
  1139. ih_mute &= ~(HDMI_IH_MUTE_MUTE_WAKEUP_INTERRUPT |
  1140. HDMI_IH_MUTE_MUTE_ALL_INTERRUPT);
  1141. hdmi_writeb(hdmi, ih_mute, HDMI_IH_MUTE);
  1142. }
  1143. static void dw_hdmi_poweron(struct dw_hdmi *hdmi)
  1144. {
  1145. dw_hdmi_setup(hdmi, &hdmi->previous_mode);
  1146. }
  1147. static void dw_hdmi_poweroff(struct dw_hdmi *hdmi)
  1148. {
  1149. dw_hdmi_phy_disable(hdmi);
  1150. }
  1151. static void dw_hdmi_bridge_mode_set(struct drm_bridge *bridge,
  1152. struct drm_display_mode *orig_mode,
  1153. struct drm_display_mode *mode)
  1154. {
  1155. struct dw_hdmi *hdmi = bridge->driver_private;
  1156. mutex_lock(&hdmi->mutex);
  1157. /* Store the display mode for plugin/DKMS poweron events */
  1158. memcpy(&hdmi->previous_mode, mode, sizeof(hdmi->previous_mode));
  1159. mutex_unlock(&hdmi->mutex);
  1160. }
  1161. static bool dw_hdmi_bridge_mode_fixup(struct drm_bridge *bridge,
  1162. const struct drm_display_mode *mode,
  1163. struct drm_display_mode *adjusted_mode)
  1164. {
  1165. return true;
  1166. }
  1167. static void dw_hdmi_bridge_disable(struct drm_bridge *bridge)
  1168. {
  1169. struct dw_hdmi *hdmi = bridge->driver_private;
  1170. mutex_lock(&hdmi->mutex);
  1171. hdmi->disabled = true;
  1172. dw_hdmi_poweroff(hdmi);
  1173. mutex_unlock(&hdmi->mutex);
  1174. }
  1175. static void dw_hdmi_bridge_enable(struct drm_bridge *bridge)
  1176. {
  1177. struct dw_hdmi *hdmi = bridge->driver_private;
  1178. mutex_lock(&hdmi->mutex);
  1179. dw_hdmi_poweron(hdmi);
  1180. hdmi->disabled = false;
  1181. mutex_unlock(&hdmi->mutex);
  1182. }
  1183. static void dw_hdmi_bridge_nop(struct drm_bridge *bridge)
  1184. {
  1185. /* do nothing */
  1186. }
  1187. static enum drm_connector_status
  1188. dw_hdmi_connector_detect(struct drm_connector *connector, bool force)
  1189. {
  1190. struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
  1191. connector);
  1192. return hdmi_readb(hdmi, HDMI_PHY_STAT0) & HDMI_PHY_HPD ?
  1193. connector_status_connected : connector_status_disconnected;
  1194. }
  1195. static int dw_hdmi_connector_get_modes(struct drm_connector *connector)
  1196. {
  1197. struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
  1198. connector);
  1199. struct edid *edid;
  1200. int ret = 0;
  1201. if (!hdmi->ddc)
  1202. return 0;
  1203. edid = drm_get_edid(connector, hdmi->ddc);
  1204. if (edid) {
  1205. dev_dbg(hdmi->dev, "got edid: width[%d] x height[%d]\n",
  1206. edid->width_cm, edid->height_cm);
  1207. hdmi->sink_is_hdmi = drm_detect_hdmi_monitor(edid);
  1208. hdmi->sink_has_audio = drm_detect_monitor_audio(edid);
  1209. drm_mode_connector_update_edid_property(connector, edid);
  1210. ret = drm_add_edid_modes(connector, edid);
  1211. kfree(edid);
  1212. } else {
  1213. dev_dbg(hdmi->dev, "failed to get edid\n");
  1214. }
  1215. return ret;
  1216. }
  1217. static enum drm_mode_status
  1218. dw_hdmi_connector_mode_valid(struct drm_connector *connector,
  1219. struct drm_display_mode *mode)
  1220. {
  1221. struct dw_hdmi *hdmi = container_of(connector,
  1222. struct dw_hdmi, connector);
  1223. enum drm_mode_status mode_status = MODE_OK;
  1224. /* We don't support double-clocked modes */
  1225. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1226. return MODE_BAD;
  1227. if (hdmi->plat_data->mode_valid)
  1228. mode_status = hdmi->plat_data->mode_valid(connector, mode);
  1229. return mode_status;
  1230. }
  1231. static struct drm_encoder *dw_hdmi_connector_best_encoder(struct drm_connector
  1232. *connector)
  1233. {
  1234. struct dw_hdmi *hdmi = container_of(connector, struct dw_hdmi,
  1235. connector);
  1236. return hdmi->encoder;
  1237. }
  1238. static void dw_hdmi_connector_destroy(struct drm_connector *connector)
  1239. {
  1240. drm_connector_unregister(connector);
  1241. drm_connector_cleanup(connector);
  1242. }
  1243. static struct drm_connector_funcs dw_hdmi_connector_funcs = {
  1244. .dpms = drm_helper_connector_dpms,
  1245. .fill_modes = drm_helper_probe_single_connector_modes,
  1246. .detect = dw_hdmi_connector_detect,
  1247. .destroy = dw_hdmi_connector_destroy,
  1248. };
  1249. static struct drm_connector_helper_funcs dw_hdmi_connector_helper_funcs = {
  1250. .get_modes = dw_hdmi_connector_get_modes,
  1251. .mode_valid = dw_hdmi_connector_mode_valid,
  1252. .best_encoder = dw_hdmi_connector_best_encoder,
  1253. };
  1254. static struct drm_bridge_funcs dw_hdmi_bridge_funcs = {
  1255. .enable = dw_hdmi_bridge_enable,
  1256. .disable = dw_hdmi_bridge_disable,
  1257. .pre_enable = dw_hdmi_bridge_nop,
  1258. .post_disable = dw_hdmi_bridge_nop,
  1259. .mode_set = dw_hdmi_bridge_mode_set,
  1260. .mode_fixup = dw_hdmi_bridge_mode_fixup,
  1261. };
  1262. static irqreturn_t dw_hdmi_hardirq(int irq, void *dev_id)
  1263. {
  1264. struct dw_hdmi *hdmi = dev_id;
  1265. u8 intr_stat;
  1266. intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
  1267. if (intr_stat)
  1268. hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
  1269. return intr_stat ? IRQ_WAKE_THREAD : IRQ_NONE;
  1270. }
  1271. static irqreturn_t dw_hdmi_irq(int irq, void *dev_id)
  1272. {
  1273. struct dw_hdmi *hdmi = dev_id;
  1274. u8 intr_stat;
  1275. u8 phy_int_pol;
  1276. intr_stat = hdmi_readb(hdmi, HDMI_IH_PHY_STAT0);
  1277. phy_int_pol = hdmi_readb(hdmi, HDMI_PHY_POL0);
  1278. if (intr_stat & HDMI_IH_PHY_STAT0_HPD) {
  1279. hdmi_modb(hdmi, ~phy_int_pol, HDMI_PHY_HPD, HDMI_PHY_POL0);
  1280. mutex_lock(&hdmi->mutex);
  1281. if (phy_int_pol & HDMI_PHY_HPD) {
  1282. dev_dbg(hdmi->dev, "EVENT=plugin\n");
  1283. if (!hdmi->disabled)
  1284. dw_hdmi_poweron(hdmi);
  1285. } else {
  1286. dev_dbg(hdmi->dev, "EVENT=plugout\n");
  1287. if (!hdmi->disabled)
  1288. dw_hdmi_poweroff(hdmi);
  1289. }
  1290. mutex_unlock(&hdmi->mutex);
  1291. drm_helper_hpd_irq_event(hdmi->bridge->dev);
  1292. }
  1293. hdmi_writeb(hdmi, intr_stat, HDMI_IH_PHY_STAT0);
  1294. hdmi_writeb(hdmi, ~HDMI_IH_PHY_STAT0_HPD, HDMI_IH_MUTE_PHY_STAT0);
  1295. return IRQ_HANDLED;
  1296. }
  1297. static int dw_hdmi_register(struct drm_device *drm, struct dw_hdmi *hdmi)
  1298. {
  1299. struct drm_encoder *encoder = hdmi->encoder;
  1300. struct drm_bridge *bridge;
  1301. int ret;
  1302. bridge = devm_kzalloc(drm->dev, sizeof(*bridge), GFP_KERNEL);
  1303. if (!bridge) {
  1304. DRM_ERROR("Failed to allocate drm bridge\n");
  1305. return -ENOMEM;
  1306. }
  1307. hdmi->bridge = bridge;
  1308. bridge->driver_private = hdmi;
  1309. bridge->funcs = &dw_hdmi_bridge_funcs;
  1310. ret = drm_bridge_attach(drm, bridge);
  1311. if (ret) {
  1312. DRM_ERROR("Failed to initialize bridge with drm\n");
  1313. return -EINVAL;
  1314. }
  1315. encoder->bridge = bridge;
  1316. hdmi->connector.polled = DRM_CONNECTOR_POLL_HPD;
  1317. drm_connector_helper_add(&hdmi->connector,
  1318. &dw_hdmi_connector_helper_funcs);
  1319. drm_connector_init(drm, &hdmi->connector, &dw_hdmi_connector_funcs,
  1320. DRM_MODE_CONNECTOR_HDMIA);
  1321. hdmi->connector.encoder = encoder;
  1322. drm_mode_connector_attach_encoder(&hdmi->connector, encoder);
  1323. return 0;
  1324. }
  1325. int dw_hdmi_bind(struct device *dev, struct device *master,
  1326. void *data, struct drm_encoder *encoder,
  1327. struct resource *iores, int irq,
  1328. const struct dw_hdmi_plat_data *plat_data)
  1329. {
  1330. struct drm_device *drm = data;
  1331. struct device_node *np = dev->of_node;
  1332. struct device_node *ddc_node;
  1333. struct dw_hdmi *hdmi;
  1334. int ret;
  1335. u32 val = 1;
  1336. hdmi = devm_kzalloc(dev, sizeof(*hdmi), GFP_KERNEL);
  1337. if (!hdmi)
  1338. return -ENOMEM;
  1339. hdmi->plat_data = plat_data;
  1340. hdmi->dev = dev;
  1341. hdmi->dev_type = plat_data->dev_type;
  1342. hdmi->sample_rate = 48000;
  1343. hdmi->ratio = 100;
  1344. hdmi->encoder = encoder;
  1345. hdmi->disabled = true;
  1346. mutex_init(&hdmi->mutex);
  1347. mutex_init(&hdmi->audio_mutex);
  1348. spin_lock_init(&hdmi->audio_lock);
  1349. of_property_read_u32(np, "reg-io-width", &val);
  1350. switch (val) {
  1351. case 4:
  1352. hdmi->write = dw_hdmi_writel;
  1353. hdmi->read = dw_hdmi_readl;
  1354. break;
  1355. case 1:
  1356. hdmi->write = dw_hdmi_writeb;
  1357. hdmi->read = dw_hdmi_readb;
  1358. break;
  1359. default:
  1360. dev_err(dev, "reg-io-width must be 1 or 4\n");
  1361. return -EINVAL;
  1362. }
  1363. ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
  1364. if (ddc_node) {
  1365. hdmi->ddc = of_find_i2c_adapter_by_node(ddc_node);
  1366. of_node_put(ddc_node);
  1367. if (!hdmi->ddc) {
  1368. dev_dbg(hdmi->dev, "failed to read ddc node\n");
  1369. return -EPROBE_DEFER;
  1370. }
  1371. } else {
  1372. dev_dbg(hdmi->dev, "no ddc property found\n");
  1373. }
  1374. hdmi->regs = devm_ioremap_resource(dev, iores);
  1375. if (IS_ERR(hdmi->regs))
  1376. return PTR_ERR(hdmi->regs);
  1377. hdmi->isfr_clk = devm_clk_get(hdmi->dev, "isfr");
  1378. if (IS_ERR(hdmi->isfr_clk)) {
  1379. ret = PTR_ERR(hdmi->isfr_clk);
  1380. dev_err(hdmi->dev, "Unable to get HDMI isfr clk: %d\n", ret);
  1381. return ret;
  1382. }
  1383. ret = clk_prepare_enable(hdmi->isfr_clk);
  1384. if (ret) {
  1385. dev_err(hdmi->dev, "Cannot enable HDMI isfr clock: %d\n", ret);
  1386. return ret;
  1387. }
  1388. hdmi->iahb_clk = devm_clk_get(hdmi->dev, "iahb");
  1389. if (IS_ERR(hdmi->iahb_clk)) {
  1390. ret = PTR_ERR(hdmi->iahb_clk);
  1391. dev_err(hdmi->dev, "Unable to get HDMI iahb clk: %d\n", ret);
  1392. goto err_isfr;
  1393. }
  1394. ret = clk_prepare_enable(hdmi->iahb_clk);
  1395. if (ret) {
  1396. dev_err(hdmi->dev, "Cannot enable HDMI iahb clock: %d\n", ret);
  1397. goto err_isfr;
  1398. }
  1399. /* Product and revision IDs */
  1400. dev_info(dev,
  1401. "Detected HDMI controller 0x%x:0x%x:0x%x:0x%x\n",
  1402. hdmi_readb(hdmi, HDMI_DESIGN_ID),
  1403. hdmi_readb(hdmi, HDMI_REVISION_ID),
  1404. hdmi_readb(hdmi, HDMI_PRODUCT_ID0),
  1405. hdmi_readb(hdmi, HDMI_PRODUCT_ID1));
  1406. initialize_hdmi_ih_mutes(hdmi);
  1407. ret = devm_request_threaded_irq(dev, irq, dw_hdmi_hardirq,
  1408. dw_hdmi_irq, IRQF_SHARED,
  1409. dev_name(dev), hdmi);
  1410. if (ret)
  1411. goto err_iahb;
  1412. /*
  1413. * To prevent overflows in HDMI_IH_FC_STAT2, set the clk regenerator
  1414. * N and cts values before enabling phy
  1415. */
  1416. hdmi_init_clk_regenerator(hdmi);
  1417. /*
  1418. * Configure registers related to HDMI interrupt
  1419. * generation before registering IRQ.
  1420. */
  1421. hdmi_writeb(hdmi, HDMI_PHY_HPD, HDMI_PHY_POL0);
  1422. /* Clear Hotplug interrupts */
  1423. hdmi_writeb(hdmi, HDMI_IH_PHY_STAT0_HPD, HDMI_IH_PHY_STAT0);
  1424. ret = dw_hdmi_fb_registered(hdmi);
  1425. if (ret)
  1426. goto err_iahb;
  1427. ret = dw_hdmi_register(drm, hdmi);
  1428. if (ret)
  1429. goto err_iahb;
  1430. /* Unmute interrupts */
  1431. hdmi_writeb(hdmi, ~HDMI_IH_PHY_STAT0_HPD, HDMI_IH_MUTE_PHY_STAT0);
  1432. dev_set_drvdata(dev, hdmi);
  1433. return 0;
  1434. err_iahb:
  1435. clk_disable_unprepare(hdmi->iahb_clk);
  1436. err_isfr:
  1437. clk_disable_unprepare(hdmi->isfr_clk);
  1438. return ret;
  1439. }
  1440. EXPORT_SYMBOL_GPL(dw_hdmi_bind);
  1441. void dw_hdmi_unbind(struct device *dev, struct device *master, void *data)
  1442. {
  1443. struct dw_hdmi *hdmi = dev_get_drvdata(dev);
  1444. /* Disable all interrupts */
  1445. hdmi_writeb(hdmi, ~0, HDMI_IH_MUTE_PHY_STAT0);
  1446. hdmi->connector.funcs->destroy(&hdmi->connector);
  1447. hdmi->encoder->funcs->destroy(hdmi->encoder);
  1448. clk_disable_unprepare(hdmi->iahb_clk);
  1449. clk_disable_unprepare(hdmi->isfr_clk);
  1450. i2c_put_adapter(hdmi->ddc);
  1451. }
  1452. EXPORT_SYMBOL_GPL(dw_hdmi_unbind);
  1453. MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
  1454. MODULE_AUTHOR("Andy Yan <andy.yan@rock-chips.com>");
  1455. MODULE_AUTHOR("Yakir Yang <ykk@rock-chips.com>");
  1456. MODULE_DESCRIPTION("DW HDMI transmitter driver");
  1457. MODULE_LICENSE("GPL");
  1458. MODULE_ALIAS("platform:dw-hdmi");