sdma_v2_4.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_2_4_d.h"
  32. #include "oss/oss_2_4_sh_mask.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "iceland_sdma_pkt_open.h"
  41. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("amdgpu/topaz_sdma.bin");
  46. MODULE_FIRMWARE("amdgpu/topaz_sdma1.bin");
  47. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  48. {
  49. SDMA0_REGISTER_OFFSET,
  50. SDMA1_REGISTER_OFFSET
  51. };
  52. static const u32 golden_settings_iceland_a11[] =
  53. {
  54. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  55. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  56. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  57. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  58. };
  59. static const u32 iceland_mgcg_cgcg_init[] =
  60. {
  61. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  62. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  63. };
  64. /*
  65. * sDMA - System DMA
  66. * Starting with CIK, the GPU has new asynchronous
  67. * DMA engines. These engines are used for compute
  68. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  69. * and each one supports 1 ring buffer used for gfx
  70. * and 2 queues used for compute.
  71. *
  72. * The programming model is very similar to the CP
  73. * (ring buffer, IBs, etc.), but sDMA has it's own
  74. * packet format that is different from the PM4 format
  75. * used by the CP. sDMA supports copying data, writing
  76. * embedded data, solid fills, and a number of other
  77. * things. It also has support for tiling/detiling of
  78. * buffers.
  79. */
  80. static void sdma_v2_4_init_golden_registers(struct amdgpu_device *adev)
  81. {
  82. switch (adev->asic_type) {
  83. case CHIP_TOPAZ:
  84. amdgpu_program_register_sequence(adev,
  85. iceland_mgcg_cgcg_init,
  86. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  87. amdgpu_program_register_sequence(adev,
  88. golden_settings_iceland_a11,
  89. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  90. break;
  91. default:
  92. break;
  93. }
  94. }
  95. /**
  96. * sdma_v2_4_init_microcode - load ucode images from disk
  97. *
  98. * @adev: amdgpu_device pointer
  99. *
  100. * Use the firmware interface to load the ucode images into
  101. * the driver (not loaded into hw).
  102. * Returns 0 on success, error on failure.
  103. */
  104. static int sdma_v2_4_init_microcode(struct amdgpu_device *adev)
  105. {
  106. const char *chip_name;
  107. char fw_name[30];
  108. int err, i;
  109. struct amdgpu_firmware_info *info = NULL;
  110. const struct common_firmware_header *header = NULL;
  111. const struct sdma_firmware_header_v1_0 *hdr;
  112. DRM_DEBUG("\n");
  113. switch (adev->asic_type) {
  114. case CHIP_TOPAZ:
  115. chip_name = "topaz";
  116. break;
  117. default: BUG();
  118. }
  119. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  120. if (i == 0)
  121. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  122. else
  123. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  124. err = request_firmware(&adev->sdma[i].fw, fw_name, adev->dev);
  125. if (err)
  126. goto out;
  127. err = amdgpu_ucode_validate(adev->sdma[i].fw);
  128. if (err)
  129. goto out;
  130. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
  131. adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  132. adev->sdma[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  133. if (adev->sdma[i].feature_version >= 20)
  134. adev->sdma[i].burst_nop = true;
  135. if (adev->firmware.smu_load) {
  136. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  137. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  138. info->fw = adev->sdma[i].fw;
  139. header = (const struct common_firmware_header *)info->fw->data;
  140. adev->firmware.fw_size +=
  141. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  142. }
  143. }
  144. out:
  145. if (err) {
  146. printk(KERN_ERR
  147. "sdma_v2_4: Failed to load firmware \"%s\"\n",
  148. fw_name);
  149. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  150. release_firmware(adev->sdma[i].fw);
  151. adev->sdma[i].fw = NULL;
  152. }
  153. }
  154. return err;
  155. }
  156. /**
  157. * sdma_v2_4_ring_get_rptr - get the current read pointer
  158. *
  159. * @ring: amdgpu ring pointer
  160. *
  161. * Get the current rptr from the hardware (VI+).
  162. */
  163. static uint32_t sdma_v2_4_ring_get_rptr(struct amdgpu_ring *ring)
  164. {
  165. u32 rptr;
  166. /* XXX check if swapping is necessary on BE */
  167. rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
  168. return rptr;
  169. }
  170. /**
  171. * sdma_v2_4_ring_get_wptr - get the current write pointer
  172. *
  173. * @ring: amdgpu ring pointer
  174. *
  175. * Get the current wptr from the hardware (VI+).
  176. */
  177. static uint32_t sdma_v2_4_ring_get_wptr(struct amdgpu_ring *ring)
  178. {
  179. struct amdgpu_device *adev = ring->adev;
  180. int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
  181. u32 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  182. return wptr;
  183. }
  184. /**
  185. * sdma_v2_4_ring_set_wptr - commit the write pointer
  186. *
  187. * @ring: amdgpu ring pointer
  188. *
  189. * Write the wptr back to the hardware (VI+).
  190. */
  191. static void sdma_v2_4_ring_set_wptr(struct amdgpu_ring *ring)
  192. {
  193. struct amdgpu_device *adev = ring->adev;
  194. int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
  195. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
  196. }
  197. static void sdma_v2_4_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  198. {
  199. struct amdgpu_sdma *sdma = amdgpu_get_sdma_instance(ring);
  200. int i;
  201. for (i = 0; i < count; i++)
  202. if (sdma && sdma->burst_nop && (i == 0))
  203. amdgpu_ring_write(ring, ring->nop |
  204. SDMA_PKT_NOP_HEADER_COUNT(count - 1));
  205. else
  206. amdgpu_ring_write(ring, ring->nop);
  207. }
  208. /**
  209. * sdma_v2_4_ring_emit_ib - Schedule an IB on the DMA engine
  210. *
  211. * @ring: amdgpu ring pointer
  212. * @ib: IB object to schedule
  213. *
  214. * Schedule an IB in the DMA ring (VI).
  215. */
  216. static void sdma_v2_4_ring_emit_ib(struct amdgpu_ring *ring,
  217. struct amdgpu_ib *ib)
  218. {
  219. u32 vmid = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
  220. u32 next_rptr = ring->wptr + 5;
  221. while ((next_rptr & 7) != 2)
  222. next_rptr++;
  223. next_rptr += 6;
  224. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  225. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  226. amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
  227. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  228. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  229. amdgpu_ring_write(ring, next_rptr);
  230. /* IB packet must end on a 8 DW boundary */
  231. sdma_v2_4_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8);
  232. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  233. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  234. /* base must be 32 byte aligned */
  235. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  236. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  237. amdgpu_ring_write(ring, ib->length_dw);
  238. amdgpu_ring_write(ring, 0);
  239. amdgpu_ring_write(ring, 0);
  240. }
  241. /**
  242. * sdma_v2_4_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  243. *
  244. * @ring: amdgpu ring pointer
  245. *
  246. * Emit an hdp flush packet on the requested DMA ring.
  247. */
  248. static void sdma_v2_4_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  249. {
  250. u32 ref_and_mask = 0;
  251. if (ring == &ring->adev->sdma[0].ring)
  252. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  253. else
  254. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  255. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  256. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  257. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  258. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  259. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  260. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  261. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  262. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  263. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  264. }
  265. /**
  266. * sdma_v2_4_ring_emit_fence - emit a fence on the DMA ring
  267. *
  268. * @ring: amdgpu ring pointer
  269. * @fence: amdgpu fence object
  270. *
  271. * Add a DMA fence packet to the ring to write
  272. * the fence seq number and DMA trap packet to generate
  273. * an interrupt if needed (VI).
  274. */
  275. static void sdma_v2_4_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  276. unsigned flags)
  277. {
  278. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  279. /* write the fence */
  280. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  281. amdgpu_ring_write(ring, lower_32_bits(addr));
  282. amdgpu_ring_write(ring, upper_32_bits(addr));
  283. amdgpu_ring_write(ring, lower_32_bits(seq));
  284. /* optionally write high bits as well */
  285. if (write64bit) {
  286. addr += 4;
  287. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  288. amdgpu_ring_write(ring, lower_32_bits(addr));
  289. amdgpu_ring_write(ring, upper_32_bits(addr));
  290. amdgpu_ring_write(ring, upper_32_bits(seq));
  291. }
  292. /* generate an interrupt */
  293. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  294. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  295. }
  296. /**
  297. * sdma_v2_4_ring_emit_semaphore - emit a semaphore on the dma ring
  298. *
  299. * @ring: amdgpu_ring structure holding ring information
  300. * @semaphore: amdgpu semaphore object
  301. * @emit_wait: wait or signal semaphore
  302. *
  303. * Add a DMA semaphore packet to the ring wait on or signal
  304. * other rings (VI).
  305. */
  306. static bool sdma_v2_4_ring_emit_semaphore(struct amdgpu_ring *ring,
  307. struct amdgpu_semaphore *semaphore,
  308. bool emit_wait)
  309. {
  310. u64 addr = semaphore->gpu_addr;
  311. u32 sig = emit_wait ? 0 : 1;
  312. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SEM) |
  313. SDMA_PKT_SEMAPHORE_HEADER_SIGNAL(sig));
  314. amdgpu_ring_write(ring, lower_32_bits(addr) & 0xfffffff8);
  315. amdgpu_ring_write(ring, upper_32_bits(addr));
  316. return true;
  317. }
  318. /**
  319. * sdma_v2_4_gfx_stop - stop the gfx async dma engines
  320. *
  321. * @adev: amdgpu_device pointer
  322. *
  323. * Stop the gfx async dma ring buffers (VI).
  324. */
  325. static void sdma_v2_4_gfx_stop(struct amdgpu_device *adev)
  326. {
  327. struct amdgpu_ring *sdma0 = &adev->sdma[0].ring;
  328. struct amdgpu_ring *sdma1 = &adev->sdma[1].ring;
  329. u32 rb_cntl, ib_cntl;
  330. int i;
  331. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  332. (adev->mman.buffer_funcs_ring == sdma1))
  333. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  334. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  335. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  336. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  337. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  338. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  339. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  340. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  341. }
  342. sdma0->ready = false;
  343. sdma1->ready = false;
  344. }
  345. /**
  346. * sdma_v2_4_rlc_stop - stop the compute async dma engines
  347. *
  348. * @adev: amdgpu_device pointer
  349. *
  350. * Stop the compute async dma queues (VI).
  351. */
  352. static void sdma_v2_4_rlc_stop(struct amdgpu_device *adev)
  353. {
  354. /* XXX todo */
  355. }
  356. /**
  357. * sdma_v2_4_enable - stop the async dma engines
  358. *
  359. * @adev: amdgpu_device pointer
  360. * @enable: enable/disable the DMA MEs.
  361. *
  362. * Halt or unhalt the async dma engines (VI).
  363. */
  364. static void sdma_v2_4_enable(struct amdgpu_device *adev, bool enable)
  365. {
  366. u32 f32_cntl;
  367. int i;
  368. if (enable == false) {
  369. sdma_v2_4_gfx_stop(adev);
  370. sdma_v2_4_rlc_stop(adev);
  371. }
  372. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  373. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  374. if (enable)
  375. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  376. else
  377. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  378. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  379. }
  380. }
  381. /**
  382. * sdma_v2_4_gfx_resume - setup and start the async dma engines
  383. *
  384. * @adev: amdgpu_device pointer
  385. *
  386. * Set up the gfx DMA ring buffers and enable them (VI).
  387. * Returns 0 for success, error for failure.
  388. */
  389. static int sdma_v2_4_gfx_resume(struct amdgpu_device *adev)
  390. {
  391. struct amdgpu_ring *ring;
  392. u32 rb_cntl, ib_cntl;
  393. u32 rb_bufsz;
  394. u32 wb_offset;
  395. int i, j, r;
  396. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  397. ring = &adev->sdma[i].ring;
  398. wb_offset = (ring->rptr_offs * 4);
  399. mutex_lock(&adev->srbm_mutex);
  400. for (j = 0; j < 16; j++) {
  401. vi_srbm_select(adev, 0, 0, 0, j);
  402. /* SDMA GFX */
  403. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  404. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  405. }
  406. vi_srbm_select(adev, 0, 0, 0, 0);
  407. mutex_unlock(&adev->srbm_mutex);
  408. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  409. /* Set ring buffer size in dwords */
  410. rb_bufsz = order_base_2(ring->ring_size / 4);
  411. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  412. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  413. #ifdef __BIG_ENDIAN
  414. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  415. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  416. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  417. #endif
  418. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  419. /* Initialize the ring buffer's read and write pointers */
  420. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  421. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  422. /* set the wb address whether it's enabled or not */
  423. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  424. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  425. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  426. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  427. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  428. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  429. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  430. ring->wptr = 0;
  431. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  432. /* enable DMA RB */
  433. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  434. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  435. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  436. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  437. #ifdef __BIG_ENDIAN
  438. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  439. #endif
  440. /* enable DMA IBs */
  441. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  442. ring->ready = true;
  443. r = amdgpu_ring_test_ring(ring);
  444. if (r) {
  445. ring->ready = false;
  446. return r;
  447. }
  448. if (adev->mman.buffer_funcs_ring == ring)
  449. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  450. }
  451. return 0;
  452. }
  453. /**
  454. * sdma_v2_4_rlc_resume - setup and start the async dma engines
  455. *
  456. * @adev: amdgpu_device pointer
  457. *
  458. * Set up the compute DMA queues and enable them (VI).
  459. * Returns 0 for success, error for failure.
  460. */
  461. static int sdma_v2_4_rlc_resume(struct amdgpu_device *adev)
  462. {
  463. /* XXX todo */
  464. return 0;
  465. }
  466. /**
  467. * sdma_v2_4_load_microcode - load the sDMA ME ucode
  468. *
  469. * @adev: amdgpu_device pointer
  470. *
  471. * Loads the sDMA0/1 ucode.
  472. * Returns 0 for success, -EINVAL if the ucode is not available.
  473. */
  474. static int sdma_v2_4_load_microcode(struct amdgpu_device *adev)
  475. {
  476. const struct sdma_firmware_header_v1_0 *hdr;
  477. const __le32 *fw_data;
  478. u32 fw_size;
  479. int i, j;
  480. bool smc_loads_fw = false; /* XXX fix me */
  481. if (!adev->sdma[0].fw || !adev->sdma[1].fw)
  482. return -EINVAL;
  483. /* halt the MEs */
  484. sdma_v2_4_enable(adev, false);
  485. if (smc_loads_fw) {
  486. /* XXX query SMC for fw load complete */
  487. } else {
  488. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  489. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
  490. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  491. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  492. fw_data = (const __le32 *)
  493. (adev->sdma[i].fw->data +
  494. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  495. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  496. for (j = 0; j < fw_size; j++)
  497. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  498. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma[i].fw_version);
  499. }
  500. }
  501. return 0;
  502. }
  503. /**
  504. * sdma_v2_4_start - setup and start the async dma engines
  505. *
  506. * @adev: amdgpu_device pointer
  507. *
  508. * Set up the DMA engines and enable them (VI).
  509. * Returns 0 for success, error for failure.
  510. */
  511. static int sdma_v2_4_start(struct amdgpu_device *adev)
  512. {
  513. int r;
  514. if (!adev->firmware.smu_load) {
  515. r = sdma_v2_4_load_microcode(adev);
  516. if (r)
  517. return r;
  518. } else {
  519. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  520. AMDGPU_UCODE_ID_SDMA0);
  521. if (r)
  522. return -EINVAL;
  523. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  524. AMDGPU_UCODE_ID_SDMA1);
  525. if (r)
  526. return -EINVAL;
  527. }
  528. /* unhalt the MEs */
  529. sdma_v2_4_enable(adev, true);
  530. /* start the gfx rings and rlc compute queues */
  531. r = sdma_v2_4_gfx_resume(adev);
  532. if (r)
  533. return r;
  534. r = sdma_v2_4_rlc_resume(adev);
  535. if (r)
  536. return r;
  537. return 0;
  538. }
  539. /**
  540. * sdma_v2_4_ring_test_ring - simple async dma engine test
  541. *
  542. * @ring: amdgpu_ring structure holding ring information
  543. *
  544. * Test the DMA engine by writing using it to write an
  545. * value to memory. (VI).
  546. * Returns 0 for success, error for failure.
  547. */
  548. static int sdma_v2_4_ring_test_ring(struct amdgpu_ring *ring)
  549. {
  550. struct amdgpu_device *adev = ring->adev;
  551. unsigned i;
  552. unsigned index;
  553. int r;
  554. u32 tmp;
  555. u64 gpu_addr;
  556. r = amdgpu_wb_get(adev, &index);
  557. if (r) {
  558. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  559. return r;
  560. }
  561. gpu_addr = adev->wb.gpu_addr + (index * 4);
  562. tmp = 0xCAFEDEAD;
  563. adev->wb.wb[index] = cpu_to_le32(tmp);
  564. r = amdgpu_ring_lock(ring, 5);
  565. if (r) {
  566. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  567. amdgpu_wb_free(adev, index);
  568. return r;
  569. }
  570. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  571. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  572. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  573. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  574. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  575. amdgpu_ring_write(ring, 0xDEADBEEF);
  576. amdgpu_ring_unlock_commit(ring);
  577. for (i = 0; i < adev->usec_timeout; i++) {
  578. tmp = le32_to_cpu(adev->wb.wb[index]);
  579. if (tmp == 0xDEADBEEF)
  580. break;
  581. DRM_UDELAY(1);
  582. }
  583. if (i < adev->usec_timeout) {
  584. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  585. } else {
  586. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  587. ring->idx, tmp);
  588. r = -EINVAL;
  589. }
  590. amdgpu_wb_free(adev, index);
  591. return r;
  592. }
  593. /**
  594. * sdma_v2_4_ring_test_ib - test an IB on the DMA engine
  595. *
  596. * @ring: amdgpu_ring structure holding ring information
  597. *
  598. * Test a simple IB in the DMA ring (VI).
  599. * Returns 0 on success, error on failure.
  600. */
  601. static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring)
  602. {
  603. struct amdgpu_device *adev = ring->adev;
  604. struct amdgpu_ib ib;
  605. struct fence *f = NULL;
  606. unsigned i;
  607. unsigned index;
  608. int r;
  609. u32 tmp = 0;
  610. u64 gpu_addr;
  611. r = amdgpu_wb_get(adev, &index);
  612. if (r) {
  613. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  614. return r;
  615. }
  616. gpu_addr = adev->wb.gpu_addr + (index * 4);
  617. tmp = 0xCAFEDEAD;
  618. adev->wb.wb[index] = cpu_to_le32(tmp);
  619. memset(&ib, 0, sizeof(ib));
  620. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  621. if (r) {
  622. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  623. goto err0;
  624. }
  625. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  626. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  627. ib.ptr[1] = lower_32_bits(gpu_addr);
  628. ib.ptr[2] = upper_32_bits(gpu_addr);
  629. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  630. ib.ptr[4] = 0xDEADBEEF;
  631. ib.ptr[5] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  632. ib.ptr[6] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  633. ib.ptr[7] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  634. ib.length_dw = 8;
  635. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  636. AMDGPU_FENCE_OWNER_UNDEFINED,
  637. &f);
  638. if (r)
  639. goto err1;
  640. r = fence_wait(f, false);
  641. if (r) {
  642. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  643. goto err1;
  644. }
  645. for (i = 0; i < adev->usec_timeout; i++) {
  646. tmp = le32_to_cpu(adev->wb.wb[index]);
  647. if (tmp == 0xDEADBEEF)
  648. break;
  649. DRM_UDELAY(1);
  650. }
  651. if (i < adev->usec_timeout) {
  652. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  653. ring->idx, i);
  654. goto err1;
  655. } else {
  656. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  657. r = -EINVAL;
  658. }
  659. err1:
  660. fence_put(f);
  661. amdgpu_ib_free(adev, &ib);
  662. err0:
  663. amdgpu_wb_free(adev, index);
  664. return r;
  665. }
  666. /**
  667. * sdma_v2_4_vm_copy_pte - update PTEs by copying them from the GART
  668. *
  669. * @ib: indirect buffer to fill with commands
  670. * @pe: addr of the page entry
  671. * @src: src addr to copy from
  672. * @count: number of page entries to update
  673. *
  674. * Update PTEs by copying them from the GART using sDMA (CIK).
  675. */
  676. static void sdma_v2_4_vm_copy_pte(struct amdgpu_ib *ib,
  677. uint64_t pe, uint64_t src,
  678. unsigned count)
  679. {
  680. while (count) {
  681. unsigned bytes = count * 8;
  682. if (bytes > 0x1FFFF8)
  683. bytes = 0x1FFFF8;
  684. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  685. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  686. ib->ptr[ib->length_dw++] = bytes;
  687. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  688. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  689. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  690. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  691. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  692. pe += bytes;
  693. src += bytes;
  694. count -= bytes / 8;
  695. }
  696. }
  697. /**
  698. * sdma_v2_4_vm_write_pte - update PTEs by writing them manually
  699. *
  700. * @ib: indirect buffer to fill with commands
  701. * @pe: addr of the page entry
  702. * @addr: dst addr to write into pe
  703. * @count: number of page entries to update
  704. * @incr: increase next addr by incr bytes
  705. * @flags: access flags
  706. *
  707. * Update PTEs by writing them manually using sDMA (CIK).
  708. */
  709. static void sdma_v2_4_vm_write_pte(struct amdgpu_ib *ib,
  710. uint64_t pe,
  711. uint64_t addr, unsigned count,
  712. uint32_t incr, uint32_t flags)
  713. {
  714. uint64_t value;
  715. unsigned ndw;
  716. while (count) {
  717. ndw = count * 2;
  718. if (ndw > 0xFFFFE)
  719. ndw = 0xFFFFE;
  720. /* for non-physically contiguous pages (system) */
  721. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  722. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  723. ib->ptr[ib->length_dw++] = pe;
  724. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  725. ib->ptr[ib->length_dw++] = ndw;
  726. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  727. if (flags & AMDGPU_PTE_SYSTEM) {
  728. value = amdgpu_vm_map_gart(ib->ring->adev, addr);
  729. value &= 0xFFFFFFFFFFFFF000ULL;
  730. } else if (flags & AMDGPU_PTE_VALID) {
  731. value = addr;
  732. } else {
  733. value = 0;
  734. }
  735. addr += incr;
  736. value |= flags;
  737. ib->ptr[ib->length_dw++] = value;
  738. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  739. }
  740. }
  741. }
  742. /**
  743. * sdma_v2_4_vm_set_pte_pde - update the page tables using sDMA
  744. *
  745. * @ib: indirect buffer to fill with commands
  746. * @pe: addr of the page entry
  747. * @addr: dst addr to write into pe
  748. * @count: number of page entries to update
  749. * @incr: increase next addr by incr bytes
  750. * @flags: access flags
  751. *
  752. * Update the page tables using sDMA (CIK).
  753. */
  754. static void sdma_v2_4_vm_set_pte_pde(struct amdgpu_ib *ib,
  755. uint64_t pe,
  756. uint64_t addr, unsigned count,
  757. uint32_t incr, uint32_t flags)
  758. {
  759. uint64_t value;
  760. unsigned ndw;
  761. while (count) {
  762. ndw = count;
  763. if (ndw > 0x7FFFF)
  764. ndw = 0x7FFFF;
  765. if (flags & AMDGPU_PTE_VALID)
  766. value = addr;
  767. else
  768. value = 0;
  769. /* for physically contiguous pages (vram) */
  770. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  771. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  772. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  773. ib->ptr[ib->length_dw++] = flags; /* mask */
  774. ib->ptr[ib->length_dw++] = 0;
  775. ib->ptr[ib->length_dw++] = value; /* value */
  776. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  777. ib->ptr[ib->length_dw++] = incr; /* increment size */
  778. ib->ptr[ib->length_dw++] = 0;
  779. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  780. pe += ndw * 8;
  781. addr += ndw * incr;
  782. count -= ndw;
  783. }
  784. }
  785. /**
  786. * sdma_v2_4_vm_pad_ib - pad the IB to the required number of dw
  787. *
  788. * @ib: indirect buffer to fill with padding
  789. *
  790. */
  791. static void sdma_v2_4_vm_pad_ib(struct amdgpu_ib *ib)
  792. {
  793. struct amdgpu_sdma *sdma = amdgpu_get_sdma_instance(ib->ring);
  794. u32 pad_count;
  795. int i;
  796. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  797. for (i = 0; i < pad_count; i++)
  798. if (sdma && sdma->burst_nop && (i == 0))
  799. ib->ptr[ib->length_dw++] =
  800. SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
  801. SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
  802. else
  803. ib->ptr[ib->length_dw++] =
  804. SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  805. }
  806. /**
  807. * sdma_v2_4_ring_emit_vm_flush - cik vm flush using sDMA
  808. *
  809. * @ring: amdgpu_ring pointer
  810. * @vm: amdgpu_vm pointer
  811. *
  812. * Update the page table base and flush the VM TLB
  813. * using sDMA (VI).
  814. */
  815. static void sdma_v2_4_ring_emit_vm_flush(struct amdgpu_ring *ring,
  816. unsigned vm_id, uint64_t pd_addr)
  817. {
  818. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  819. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  820. if (vm_id < 8) {
  821. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  822. } else {
  823. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  824. }
  825. amdgpu_ring_write(ring, pd_addr >> 12);
  826. /* flush TLB */
  827. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  828. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  829. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  830. amdgpu_ring_write(ring, 1 << vm_id);
  831. /* wait for flush */
  832. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  833. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  834. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  835. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  836. amdgpu_ring_write(ring, 0);
  837. amdgpu_ring_write(ring, 0); /* reference */
  838. amdgpu_ring_write(ring, 0); /* mask */
  839. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  840. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  841. }
  842. static int sdma_v2_4_early_init(void *handle)
  843. {
  844. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  845. sdma_v2_4_set_ring_funcs(adev);
  846. sdma_v2_4_set_buffer_funcs(adev);
  847. sdma_v2_4_set_vm_pte_funcs(adev);
  848. sdma_v2_4_set_irq_funcs(adev);
  849. return 0;
  850. }
  851. static int sdma_v2_4_sw_init(void *handle)
  852. {
  853. struct amdgpu_ring *ring;
  854. int r;
  855. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  856. /* SDMA trap event */
  857. r = amdgpu_irq_add_id(adev, 224, &adev->sdma_trap_irq);
  858. if (r)
  859. return r;
  860. /* SDMA Privileged inst */
  861. r = amdgpu_irq_add_id(adev, 241, &adev->sdma_illegal_inst_irq);
  862. if (r)
  863. return r;
  864. /* SDMA Privileged inst */
  865. r = amdgpu_irq_add_id(adev, 247, &adev->sdma_illegal_inst_irq);
  866. if (r)
  867. return r;
  868. r = sdma_v2_4_init_microcode(adev);
  869. if (r) {
  870. DRM_ERROR("Failed to load sdma firmware!\n");
  871. return r;
  872. }
  873. ring = &adev->sdma[0].ring;
  874. ring->ring_obj = NULL;
  875. ring->use_doorbell = false;
  876. ring = &adev->sdma[1].ring;
  877. ring->ring_obj = NULL;
  878. ring->use_doorbell = false;
  879. ring = &adev->sdma[0].ring;
  880. sprintf(ring->name, "sdma0");
  881. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  882. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  883. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP0,
  884. AMDGPU_RING_TYPE_SDMA);
  885. if (r)
  886. return r;
  887. ring = &adev->sdma[1].ring;
  888. sprintf(ring->name, "sdma1");
  889. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  890. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  891. &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP1,
  892. AMDGPU_RING_TYPE_SDMA);
  893. if (r)
  894. return r;
  895. return r;
  896. }
  897. static int sdma_v2_4_sw_fini(void *handle)
  898. {
  899. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  900. amdgpu_ring_fini(&adev->sdma[0].ring);
  901. amdgpu_ring_fini(&adev->sdma[1].ring);
  902. return 0;
  903. }
  904. static int sdma_v2_4_hw_init(void *handle)
  905. {
  906. int r;
  907. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  908. sdma_v2_4_init_golden_registers(adev);
  909. r = sdma_v2_4_start(adev);
  910. if (r)
  911. return r;
  912. return r;
  913. }
  914. static int sdma_v2_4_hw_fini(void *handle)
  915. {
  916. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  917. sdma_v2_4_enable(adev, false);
  918. return 0;
  919. }
  920. static int sdma_v2_4_suspend(void *handle)
  921. {
  922. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  923. return sdma_v2_4_hw_fini(adev);
  924. }
  925. static int sdma_v2_4_resume(void *handle)
  926. {
  927. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  928. return sdma_v2_4_hw_init(adev);
  929. }
  930. static bool sdma_v2_4_is_idle(void *handle)
  931. {
  932. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  933. u32 tmp = RREG32(mmSRBM_STATUS2);
  934. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  935. SRBM_STATUS2__SDMA1_BUSY_MASK))
  936. return false;
  937. return true;
  938. }
  939. static int sdma_v2_4_wait_for_idle(void *handle)
  940. {
  941. unsigned i;
  942. u32 tmp;
  943. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  944. for (i = 0; i < adev->usec_timeout; i++) {
  945. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  946. SRBM_STATUS2__SDMA1_BUSY_MASK);
  947. if (!tmp)
  948. return 0;
  949. udelay(1);
  950. }
  951. return -ETIMEDOUT;
  952. }
  953. static void sdma_v2_4_print_status(void *handle)
  954. {
  955. int i, j;
  956. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  957. dev_info(adev->dev, "VI SDMA registers\n");
  958. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  959. RREG32(mmSRBM_STATUS2));
  960. for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
  961. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  962. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  963. dev_info(adev->dev, " SDMA%d_F32_CNTL=0x%08X\n",
  964. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  965. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  966. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  967. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  968. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  969. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  970. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  971. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  972. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  973. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  974. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  975. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  976. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  977. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  978. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  979. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  980. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  981. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  982. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  983. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  984. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  985. mutex_lock(&adev->srbm_mutex);
  986. for (j = 0; j < 16; j++) {
  987. vi_srbm_select(adev, 0, 0, 0, j);
  988. dev_info(adev->dev, " VM %d:\n", j);
  989. dev_info(adev->dev, " SDMA%d_GFX_VIRTUAL_ADDR=0x%08X\n",
  990. i, RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  991. dev_info(adev->dev, " SDMA%d_GFX_APE1_CNTL=0x%08X\n",
  992. i, RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  993. }
  994. vi_srbm_select(adev, 0, 0, 0, 0);
  995. mutex_unlock(&adev->srbm_mutex);
  996. }
  997. }
  998. static int sdma_v2_4_soft_reset(void *handle)
  999. {
  1000. u32 srbm_soft_reset = 0;
  1001. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1002. u32 tmp = RREG32(mmSRBM_STATUS2);
  1003. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  1004. /* sdma0 */
  1005. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  1006. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  1007. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  1008. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  1009. }
  1010. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  1011. /* sdma1 */
  1012. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  1013. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  1014. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  1015. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  1016. }
  1017. if (srbm_soft_reset) {
  1018. sdma_v2_4_print_status((void *)adev);
  1019. tmp = RREG32(mmSRBM_SOFT_RESET);
  1020. tmp |= srbm_soft_reset;
  1021. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1022. WREG32(mmSRBM_SOFT_RESET, tmp);
  1023. tmp = RREG32(mmSRBM_SOFT_RESET);
  1024. udelay(50);
  1025. tmp &= ~srbm_soft_reset;
  1026. WREG32(mmSRBM_SOFT_RESET, tmp);
  1027. tmp = RREG32(mmSRBM_SOFT_RESET);
  1028. /* Wait a little for things to settle down */
  1029. udelay(50);
  1030. sdma_v2_4_print_status((void *)adev);
  1031. }
  1032. return 0;
  1033. }
  1034. static int sdma_v2_4_set_trap_irq_state(struct amdgpu_device *adev,
  1035. struct amdgpu_irq_src *src,
  1036. unsigned type,
  1037. enum amdgpu_interrupt_state state)
  1038. {
  1039. u32 sdma_cntl;
  1040. switch (type) {
  1041. case AMDGPU_SDMA_IRQ_TRAP0:
  1042. switch (state) {
  1043. case AMDGPU_IRQ_STATE_DISABLE:
  1044. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1045. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1046. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1047. break;
  1048. case AMDGPU_IRQ_STATE_ENABLE:
  1049. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1050. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1051. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1052. break;
  1053. default:
  1054. break;
  1055. }
  1056. break;
  1057. case AMDGPU_SDMA_IRQ_TRAP1:
  1058. switch (state) {
  1059. case AMDGPU_IRQ_STATE_DISABLE:
  1060. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1061. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1062. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1063. break;
  1064. case AMDGPU_IRQ_STATE_ENABLE:
  1065. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1066. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1067. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1068. break;
  1069. default:
  1070. break;
  1071. }
  1072. break;
  1073. default:
  1074. break;
  1075. }
  1076. return 0;
  1077. }
  1078. static int sdma_v2_4_process_trap_irq(struct amdgpu_device *adev,
  1079. struct amdgpu_irq_src *source,
  1080. struct amdgpu_iv_entry *entry)
  1081. {
  1082. u8 instance_id, queue_id;
  1083. instance_id = (entry->ring_id & 0x3) >> 0;
  1084. queue_id = (entry->ring_id & 0xc) >> 2;
  1085. DRM_DEBUG("IH: SDMA trap\n");
  1086. switch (instance_id) {
  1087. case 0:
  1088. switch (queue_id) {
  1089. case 0:
  1090. amdgpu_fence_process(&adev->sdma[0].ring);
  1091. break;
  1092. case 1:
  1093. /* XXX compute */
  1094. break;
  1095. case 2:
  1096. /* XXX compute */
  1097. break;
  1098. }
  1099. break;
  1100. case 1:
  1101. switch (queue_id) {
  1102. case 0:
  1103. amdgpu_fence_process(&adev->sdma[1].ring);
  1104. break;
  1105. case 1:
  1106. /* XXX compute */
  1107. break;
  1108. case 2:
  1109. /* XXX compute */
  1110. break;
  1111. }
  1112. break;
  1113. }
  1114. return 0;
  1115. }
  1116. static int sdma_v2_4_process_illegal_inst_irq(struct amdgpu_device *adev,
  1117. struct amdgpu_irq_src *source,
  1118. struct amdgpu_iv_entry *entry)
  1119. {
  1120. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1121. schedule_work(&adev->reset_work);
  1122. return 0;
  1123. }
  1124. static int sdma_v2_4_set_clockgating_state(void *handle,
  1125. enum amd_clockgating_state state)
  1126. {
  1127. /* XXX handled via the smc on VI */
  1128. return 0;
  1129. }
  1130. static int sdma_v2_4_set_powergating_state(void *handle,
  1131. enum amd_powergating_state state)
  1132. {
  1133. return 0;
  1134. }
  1135. const struct amd_ip_funcs sdma_v2_4_ip_funcs = {
  1136. .early_init = sdma_v2_4_early_init,
  1137. .late_init = NULL,
  1138. .sw_init = sdma_v2_4_sw_init,
  1139. .sw_fini = sdma_v2_4_sw_fini,
  1140. .hw_init = sdma_v2_4_hw_init,
  1141. .hw_fini = sdma_v2_4_hw_fini,
  1142. .suspend = sdma_v2_4_suspend,
  1143. .resume = sdma_v2_4_resume,
  1144. .is_idle = sdma_v2_4_is_idle,
  1145. .wait_for_idle = sdma_v2_4_wait_for_idle,
  1146. .soft_reset = sdma_v2_4_soft_reset,
  1147. .print_status = sdma_v2_4_print_status,
  1148. .set_clockgating_state = sdma_v2_4_set_clockgating_state,
  1149. .set_powergating_state = sdma_v2_4_set_powergating_state,
  1150. };
  1151. /**
  1152. * sdma_v2_4_ring_is_lockup - Check if the DMA engine is locked up
  1153. *
  1154. * @ring: amdgpu_ring structure holding ring information
  1155. *
  1156. * Check if the async DMA engine is locked up (VI).
  1157. * Returns true if the engine appears to be locked up, false if not.
  1158. */
  1159. static bool sdma_v2_4_ring_is_lockup(struct amdgpu_ring *ring)
  1160. {
  1161. if (sdma_v2_4_is_idle(ring->adev)) {
  1162. amdgpu_ring_lockup_update(ring);
  1163. return false;
  1164. }
  1165. return amdgpu_ring_test_lockup(ring);
  1166. }
  1167. static const struct amdgpu_ring_funcs sdma_v2_4_ring_funcs = {
  1168. .get_rptr = sdma_v2_4_ring_get_rptr,
  1169. .get_wptr = sdma_v2_4_ring_get_wptr,
  1170. .set_wptr = sdma_v2_4_ring_set_wptr,
  1171. .parse_cs = NULL,
  1172. .emit_ib = sdma_v2_4_ring_emit_ib,
  1173. .emit_fence = sdma_v2_4_ring_emit_fence,
  1174. .emit_semaphore = sdma_v2_4_ring_emit_semaphore,
  1175. .emit_vm_flush = sdma_v2_4_ring_emit_vm_flush,
  1176. .emit_hdp_flush = sdma_v2_4_ring_emit_hdp_flush,
  1177. .test_ring = sdma_v2_4_ring_test_ring,
  1178. .test_ib = sdma_v2_4_ring_test_ib,
  1179. .is_lockup = sdma_v2_4_ring_is_lockup,
  1180. .insert_nop = sdma_v2_4_ring_insert_nop,
  1181. };
  1182. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev)
  1183. {
  1184. adev->sdma[0].ring.funcs = &sdma_v2_4_ring_funcs;
  1185. adev->sdma[1].ring.funcs = &sdma_v2_4_ring_funcs;
  1186. }
  1187. static const struct amdgpu_irq_src_funcs sdma_v2_4_trap_irq_funcs = {
  1188. .set = sdma_v2_4_set_trap_irq_state,
  1189. .process = sdma_v2_4_process_trap_irq,
  1190. };
  1191. static const struct amdgpu_irq_src_funcs sdma_v2_4_illegal_inst_irq_funcs = {
  1192. .process = sdma_v2_4_process_illegal_inst_irq,
  1193. };
  1194. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev)
  1195. {
  1196. adev->sdma_trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1197. adev->sdma_trap_irq.funcs = &sdma_v2_4_trap_irq_funcs;
  1198. adev->sdma_illegal_inst_irq.funcs = &sdma_v2_4_illegal_inst_irq_funcs;
  1199. }
  1200. /**
  1201. * sdma_v2_4_emit_copy_buffer - copy buffer using the sDMA engine
  1202. *
  1203. * @ring: amdgpu_ring structure holding ring information
  1204. * @src_offset: src GPU address
  1205. * @dst_offset: dst GPU address
  1206. * @byte_count: number of bytes to xfer
  1207. *
  1208. * Copy GPU buffers using the DMA engine (VI).
  1209. * Used by the amdgpu ttm implementation to move pages if
  1210. * registered as the asic copy callback.
  1211. */
  1212. static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ib *ib,
  1213. uint64_t src_offset,
  1214. uint64_t dst_offset,
  1215. uint32_t byte_count)
  1216. {
  1217. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1218. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1219. ib->ptr[ib->length_dw++] = byte_count;
  1220. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1221. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1222. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1223. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1224. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1225. }
  1226. /**
  1227. * sdma_v2_4_emit_fill_buffer - fill buffer using the sDMA engine
  1228. *
  1229. * @ring: amdgpu_ring structure holding ring information
  1230. * @src_data: value to write to buffer
  1231. * @dst_offset: dst GPU address
  1232. * @byte_count: number of bytes to xfer
  1233. *
  1234. * Fill GPU buffers using the DMA engine (VI).
  1235. */
  1236. static void sdma_v2_4_emit_fill_buffer(struct amdgpu_ib *ib,
  1237. uint32_t src_data,
  1238. uint64_t dst_offset,
  1239. uint32_t byte_count)
  1240. {
  1241. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
  1242. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1243. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1244. ib->ptr[ib->length_dw++] = src_data;
  1245. ib->ptr[ib->length_dw++] = byte_count;
  1246. }
  1247. static const struct amdgpu_buffer_funcs sdma_v2_4_buffer_funcs = {
  1248. .copy_max_bytes = 0x1fffff,
  1249. .copy_num_dw = 7,
  1250. .emit_copy_buffer = sdma_v2_4_emit_copy_buffer,
  1251. .fill_max_bytes = 0x1fffff,
  1252. .fill_num_dw = 7,
  1253. .emit_fill_buffer = sdma_v2_4_emit_fill_buffer,
  1254. };
  1255. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev)
  1256. {
  1257. if (adev->mman.buffer_funcs == NULL) {
  1258. adev->mman.buffer_funcs = &sdma_v2_4_buffer_funcs;
  1259. adev->mman.buffer_funcs_ring = &adev->sdma[0].ring;
  1260. }
  1261. }
  1262. static const struct amdgpu_vm_pte_funcs sdma_v2_4_vm_pte_funcs = {
  1263. .copy_pte = sdma_v2_4_vm_copy_pte,
  1264. .write_pte = sdma_v2_4_vm_write_pte,
  1265. .set_pte_pde = sdma_v2_4_vm_set_pte_pde,
  1266. .pad_ib = sdma_v2_4_vm_pad_ib,
  1267. };
  1268. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev)
  1269. {
  1270. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1271. adev->vm_manager.vm_pte_funcs = &sdma_v2_4_vm_pte_funcs;
  1272. adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring;
  1273. adev->vm_manager.vm_pte_funcs_ring->is_pte_ring = true;
  1274. }
  1275. }