gmc_v7_0.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "cikd.h"
  27. #include "cik.h"
  28. #include "gmc_v7_0.h"
  29. #include "amdgpu_ucode.h"
  30. #include "bif/bif_4_1_d.h"
  31. #include "bif/bif_4_1_sh_mask.h"
  32. #include "gmc/gmc_7_1_d.h"
  33. #include "gmc/gmc_7_1_sh_mask.h"
  34. #include "oss/oss_2_0_d.h"
  35. #include "oss/oss_2_0_sh_mask.h"
  36. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  38. MODULE_FIRMWARE("radeon/boniare_mc.bin");
  39. MODULE_FIRMWARE("radeon/hawaii_mc.bin");
  40. /**
  41. * gmc8_mc_wait_for_idle - wait for MC idle callback.
  42. *
  43. * @adev: amdgpu_device pointer
  44. *
  45. * Wait for the MC (memory controller) to be idle.
  46. * (evergreen+).
  47. * Returns 0 if the MC is idle, -1 if not.
  48. */
  49. int gmc_v7_0_mc_wait_for_idle(struct amdgpu_device *adev)
  50. {
  51. unsigned i;
  52. u32 tmp;
  53. for (i = 0; i < adev->usec_timeout; i++) {
  54. /* read MC_STATUS */
  55. tmp = RREG32(mmSRBM_STATUS) & 0x1F00;
  56. if (!tmp)
  57. return 0;
  58. udelay(1);
  59. }
  60. return -1;
  61. }
  62. void gmc_v7_0_mc_stop(struct amdgpu_device *adev,
  63. struct amdgpu_mode_mc_save *save)
  64. {
  65. u32 blackout;
  66. if (adev->mode_info.num_crtc)
  67. amdgpu_display_stop_mc_access(adev, save);
  68. amdgpu_asic_wait_for_mc_idle(adev);
  69. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  70. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  71. /* Block CPU access */
  72. WREG32(mmBIF_FB_EN, 0);
  73. /* blackout the MC */
  74. blackout = REG_SET_FIELD(blackout,
  75. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  76. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  77. }
  78. /* wait for the MC to settle */
  79. udelay(100);
  80. }
  81. void gmc_v7_0_mc_resume(struct amdgpu_device *adev,
  82. struct amdgpu_mode_mc_save *save)
  83. {
  84. u32 tmp;
  85. /* unblackout the MC */
  86. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  87. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  88. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  89. /* allow CPU access */
  90. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  91. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  92. WREG32(mmBIF_FB_EN, tmp);
  93. if (adev->mode_info.num_crtc)
  94. amdgpu_display_resume_mc_access(adev, save);
  95. }
  96. /**
  97. * gmc_v7_0_init_microcode - load ucode images from disk
  98. *
  99. * @adev: amdgpu_device pointer
  100. *
  101. * Use the firmware interface to load the ucode images into
  102. * the driver (not loaded into hw).
  103. * Returns 0 on success, error on failure.
  104. */
  105. static int gmc_v7_0_init_microcode(struct amdgpu_device *adev)
  106. {
  107. const char *chip_name;
  108. char fw_name[30];
  109. int err;
  110. DRM_DEBUG("\n");
  111. switch (adev->asic_type) {
  112. case CHIP_BONAIRE:
  113. chip_name = "bonaire";
  114. break;
  115. case CHIP_HAWAII:
  116. chip_name = "hawaii";
  117. break;
  118. case CHIP_KAVERI:
  119. case CHIP_KABINI:
  120. return 0;
  121. default: BUG();
  122. }
  123. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  124. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  125. if (err)
  126. goto out;
  127. err = amdgpu_ucode_validate(adev->mc.fw);
  128. out:
  129. if (err) {
  130. printk(KERN_ERR
  131. "cik_mc: Failed to load firmware \"%s\"\n",
  132. fw_name);
  133. release_firmware(adev->mc.fw);
  134. adev->mc.fw = NULL;
  135. }
  136. return err;
  137. }
  138. /**
  139. * gmc_v7_0_mc_load_microcode - load MC ucode into the hw
  140. *
  141. * @adev: amdgpu_device pointer
  142. *
  143. * Load the GDDR MC ucode into the hw (CIK).
  144. * Returns 0 on success, error on failure.
  145. */
  146. static int gmc_v7_0_mc_load_microcode(struct amdgpu_device *adev)
  147. {
  148. const struct mc_firmware_header_v1_0 *hdr;
  149. const __le32 *fw_data = NULL;
  150. const __le32 *io_mc_regs = NULL;
  151. u32 running, blackout = 0;
  152. int i, ucode_size, regs_size;
  153. if (!adev->mc.fw)
  154. return -EINVAL;
  155. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  156. amdgpu_ucode_print_mc_hdr(&hdr->header);
  157. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  158. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  159. io_mc_regs = (const __le32 *)
  160. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  161. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  162. fw_data = (const __le32 *)
  163. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  164. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  165. if (running == 0) {
  166. if (running) {
  167. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  168. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout | 1);
  169. }
  170. /* reset the engine and set to writable */
  171. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  172. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  173. /* load mc io regs */
  174. for (i = 0; i < regs_size; i++) {
  175. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  176. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  177. }
  178. /* load the MC ucode */
  179. for (i = 0; i < ucode_size; i++)
  180. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  181. /* put the engine back into the active state */
  182. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  183. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  184. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  185. /* wait for training to complete */
  186. for (i = 0; i < adev->usec_timeout; i++) {
  187. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  188. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  189. break;
  190. udelay(1);
  191. }
  192. for (i = 0; i < adev->usec_timeout; i++) {
  193. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  194. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  195. break;
  196. udelay(1);
  197. }
  198. if (running)
  199. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  200. }
  201. return 0;
  202. }
  203. static void gmc_v7_0_vram_gtt_location(struct amdgpu_device *adev,
  204. struct amdgpu_mc *mc)
  205. {
  206. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  207. /* leave room for at least 1024M GTT */
  208. dev_warn(adev->dev, "limiting VRAM\n");
  209. mc->real_vram_size = 0xFFC0000000ULL;
  210. mc->mc_vram_size = 0xFFC0000000ULL;
  211. }
  212. amdgpu_vram_location(adev, &adev->mc, 0);
  213. adev->mc.gtt_base_align = 0;
  214. amdgpu_gtt_location(adev, mc);
  215. }
  216. /**
  217. * gmc_v7_0_mc_program - program the GPU memory controller
  218. *
  219. * @adev: amdgpu_device pointer
  220. *
  221. * Set the location of vram, gart, and AGP in the GPU's
  222. * physical address space (CIK).
  223. */
  224. static void gmc_v7_0_mc_program(struct amdgpu_device *adev)
  225. {
  226. struct amdgpu_mode_mc_save save;
  227. u32 tmp;
  228. int i, j;
  229. /* Initialize HDP */
  230. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  231. WREG32((0xb05 + j), 0x00000000);
  232. WREG32((0xb06 + j), 0x00000000);
  233. WREG32((0xb07 + j), 0x00000000);
  234. WREG32((0xb08 + j), 0x00000000);
  235. WREG32((0xb09 + j), 0x00000000);
  236. }
  237. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  238. if (adev->mode_info.num_crtc)
  239. amdgpu_display_set_vga_render_state(adev, false);
  240. gmc_v7_0_mc_stop(adev, &save);
  241. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  242. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  243. }
  244. /* Update configuration */
  245. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  246. adev->mc.vram_start >> 12);
  247. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  248. adev->mc.vram_end >> 12);
  249. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  250. adev->vram_scratch.gpu_addr >> 12);
  251. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  252. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  253. WREG32(mmMC_VM_FB_LOCATION, tmp);
  254. /* XXX double check these! */
  255. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  256. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  257. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  258. WREG32(mmMC_VM_AGP_BASE, 0);
  259. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  260. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  261. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  262. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  263. }
  264. gmc_v7_0_mc_resume(adev, &save);
  265. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  266. tmp = RREG32(mmHDP_MISC_CNTL);
  267. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 1);
  268. WREG32(mmHDP_MISC_CNTL, tmp);
  269. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  270. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  271. }
  272. /**
  273. * gmc_v7_0_mc_init - initialize the memory controller driver params
  274. *
  275. * @adev: amdgpu_device pointer
  276. *
  277. * Look up the amount of vram, vram width, and decide how to place
  278. * vram and gart within the GPU's physical address space (CIK).
  279. * Returns 0 for success.
  280. */
  281. static int gmc_v7_0_mc_init(struct amdgpu_device *adev)
  282. {
  283. u32 tmp;
  284. int chansize, numchan;
  285. /* Get VRAM informations */
  286. tmp = RREG32(mmMC_ARB_RAMCFG);
  287. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  288. chansize = 64;
  289. } else {
  290. chansize = 32;
  291. }
  292. tmp = RREG32(mmMC_SHARED_CHMAP);
  293. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  294. case 0:
  295. default:
  296. numchan = 1;
  297. break;
  298. case 1:
  299. numchan = 2;
  300. break;
  301. case 2:
  302. numchan = 4;
  303. break;
  304. case 3:
  305. numchan = 8;
  306. break;
  307. case 4:
  308. numchan = 3;
  309. break;
  310. case 5:
  311. numchan = 6;
  312. break;
  313. case 6:
  314. numchan = 10;
  315. break;
  316. case 7:
  317. numchan = 12;
  318. break;
  319. case 8:
  320. numchan = 16;
  321. break;
  322. }
  323. adev->mc.vram_width = numchan * chansize;
  324. /* Could aper size report 0 ? */
  325. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  326. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  327. /* size in MB on si */
  328. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  329. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  330. adev->mc.visible_vram_size = adev->mc.aper_size;
  331. /* unless the user had overridden it, set the gart
  332. * size equal to the 1024 or vram, whichever is larger.
  333. */
  334. if (amdgpu_gart_size == -1)
  335. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  336. else
  337. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  338. gmc_v7_0_vram_gtt_location(adev, &adev->mc);
  339. return 0;
  340. }
  341. /*
  342. * GART
  343. * VMID 0 is the physical GPU addresses as used by the kernel.
  344. * VMIDs 1-15 are used for userspace clients and are handled
  345. * by the amdgpu vm/hsa code.
  346. */
  347. /**
  348. * gmc_v7_0_gart_flush_gpu_tlb - gart tlb flush callback
  349. *
  350. * @adev: amdgpu_device pointer
  351. * @vmid: vm instance to flush
  352. *
  353. * Flush the TLB for the requested page table (CIK).
  354. */
  355. static void gmc_v7_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  356. uint32_t vmid)
  357. {
  358. /* flush hdp cache */
  359. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  360. /* bits 0-15 are the VM contexts0-15 */
  361. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  362. }
  363. /**
  364. * gmc_v7_0_gart_set_pte_pde - update the page tables using MMIO
  365. *
  366. * @adev: amdgpu_device pointer
  367. * @cpu_pt_addr: cpu address of the page table
  368. * @gpu_page_idx: entry in the page table to update
  369. * @addr: dst addr to write into pte/pde
  370. * @flags: access flags
  371. *
  372. * Update the page tables using the CPU.
  373. */
  374. static int gmc_v7_0_gart_set_pte_pde(struct amdgpu_device *adev,
  375. void *cpu_pt_addr,
  376. uint32_t gpu_page_idx,
  377. uint64_t addr,
  378. uint32_t flags)
  379. {
  380. void __iomem *ptr = (void *)cpu_pt_addr;
  381. uint64_t value;
  382. value = addr & 0xFFFFFFFFFFFFF000ULL;
  383. value |= flags;
  384. writeq(value, ptr + (gpu_page_idx * 8));
  385. return 0;
  386. }
  387. /**
  388. * gmc_v7_0_gart_enable - gart enable
  389. *
  390. * @adev: amdgpu_device pointer
  391. *
  392. * This sets up the TLBs, programs the page tables for VMID0,
  393. * sets up the hw for VMIDs 1-15 which are allocated on
  394. * demand, and sets up the global locations for the LDS, GDS,
  395. * and GPUVM for FSA64 clients (CIK).
  396. * Returns 0 for success, errors for failure.
  397. */
  398. static int gmc_v7_0_gart_enable(struct amdgpu_device *adev)
  399. {
  400. int r, i;
  401. u32 tmp;
  402. if (adev->gart.robj == NULL) {
  403. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  404. return -EINVAL;
  405. }
  406. r = amdgpu_gart_table_vram_pin(adev);
  407. if (r)
  408. return r;
  409. /* Setup TLB control */
  410. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  411. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  412. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  413. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  414. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  415. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  416. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  417. /* Setup L2 cache */
  418. tmp = RREG32(mmVM_L2_CNTL);
  419. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  420. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  421. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  422. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  423. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  424. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  425. WREG32(mmVM_L2_CNTL, tmp);
  426. tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  427. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  428. WREG32(mmVM_L2_CNTL2, tmp);
  429. tmp = RREG32(mmVM_L2_CNTL3);
  430. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  431. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  432. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  433. WREG32(mmVM_L2_CNTL3, tmp);
  434. /* setup context0 */
  435. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  436. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, (adev->mc.gtt_end >> 12) - 1);
  437. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  438. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  439. (u32)(adev->dummy_page.addr >> 12));
  440. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  441. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  442. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  443. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  444. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  445. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  446. WREG32(0x575, 0);
  447. WREG32(0x576, 0);
  448. WREG32(0x577, 0);
  449. /* empty context1-15 */
  450. /* FIXME start with 4G, once using 2 level pt switch to full
  451. * vm size space
  452. */
  453. /* set vm size, must be a multiple of 4 */
  454. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  455. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  456. for (i = 1; i < 16; i++) {
  457. if (i < 8)
  458. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  459. adev->gart.table_addr >> 12);
  460. else
  461. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  462. adev->gart.table_addr >> 12);
  463. }
  464. /* enable context1-15 */
  465. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  466. (u32)(adev->dummy_page.addr >> 12));
  467. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  468. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  469. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  470. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  471. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  472. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  473. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  474. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  475. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  476. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  477. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  478. amdgpu_vm_block_size - 9);
  479. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  480. if (adev->asic_type == CHIP_KAVERI) {
  481. tmp = RREG32(mmCHUB_CONTROL);
  482. tmp &= ~BYPASS_VM;
  483. WREG32(mmCHUB_CONTROL, tmp);
  484. }
  485. gmc_v7_0_gart_flush_gpu_tlb(adev, 0);
  486. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  487. (unsigned)(adev->mc.gtt_size >> 20),
  488. (unsigned long long)adev->gart.table_addr);
  489. adev->gart.ready = true;
  490. return 0;
  491. }
  492. static int gmc_v7_0_gart_init(struct amdgpu_device *adev)
  493. {
  494. int r;
  495. if (adev->gart.robj) {
  496. WARN(1, "R600 PCIE GART already initialized\n");
  497. return 0;
  498. }
  499. /* Initialize common gart structure */
  500. r = amdgpu_gart_init(adev);
  501. if (r)
  502. return r;
  503. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  504. return amdgpu_gart_table_vram_alloc(adev);
  505. }
  506. /**
  507. * gmc_v7_0_gart_disable - gart disable
  508. *
  509. * @adev: amdgpu_device pointer
  510. *
  511. * This disables all VM page table (CIK).
  512. */
  513. static void gmc_v7_0_gart_disable(struct amdgpu_device *adev)
  514. {
  515. u32 tmp;
  516. /* Disable all tables */
  517. WREG32(mmVM_CONTEXT0_CNTL, 0);
  518. WREG32(mmVM_CONTEXT1_CNTL, 0);
  519. /* Setup TLB control */
  520. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  521. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  522. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  523. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  524. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  525. /* Setup L2 cache */
  526. tmp = RREG32(mmVM_L2_CNTL);
  527. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  528. WREG32(mmVM_L2_CNTL, tmp);
  529. WREG32(mmVM_L2_CNTL2, 0);
  530. amdgpu_gart_table_vram_unpin(adev);
  531. }
  532. /**
  533. * gmc_v7_0_gart_fini - vm fini callback
  534. *
  535. * @adev: amdgpu_device pointer
  536. *
  537. * Tears down the driver GART/VM setup (CIK).
  538. */
  539. static void gmc_v7_0_gart_fini(struct amdgpu_device *adev)
  540. {
  541. amdgpu_gart_table_vram_free(adev);
  542. amdgpu_gart_fini(adev);
  543. }
  544. /*
  545. * vm
  546. * VMID 0 is the physical GPU addresses as used by the kernel.
  547. * VMIDs 1-15 are used for userspace clients and are handled
  548. * by the amdgpu vm/hsa code.
  549. */
  550. /**
  551. * gmc_v7_0_vm_init - cik vm init callback
  552. *
  553. * @adev: amdgpu_device pointer
  554. *
  555. * Inits cik specific vm parameters (number of VMs, base of vram for
  556. * VMIDs 1-15) (CIK).
  557. * Returns 0 for success.
  558. */
  559. static int gmc_v7_0_vm_init(struct amdgpu_device *adev)
  560. {
  561. /*
  562. * number of VMs
  563. * VMID 0 is reserved for System
  564. * amdgpu graphics/compute will use VMIDs 1-7
  565. * amdkfd will use VMIDs 8-15
  566. */
  567. adev->vm_manager.nvm = AMDGPU_NUM_OF_VMIDS;
  568. /* base offset of vram pages */
  569. if (adev->flags & AMD_IS_APU) {
  570. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  571. tmp <<= 22;
  572. adev->vm_manager.vram_base_offset = tmp;
  573. } else
  574. adev->vm_manager.vram_base_offset = 0;
  575. return 0;
  576. }
  577. /**
  578. * gmc_v7_0_vm_fini - cik vm fini callback
  579. *
  580. * @adev: amdgpu_device pointer
  581. *
  582. * Tear down any asic specific VM setup (CIK).
  583. */
  584. static void gmc_v7_0_vm_fini(struct amdgpu_device *adev)
  585. {
  586. }
  587. /**
  588. * gmc_v7_0_vm_decode_fault - print human readable fault info
  589. *
  590. * @adev: amdgpu_device pointer
  591. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  592. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  593. *
  594. * Print human readable fault information (CIK).
  595. */
  596. static void gmc_v7_0_vm_decode_fault(struct amdgpu_device *adev,
  597. u32 status, u32 addr, u32 mc_client)
  598. {
  599. u32 mc_id;
  600. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  601. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  602. PROTECTIONS);
  603. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  604. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  605. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  606. MEMORY_CLIENT_ID);
  607. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  608. protections, vmid, addr,
  609. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  610. MEMORY_CLIENT_RW) ?
  611. "write" : "read", block, mc_client, mc_id);
  612. }
  613. static const u32 mc_cg_registers[] = {
  614. mmMC_HUB_MISC_HUB_CG,
  615. mmMC_HUB_MISC_SIP_CG,
  616. mmMC_HUB_MISC_VM_CG,
  617. mmMC_XPB_CLK_GAT,
  618. mmATC_MISC_CG,
  619. mmMC_CITF_MISC_WR_CG,
  620. mmMC_CITF_MISC_RD_CG,
  621. mmMC_CITF_MISC_VM_CG,
  622. mmVM_L2_CG,
  623. };
  624. static const u32 mc_cg_ls_en[] = {
  625. MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK,
  626. MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK,
  627. MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  628. MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK,
  629. ATC_MISC_CG__MEM_LS_ENABLE_MASK,
  630. MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK,
  631. MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK,
  632. MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK,
  633. VM_L2_CG__MEM_LS_ENABLE_MASK,
  634. };
  635. static const u32 mc_cg_en[] = {
  636. MC_HUB_MISC_HUB_CG__ENABLE_MASK,
  637. MC_HUB_MISC_SIP_CG__ENABLE_MASK,
  638. MC_HUB_MISC_VM_CG__ENABLE_MASK,
  639. MC_XPB_CLK_GAT__ENABLE_MASK,
  640. ATC_MISC_CG__ENABLE_MASK,
  641. MC_CITF_MISC_WR_CG__ENABLE_MASK,
  642. MC_CITF_MISC_RD_CG__ENABLE_MASK,
  643. MC_CITF_MISC_VM_CG__ENABLE_MASK,
  644. VM_L2_CG__ENABLE_MASK,
  645. };
  646. static void gmc_v7_0_enable_mc_ls(struct amdgpu_device *adev,
  647. bool enable)
  648. {
  649. int i;
  650. u32 orig, data;
  651. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  652. orig = data = RREG32(mc_cg_registers[i]);
  653. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_LS))
  654. data |= mc_cg_ls_en[i];
  655. else
  656. data &= ~mc_cg_ls_en[i];
  657. if (data != orig)
  658. WREG32(mc_cg_registers[i], data);
  659. }
  660. }
  661. static void gmc_v7_0_enable_mc_mgcg(struct amdgpu_device *adev,
  662. bool enable)
  663. {
  664. int i;
  665. u32 orig, data;
  666. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  667. orig = data = RREG32(mc_cg_registers[i]);
  668. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_MC_MGCG))
  669. data |= mc_cg_en[i];
  670. else
  671. data &= ~mc_cg_en[i];
  672. if (data != orig)
  673. WREG32(mc_cg_registers[i], data);
  674. }
  675. }
  676. static void gmc_v7_0_enable_bif_mgls(struct amdgpu_device *adev,
  677. bool enable)
  678. {
  679. u32 orig, data;
  680. orig = data = RREG32_PCIE(ixPCIE_CNTL2);
  681. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_BIF_LS)) {
  682. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 1);
  683. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 1);
  684. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 1);
  685. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 1);
  686. } else {
  687. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_LS_EN, 0);
  688. data = REG_SET_FIELD(data, PCIE_CNTL2, MST_MEM_LS_EN, 0);
  689. data = REG_SET_FIELD(data, PCIE_CNTL2, REPLAY_MEM_LS_EN, 0);
  690. data = REG_SET_FIELD(data, PCIE_CNTL2, SLV_MEM_AGGRESSIVE_LS_EN, 0);
  691. }
  692. if (orig != data)
  693. WREG32_PCIE(ixPCIE_CNTL2, data);
  694. }
  695. static void gmc_v7_0_enable_hdp_mgcg(struct amdgpu_device *adev,
  696. bool enable)
  697. {
  698. u32 orig, data;
  699. orig = data = RREG32(mmHDP_HOST_PATH_CNTL);
  700. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_MGCG))
  701. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 0);
  702. else
  703. data = REG_SET_FIELD(data, HDP_HOST_PATH_CNTL, CLOCK_GATING_DIS, 1);
  704. if (orig != data)
  705. WREG32(mmHDP_HOST_PATH_CNTL, data);
  706. }
  707. static void gmc_v7_0_enable_hdp_ls(struct amdgpu_device *adev,
  708. bool enable)
  709. {
  710. u32 orig, data;
  711. orig = data = RREG32(mmHDP_MEM_POWER_LS);
  712. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_HDP_LS))
  713. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 1);
  714. else
  715. data = REG_SET_FIELD(data, HDP_MEM_POWER_LS, LS_ENABLE, 0);
  716. if (orig != data)
  717. WREG32(mmHDP_MEM_POWER_LS, data);
  718. }
  719. static int gmc_v7_0_convert_vram_type(int mc_seq_vram_type)
  720. {
  721. switch (mc_seq_vram_type) {
  722. case MC_SEQ_MISC0__MT__GDDR1:
  723. return AMDGPU_VRAM_TYPE_GDDR1;
  724. case MC_SEQ_MISC0__MT__DDR2:
  725. return AMDGPU_VRAM_TYPE_DDR2;
  726. case MC_SEQ_MISC0__MT__GDDR3:
  727. return AMDGPU_VRAM_TYPE_GDDR3;
  728. case MC_SEQ_MISC0__MT__GDDR4:
  729. return AMDGPU_VRAM_TYPE_GDDR4;
  730. case MC_SEQ_MISC0__MT__GDDR5:
  731. return AMDGPU_VRAM_TYPE_GDDR5;
  732. case MC_SEQ_MISC0__MT__HBM:
  733. return AMDGPU_VRAM_TYPE_HBM;
  734. case MC_SEQ_MISC0__MT__DDR3:
  735. return AMDGPU_VRAM_TYPE_DDR3;
  736. default:
  737. return AMDGPU_VRAM_TYPE_UNKNOWN;
  738. }
  739. }
  740. static int gmc_v7_0_early_init(void *handle)
  741. {
  742. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  743. gmc_v7_0_set_gart_funcs(adev);
  744. gmc_v7_0_set_irq_funcs(adev);
  745. if (adev->flags & AMD_IS_APU) {
  746. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  747. } else {
  748. u32 tmp = RREG32(mmMC_SEQ_MISC0);
  749. tmp &= MC_SEQ_MISC0__MT__MASK;
  750. adev->mc.vram_type = gmc_v7_0_convert_vram_type(tmp);
  751. }
  752. return 0;
  753. }
  754. static int gmc_v7_0_late_init(void *handle)
  755. {
  756. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  757. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  758. }
  759. static int gmc_v7_0_sw_init(void *handle)
  760. {
  761. int r;
  762. int dma_bits;
  763. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  764. r = amdgpu_gem_init(adev);
  765. if (r)
  766. return r;
  767. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  768. if (r)
  769. return r;
  770. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  771. if (r)
  772. return r;
  773. /* Adjust VM size here.
  774. * Currently set to 4GB ((1 << 20) 4k pages).
  775. * Max GPUVM size for cayman and SI is 40 bits.
  776. */
  777. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  778. /* Set the internal MC address mask
  779. * This is the max address of the GPU's
  780. * internal address space.
  781. */
  782. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  783. /* set DMA mask + need_dma32 flags.
  784. * PCIE - can handle 40-bits.
  785. * IGP - can handle 40-bits
  786. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  787. */
  788. adev->need_dma32 = false;
  789. dma_bits = adev->need_dma32 ? 32 : 40;
  790. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  791. if (r) {
  792. adev->need_dma32 = true;
  793. dma_bits = 32;
  794. printk(KERN_WARNING "amdgpu: No suitable DMA available.\n");
  795. }
  796. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  797. if (r) {
  798. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  799. printk(KERN_WARNING "amdgpu: No coherent DMA available.\n");
  800. }
  801. r = gmc_v7_0_init_microcode(adev);
  802. if (r) {
  803. DRM_ERROR("Failed to load mc firmware!\n");
  804. return r;
  805. }
  806. r = gmc_v7_0_mc_init(adev);
  807. if (r)
  808. return r;
  809. /* Memory manager */
  810. r = amdgpu_bo_init(adev);
  811. if (r)
  812. return r;
  813. r = gmc_v7_0_gart_init(adev);
  814. if (r)
  815. return r;
  816. if (!adev->vm_manager.enabled) {
  817. r = gmc_v7_0_vm_init(adev);
  818. if (r) {
  819. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  820. return r;
  821. }
  822. adev->vm_manager.enabled = true;
  823. }
  824. return r;
  825. }
  826. static int gmc_v7_0_sw_fini(void *handle)
  827. {
  828. int i;
  829. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  830. if (adev->vm_manager.enabled) {
  831. for (i = 0; i < AMDGPU_NUM_VM; ++i)
  832. amdgpu_fence_unref(&adev->vm_manager.active[i]);
  833. gmc_v7_0_vm_fini(adev);
  834. adev->vm_manager.enabled = false;
  835. }
  836. gmc_v7_0_gart_fini(adev);
  837. amdgpu_gem_fini(adev);
  838. amdgpu_bo_fini(adev);
  839. return 0;
  840. }
  841. static int gmc_v7_0_hw_init(void *handle)
  842. {
  843. int r;
  844. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  845. gmc_v7_0_mc_program(adev);
  846. if (!(adev->flags & AMD_IS_APU)) {
  847. r = gmc_v7_0_mc_load_microcode(adev);
  848. if (r) {
  849. DRM_ERROR("Failed to load MC firmware!\n");
  850. return r;
  851. }
  852. }
  853. r = gmc_v7_0_gart_enable(adev);
  854. if (r)
  855. return r;
  856. return r;
  857. }
  858. static int gmc_v7_0_hw_fini(void *handle)
  859. {
  860. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  861. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  862. gmc_v7_0_gart_disable(adev);
  863. return 0;
  864. }
  865. static int gmc_v7_0_suspend(void *handle)
  866. {
  867. int i;
  868. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  869. if (adev->vm_manager.enabled) {
  870. for (i = 0; i < AMDGPU_NUM_VM; ++i)
  871. amdgpu_fence_unref(&adev->vm_manager.active[i]);
  872. gmc_v7_0_vm_fini(adev);
  873. adev->vm_manager.enabled = false;
  874. }
  875. gmc_v7_0_hw_fini(adev);
  876. return 0;
  877. }
  878. static int gmc_v7_0_resume(void *handle)
  879. {
  880. int r;
  881. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  882. r = gmc_v7_0_hw_init(adev);
  883. if (r)
  884. return r;
  885. if (!adev->vm_manager.enabled) {
  886. r = gmc_v7_0_vm_init(adev);
  887. if (r) {
  888. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  889. return r;
  890. }
  891. adev->vm_manager.enabled = true;
  892. }
  893. return r;
  894. }
  895. static bool gmc_v7_0_is_idle(void *handle)
  896. {
  897. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  898. u32 tmp = RREG32(mmSRBM_STATUS);
  899. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  900. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  901. return false;
  902. return true;
  903. }
  904. static int gmc_v7_0_wait_for_idle(void *handle)
  905. {
  906. unsigned i;
  907. u32 tmp;
  908. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  909. for (i = 0; i < adev->usec_timeout; i++) {
  910. /* read MC_STATUS */
  911. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  912. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  913. SRBM_STATUS__MCC_BUSY_MASK |
  914. SRBM_STATUS__MCD_BUSY_MASK |
  915. SRBM_STATUS__VMC_BUSY_MASK);
  916. if (!tmp)
  917. return 0;
  918. udelay(1);
  919. }
  920. return -ETIMEDOUT;
  921. }
  922. static void gmc_v7_0_print_status(void *handle)
  923. {
  924. int i, j;
  925. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  926. dev_info(adev->dev, "GMC 8.x registers\n");
  927. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  928. RREG32(mmSRBM_STATUS));
  929. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  930. RREG32(mmSRBM_STATUS2));
  931. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  932. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  933. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  934. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  935. dev_info(adev->dev, " MC_VM_MX_L1_TLB_CNTL=0x%08X\n",
  936. RREG32(mmMC_VM_MX_L1_TLB_CNTL));
  937. dev_info(adev->dev, " VM_L2_CNTL=0x%08X\n",
  938. RREG32(mmVM_L2_CNTL));
  939. dev_info(adev->dev, " VM_L2_CNTL2=0x%08X\n",
  940. RREG32(mmVM_L2_CNTL2));
  941. dev_info(adev->dev, " VM_L2_CNTL3=0x%08X\n",
  942. RREG32(mmVM_L2_CNTL3));
  943. dev_info(adev->dev, " VM_CONTEXT0_PAGE_TABLE_START_ADDR=0x%08X\n",
  944. RREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR));
  945. dev_info(adev->dev, " VM_CONTEXT0_PAGE_TABLE_END_ADDR=0x%08X\n",
  946. RREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR));
  947. dev_info(adev->dev, " VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR=0x%08X\n",
  948. RREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR));
  949. dev_info(adev->dev, " VM_CONTEXT0_CNTL2=0x%08X\n",
  950. RREG32(mmVM_CONTEXT0_CNTL2));
  951. dev_info(adev->dev, " VM_CONTEXT0_CNTL=0x%08X\n",
  952. RREG32(mmVM_CONTEXT0_CNTL));
  953. dev_info(adev->dev, " 0x15D4=0x%08X\n",
  954. RREG32(0x575));
  955. dev_info(adev->dev, " 0x15D8=0x%08X\n",
  956. RREG32(0x576));
  957. dev_info(adev->dev, " 0x15DC=0x%08X\n",
  958. RREG32(0x577));
  959. dev_info(adev->dev, " VM_CONTEXT1_PAGE_TABLE_START_ADDR=0x%08X\n",
  960. RREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR));
  961. dev_info(adev->dev, " VM_CONTEXT1_PAGE_TABLE_END_ADDR=0x%08X\n",
  962. RREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR));
  963. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR=0x%08X\n",
  964. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR));
  965. dev_info(adev->dev, " VM_CONTEXT1_CNTL2=0x%08X\n",
  966. RREG32(mmVM_CONTEXT1_CNTL2));
  967. dev_info(adev->dev, " VM_CONTEXT1_CNTL=0x%08X\n",
  968. RREG32(mmVM_CONTEXT1_CNTL));
  969. for (i = 0; i < 16; i++) {
  970. if (i < 8)
  971. dev_info(adev->dev, " VM_CONTEXT%d_PAGE_TABLE_BASE_ADDR=0x%08X\n",
  972. i, RREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i));
  973. else
  974. dev_info(adev->dev, " VM_CONTEXT%d_PAGE_TABLE_BASE_ADDR=0x%08X\n",
  975. i, RREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8));
  976. }
  977. dev_info(adev->dev, " MC_VM_SYSTEM_APERTURE_LOW_ADDR=0x%08X\n",
  978. RREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR));
  979. dev_info(adev->dev, " MC_VM_SYSTEM_APERTURE_HIGH_ADDR=0x%08X\n",
  980. RREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR));
  981. dev_info(adev->dev, " MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR=0x%08X\n",
  982. RREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR));
  983. dev_info(adev->dev, " MC_VM_FB_LOCATION=0x%08X\n",
  984. RREG32(mmMC_VM_FB_LOCATION));
  985. dev_info(adev->dev, " MC_VM_AGP_BASE=0x%08X\n",
  986. RREG32(mmMC_VM_AGP_BASE));
  987. dev_info(adev->dev, " MC_VM_AGP_TOP=0x%08X\n",
  988. RREG32(mmMC_VM_AGP_TOP));
  989. dev_info(adev->dev, " MC_VM_AGP_BOT=0x%08X\n",
  990. RREG32(mmMC_VM_AGP_BOT));
  991. if (adev->asic_type == CHIP_KAVERI) {
  992. dev_info(adev->dev, " CHUB_CONTROL=0x%08X\n",
  993. RREG32(mmCHUB_CONTROL));
  994. }
  995. dev_info(adev->dev, " HDP_REG_COHERENCY_FLUSH_CNTL=0x%08X\n",
  996. RREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL));
  997. dev_info(adev->dev, " HDP_NONSURFACE_BASE=0x%08X\n",
  998. RREG32(mmHDP_NONSURFACE_BASE));
  999. dev_info(adev->dev, " HDP_NONSURFACE_INFO=0x%08X\n",
  1000. RREG32(mmHDP_NONSURFACE_INFO));
  1001. dev_info(adev->dev, " HDP_NONSURFACE_SIZE=0x%08X\n",
  1002. RREG32(mmHDP_NONSURFACE_SIZE));
  1003. dev_info(adev->dev, " HDP_MISC_CNTL=0x%08X\n",
  1004. RREG32(mmHDP_MISC_CNTL));
  1005. dev_info(adev->dev, " HDP_HOST_PATH_CNTL=0x%08X\n",
  1006. RREG32(mmHDP_HOST_PATH_CNTL));
  1007. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  1008. dev_info(adev->dev, " %d:\n", i);
  1009. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1010. 0xb05 + j, RREG32(0xb05 + j));
  1011. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1012. 0xb06 + j, RREG32(0xb06 + j));
  1013. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1014. 0xb07 + j, RREG32(0xb07 + j));
  1015. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1016. 0xb08 + j, RREG32(0xb08 + j));
  1017. dev_info(adev->dev, " 0x%04X=0x%08X\n",
  1018. 0xb09 + j, RREG32(0xb09 + j));
  1019. }
  1020. dev_info(adev->dev, " BIF_FB_EN=0x%08X\n",
  1021. RREG32(mmBIF_FB_EN));
  1022. }
  1023. static int gmc_v7_0_soft_reset(void *handle)
  1024. {
  1025. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1026. struct amdgpu_mode_mc_save save;
  1027. u32 srbm_soft_reset = 0;
  1028. u32 tmp = RREG32(mmSRBM_STATUS);
  1029. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1030. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1031. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1032. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1033. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1034. if (!(adev->flags & AMD_IS_APU))
  1035. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1036. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1037. }
  1038. if (srbm_soft_reset) {
  1039. gmc_v7_0_print_status((void *)adev);
  1040. gmc_v7_0_mc_stop(adev, &save);
  1041. if (gmc_v7_0_wait_for_idle(adev)) {
  1042. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1043. }
  1044. tmp = RREG32(mmSRBM_SOFT_RESET);
  1045. tmp |= srbm_soft_reset;
  1046. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1047. WREG32(mmSRBM_SOFT_RESET, tmp);
  1048. tmp = RREG32(mmSRBM_SOFT_RESET);
  1049. udelay(50);
  1050. tmp &= ~srbm_soft_reset;
  1051. WREG32(mmSRBM_SOFT_RESET, tmp);
  1052. tmp = RREG32(mmSRBM_SOFT_RESET);
  1053. /* Wait a little for things to settle down */
  1054. udelay(50);
  1055. gmc_v7_0_mc_resume(adev, &save);
  1056. udelay(50);
  1057. gmc_v7_0_print_status((void *)adev);
  1058. }
  1059. return 0;
  1060. }
  1061. static int gmc_v7_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1062. struct amdgpu_irq_src *src,
  1063. unsigned type,
  1064. enum amdgpu_interrupt_state state)
  1065. {
  1066. u32 tmp;
  1067. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1068. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1069. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1070. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1071. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1072. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1073. switch (state) {
  1074. case AMDGPU_IRQ_STATE_DISABLE:
  1075. /* system context */
  1076. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1077. tmp &= ~bits;
  1078. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1079. /* VMs */
  1080. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1081. tmp &= ~bits;
  1082. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1083. break;
  1084. case AMDGPU_IRQ_STATE_ENABLE:
  1085. /* system context */
  1086. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1087. tmp |= bits;
  1088. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1089. /* VMs */
  1090. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1091. tmp |= bits;
  1092. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1093. break;
  1094. default:
  1095. break;
  1096. }
  1097. return 0;
  1098. }
  1099. static int gmc_v7_0_process_interrupt(struct amdgpu_device *adev,
  1100. struct amdgpu_irq_src *source,
  1101. struct amdgpu_iv_entry *entry)
  1102. {
  1103. u32 addr, status, mc_client;
  1104. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1105. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1106. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1107. /* reset addr and status */
  1108. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1109. if (!addr && !status)
  1110. return 0;
  1111. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1112. entry->src_id, entry->src_data);
  1113. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1114. addr);
  1115. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1116. status);
  1117. gmc_v7_0_vm_decode_fault(adev, status, addr, mc_client);
  1118. return 0;
  1119. }
  1120. static int gmc_v7_0_set_clockgating_state(void *handle,
  1121. enum amd_clockgating_state state)
  1122. {
  1123. bool gate = false;
  1124. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1125. if (state == AMD_CG_STATE_GATE)
  1126. gate = true;
  1127. if (!(adev->flags & AMD_IS_APU)) {
  1128. gmc_v7_0_enable_mc_mgcg(adev, gate);
  1129. gmc_v7_0_enable_mc_ls(adev, gate);
  1130. }
  1131. gmc_v7_0_enable_bif_mgls(adev, gate);
  1132. gmc_v7_0_enable_hdp_mgcg(adev, gate);
  1133. gmc_v7_0_enable_hdp_ls(adev, gate);
  1134. return 0;
  1135. }
  1136. static int gmc_v7_0_set_powergating_state(void *handle,
  1137. enum amd_powergating_state state)
  1138. {
  1139. return 0;
  1140. }
  1141. const struct amd_ip_funcs gmc_v7_0_ip_funcs = {
  1142. .early_init = gmc_v7_0_early_init,
  1143. .late_init = gmc_v7_0_late_init,
  1144. .sw_init = gmc_v7_0_sw_init,
  1145. .sw_fini = gmc_v7_0_sw_fini,
  1146. .hw_init = gmc_v7_0_hw_init,
  1147. .hw_fini = gmc_v7_0_hw_fini,
  1148. .suspend = gmc_v7_0_suspend,
  1149. .resume = gmc_v7_0_resume,
  1150. .is_idle = gmc_v7_0_is_idle,
  1151. .wait_for_idle = gmc_v7_0_wait_for_idle,
  1152. .soft_reset = gmc_v7_0_soft_reset,
  1153. .print_status = gmc_v7_0_print_status,
  1154. .set_clockgating_state = gmc_v7_0_set_clockgating_state,
  1155. .set_powergating_state = gmc_v7_0_set_powergating_state,
  1156. };
  1157. static const struct amdgpu_gart_funcs gmc_v7_0_gart_funcs = {
  1158. .flush_gpu_tlb = gmc_v7_0_gart_flush_gpu_tlb,
  1159. .set_pte_pde = gmc_v7_0_gart_set_pte_pde,
  1160. };
  1161. static const struct amdgpu_irq_src_funcs gmc_v7_0_irq_funcs = {
  1162. .set = gmc_v7_0_vm_fault_interrupt_state,
  1163. .process = gmc_v7_0_process_interrupt,
  1164. };
  1165. static void gmc_v7_0_set_gart_funcs(struct amdgpu_device *adev)
  1166. {
  1167. if (adev->gart.gart_funcs == NULL)
  1168. adev->gart.gart_funcs = &gmc_v7_0_gart_funcs;
  1169. }
  1170. static void gmc_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1171. {
  1172. adev->mc.vm_fault.num_types = 1;
  1173. adev->mc.vm_fault.funcs = &gmc_v7_0_irq_funcs;
  1174. }