gfx_v8_0.c 146 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "clearstate_vi.h"
  31. #include "gmc/gmc_8_2_d.h"
  32. #include "gmc/gmc_8_2_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "bif/bif_5_0_d.h"
  36. #include "bif/bif_5_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_enum.h"
  39. #include "gca/gfx_8_0_sh_mask.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "uvd/uvd_5_0_d.h"
  42. #include "uvd/uvd_5_0_sh_mask.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #define GFX8_NUM_GFX_RINGS 1
  46. #define GFX8_NUM_COMPUTE_RINGS 8
  47. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  48. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  50. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  51. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  52. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  53. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  54. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  55. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  56. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  57. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  58. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  59. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  60. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  61. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  62. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  63. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  64. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  65. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  66. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  67. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  68. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  69. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  70. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  71. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  72. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  73. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  74. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  75. MODULE_FIRMWARE("amdgpu/topaz_mec2.bin");
  76. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  77. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  78. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  79. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  80. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  81. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  82. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  83. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  84. {
  85. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  86. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  87. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  88. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  89. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  90. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  91. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  92. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  93. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  94. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  95. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  96. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  97. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  98. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  99. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  100. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  101. };
  102. static const u32 golden_settings_tonga_a11[] =
  103. {
  104. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  105. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  106. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  107. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  108. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  109. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  110. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  111. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  112. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  113. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  114. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  115. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  116. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  117. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  118. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  119. };
  120. static const u32 tonga_golden_common_all[] =
  121. {
  122. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  123. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  124. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  125. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  126. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  127. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  128. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  129. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  130. };
  131. static const u32 tonga_mgcg_cgcg_init[] =
  132. {
  133. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  134. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  135. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  136. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  137. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  138. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  139. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  140. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  141. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  142. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  143. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  144. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  145. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  146. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  147. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  148. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  149. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  150. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  151. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  152. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  153. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  154. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  155. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  156. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  157. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  158. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  159. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  160. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  161. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  162. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  163. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  164. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  165. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  166. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  167. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  168. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  169. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  170. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  171. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  172. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  173. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  174. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  175. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  176. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  177. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  178. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  179. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  180. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  181. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  182. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  183. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  184. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  185. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  186. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  187. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  188. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  189. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  190. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  191. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  192. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  193. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  194. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  195. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  196. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  197. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  198. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  199. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  200. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  201. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  202. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  203. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  204. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  205. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  206. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  207. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  208. };
  209. static const u32 fiji_golden_common_all[] =
  210. {
  211. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  212. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  213. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  214. mmGB_ADDR_CONFIG, 0xffffffff, 0x12011003,
  215. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  216. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  217. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  218. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  219. };
  220. static const u32 golden_settings_fiji_a10[] =
  221. {
  222. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  223. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  224. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  225. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x00000100,
  226. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  227. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  228. mmTCC_CTRL, 0x00100000, 0xf30fff7f,
  229. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  230. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x7d6cf5e4,
  231. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x3928b1a0,
  232. };
  233. static const u32 fiji_mgcg_cgcg_init[] =
  234. {
  235. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffc0,
  236. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  237. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  238. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  239. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  240. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  241. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  242. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  243. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  244. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  245. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  246. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  247. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  248. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  249. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  250. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  251. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  252. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  253. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  254. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  255. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  256. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  257. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  258. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  259. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  260. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  261. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  262. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  263. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  264. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  265. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  266. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  267. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  268. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  269. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  270. };
  271. static const u32 golden_settings_iceland_a11[] =
  272. {
  273. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  274. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  275. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  276. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  277. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  278. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  279. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  280. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  281. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  282. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  283. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  284. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  285. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  286. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  287. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  288. };
  289. static const u32 iceland_golden_common_all[] =
  290. {
  291. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  292. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  293. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  294. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  295. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  296. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  297. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  298. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  299. };
  300. static const u32 iceland_mgcg_cgcg_init[] =
  301. {
  302. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  303. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  304. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  305. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  306. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  307. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  308. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  309. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  310. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  311. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  312. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  313. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  314. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  315. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  316. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  317. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  318. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  319. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  320. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  321. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  322. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  323. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  324. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  325. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  326. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  327. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  328. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  329. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  330. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  331. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  332. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  333. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  334. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  335. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  336. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  337. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  338. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  339. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  340. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  341. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  342. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  343. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  344. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  345. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  346. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  347. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  348. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  349. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  350. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  351. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  352. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  353. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  354. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  355. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  356. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  357. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  358. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  359. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  360. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  361. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  362. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  363. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  364. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  365. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  366. };
  367. static const u32 cz_golden_settings_a11[] =
  368. {
  369. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  370. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  371. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  372. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  373. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  374. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  375. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  376. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  377. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  378. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  379. };
  380. static const u32 cz_golden_common_all[] =
  381. {
  382. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  383. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  384. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  385. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  386. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  387. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  388. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  389. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  390. };
  391. static const u32 cz_mgcg_cgcg_init[] =
  392. {
  393. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  394. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  395. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  396. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  397. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  398. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  399. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  400. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  401. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  402. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  403. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  404. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  405. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  411. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  412. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  413. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  414. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  415. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  418. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  419. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  420. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  421. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  422. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  423. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  424. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  425. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  426. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  427. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  428. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  429. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  430. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  431. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  432. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  433. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  434. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  435. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  436. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  437. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  438. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  439. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  440. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  441. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  442. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  443. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  444. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  445. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  446. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  447. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  448. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  449. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  450. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  451. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  452. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  453. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  454. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  455. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  456. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  457. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  458. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  459. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  460. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  461. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  462. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  463. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  464. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  465. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  466. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  467. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  468. };
  469. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  470. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  471. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  472. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  473. {
  474. switch (adev->asic_type) {
  475. case CHIP_TOPAZ:
  476. amdgpu_program_register_sequence(adev,
  477. iceland_mgcg_cgcg_init,
  478. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  479. amdgpu_program_register_sequence(adev,
  480. golden_settings_iceland_a11,
  481. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  482. amdgpu_program_register_sequence(adev,
  483. iceland_golden_common_all,
  484. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  485. break;
  486. case CHIP_FIJI:
  487. amdgpu_program_register_sequence(adev,
  488. fiji_mgcg_cgcg_init,
  489. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  490. amdgpu_program_register_sequence(adev,
  491. golden_settings_fiji_a10,
  492. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  493. amdgpu_program_register_sequence(adev,
  494. fiji_golden_common_all,
  495. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  496. break;
  497. case CHIP_TONGA:
  498. amdgpu_program_register_sequence(adev,
  499. tonga_mgcg_cgcg_init,
  500. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  501. amdgpu_program_register_sequence(adev,
  502. golden_settings_tonga_a11,
  503. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  504. amdgpu_program_register_sequence(adev,
  505. tonga_golden_common_all,
  506. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  507. break;
  508. case CHIP_CARRIZO:
  509. amdgpu_program_register_sequence(adev,
  510. cz_mgcg_cgcg_init,
  511. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  512. amdgpu_program_register_sequence(adev,
  513. cz_golden_settings_a11,
  514. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  515. amdgpu_program_register_sequence(adev,
  516. cz_golden_common_all,
  517. (const u32)ARRAY_SIZE(cz_golden_common_all));
  518. break;
  519. default:
  520. break;
  521. }
  522. }
  523. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  524. {
  525. int i;
  526. adev->gfx.scratch.num_reg = 7;
  527. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  528. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  529. adev->gfx.scratch.free[i] = true;
  530. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  531. }
  532. }
  533. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  534. {
  535. struct amdgpu_device *adev = ring->adev;
  536. uint32_t scratch;
  537. uint32_t tmp = 0;
  538. unsigned i;
  539. int r;
  540. r = amdgpu_gfx_scratch_get(adev, &scratch);
  541. if (r) {
  542. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  543. return r;
  544. }
  545. WREG32(scratch, 0xCAFEDEAD);
  546. r = amdgpu_ring_lock(ring, 3);
  547. if (r) {
  548. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  549. ring->idx, r);
  550. amdgpu_gfx_scratch_free(adev, scratch);
  551. return r;
  552. }
  553. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  554. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  555. amdgpu_ring_write(ring, 0xDEADBEEF);
  556. amdgpu_ring_unlock_commit(ring);
  557. for (i = 0; i < adev->usec_timeout; i++) {
  558. tmp = RREG32(scratch);
  559. if (tmp == 0xDEADBEEF)
  560. break;
  561. DRM_UDELAY(1);
  562. }
  563. if (i < adev->usec_timeout) {
  564. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  565. ring->idx, i);
  566. } else {
  567. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  568. ring->idx, scratch, tmp);
  569. r = -EINVAL;
  570. }
  571. amdgpu_gfx_scratch_free(adev, scratch);
  572. return r;
  573. }
  574. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring)
  575. {
  576. struct amdgpu_device *adev = ring->adev;
  577. struct amdgpu_ib ib;
  578. struct fence *f = NULL;
  579. uint32_t scratch;
  580. uint32_t tmp = 0;
  581. unsigned i;
  582. int r;
  583. r = amdgpu_gfx_scratch_get(adev, &scratch);
  584. if (r) {
  585. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  586. return r;
  587. }
  588. WREG32(scratch, 0xCAFEDEAD);
  589. memset(&ib, 0, sizeof(ib));
  590. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  591. if (r) {
  592. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  593. goto err1;
  594. }
  595. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  596. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  597. ib.ptr[2] = 0xDEADBEEF;
  598. ib.length_dw = 3;
  599. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  600. AMDGPU_FENCE_OWNER_UNDEFINED,
  601. &f);
  602. if (r)
  603. goto err2;
  604. r = fence_wait(f, false);
  605. if (r) {
  606. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  607. goto err2;
  608. }
  609. for (i = 0; i < adev->usec_timeout; i++) {
  610. tmp = RREG32(scratch);
  611. if (tmp == 0xDEADBEEF)
  612. break;
  613. DRM_UDELAY(1);
  614. }
  615. if (i < adev->usec_timeout) {
  616. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  617. ring->idx, i);
  618. goto err2;
  619. } else {
  620. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  621. scratch, tmp);
  622. r = -EINVAL;
  623. }
  624. err2:
  625. fence_put(f);
  626. amdgpu_ib_free(adev, &ib);
  627. err1:
  628. amdgpu_gfx_scratch_free(adev, scratch);
  629. return r;
  630. }
  631. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  632. {
  633. const char *chip_name;
  634. char fw_name[30];
  635. int err;
  636. struct amdgpu_firmware_info *info = NULL;
  637. const struct common_firmware_header *header = NULL;
  638. const struct gfx_firmware_header_v1_0 *cp_hdr;
  639. DRM_DEBUG("\n");
  640. switch (adev->asic_type) {
  641. case CHIP_TOPAZ:
  642. chip_name = "topaz";
  643. break;
  644. case CHIP_TONGA:
  645. chip_name = "tonga";
  646. break;
  647. case CHIP_CARRIZO:
  648. chip_name = "carrizo";
  649. break;
  650. case CHIP_FIJI:
  651. chip_name = "fiji";
  652. break;
  653. default:
  654. BUG();
  655. }
  656. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  657. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  658. if (err)
  659. goto out;
  660. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  661. if (err)
  662. goto out;
  663. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  664. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  665. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  666. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  667. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  668. if (err)
  669. goto out;
  670. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  671. if (err)
  672. goto out;
  673. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  674. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  675. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  676. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  677. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  678. if (err)
  679. goto out;
  680. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  681. if (err)
  682. goto out;
  683. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  684. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  685. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  686. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  687. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  688. if (err)
  689. goto out;
  690. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  691. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  692. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  693. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  694. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  695. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  696. if (err)
  697. goto out;
  698. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  699. if (err)
  700. goto out;
  701. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  702. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  703. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  704. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  705. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  706. if (!err) {
  707. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  708. if (err)
  709. goto out;
  710. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  711. adev->gfx.mec2_fw->data;
  712. adev->gfx.mec2_fw_version = le32_to_cpu(
  713. cp_hdr->header.ucode_version);
  714. adev->gfx.mec2_feature_version = le32_to_cpu(
  715. cp_hdr->ucode_feature_version);
  716. } else {
  717. err = 0;
  718. adev->gfx.mec2_fw = NULL;
  719. }
  720. if (adev->firmware.smu_load) {
  721. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  722. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  723. info->fw = adev->gfx.pfp_fw;
  724. header = (const struct common_firmware_header *)info->fw->data;
  725. adev->firmware.fw_size +=
  726. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  727. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  728. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  729. info->fw = adev->gfx.me_fw;
  730. header = (const struct common_firmware_header *)info->fw->data;
  731. adev->firmware.fw_size +=
  732. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  733. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  734. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  735. info->fw = adev->gfx.ce_fw;
  736. header = (const struct common_firmware_header *)info->fw->data;
  737. adev->firmware.fw_size +=
  738. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  739. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  740. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  741. info->fw = adev->gfx.rlc_fw;
  742. header = (const struct common_firmware_header *)info->fw->data;
  743. adev->firmware.fw_size +=
  744. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  745. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  746. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  747. info->fw = adev->gfx.mec_fw;
  748. header = (const struct common_firmware_header *)info->fw->data;
  749. adev->firmware.fw_size +=
  750. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  751. if (adev->gfx.mec2_fw) {
  752. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  753. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  754. info->fw = adev->gfx.mec2_fw;
  755. header = (const struct common_firmware_header *)info->fw->data;
  756. adev->firmware.fw_size +=
  757. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  758. }
  759. }
  760. out:
  761. if (err) {
  762. dev_err(adev->dev,
  763. "gfx8: Failed to load firmware \"%s\"\n",
  764. fw_name);
  765. release_firmware(adev->gfx.pfp_fw);
  766. adev->gfx.pfp_fw = NULL;
  767. release_firmware(adev->gfx.me_fw);
  768. adev->gfx.me_fw = NULL;
  769. release_firmware(adev->gfx.ce_fw);
  770. adev->gfx.ce_fw = NULL;
  771. release_firmware(adev->gfx.rlc_fw);
  772. adev->gfx.rlc_fw = NULL;
  773. release_firmware(adev->gfx.mec_fw);
  774. adev->gfx.mec_fw = NULL;
  775. release_firmware(adev->gfx.mec2_fw);
  776. adev->gfx.mec2_fw = NULL;
  777. }
  778. return err;
  779. }
  780. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  781. {
  782. int r;
  783. if (adev->gfx.mec.hpd_eop_obj) {
  784. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  785. if (unlikely(r != 0))
  786. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  787. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  788. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  789. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  790. adev->gfx.mec.hpd_eop_obj = NULL;
  791. }
  792. }
  793. #define MEC_HPD_SIZE 2048
  794. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  795. {
  796. int r;
  797. u32 *hpd;
  798. /*
  799. * we assign only 1 pipe because all other pipes will
  800. * be handled by KFD
  801. */
  802. adev->gfx.mec.num_mec = 1;
  803. adev->gfx.mec.num_pipe = 1;
  804. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  805. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  806. r = amdgpu_bo_create(adev,
  807. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  808. PAGE_SIZE, true,
  809. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  810. &adev->gfx.mec.hpd_eop_obj);
  811. if (r) {
  812. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  813. return r;
  814. }
  815. }
  816. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  817. if (unlikely(r != 0)) {
  818. gfx_v8_0_mec_fini(adev);
  819. return r;
  820. }
  821. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  822. &adev->gfx.mec.hpd_eop_gpu_addr);
  823. if (r) {
  824. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  825. gfx_v8_0_mec_fini(adev);
  826. return r;
  827. }
  828. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  829. if (r) {
  830. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  831. gfx_v8_0_mec_fini(adev);
  832. return r;
  833. }
  834. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  835. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  836. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  837. return 0;
  838. }
  839. static int gfx_v8_0_sw_init(void *handle)
  840. {
  841. int i, r;
  842. struct amdgpu_ring *ring;
  843. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  844. /* EOP Event */
  845. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  846. if (r)
  847. return r;
  848. /* Privileged reg */
  849. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  850. if (r)
  851. return r;
  852. /* Privileged inst */
  853. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  854. if (r)
  855. return r;
  856. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  857. gfx_v8_0_scratch_init(adev);
  858. r = gfx_v8_0_init_microcode(adev);
  859. if (r) {
  860. DRM_ERROR("Failed to load gfx firmware!\n");
  861. return r;
  862. }
  863. r = gfx_v8_0_mec_init(adev);
  864. if (r) {
  865. DRM_ERROR("Failed to init MEC BOs!\n");
  866. return r;
  867. }
  868. /* set up the gfx ring */
  869. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  870. ring = &adev->gfx.gfx_ring[i];
  871. ring->ring_obj = NULL;
  872. sprintf(ring->name, "gfx");
  873. /* no gfx doorbells on iceland */
  874. if (adev->asic_type != CHIP_TOPAZ) {
  875. ring->use_doorbell = true;
  876. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  877. }
  878. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  879. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  880. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  881. AMDGPU_RING_TYPE_GFX);
  882. if (r)
  883. return r;
  884. }
  885. /* set up the compute queues */
  886. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  887. unsigned irq_type;
  888. /* max 32 queues per MEC */
  889. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  890. DRM_ERROR("Too many (%d) compute rings!\n", i);
  891. break;
  892. }
  893. ring = &adev->gfx.compute_ring[i];
  894. ring->ring_obj = NULL;
  895. ring->use_doorbell = true;
  896. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  897. ring->me = 1; /* first MEC */
  898. ring->pipe = i / 8;
  899. ring->queue = i % 8;
  900. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  901. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  902. /* type-2 packets are deprecated on MEC, use type-3 instead */
  903. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  904. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  905. &adev->gfx.eop_irq, irq_type,
  906. AMDGPU_RING_TYPE_COMPUTE);
  907. if (r)
  908. return r;
  909. }
  910. /* reserve GDS, GWS and OA resource for gfx */
  911. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  912. PAGE_SIZE, true,
  913. AMDGPU_GEM_DOMAIN_GDS, 0, NULL,
  914. NULL, &adev->gds.gds_gfx_bo);
  915. if (r)
  916. return r;
  917. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  918. PAGE_SIZE, true,
  919. AMDGPU_GEM_DOMAIN_GWS, 0, NULL,
  920. NULL, &adev->gds.gws_gfx_bo);
  921. if (r)
  922. return r;
  923. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  924. PAGE_SIZE, true,
  925. AMDGPU_GEM_DOMAIN_OA, 0, NULL,
  926. NULL, &adev->gds.oa_gfx_bo);
  927. if (r)
  928. return r;
  929. adev->gfx.ce_ram_size = 0x8000;
  930. return 0;
  931. }
  932. static int gfx_v8_0_sw_fini(void *handle)
  933. {
  934. int i;
  935. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  936. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  937. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  938. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  939. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  940. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  941. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  942. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  943. gfx_v8_0_mec_fini(adev);
  944. return 0;
  945. }
  946. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  947. {
  948. const u32 num_tile_mode_states = 32;
  949. const u32 num_secondary_tile_mode_states = 16;
  950. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  951. switch (adev->gfx.config.mem_row_size_in_kb) {
  952. case 1:
  953. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  954. break;
  955. case 2:
  956. default:
  957. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  958. break;
  959. case 4:
  960. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  961. break;
  962. }
  963. switch (adev->asic_type) {
  964. case CHIP_TOPAZ:
  965. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  966. switch (reg_offset) {
  967. case 0:
  968. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  969. PIPE_CONFIG(ADDR_SURF_P2) |
  970. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  971. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  972. break;
  973. case 1:
  974. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  975. PIPE_CONFIG(ADDR_SURF_P2) |
  976. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  977. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  978. break;
  979. case 2:
  980. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  981. PIPE_CONFIG(ADDR_SURF_P2) |
  982. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  983. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  984. break;
  985. case 3:
  986. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  987. PIPE_CONFIG(ADDR_SURF_P2) |
  988. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  989. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  990. break;
  991. case 4:
  992. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  993. PIPE_CONFIG(ADDR_SURF_P2) |
  994. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  995. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  996. break;
  997. case 5:
  998. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  999. PIPE_CONFIG(ADDR_SURF_P2) |
  1000. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1001. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1002. break;
  1003. case 6:
  1004. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1005. PIPE_CONFIG(ADDR_SURF_P2) |
  1006. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1007. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1008. break;
  1009. case 8:
  1010. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1011. PIPE_CONFIG(ADDR_SURF_P2));
  1012. break;
  1013. case 9:
  1014. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1015. PIPE_CONFIG(ADDR_SURF_P2) |
  1016. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1017. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1018. break;
  1019. case 10:
  1020. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1021. PIPE_CONFIG(ADDR_SURF_P2) |
  1022. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1023. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1024. break;
  1025. case 11:
  1026. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1027. PIPE_CONFIG(ADDR_SURF_P2) |
  1028. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1030. break;
  1031. case 13:
  1032. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1033. PIPE_CONFIG(ADDR_SURF_P2) |
  1034. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1036. break;
  1037. case 14:
  1038. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1039. PIPE_CONFIG(ADDR_SURF_P2) |
  1040. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1041. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1042. break;
  1043. case 15:
  1044. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1045. PIPE_CONFIG(ADDR_SURF_P2) |
  1046. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1047. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1048. break;
  1049. case 16:
  1050. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1051. PIPE_CONFIG(ADDR_SURF_P2) |
  1052. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1053. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1054. break;
  1055. case 18:
  1056. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1057. PIPE_CONFIG(ADDR_SURF_P2) |
  1058. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1060. break;
  1061. case 19:
  1062. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1063. PIPE_CONFIG(ADDR_SURF_P2) |
  1064. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1065. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1066. break;
  1067. case 20:
  1068. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1069. PIPE_CONFIG(ADDR_SURF_P2) |
  1070. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1072. break;
  1073. case 21:
  1074. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1075. PIPE_CONFIG(ADDR_SURF_P2) |
  1076. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1078. break;
  1079. case 22:
  1080. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1081. PIPE_CONFIG(ADDR_SURF_P2) |
  1082. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1084. break;
  1085. case 24:
  1086. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1087. PIPE_CONFIG(ADDR_SURF_P2) |
  1088. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1090. break;
  1091. case 25:
  1092. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1093. PIPE_CONFIG(ADDR_SURF_P2) |
  1094. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1096. break;
  1097. case 26:
  1098. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1099. PIPE_CONFIG(ADDR_SURF_P2) |
  1100. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1102. break;
  1103. case 27:
  1104. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1105. PIPE_CONFIG(ADDR_SURF_P2) |
  1106. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1108. break;
  1109. case 28:
  1110. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1111. PIPE_CONFIG(ADDR_SURF_P2) |
  1112. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1114. break;
  1115. case 29:
  1116. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1117. PIPE_CONFIG(ADDR_SURF_P2) |
  1118. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1119. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1120. break;
  1121. case 7:
  1122. case 12:
  1123. case 17:
  1124. case 23:
  1125. /* unused idx */
  1126. continue;
  1127. default:
  1128. gb_tile_moden = 0;
  1129. break;
  1130. };
  1131. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1132. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1133. }
  1134. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1135. switch (reg_offset) {
  1136. case 0:
  1137. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1138. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1139. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1140. NUM_BANKS(ADDR_SURF_8_BANK));
  1141. break;
  1142. case 1:
  1143. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1146. NUM_BANKS(ADDR_SURF_8_BANK));
  1147. break;
  1148. case 2:
  1149. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1150. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1151. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1152. NUM_BANKS(ADDR_SURF_8_BANK));
  1153. break;
  1154. case 3:
  1155. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1158. NUM_BANKS(ADDR_SURF_8_BANK));
  1159. break;
  1160. case 4:
  1161. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1162. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1163. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1164. NUM_BANKS(ADDR_SURF_8_BANK));
  1165. break;
  1166. case 5:
  1167. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1170. NUM_BANKS(ADDR_SURF_8_BANK));
  1171. break;
  1172. case 6:
  1173. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1174. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1175. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1176. NUM_BANKS(ADDR_SURF_8_BANK));
  1177. break;
  1178. case 8:
  1179. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1182. NUM_BANKS(ADDR_SURF_16_BANK));
  1183. break;
  1184. case 9:
  1185. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1186. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1187. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1188. NUM_BANKS(ADDR_SURF_16_BANK));
  1189. break;
  1190. case 10:
  1191. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1192. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1193. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1194. NUM_BANKS(ADDR_SURF_16_BANK));
  1195. break;
  1196. case 11:
  1197. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1198. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1199. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1200. NUM_BANKS(ADDR_SURF_16_BANK));
  1201. break;
  1202. case 12:
  1203. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1204. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1205. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1206. NUM_BANKS(ADDR_SURF_16_BANK));
  1207. break;
  1208. case 13:
  1209. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1210. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1211. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1212. NUM_BANKS(ADDR_SURF_16_BANK));
  1213. break;
  1214. case 14:
  1215. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1216. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1217. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1218. NUM_BANKS(ADDR_SURF_8_BANK));
  1219. break;
  1220. case 7:
  1221. /* unused idx */
  1222. continue;
  1223. default:
  1224. gb_tile_moden = 0;
  1225. break;
  1226. };
  1227. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1228. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1229. }
  1230. case CHIP_FIJI:
  1231. case CHIP_TONGA:
  1232. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1233. switch (reg_offset) {
  1234. case 0:
  1235. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1236. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1237. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1238. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1239. break;
  1240. case 1:
  1241. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1242. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1243. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1244. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1245. break;
  1246. case 2:
  1247. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1248. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1249. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1250. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1251. break;
  1252. case 3:
  1253. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1254. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1255. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1256. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1257. break;
  1258. case 4:
  1259. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1260. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1261. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1262. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1263. break;
  1264. case 5:
  1265. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1266. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1267. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1268. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1269. break;
  1270. case 6:
  1271. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1272. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1273. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1274. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1275. break;
  1276. case 7:
  1277. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1278. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1279. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1280. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1281. break;
  1282. case 8:
  1283. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1284. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1285. break;
  1286. case 9:
  1287. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1288. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1289. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1290. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1291. break;
  1292. case 10:
  1293. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1294. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1295. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1296. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1297. break;
  1298. case 11:
  1299. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1300. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1301. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1302. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1303. break;
  1304. case 12:
  1305. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1306. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1307. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1308. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1309. break;
  1310. case 13:
  1311. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1312. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1313. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1314. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1315. break;
  1316. case 14:
  1317. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1318. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1319. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1320. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1321. break;
  1322. case 15:
  1323. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1324. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1325. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1326. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1327. break;
  1328. case 16:
  1329. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1330. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1331. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1332. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1333. break;
  1334. case 17:
  1335. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1336. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1337. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1338. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1339. break;
  1340. case 18:
  1341. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1342. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1343. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1344. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1345. break;
  1346. case 19:
  1347. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1348. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1349. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1350. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1351. break;
  1352. case 20:
  1353. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1354. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1355. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1356. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1357. break;
  1358. case 21:
  1359. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1360. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1361. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1362. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1363. break;
  1364. case 22:
  1365. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1366. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1367. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1368. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1369. break;
  1370. case 23:
  1371. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1372. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1373. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1374. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1375. break;
  1376. case 24:
  1377. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1378. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1379. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1380. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1381. break;
  1382. case 25:
  1383. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1384. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1385. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1386. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1387. break;
  1388. case 26:
  1389. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1390. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1391. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1392. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1393. break;
  1394. case 27:
  1395. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1396. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1397. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1398. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1399. break;
  1400. case 28:
  1401. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1402. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1403. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1404. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1405. break;
  1406. case 29:
  1407. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1408. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1409. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1410. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1411. break;
  1412. case 30:
  1413. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1414. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1415. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1416. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1417. break;
  1418. default:
  1419. gb_tile_moden = 0;
  1420. break;
  1421. };
  1422. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1423. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1424. }
  1425. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1426. switch (reg_offset) {
  1427. case 0:
  1428. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1429. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1430. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1431. NUM_BANKS(ADDR_SURF_16_BANK));
  1432. break;
  1433. case 1:
  1434. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1435. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1436. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1437. NUM_BANKS(ADDR_SURF_16_BANK));
  1438. break;
  1439. case 2:
  1440. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1441. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1442. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1443. NUM_BANKS(ADDR_SURF_16_BANK));
  1444. break;
  1445. case 3:
  1446. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1447. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1448. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1449. NUM_BANKS(ADDR_SURF_16_BANK));
  1450. break;
  1451. case 4:
  1452. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1453. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1454. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1455. NUM_BANKS(ADDR_SURF_16_BANK));
  1456. break;
  1457. case 5:
  1458. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1459. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1460. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1461. NUM_BANKS(ADDR_SURF_16_BANK));
  1462. break;
  1463. case 6:
  1464. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1465. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1466. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1467. NUM_BANKS(ADDR_SURF_16_BANK));
  1468. break;
  1469. case 8:
  1470. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1471. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1472. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1473. NUM_BANKS(ADDR_SURF_16_BANK));
  1474. break;
  1475. case 9:
  1476. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1477. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1478. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1479. NUM_BANKS(ADDR_SURF_16_BANK));
  1480. break;
  1481. case 10:
  1482. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1483. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1484. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1485. NUM_BANKS(ADDR_SURF_16_BANK));
  1486. break;
  1487. case 11:
  1488. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1489. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1490. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1491. NUM_BANKS(ADDR_SURF_16_BANK));
  1492. break;
  1493. case 12:
  1494. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1495. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1496. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1497. NUM_BANKS(ADDR_SURF_8_BANK));
  1498. break;
  1499. case 13:
  1500. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1501. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1502. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1503. NUM_BANKS(ADDR_SURF_4_BANK));
  1504. break;
  1505. case 14:
  1506. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1507. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1508. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1509. NUM_BANKS(ADDR_SURF_4_BANK));
  1510. break;
  1511. case 7:
  1512. /* unused idx */
  1513. continue;
  1514. default:
  1515. gb_tile_moden = 0;
  1516. break;
  1517. };
  1518. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1519. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1520. }
  1521. break;
  1522. case CHIP_CARRIZO:
  1523. default:
  1524. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1525. switch (reg_offset) {
  1526. case 0:
  1527. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1528. PIPE_CONFIG(ADDR_SURF_P2) |
  1529. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1530. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1531. break;
  1532. case 1:
  1533. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1534. PIPE_CONFIG(ADDR_SURF_P2) |
  1535. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1536. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1537. break;
  1538. case 2:
  1539. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1540. PIPE_CONFIG(ADDR_SURF_P2) |
  1541. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1542. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1543. break;
  1544. case 3:
  1545. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1546. PIPE_CONFIG(ADDR_SURF_P2) |
  1547. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1548. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1549. break;
  1550. case 4:
  1551. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1552. PIPE_CONFIG(ADDR_SURF_P2) |
  1553. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1554. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1555. break;
  1556. case 5:
  1557. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1558. PIPE_CONFIG(ADDR_SURF_P2) |
  1559. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1560. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1561. break;
  1562. case 6:
  1563. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1564. PIPE_CONFIG(ADDR_SURF_P2) |
  1565. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1566. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1567. break;
  1568. case 8:
  1569. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1570. PIPE_CONFIG(ADDR_SURF_P2));
  1571. break;
  1572. case 9:
  1573. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1574. PIPE_CONFIG(ADDR_SURF_P2) |
  1575. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1576. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1577. break;
  1578. case 10:
  1579. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1580. PIPE_CONFIG(ADDR_SURF_P2) |
  1581. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1583. break;
  1584. case 11:
  1585. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1586. PIPE_CONFIG(ADDR_SURF_P2) |
  1587. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1588. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1589. break;
  1590. case 13:
  1591. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1592. PIPE_CONFIG(ADDR_SURF_P2) |
  1593. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1595. break;
  1596. case 14:
  1597. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1598. PIPE_CONFIG(ADDR_SURF_P2) |
  1599. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1600. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1601. break;
  1602. case 15:
  1603. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1604. PIPE_CONFIG(ADDR_SURF_P2) |
  1605. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1606. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1607. break;
  1608. case 16:
  1609. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1610. PIPE_CONFIG(ADDR_SURF_P2) |
  1611. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1612. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1613. break;
  1614. case 18:
  1615. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1616. PIPE_CONFIG(ADDR_SURF_P2) |
  1617. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1618. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1619. break;
  1620. case 19:
  1621. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1622. PIPE_CONFIG(ADDR_SURF_P2) |
  1623. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1624. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1625. break;
  1626. case 20:
  1627. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1628. PIPE_CONFIG(ADDR_SURF_P2) |
  1629. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1630. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1631. break;
  1632. case 21:
  1633. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1634. PIPE_CONFIG(ADDR_SURF_P2) |
  1635. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1636. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1637. break;
  1638. case 22:
  1639. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1640. PIPE_CONFIG(ADDR_SURF_P2) |
  1641. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1642. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1643. break;
  1644. case 24:
  1645. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1646. PIPE_CONFIG(ADDR_SURF_P2) |
  1647. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1648. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1649. break;
  1650. case 25:
  1651. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1652. PIPE_CONFIG(ADDR_SURF_P2) |
  1653. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1654. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1655. break;
  1656. case 26:
  1657. gb_tile_moden = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1658. PIPE_CONFIG(ADDR_SURF_P2) |
  1659. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1660. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1661. break;
  1662. case 27:
  1663. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1664. PIPE_CONFIG(ADDR_SURF_P2) |
  1665. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1666. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1667. break;
  1668. case 28:
  1669. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1670. PIPE_CONFIG(ADDR_SURF_P2) |
  1671. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1672. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1673. break;
  1674. case 29:
  1675. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1676. PIPE_CONFIG(ADDR_SURF_P2) |
  1677. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1678. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1679. break;
  1680. case 7:
  1681. case 12:
  1682. case 17:
  1683. case 23:
  1684. /* unused idx */
  1685. continue;
  1686. default:
  1687. gb_tile_moden = 0;
  1688. break;
  1689. };
  1690. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  1691. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  1692. }
  1693. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1694. switch (reg_offset) {
  1695. case 0:
  1696. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1697. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1698. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1699. NUM_BANKS(ADDR_SURF_8_BANK));
  1700. break;
  1701. case 1:
  1702. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1703. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1704. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1705. NUM_BANKS(ADDR_SURF_8_BANK));
  1706. break;
  1707. case 2:
  1708. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1709. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1710. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1711. NUM_BANKS(ADDR_SURF_8_BANK));
  1712. break;
  1713. case 3:
  1714. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1715. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1716. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1717. NUM_BANKS(ADDR_SURF_8_BANK));
  1718. break;
  1719. case 4:
  1720. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1721. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1722. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1723. NUM_BANKS(ADDR_SURF_8_BANK));
  1724. break;
  1725. case 5:
  1726. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1727. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1728. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1729. NUM_BANKS(ADDR_SURF_8_BANK));
  1730. break;
  1731. case 6:
  1732. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1733. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1734. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1735. NUM_BANKS(ADDR_SURF_8_BANK));
  1736. break;
  1737. case 8:
  1738. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1739. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1740. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1741. NUM_BANKS(ADDR_SURF_16_BANK));
  1742. break;
  1743. case 9:
  1744. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1745. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1746. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1747. NUM_BANKS(ADDR_SURF_16_BANK));
  1748. break;
  1749. case 10:
  1750. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1751. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1752. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1753. NUM_BANKS(ADDR_SURF_16_BANK));
  1754. break;
  1755. case 11:
  1756. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1757. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1758. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1759. NUM_BANKS(ADDR_SURF_16_BANK));
  1760. break;
  1761. case 12:
  1762. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1763. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1764. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1765. NUM_BANKS(ADDR_SURF_16_BANK));
  1766. break;
  1767. case 13:
  1768. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1769. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1770. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1771. NUM_BANKS(ADDR_SURF_16_BANK));
  1772. break;
  1773. case 14:
  1774. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1775. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1776. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1777. NUM_BANKS(ADDR_SURF_8_BANK));
  1778. break;
  1779. case 7:
  1780. /* unused idx */
  1781. continue;
  1782. default:
  1783. gb_tile_moden = 0;
  1784. break;
  1785. };
  1786. adev->gfx.config.macrotile_mode_array[reg_offset] = gb_tile_moden;
  1787. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, gb_tile_moden);
  1788. }
  1789. }
  1790. }
  1791. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  1792. {
  1793. u32 i, mask = 0;
  1794. for (i = 0; i < bit_width; i++) {
  1795. mask <<= 1;
  1796. mask |= 1;
  1797. }
  1798. return mask;
  1799. }
  1800. void gfx_v8_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  1801. {
  1802. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1803. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1804. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1805. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1806. } else if (se_num == 0xffffffff) {
  1807. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1808. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1809. } else if (sh_num == 0xffffffff) {
  1810. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1811. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1812. } else {
  1813. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1814. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1815. }
  1816. WREG32(mmGRBM_GFX_INDEX, data);
  1817. }
  1818. static u32 gfx_v8_0_get_rb_disabled(struct amdgpu_device *adev,
  1819. u32 max_rb_num_per_se,
  1820. u32 sh_per_se)
  1821. {
  1822. u32 data, mask;
  1823. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1824. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1825. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1826. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1827. mask = gfx_v8_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  1828. return data & mask;
  1829. }
  1830. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev,
  1831. u32 se_num, u32 sh_per_se,
  1832. u32 max_rb_num_per_se)
  1833. {
  1834. int i, j;
  1835. u32 data, mask;
  1836. u32 disabled_rbs = 0;
  1837. u32 enabled_rbs = 0;
  1838. mutex_lock(&adev->grbm_idx_mutex);
  1839. for (i = 0; i < se_num; i++) {
  1840. for (j = 0; j < sh_per_se; j++) {
  1841. gfx_v8_0_select_se_sh(adev, i, j);
  1842. data = gfx_v8_0_get_rb_disabled(adev,
  1843. max_rb_num_per_se, sh_per_se);
  1844. disabled_rbs |= data << ((i * sh_per_se + j) *
  1845. RB_BITMAP_WIDTH_PER_SH);
  1846. }
  1847. }
  1848. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1849. mutex_unlock(&adev->grbm_idx_mutex);
  1850. mask = 1;
  1851. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1852. if (!(disabled_rbs & mask))
  1853. enabled_rbs |= mask;
  1854. mask <<= 1;
  1855. }
  1856. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1857. mutex_lock(&adev->grbm_idx_mutex);
  1858. for (i = 0; i < se_num; i++) {
  1859. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  1860. data = 0;
  1861. for (j = 0; j < sh_per_se; j++) {
  1862. switch (enabled_rbs & 3) {
  1863. case 0:
  1864. if (j == 0)
  1865. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1866. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1867. else
  1868. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1869. PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT);
  1870. break;
  1871. case 1:
  1872. data |= (RASTER_CONFIG_RB_MAP_0 <<
  1873. (i * sh_per_se + j) * 2);
  1874. break;
  1875. case 2:
  1876. data |= (RASTER_CONFIG_RB_MAP_3 <<
  1877. (i * sh_per_se + j) * 2);
  1878. break;
  1879. case 3:
  1880. default:
  1881. data |= (RASTER_CONFIG_RB_MAP_2 <<
  1882. (i * sh_per_se + j) * 2);
  1883. break;
  1884. }
  1885. enabled_rbs >>= 2;
  1886. }
  1887. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1888. }
  1889. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1890. mutex_unlock(&adev->grbm_idx_mutex);
  1891. }
  1892. /**
  1893. * gfx_v8_0_init_compute_vmid - gart enable
  1894. *
  1895. * @rdev: amdgpu_device pointer
  1896. *
  1897. * Initialize compute vmid sh_mem registers
  1898. *
  1899. */
  1900. #define DEFAULT_SH_MEM_BASES (0x6000)
  1901. #define FIRST_COMPUTE_VMID (8)
  1902. #define LAST_COMPUTE_VMID (16)
  1903. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  1904. {
  1905. int i;
  1906. uint32_t sh_mem_config;
  1907. uint32_t sh_mem_bases;
  1908. /*
  1909. * Configure apertures:
  1910. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1911. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1912. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1913. */
  1914. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1915. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  1916. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  1917. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1918. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  1919. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  1920. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  1921. mutex_lock(&adev->srbm_mutex);
  1922. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1923. vi_srbm_select(adev, 0, 0, 0, i);
  1924. /* CP and shaders */
  1925. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1926. WREG32(mmSH_MEM_APE1_BASE, 1);
  1927. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1928. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1929. }
  1930. vi_srbm_select(adev, 0, 0, 0, 0);
  1931. mutex_unlock(&adev->srbm_mutex);
  1932. }
  1933. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  1934. {
  1935. u32 gb_addr_config;
  1936. u32 mc_shared_chmap, mc_arb_ramcfg;
  1937. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1938. u32 tmp;
  1939. int i;
  1940. switch (adev->asic_type) {
  1941. case CHIP_TOPAZ:
  1942. adev->gfx.config.max_shader_engines = 1;
  1943. adev->gfx.config.max_tile_pipes = 2;
  1944. adev->gfx.config.max_cu_per_sh = 6;
  1945. adev->gfx.config.max_sh_per_se = 1;
  1946. adev->gfx.config.max_backends_per_se = 2;
  1947. adev->gfx.config.max_texture_channel_caches = 2;
  1948. adev->gfx.config.max_gprs = 256;
  1949. adev->gfx.config.max_gs_threads = 32;
  1950. adev->gfx.config.max_hw_contexts = 8;
  1951. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1952. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1953. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1954. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1955. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1956. break;
  1957. case CHIP_FIJI:
  1958. adev->gfx.config.max_shader_engines = 4;
  1959. adev->gfx.config.max_tile_pipes = 16;
  1960. adev->gfx.config.max_cu_per_sh = 16;
  1961. adev->gfx.config.max_sh_per_se = 1;
  1962. adev->gfx.config.max_backends_per_se = 4;
  1963. adev->gfx.config.max_texture_channel_caches = 8;
  1964. adev->gfx.config.max_gprs = 256;
  1965. adev->gfx.config.max_gs_threads = 32;
  1966. adev->gfx.config.max_hw_contexts = 8;
  1967. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1968. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1969. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1970. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1971. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1972. break;
  1973. case CHIP_TONGA:
  1974. adev->gfx.config.max_shader_engines = 4;
  1975. adev->gfx.config.max_tile_pipes = 8;
  1976. adev->gfx.config.max_cu_per_sh = 8;
  1977. adev->gfx.config.max_sh_per_se = 1;
  1978. adev->gfx.config.max_backends_per_se = 2;
  1979. adev->gfx.config.max_texture_channel_caches = 8;
  1980. adev->gfx.config.max_gprs = 256;
  1981. adev->gfx.config.max_gs_threads = 32;
  1982. adev->gfx.config.max_hw_contexts = 8;
  1983. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1984. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1985. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1986. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1987. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1988. break;
  1989. case CHIP_CARRIZO:
  1990. adev->gfx.config.max_shader_engines = 1;
  1991. adev->gfx.config.max_tile_pipes = 2;
  1992. adev->gfx.config.max_sh_per_se = 1;
  1993. adev->gfx.config.max_backends_per_se = 2;
  1994. switch (adev->pdev->revision) {
  1995. case 0xc4:
  1996. case 0x84:
  1997. case 0xc8:
  1998. case 0xcc:
  1999. /* B10 */
  2000. adev->gfx.config.max_cu_per_sh = 8;
  2001. break;
  2002. case 0xc5:
  2003. case 0x81:
  2004. case 0x85:
  2005. case 0xc9:
  2006. case 0xcd:
  2007. /* B8 */
  2008. adev->gfx.config.max_cu_per_sh = 6;
  2009. break;
  2010. case 0xc6:
  2011. case 0xca:
  2012. case 0xce:
  2013. /* B6 */
  2014. adev->gfx.config.max_cu_per_sh = 6;
  2015. break;
  2016. case 0xc7:
  2017. case 0x87:
  2018. case 0xcb:
  2019. default:
  2020. /* B4 */
  2021. adev->gfx.config.max_cu_per_sh = 4;
  2022. break;
  2023. }
  2024. adev->gfx.config.max_texture_channel_caches = 2;
  2025. adev->gfx.config.max_gprs = 256;
  2026. adev->gfx.config.max_gs_threads = 32;
  2027. adev->gfx.config.max_hw_contexts = 8;
  2028. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  2029. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  2030. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  2031. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  2032. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  2033. break;
  2034. default:
  2035. adev->gfx.config.max_shader_engines = 2;
  2036. adev->gfx.config.max_tile_pipes = 4;
  2037. adev->gfx.config.max_cu_per_sh = 2;
  2038. adev->gfx.config.max_sh_per_se = 1;
  2039. adev->gfx.config.max_backends_per_se = 2;
  2040. adev->gfx.config.max_texture_channel_caches = 4;
  2041. adev->gfx.config.max_gprs = 256;
  2042. adev->gfx.config.max_gs_threads = 32;
  2043. adev->gfx.config.max_hw_contexts = 8;
  2044. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  2045. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  2046. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  2047. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  2048. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  2049. break;
  2050. }
  2051. tmp = RREG32(mmGRBM_CNTL);
  2052. tmp = REG_SET_FIELD(tmp, GRBM_CNTL, READ_TIMEOUT, 0xff);
  2053. WREG32(mmGRBM_CNTL, tmp);
  2054. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  2055. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  2056. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  2057. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  2058. adev->gfx.config.mem_max_burst_length_bytes = 256;
  2059. if (adev->flags & AMD_IS_APU) {
  2060. /* Get memory bank mapping mode. */
  2061. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  2062. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  2063. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  2064. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  2065. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  2066. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  2067. /* Validate settings in case only one DIMM installed. */
  2068. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  2069. dimm00_addr_map = 0;
  2070. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  2071. dimm01_addr_map = 0;
  2072. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  2073. dimm10_addr_map = 0;
  2074. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  2075. dimm11_addr_map = 0;
  2076. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  2077. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  2078. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  2079. adev->gfx.config.mem_row_size_in_kb = 2;
  2080. else
  2081. adev->gfx.config.mem_row_size_in_kb = 1;
  2082. } else {
  2083. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  2084. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2085. if (adev->gfx.config.mem_row_size_in_kb > 4)
  2086. adev->gfx.config.mem_row_size_in_kb = 4;
  2087. }
  2088. adev->gfx.config.shader_engine_tile_size = 32;
  2089. adev->gfx.config.num_gpus = 1;
  2090. adev->gfx.config.multi_gpu_tile_size = 64;
  2091. /* fix up row size */
  2092. switch (adev->gfx.config.mem_row_size_in_kb) {
  2093. case 1:
  2094. default:
  2095. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  2096. break;
  2097. case 2:
  2098. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  2099. break;
  2100. case 4:
  2101. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  2102. break;
  2103. }
  2104. adev->gfx.config.gb_addr_config = gb_addr_config;
  2105. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  2106. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  2107. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  2108. WREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET,
  2109. gb_addr_config & 0x70);
  2110. WREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET,
  2111. gb_addr_config & 0x70);
  2112. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2113. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2114. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2115. gfx_v8_0_tiling_mode_table_init(adev);
  2116. gfx_v8_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  2117. adev->gfx.config.max_sh_per_se,
  2118. adev->gfx.config.max_backends_per_se);
  2119. /* XXX SH_MEM regs */
  2120. /* where to put LDS, scratch, GPUVM in FSA64 space */
  2121. mutex_lock(&adev->srbm_mutex);
  2122. for (i = 0; i < 16; i++) {
  2123. vi_srbm_select(adev, 0, 0, 0, i);
  2124. /* CP and shaders */
  2125. if (i == 0) {
  2126. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  2127. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  2128. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2129. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2130. WREG32(mmSH_MEM_CONFIG, tmp);
  2131. } else {
  2132. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  2133. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  2134. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  2135. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  2136. WREG32(mmSH_MEM_CONFIG, tmp);
  2137. }
  2138. WREG32(mmSH_MEM_APE1_BASE, 1);
  2139. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  2140. WREG32(mmSH_MEM_BASES, 0);
  2141. }
  2142. vi_srbm_select(adev, 0, 0, 0, 0);
  2143. mutex_unlock(&adev->srbm_mutex);
  2144. gfx_v8_0_init_compute_vmid(adev);
  2145. mutex_lock(&adev->grbm_idx_mutex);
  2146. /*
  2147. * making sure that the following register writes will be broadcasted
  2148. * to all the shaders
  2149. */
  2150. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2151. WREG32(mmPA_SC_FIFO_SIZE,
  2152. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  2153. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  2154. (adev->gfx.config.sc_prim_fifo_size_backend <<
  2155. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  2156. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  2157. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  2158. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  2159. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  2160. mutex_unlock(&adev->grbm_idx_mutex);
  2161. }
  2162. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2163. {
  2164. u32 i, j, k;
  2165. u32 mask;
  2166. mutex_lock(&adev->grbm_idx_mutex);
  2167. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2168. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2169. gfx_v8_0_select_se_sh(adev, i, j);
  2170. for (k = 0; k < adev->usec_timeout; k++) {
  2171. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  2172. break;
  2173. udelay(1);
  2174. }
  2175. }
  2176. }
  2177. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  2178. mutex_unlock(&adev->grbm_idx_mutex);
  2179. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  2180. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  2181. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  2182. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  2183. for (k = 0; k < adev->usec_timeout; k++) {
  2184. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  2185. break;
  2186. udelay(1);
  2187. }
  2188. }
  2189. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2190. bool enable)
  2191. {
  2192. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2193. if (enable) {
  2194. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 1);
  2195. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 1);
  2196. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 1);
  2197. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 1);
  2198. } else {
  2199. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, 0);
  2200. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, 0);
  2201. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, 0);
  2202. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, 0);
  2203. }
  2204. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2205. }
  2206. void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  2207. {
  2208. u32 tmp = RREG32(mmRLC_CNTL);
  2209. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  2210. WREG32(mmRLC_CNTL, tmp);
  2211. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  2212. gfx_v8_0_wait_for_rlc_serdes(adev);
  2213. }
  2214. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  2215. {
  2216. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  2217. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2218. WREG32(mmGRBM_SOFT_RESET, tmp);
  2219. udelay(50);
  2220. tmp = REG_SET_FIELD(tmp, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2221. WREG32(mmGRBM_SOFT_RESET, tmp);
  2222. udelay(50);
  2223. }
  2224. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  2225. {
  2226. u32 tmp = RREG32(mmRLC_CNTL);
  2227. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 1);
  2228. WREG32(mmRLC_CNTL, tmp);
  2229. /* carrizo do enable cp interrupt after cp inited */
  2230. if (adev->asic_type != CHIP_CARRIZO)
  2231. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  2232. udelay(50);
  2233. }
  2234. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  2235. {
  2236. const struct rlc_firmware_header_v2_0 *hdr;
  2237. const __le32 *fw_data;
  2238. unsigned i, fw_size;
  2239. if (!adev->gfx.rlc_fw)
  2240. return -EINVAL;
  2241. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  2242. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2243. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  2244. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2245. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2246. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  2247. for (i = 0; i < fw_size; i++)
  2248. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  2249. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  2250. return 0;
  2251. }
  2252. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  2253. {
  2254. int r;
  2255. gfx_v8_0_rlc_stop(adev);
  2256. /* disable CG */
  2257. WREG32(mmRLC_CGCG_CGLS_CTRL, 0);
  2258. /* disable PG */
  2259. WREG32(mmRLC_PG_CNTL, 0);
  2260. gfx_v8_0_rlc_reset(adev);
  2261. if (!adev->firmware.smu_load) {
  2262. /* legacy rlc firmware loading */
  2263. r = gfx_v8_0_rlc_load_microcode(adev);
  2264. if (r)
  2265. return r;
  2266. } else {
  2267. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  2268. AMDGPU_UCODE_ID_RLC_G);
  2269. if (r)
  2270. return -EINVAL;
  2271. }
  2272. gfx_v8_0_rlc_start(adev);
  2273. return 0;
  2274. }
  2275. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2276. {
  2277. int i;
  2278. u32 tmp = RREG32(mmCP_ME_CNTL);
  2279. if (enable) {
  2280. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  2281. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  2282. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  2283. } else {
  2284. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  2285. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  2286. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  2287. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2288. adev->gfx.gfx_ring[i].ready = false;
  2289. }
  2290. WREG32(mmCP_ME_CNTL, tmp);
  2291. udelay(50);
  2292. }
  2293. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2294. {
  2295. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2296. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2297. const struct gfx_firmware_header_v1_0 *me_hdr;
  2298. const __le32 *fw_data;
  2299. unsigned i, fw_size;
  2300. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2301. return -EINVAL;
  2302. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2303. adev->gfx.pfp_fw->data;
  2304. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2305. adev->gfx.ce_fw->data;
  2306. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2307. adev->gfx.me_fw->data;
  2308. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2309. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2310. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2311. gfx_v8_0_cp_gfx_enable(adev, false);
  2312. /* PFP */
  2313. fw_data = (const __le32 *)
  2314. (adev->gfx.pfp_fw->data +
  2315. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2316. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2317. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2318. for (i = 0; i < fw_size; i++)
  2319. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2320. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2321. /* CE */
  2322. fw_data = (const __le32 *)
  2323. (adev->gfx.ce_fw->data +
  2324. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2325. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2326. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2327. for (i = 0; i < fw_size; i++)
  2328. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2329. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2330. /* ME */
  2331. fw_data = (const __le32 *)
  2332. (adev->gfx.me_fw->data +
  2333. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2334. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2335. WREG32(mmCP_ME_RAM_WADDR, 0);
  2336. for (i = 0; i < fw_size; i++)
  2337. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2338. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2339. return 0;
  2340. }
  2341. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  2342. {
  2343. u32 count = 0;
  2344. const struct cs_section_def *sect = NULL;
  2345. const struct cs_extent_def *ext = NULL;
  2346. /* begin clear state */
  2347. count += 2;
  2348. /* context control state */
  2349. count += 3;
  2350. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2351. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2352. if (sect->id == SECT_CONTEXT)
  2353. count += 2 + ext->reg_count;
  2354. else
  2355. return 0;
  2356. }
  2357. }
  2358. /* pa_sc_raster_config/pa_sc_raster_config1 */
  2359. count += 4;
  2360. /* end clear state */
  2361. count += 2;
  2362. /* clear state */
  2363. count += 2;
  2364. return count;
  2365. }
  2366. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  2367. {
  2368. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2369. const struct cs_section_def *sect = NULL;
  2370. const struct cs_extent_def *ext = NULL;
  2371. int r, i;
  2372. /* init the CP */
  2373. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2374. WREG32(mmCP_ENDIAN_SWAP, 0);
  2375. WREG32(mmCP_DEVICE_ID, 1);
  2376. gfx_v8_0_cp_gfx_enable(adev, true);
  2377. r = amdgpu_ring_lock(ring, gfx_v8_0_get_csb_size(adev) + 4);
  2378. if (r) {
  2379. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2380. return r;
  2381. }
  2382. /* clear state buffer */
  2383. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2384. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2385. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2386. amdgpu_ring_write(ring, 0x80000000);
  2387. amdgpu_ring_write(ring, 0x80000000);
  2388. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  2389. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2390. if (sect->id == SECT_CONTEXT) {
  2391. amdgpu_ring_write(ring,
  2392. PACKET3(PACKET3_SET_CONTEXT_REG,
  2393. ext->reg_count));
  2394. amdgpu_ring_write(ring,
  2395. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2396. for (i = 0; i < ext->reg_count; i++)
  2397. amdgpu_ring_write(ring, ext->extent[i]);
  2398. }
  2399. }
  2400. }
  2401. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2402. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2403. switch (adev->asic_type) {
  2404. case CHIP_TONGA:
  2405. case CHIP_FIJI:
  2406. amdgpu_ring_write(ring, 0x16000012);
  2407. amdgpu_ring_write(ring, 0x0000002A);
  2408. break;
  2409. case CHIP_TOPAZ:
  2410. case CHIP_CARRIZO:
  2411. amdgpu_ring_write(ring, 0x00000002);
  2412. amdgpu_ring_write(ring, 0x00000000);
  2413. break;
  2414. default:
  2415. BUG();
  2416. }
  2417. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2418. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2419. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2420. amdgpu_ring_write(ring, 0);
  2421. /* init the CE partitions */
  2422. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2423. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2424. amdgpu_ring_write(ring, 0x8000);
  2425. amdgpu_ring_write(ring, 0x8000);
  2426. amdgpu_ring_unlock_commit(ring);
  2427. return 0;
  2428. }
  2429. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  2430. {
  2431. struct amdgpu_ring *ring;
  2432. u32 tmp;
  2433. u32 rb_bufsz;
  2434. u64 rb_addr, rptr_addr;
  2435. int r;
  2436. /* Set the write pointer delay */
  2437. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2438. /* set the RB to use vmid 0 */
  2439. WREG32(mmCP_RB_VMID, 0);
  2440. /* Set ring buffer size */
  2441. ring = &adev->gfx.gfx_ring[0];
  2442. rb_bufsz = order_base_2(ring->ring_size / 8);
  2443. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2444. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2445. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  2446. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  2447. #ifdef __BIG_ENDIAN
  2448. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2449. #endif
  2450. WREG32(mmCP_RB0_CNTL, tmp);
  2451. /* Initialize the ring buffer's read and write pointers */
  2452. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2453. ring->wptr = 0;
  2454. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2455. /* set the wb address wether it's enabled or not */
  2456. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2457. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2458. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2459. mdelay(1);
  2460. WREG32(mmCP_RB0_CNTL, tmp);
  2461. rb_addr = ring->gpu_addr >> 8;
  2462. WREG32(mmCP_RB0_BASE, rb_addr);
  2463. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2464. /* no gfx doorbells on iceland */
  2465. if (adev->asic_type != CHIP_TOPAZ) {
  2466. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  2467. if (ring->use_doorbell) {
  2468. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2469. DOORBELL_OFFSET, ring->doorbell_index);
  2470. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2471. DOORBELL_EN, 1);
  2472. } else {
  2473. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2474. DOORBELL_EN, 0);
  2475. }
  2476. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  2477. if (adev->asic_type == CHIP_TONGA) {
  2478. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2479. DOORBELL_RANGE_LOWER,
  2480. AMDGPU_DOORBELL_GFX_RING0);
  2481. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2482. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  2483. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2484. }
  2485. }
  2486. /* start the ring */
  2487. gfx_v8_0_cp_gfx_start(adev);
  2488. ring->ready = true;
  2489. r = amdgpu_ring_test_ring(ring);
  2490. if (r) {
  2491. ring->ready = false;
  2492. return r;
  2493. }
  2494. return 0;
  2495. }
  2496. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2497. {
  2498. int i;
  2499. if (enable) {
  2500. WREG32(mmCP_MEC_CNTL, 0);
  2501. } else {
  2502. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2503. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2504. adev->gfx.compute_ring[i].ready = false;
  2505. }
  2506. udelay(50);
  2507. }
  2508. static int gfx_v8_0_cp_compute_start(struct amdgpu_device *adev)
  2509. {
  2510. gfx_v8_0_cp_compute_enable(adev, true);
  2511. return 0;
  2512. }
  2513. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2514. {
  2515. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2516. const __le32 *fw_data;
  2517. unsigned i, fw_size;
  2518. if (!adev->gfx.mec_fw)
  2519. return -EINVAL;
  2520. gfx_v8_0_cp_compute_enable(adev, false);
  2521. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2522. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2523. fw_data = (const __le32 *)
  2524. (adev->gfx.mec_fw->data +
  2525. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2526. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2527. /* MEC1 */
  2528. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2529. for (i = 0; i < fw_size; i++)
  2530. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  2531. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  2532. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2533. if (adev->gfx.mec2_fw) {
  2534. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2535. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2536. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2537. fw_data = (const __le32 *)
  2538. (adev->gfx.mec2_fw->data +
  2539. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2540. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2541. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2542. for (i = 0; i < fw_size; i++)
  2543. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  2544. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  2545. }
  2546. return 0;
  2547. }
  2548. struct vi_mqd {
  2549. uint32_t header; /* ordinal0 */
  2550. uint32_t compute_dispatch_initiator; /* ordinal1 */
  2551. uint32_t compute_dim_x; /* ordinal2 */
  2552. uint32_t compute_dim_y; /* ordinal3 */
  2553. uint32_t compute_dim_z; /* ordinal4 */
  2554. uint32_t compute_start_x; /* ordinal5 */
  2555. uint32_t compute_start_y; /* ordinal6 */
  2556. uint32_t compute_start_z; /* ordinal7 */
  2557. uint32_t compute_num_thread_x; /* ordinal8 */
  2558. uint32_t compute_num_thread_y; /* ordinal9 */
  2559. uint32_t compute_num_thread_z; /* ordinal10 */
  2560. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  2561. uint32_t compute_perfcount_enable; /* ordinal12 */
  2562. uint32_t compute_pgm_lo; /* ordinal13 */
  2563. uint32_t compute_pgm_hi; /* ordinal14 */
  2564. uint32_t compute_tba_lo; /* ordinal15 */
  2565. uint32_t compute_tba_hi; /* ordinal16 */
  2566. uint32_t compute_tma_lo; /* ordinal17 */
  2567. uint32_t compute_tma_hi; /* ordinal18 */
  2568. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  2569. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  2570. uint32_t compute_vmid; /* ordinal21 */
  2571. uint32_t compute_resource_limits; /* ordinal22 */
  2572. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  2573. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  2574. uint32_t compute_tmpring_size; /* ordinal25 */
  2575. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  2576. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  2577. uint32_t compute_restart_x; /* ordinal28 */
  2578. uint32_t compute_restart_y; /* ordinal29 */
  2579. uint32_t compute_restart_z; /* ordinal30 */
  2580. uint32_t compute_thread_trace_enable; /* ordinal31 */
  2581. uint32_t compute_misc_reserved; /* ordinal32 */
  2582. uint32_t compute_dispatch_id; /* ordinal33 */
  2583. uint32_t compute_threadgroup_id; /* ordinal34 */
  2584. uint32_t compute_relaunch; /* ordinal35 */
  2585. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  2586. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  2587. uint32_t compute_wave_restore_control; /* ordinal38 */
  2588. uint32_t reserved9; /* ordinal39 */
  2589. uint32_t reserved10; /* ordinal40 */
  2590. uint32_t reserved11; /* ordinal41 */
  2591. uint32_t reserved12; /* ordinal42 */
  2592. uint32_t reserved13; /* ordinal43 */
  2593. uint32_t reserved14; /* ordinal44 */
  2594. uint32_t reserved15; /* ordinal45 */
  2595. uint32_t reserved16; /* ordinal46 */
  2596. uint32_t reserved17; /* ordinal47 */
  2597. uint32_t reserved18; /* ordinal48 */
  2598. uint32_t reserved19; /* ordinal49 */
  2599. uint32_t reserved20; /* ordinal50 */
  2600. uint32_t reserved21; /* ordinal51 */
  2601. uint32_t reserved22; /* ordinal52 */
  2602. uint32_t reserved23; /* ordinal53 */
  2603. uint32_t reserved24; /* ordinal54 */
  2604. uint32_t reserved25; /* ordinal55 */
  2605. uint32_t reserved26; /* ordinal56 */
  2606. uint32_t reserved27; /* ordinal57 */
  2607. uint32_t reserved28; /* ordinal58 */
  2608. uint32_t reserved29; /* ordinal59 */
  2609. uint32_t reserved30; /* ordinal60 */
  2610. uint32_t reserved31; /* ordinal61 */
  2611. uint32_t reserved32; /* ordinal62 */
  2612. uint32_t reserved33; /* ordinal63 */
  2613. uint32_t reserved34; /* ordinal64 */
  2614. uint32_t compute_user_data_0; /* ordinal65 */
  2615. uint32_t compute_user_data_1; /* ordinal66 */
  2616. uint32_t compute_user_data_2; /* ordinal67 */
  2617. uint32_t compute_user_data_3; /* ordinal68 */
  2618. uint32_t compute_user_data_4; /* ordinal69 */
  2619. uint32_t compute_user_data_5; /* ordinal70 */
  2620. uint32_t compute_user_data_6; /* ordinal71 */
  2621. uint32_t compute_user_data_7; /* ordinal72 */
  2622. uint32_t compute_user_data_8; /* ordinal73 */
  2623. uint32_t compute_user_data_9; /* ordinal74 */
  2624. uint32_t compute_user_data_10; /* ordinal75 */
  2625. uint32_t compute_user_data_11; /* ordinal76 */
  2626. uint32_t compute_user_data_12; /* ordinal77 */
  2627. uint32_t compute_user_data_13; /* ordinal78 */
  2628. uint32_t compute_user_data_14; /* ordinal79 */
  2629. uint32_t compute_user_data_15; /* ordinal80 */
  2630. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  2631. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  2632. uint32_t reserved35; /* ordinal83 */
  2633. uint32_t reserved36; /* ordinal84 */
  2634. uint32_t reserved37; /* ordinal85 */
  2635. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  2636. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  2637. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  2638. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  2639. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  2640. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  2641. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  2642. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  2643. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  2644. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  2645. uint32_t reserved38; /* ordinal96 */
  2646. uint32_t reserved39; /* ordinal97 */
  2647. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  2648. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  2649. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  2650. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  2651. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  2652. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  2653. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  2654. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  2655. uint32_t reserved40; /* ordinal106 */
  2656. uint32_t reserved41; /* ordinal107 */
  2657. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  2658. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  2659. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  2660. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  2661. uint32_t reserved42; /* ordinal112 */
  2662. uint32_t reserved43; /* ordinal113 */
  2663. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  2664. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  2665. uint32_t cp_packet_id_lo; /* ordinal116 */
  2666. uint32_t cp_packet_id_hi; /* ordinal117 */
  2667. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  2668. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  2669. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  2670. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  2671. uint32_t gds_save_mask_lo; /* ordinal122 */
  2672. uint32_t gds_save_mask_hi; /* ordinal123 */
  2673. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  2674. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  2675. uint32_t reserved44; /* ordinal126 */
  2676. uint32_t reserved45; /* ordinal127 */
  2677. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  2678. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  2679. uint32_t cp_hqd_active; /* ordinal130 */
  2680. uint32_t cp_hqd_vmid; /* ordinal131 */
  2681. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  2682. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  2683. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  2684. uint32_t cp_hqd_quantum; /* ordinal135 */
  2685. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  2686. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  2687. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  2688. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  2689. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  2690. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  2691. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  2692. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  2693. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  2694. uint32_t cp_hqd_pq_control; /* ordinal145 */
  2695. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  2696. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  2697. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  2698. uint32_t cp_hqd_ib_control; /* ordinal149 */
  2699. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  2700. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  2701. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  2702. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  2703. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  2704. uint32_t cp_hqd_msg_type; /* ordinal155 */
  2705. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  2706. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  2707. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  2708. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  2709. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  2710. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  2711. uint32_t cp_mqd_control; /* ordinal162 */
  2712. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  2713. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  2714. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  2715. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  2716. uint32_t cp_hqd_eop_control; /* ordinal167 */
  2717. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  2718. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  2719. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  2720. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  2721. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  2722. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  2723. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  2724. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  2725. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  2726. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  2727. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  2728. uint32_t cp_hqd_error; /* ordinal179 */
  2729. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  2730. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  2731. uint32_t reserved46; /* ordinal182 */
  2732. uint32_t reserved47; /* ordinal183 */
  2733. uint32_t reserved48; /* ordinal184 */
  2734. uint32_t reserved49; /* ordinal185 */
  2735. uint32_t reserved50; /* ordinal186 */
  2736. uint32_t reserved51; /* ordinal187 */
  2737. uint32_t reserved52; /* ordinal188 */
  2738. uint32_t reserved53; /* ordinal189 */
  2739. uint32_t reserved54; /* ordinal190 */
  2740. uint32_t reserved55; /* ordinal191 */
  2741. uint32_t iqtimer_pkt_header; /* ordinal192 */
  2742. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  2743. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  2744. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  2745. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  2746. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  2747. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  2748. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  2749. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  2750. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  2751. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  2752. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  2753. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  2754. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  2755. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  2756. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  2757. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  2758. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  2759. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  2760. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  2761. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  2762. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  2763. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  2764. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  2765. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  2766. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  2767. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  2768. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  2769. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  2770. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  2771. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  2772. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  2773. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  2774. uint32_t reserved56; /* ordinal225 */
  2775. uint32_t reserved57; /* ordinal226 */
  2776. uint32_t reserved58; /* ordinal227 */
  2777. uint32_t set_resources_header; /* ordinal228 */
  2778. uint32_t set_resources_dw1; /* ordinal229 */
  2779. uint32_t set_resources_dw2; /* ordinal230 */
  2780. uint32_t set_resources_dw3; /* ordinal231 */
  2781. uint32_t set_resources_dw4; /* ordinal232 */
  2782. uint32_t set_resources_dw5; /* ordinal233 */
  2783. uint32_t set_resources_dw6; /* ordinal234 */
  2784. uint32_t set_resources_dw7; /* ordinal235 */
  2785. uint32_t reserved59; /* ordinal236 */
  2786. uint32_t reserved60; /* ordinal237 */
  2787. uint32_t reserved61; /* ordinal238 */
  2788. uint32_t reserved62; /* ordinal239 */
  2789. uint32_t reserved63; /* ordinal240 */
  2790. uint32_t reserved64; /* ordinal241 */
  2791. uint32_t reserved65; /* ordinal242 */
  2792. uint32_t reserved66; /* ordinal243 */
  2793. uint32_t reserved67; /* ordinal244 */
  2794. uint32_t reserved68; /* ordinal245 */
  2795. uint32_t reserved69; /* ordinal246 */
  2796. uint32_t reserved70; /* ordinal247 */
  2797. uint32_t reserved71; /* ordinal248 */
  2798. uint32_t reserved72; /* ordinal249 */
  2799. uint32_t reserved73; /* ordinal250 */
  2800. uint32_t reserved74; /* ordinal251 */
  2801. uint32_t reserved75; /* ordinal252 */
  2802. uint32_t reserved76; /* ordinal253 */
  2803. uint32_t reserved77; /* ordinal254 */
  2804. uint32_t reserved78; /* ordinal255 */
  2805. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  2806. };
  2807. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  2808. {
  2809. int i, r;
  2810. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2811. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2812. if (ring->mqd_obj) {
  2813. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2814. if (unlikely(r != 0))
  2815. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2816. amdgpu_bo_unpin(ring->mqd_obj);
  2817. amdgpu_bo_unreserve(ring->mqd_obj);
  2818. amdgpu_bo_unref(&ring->mqd_obj);
  2819. ring->mqd_obj = NULL;
  2820. }
  2821. }
  2822. }
  2823. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  2824. {
  2825. int r, i, j;
  2826. u32 tmp;
  2827. bool use_doorbell = true;
  2828. u64 hqd_gpu_addr;
  2829. u64 mqd_gpu_addr;
  2830. u64 eop_gpu_addr;
  2831. u64 wb_gpu_addr;
  2832. u32 *buf;
  2833. struct vi_mqd *mqd;
  2834. /* init the pipes */
  2835. mutex_lock(&adev->srbm_mutex);
  2836. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2837. int me = (i < 4) ? 1 : 2;
  2838. int pipe = (i < 4) ? i : (i - 4);
  2839. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  2840. eop_gpu_addr >>= 8;
  2841. vi_srbm_select(adev, me, pipe, 0, 0);
  2842. /* write the EOP addr */
  2843. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  2844. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  2845. /* set the VMID assigned */
  2846. WREG32(mmCP_HQD_VMID, 0);
  2847. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2848. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  2849. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2850. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  2851. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  2852. }
  2853. vi_srbm_select(adev, 0, 0, 0, 0);
  2854. mutex_unlock(&adev->srbm_mutex);
  2855. /* init the queues. Just two for now. */
  2856. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2857. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2858. if (ring->mqd_obj == NULL) {
  2859. r = amdgpu_bo_create(adev,
  2860. sizeof(struct vi_mqd),
  2861. PAGE_SIZE, true,
  2862. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  2863. NULL, &ring->mqd_obj);
  2864. if (r) {
  2865. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2866. return r;
  2867. }
  2868. }
  2869. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2870. if (unlikely(r != 0)) {
  2871. gfx_v8_0_cp_compute_fini(adev);
  2872. return r;
  2873. }
  2874. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2875. &mqd_gpu_addr);
  2876. if (r) {
  2877. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2878. gfx_v8_0_cp_compute_fini(adev);
  2879. return r;
  2880. }
  2881. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2882. if (r) {
  2883. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2884. gfx_v8_0_cp_compute_fini(adev);
  2885. return r;
  2886. }
  2887. /* init the mqd struct */
  2888. memset(buf, 0, sizeof(struct vi_mqd));
  2889. mqd = (struct vi_mqd *)buf;
  2890. mqd->header = 0xC0310800;
  2891. mqd->compute_pipelinestat_enable = 0x00000001;
  2892. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2893. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2894. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2895. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2896. mqd->compute_misc_reserved = 0x00000003;
  2897. mutex_lock(&adev->srbm_mutex);
  2898. vi_srbm_select(adev, ring->me,
  2899. ring->pipe,
  2900. ring->queue, 0);
  2901. /* disable wptr polling */
  2902. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2903. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2904. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2905. mqd->cp_hqd_eop_base_addr_lo =
  2906. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  2907. mqd->cp_hqd_eop_base_addr_hi =
  2908. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  2909. /* enable doorbell? */
  2910. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2911. if (use_doorbell) {
  2912. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2913. } else {
  2914. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2915. }
  2916. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  2917. mqd->cp_hqd_pq_doorbell_control = tmp;
  2918. /* disable the queue if it's active */
  2919. mqd->cp_hqd_dequeue_request = 0;
  2920. mqd->cp_hqd_pq_rptr = 0;
  2921. mqd->cp_hqd_pq_wptr= 0;
  2922. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2923. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2924. for (j = 0; j < adev->usec_timeout; j++) {
  2925. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2926. break;
  2927. udelay(1);
  2928. }
  2929. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  2930. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  2931. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  2932. }
  2933. /* set the pointer to the MQD */
  2934. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  2935. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2936. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  2937. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  2938. /* set MQD vmid to 0 */
  2939. tmp = RREG32(mmCP_MQD_CONTROL);
  2940. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2941. WREG32(mmCP_MQD_CONTROL, tmp);
  2942. mqd->cp_mqd_control = tmp;
  2943. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2944. hqd_gpu_addr = ring->gpu_addr >> 8;
  2945. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2946. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2947. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  2948. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  2949. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2950. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  2951. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2952. (order_base_2(ring->ring_size / 4) - 1));
  2953. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2954. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2955. #ifdef __BIG_ENDIAN
  2956. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2957. #endif
  2958. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2959. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2960. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2961. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2962. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  2963. mqd->cp_hqd_pq_control = tmp;
  2964. /* set the wb address wether it's enabled or not */
  2965. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2966. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2967. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2968. upper_32_bits(wb_gpu_addr) & 0xffff;
  2969. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2970. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2971. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2972. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2973. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2974. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2975. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2976. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2977. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  2978. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2979. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2980. /* enable the doorbell if requested */
  2981. if (use_doorbell) {
  2982. if ((adev->asic_type == CHIP_CARRIZO) ||
  2983. (adev->asic_type == CHIP_FIJI)) {
  2984. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  2985. AMDGPU_DOORBELL_KIQ << 2);
  2986. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  2987. AMDGPU_DOORBELL_MEC_RING7 << 2);
  2988. }
  2989. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2990. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2991. DOORBELL_OFFSET, ring->doorbell_index);
  2992. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  2993. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  2994. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  2995. mqd->cp_hqd_pq_doorbell_control = tmp;
  2996. } else {
  2997. mqd->cp_hqd_pq_doorbell_control = 0;
  2998. }
  2999. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  3000. mqd->cp_hqd_pq_doorbell_control);
  3001. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3002. ring->wptr = 0;
  3003. mqd->cp_hqd_pq_wptr = ring->wptr;
  3004. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  3005. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  3006. /* set the vmid for the queue */
  3007. mqd->cp_hqd_vmid = 0;
  3008. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3009. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  3010. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3011. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  3012. mqd->cp_hqd_persistent_state = tmp;
  3013. /* activate the queue */
  3014. mqd->cp_hqd_active = 1;
  3015. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3016. vi_srbm_select(adev, 0, 0, 0, 0);
  3017. mutex_unlock(&adev->srbm_mutex);
  3018. amdgpu_bo_kunmap(ring->mqd_obj);
  3019. amdgpu_bo_unreserve(ring->mqd_obj);
  3020. }
  3021. if (use_doorbell) {
  3022. tmp = RREG32(mmCP_PQ_STATUS);
  3023. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3024. WREG32(mmCP_PQ_STATUS, tmp);
  3025. }
  3026. r = gfx_v8_0_cp_compute_start(adev);
  3027. if (r)
  3028. return r;
  3029. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3030. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  3031. ring->ready = true;
  3032. r = amdgpu_ring_test_ring(ring);
  3033. if (r)
  3034. ring->ready = false;
  3035. }
  3036. return 0;
  3037. }
  3038. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  3039. {
  3040. int r;
  3041. if (adev->asic_type != CHIP_CARRIZO)
  3042. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3043. if (!adev->firmware.smu_load) {
  3044. /* legacy firmware loading */
  3045. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  3046. if (r)
  3047. return r;
  3048. r = gfx_v8_0_cp_compute_load_microcode(adev);
  3049. if (r)
  3050. return r;
  3051. } else {
  3052. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3053. AMDGPU_UCODE_ID_CP_CE);
  3054. if (r)
  3055. return -EINVAL;
  3056. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3057. AMDGPU_UCODE_ID_CP_PFP);
  3058. if (r)
  3059. return -EINVAL;
  3060. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3061. AMDGPU_UCODE_ID_CP_ME);
  3062. if (r)
  3063. return -EINVAL;
  3064. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3065. AMDGPU_UCODE_ID_CP_MEC1);
  3066. if (r)
  3067. return -EINVAL;
  3068. }
  3069. r = gfx_v8_0_cp_gfx_resume(adev);
  3070. if (r)
  3071. return r;
  3072. r = gfx_v8_0_cp_compute_resume(adev);
  3073. if (r)
  3074. return r;
  3075. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3076. return 0;
  3077. }
  3078. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  3079. {
  3080. gfx_v8_0_cp_gfx_enable(adev, enable);
  3081. gfx_v8_0_cp_compute_enable(adev, enable);
  3082. }
  3083. static int gfx_v8_0_hw_init(void *handle)
  3084. {
  3085. int r;
  3086. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3087. gfx_v8_0_init_golden_registers(adev);
  3088. gfx_v8_0_gpu_init(adev);
  3089. r = gfx_v8_0_rlc_resume(adev);
  3090. if (r)
  3091. return r;
  3092. r = gfx_v8_0_cp_resume(adev);
  3093. if (r)
  3094. return r;
  3095. return r;
  3096. }
  3097. static int gfx_v8_0_hw_fini(void *handle)
  3098. {
  3099. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3100. gfx_v8_0_cp_enable(adev, false);
  3101. gfx_v8_0_rlc_stop(adev);
  3102. gfx_v8_0_cp_compute_fini(adev);
  3103. return 0;
  3104. }
  3105. static int gfx_v8_0_suspend(void *handle)
  3106. {
  3107. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3108. return gfx_v8_0_hw_fini(adev);
  3109. }
  3110. static int gfx_v8_0_resume(void *handle)
  3111. {
  3112. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3113. return gfx_v8_0_hw_init(adev);
  3114. }
  3115. static bool gfx_v8_0_is_idle(void *handle)
  3116. {
  3117. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3118. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  3119. return false;
  3120. else
  3121. return true;
  3122. }
  3123. static int gfx_v8_0_wait_for_idle(void *handle)
  3124. {
  3125. unsigned i;
  3126. u32 tmp;
  3127. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3128. for (i = 0; i < adev->usec_timeout; i++) {
  3129. /* read MC_STATUS */
  3130. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  3131. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  3132. return 0;
  3133. udelay(1);
  3134. }
  3135. return -ETIMEDOUT;
  3136. }
  3137. static void gfx_v8_0_print_status(void *handle)
  3138. {
  3139. int i;
  3140. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3141. dev_info(adev->dev, "GFX 8.x registers\n");
  3142. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  3143. RREG32(mmGRBM_STATUS));
  3144. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  3145. RREG32(mmGRBM_STATUS2));
  3146. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3147. RREG32(mmGRBM_STATUS_SE0));
  3148. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3149. RREG32(mmGRBM_STATUS_SE1));
  3150. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3151. RREG32(mmGRBM_STATUS_SE2));
  3152. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3153. RREG32(mmGRBM_STATUS_SE3));
  3154. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  3155. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3156. RREG32(mmCP_STALLED_STAT1));
  3157. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3158. RREG32(mmCP_STALLED_STAT2));
  3159. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3160. RREG32(mmCP_STALLED_STAT3));
  3161. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3162. RREG32(mmCP_CPF_BUSY_STAT));
  3163. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3164. RREG32(mmCP_CPF_STALLED_STAT1));
  3165. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  3166. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  3167. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3168. RREG32(mmCP_CPC_STALLED_STAT1));
  3169. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  3170. for (i = 0; i < 32; i++) {
  3171. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  3172. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  3173. }
  3174. for (i = 0; i < 16; i++) {
  3175. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  3176. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  3177. }
  3178. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3179. dev_info(adev->dev, " se: %d\n", i);
  3180. gfx_v8_0_select_se_sh(adev, i, 0xffffffff);
  3181. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  3182. RREG32(mmPA_SC_RASTER_CONFIG));
  3183. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  3184. RREG32(mmPA_SC_RASTER_CONFIG_1));
  3185. }
  3186. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3187. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  3188. RREG32(mmGB_ADDR_CONFIG));
  3189. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  3190. RREG32(mmHDP_ADDR_CONFIG));
  3191. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  3192. RREG32(mmDMIF_ADDR_CALC));
  3193. dev_info(adev->dev, " SDMA0_TILING_CONFIG=0x%08X\n",
  3194. RREG32(mmSDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET));
  3195. dev_info(adev->dev, " SDMA1_TILING_CONFIG=0x%08X\n",
  3196. RREG32(mmSDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET));
  3197. dev_info(adev->dev, " UVD_UDEC_ADDR_CONFIG=0x%08X\n",
  3198. RREG32(mmUVD_UDEC_ADDR_CONFIG));
  3199. dev_info(adev->dev, " UVD_UDEC_DB_ADDR_CONFIG=0x%08X\n",
  3200. RREG32(mmUVD_UDEC_DB_ADDR_CONFIG));
  3201. dev_info(adev->dev, " UVD_UDEC_DBW_ADDR_CONFIG=0x%08X\n",
  3202. RREG32(mmUVD_UDEC_DBW_ADDR_CONFIG));
  3203. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  3204. RREG32(mmCP_MEQ_THRESHOLDS));
  3205. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  3206. RREG32(mmSX_DEBUG_1));
  3207. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  3208. RREG32(mmTA_CNTL_AUX));
  3209. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  3210. RREG32(mmSPI_CONFIG_CNTL));
  3211. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  3212. RREG32(mmSQ_CONFIG));
  3213. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  3214. RREG32(mmDB_DEBUG));
  3215. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  3216. RREG32(mmDB_DEBUG2));
  3217. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  3218. RREG32(mmDB_DEBUG3));
  3219. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  3220. RREG32(mmCB_HW_CONTROL));
  3221. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  3222. RREG32(mmSPI_CONFIG_CNTL_1));
  3223. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  3224. RREG32(mmPA_SC_FIFO_SIZE));
  3225. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  3226. RREG32(mmVGT_NUM_INSTANCES));
  3227. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  3228. RREG32(mmCP_PERFMON_CNTL));
  3229. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  3230. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  3231. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  3232. RREG32(mmVGT_CACHE_INVALIDATION));
  3233. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  3234. RREG32(mmVGT_GS_VERTEX_REUSE));
  3235. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  3236. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  3237. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  3238. RREG32(mmPA_CL_ENHANCE));
  3239. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  3240. RREG32(mmPA_SC_ENHANCE));
  3241. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  3242. RREG32(mmCP_ME_CNTL));
  3243. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  3244. RREG32(mmCP_MAX_CONTEXT));
  3245. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  3246. RREG32(mmCP_ENDIAN_SWAP));
  3247. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  3248. RREG32(mmCP_DEVICE_ID));
  3249. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  3250. RREG32(mmCP_SEM_WAIT_TIMER));
  3251. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  3252. RREG32(mmCP_RB_WPTR_DELAY));
  3253. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  3254. RREG32(mmCP_RB_VMID));
  3255. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3256. RREG32(mmCP_RB0_CNTL));
  3257. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  3258. RREG32(mmCP_RB0_WPTR));
  3259. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  3260. RREG32(mmCP_RB0_RPTR_ADDR));
  3261. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  3262. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  3263. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  3264. RREG32(mmCP_RB0_CNTL));
  3265. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  3266. RREG32(mmCP_RB0_BASE));
  3267. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  3268. RREG32(mmCP_RB0_BASE_HI));
  3269. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  3270. RREG32(mmCP_MEC_CNTL));
  3271. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  3272. RREG32(mmCP_CPF_DEBUG));
  3273. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  3274. RREG32(mmSCRATCH_ADDR));
  3275. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  3276. RREG32(mmSCRATCH_UMSK));
  3277. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  3278. RREG32(mmCP_INT_CNTL_RING0));
  3279. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3280. RREG32(mmRLC_LB_CNTL));
  3281. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  3282. RREG32(mmRLC_CNTL));
  3283. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  3284. RREG32(mmRLC_CGCG_CGLS_CTRL));
  3285. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  3286. RREG32(mmRLC_LB_CNTR_INIT));
  3287. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  3288. RREG32(mmRLC_LB_CNTR_MAX));
  3289. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  3290. RREG32(mmRLC_LB_INIT_CU_MASK));
  3291. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  3292. RREG32(mmRLC_LB_PARAMS));
  3293. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  3294. RREG32(mmRLC_LB_CNTL));
  3295. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  3296. RREG32(mmRLC_MC_CNTL));
  3297. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  3298. RREG32(mmRLC_UCODE_CNTL));
  3299. mutex_lock(&adev->srbm_mutex);
  3300. for (i = 0; i < 16; i++) {
  3301. vi_srbm_select(adev, 0, 0, 0, i);
  3302. dev_info(adev->dev, " VM %d:\n", i);
  3303. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  3304. RREG32(mmSH_MEM_CONFIG));
  3305. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  3306. RREG32(mmSH_MEM_APE1_BASE));
  3307. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  3308. RREG32(mmSH_MEM_APE1_LIMIT));
  3309. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  3310. RREG32(mmSH_MEM_BASES));
  3311. }
  3312. vi_srbm_select(adev, 0, 0, 0, 0);
  3313. mutex_unlock(&adev->srbm_mutex);
  3314. }
  3315. static int gfx_v8_0_soft_reset(void *handle)
  3316. {
  3317. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3318. u32 tmp;
  3319. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3320. /* GRBM_STATUS */
  3321. tmp = RREG32(mmGRBM_STATUS);
  3322. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  3323. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  3324. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  3325. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  3326. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  3327. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  3328. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3329. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3330. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3331. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  3332. }
  3333. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  3334. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3335. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  3336. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3337. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3338. }
  3339. /* GRBM_STATUS2 */
  3340. tmp = RREG32(mmGRBM_STATUS2);
  3341. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  3342. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  3343. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3344. /* SRBM_STATUS */
  3345. tmp = RREG32(mmSRBM_STATUS);
  3346. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  3347. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  3348. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  3349. if (grbm_soft_reset || srbm_soft_reset) {
  3350. gfx_v8_0_print_status((void *)adev);
  3351. /* stop the rlc */
  3352. gfx_v8_0_rlc_stop(adev);
  3353. /* Disable GFX parsing/prefetching */
  3354. gfx_v8_0_cp_gfx_enable(adev, false);
  3355. /* Disable MEC parsing/prefetching */
  3356. /* XXX todo */
  3357. if (grbm_soft_reset) {
  3358. tmp = RREG32(mmGRBM_SOFT_RESET);
  3359. tmp |= grbm_soft_reset;
  3360. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3361. WREG32(mmGRBM_SOFT_RESET, tmp);
  3362. tmp = RREG32(mmGRBM_SOFT_RESET);
  3363. udelay(50);
  3364. tmp &= ~grbm_soft_reset;
  3365. WREG32(mmGRBM_SOFT_RESET, tmp);
  3366. tmp = RREG32(mmGRBM_SOFT_RESET);
  3367. }
  3368. if (srbm_soft_reset) {
  3369. tmp = RREG32(mmSRBM_SOFT_RESET);
  3370. tmp |= srbm_soft_reset;
  3371. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3372. WREG32(mmSRBM_SOFT_RESET, tmp);
  3373. tmp = RREG32(mmSRBM_SOFT_RESET);
  3374. udelay(50);
  3375. tmp &= ~srbm_soft_reset;
  3376. WREG32(mmSRBM_SOFT_RESET, tmp);
  3377. tmp = RREG32(mmSRBM_SOFT_RESET);
  3378. }
  3379. /* Wait a little for things to settle down */
  3380. udelay(50);
  3381. gfx_v8_0_print_status((void *)adev);
  3382. }
  3383. return 0;
  3384. }
  3385. /**
  3386. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3387. *
  3388. * @adev: amdgpu_device pointer
  3389. *
  3390. * Fetches a GPU clock counter snapshot.
  3391. * Returns the 64 bit clock counter snapshot.
  3392. */
  3393. uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3394. {
  3395. uint64_t clock;
  3396. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3397. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3398. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3399. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3400. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3401. return clock;
  3402. }
  3403. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3404. uint32_t vmid,
  3405. uint32_t gds_base, uint32_t gds_size,
  3406. uint32_t gws_base, uint32_t gws_size,
  3407. uint32_t oa_base, uint32_t oa_size)
  3408. {
  3409. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3410. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3411. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3412. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3413. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3414. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3415. /* GDS Base */
  3416. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3417. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3418. WRITE_DATA_DST_SEL(0)));
  3419. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3420. amdgpu_ring_write(ring, 0);
  3421. amdgpu_ring_write(ring, gds_base);
  3422. /* GDS Size */
  3423. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3424. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3425. WRITE_DATA_DST_SEL(0)));
  3426. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3427. amdgpu_ring_write(ring, 0);
  3428. amdgpu_ring_write(ring, gds_size);
  3429. /* GWS */
  3430. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3431. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3432. WRITE_DATA_DST_SEL(0)));
  3433. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3434. amdgpu_ring_write(ring, 0);
  3435. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3436. /* OA */
  3437. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3438. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3439. WRITE_DATA_DST_SEL(0)));
  3440. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3441. amdgpu_ring_write(ring, 0);
  3442. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3443. }
  3444. static int gfx_v8_0_early_init(void *handle)
  3445. {
  3446. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3447. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  3448. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  3449. gfx_v8_0_set_ring_funcs(adev);
  3450. gfx_v8_0_set_irq_funcs(adev);
  3451. gfx_v8_0_set_gds_init(adev);
  3452. return 0;
  3453. }
  3454. static int gfx_v8_0_set_powergating_state(void *handle,
  3455. enum amd_powergating_state state)
  3456. {
  3457. return 0;
  3458. }
  3459. static int gfx_v8_0_set_clockgating_state(void *handle,
  3460. enum amd_clockgating_state state)
  3461. {
  3462. return 0;
  3463. }
  3464. static u32 gfx_v8_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3465. {
  3466. u32 rptr;
  3467. rptr = ring->adev->wb.wb[ring->rptr_offs];
  3468. return rptr;
  3469. }
  3470. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3471. {
  3472. struct amdgpu_device *adev = ring->adev;
  3473. u32 wptr;
  3474. if (ring->use_doorbell)
  3475. /* XXX check if swapping is necessary on BE */
  3476. wptr = ring->adev->wb.wb[ring->wptr_offs];
  3477. else
  3478. wptr = RREG32(mmCP_RB0_WPTR);
  3479. return wptr;
  3480. }
  3481. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3482. {
  3483. struct amdgpu_device *adev = ring->adev;
  3484. if (ring->use_doorbell) {
  3485. /* XXX check if swapping is necessary on BE */
  3486. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3487. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3488. } else {
  3489. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3490. (void)RREG32(mmCP_RB0_WPTR);
  3491. }
  3492. }
  3493. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3494. {
  3495. u32 ref_and_mask, reg_mem_engine;
  3496. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  3497. switch (ring->me) {
  3498. case 1:
  3499. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  3500. break;
  3501. case 2:
  3502. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  3503. break;
  3504. default:
  3505. return;
  3506. }
  3507. reg_mem_engine = 0;
  3508. } else {
  3509. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  3510. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  3511. }
  3512. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3513. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  3514. WAIT_REG_MEM_FUNCTION(3) | /* == */
  3515. reg_mem_engine));
  3516. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  3517. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  3518. amdgpu_ring_write(ring, ref_and_mask);
  3519. amdgpu_ring_write(ring, ref_and_mask);
  3520. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3521. }
  3522. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3523. struct amdgpu_ib *ib)
  3524. {
  3525. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  3526. u32 header, control = 0;
  3527. u32 next_rptr = ring->wptr + 5;
  3528. /* drop the CE preamble IB for the same context */
  3529. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  3530. return;
  3531. if (need_ctx_switch)
  3532. next_rptr += 2;
  3533. next_rptr += 4;
  3534. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3535. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3536. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3537. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3538. amdgpu_ring_write(ring, next_rptr);
  3539. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  3540. if (need_ctx_switch) {
  3541. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3542. amdgpu_ring_write(ring, 0);
  3543. }
  3544. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3545. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3546. else
  3547. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3548. control |= ib->length_dw |
  3549. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3550. amdgpu_ring_write(ring, header);
  3551. amdgpu_ring_write(ring,
  3552. #ifdef __BIG_ENDIAN
  3553. (2 << 0) |
  3554. #endif
  3555. (ib->gpu_addr & 0xFFFFFFFC));
  3556. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3557. amdgpu_ring_write(ring, control);
  3558. }
  3559. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3560. struct amdgpu_ib *ib)
  3561. {
  3562. u32 header, control = 0;
  3563. u32 next_rptr = ring->wptr + 5;
  3564. control |= INDIRECT_BUFFER_VALID;
  3565. next_rptr += 4;
  3566. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3567. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  3568. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3569. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3570. amdgpu_ring_write(ring, next_rptr);
  3571. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3572. control |= ib->length_dw |
  3573. (ib->vm ? (ib->vm->ids[ring->idx].id << 24) : 0);
  3574. amdgpu_ring_write(ring, header);
  3575. amdgpu_ring_write(ring,
  3576. #ifdef __BIG_ENDIAN
  3577. (2 << 0) |
  3578. #endif
  3579. (ib->gpu_addr & 0xFFFFFFFC));
  3580. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3581. amdgpu_ring_write(ring, control);
  3582. }
  3583. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  3584. u64 seq, unsigned flags)
  3585. {
  3586. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3587. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3588. /* EVENT_WRITE_EOP - flush caches, send int */
  3589. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  3590. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3591. EOP_TC_ACTION_EN |
  3592. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3593. EVENT_INDEX(5)));
  3594. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3595. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  3596. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3597. amdgpu_ring_write(ring, lower_32_bits(seq));
  3598. amdgpu_ring_write(ring, upper_32_bits(seq));
  3599. }
  3600. /**
  3601. * gfx_v8_0_ring_emit_semaphore - emit a semaphore on the CP ring
  3602. *
  3603. * @ring: amdgpu ring buffer object
  3604. * @semaphore: amdgpu semaphore object
  3605. * @emit_wait: Is this a sempahore wait?
  3606. *
  3607. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  3608. * from running ahead of semaphore waits.
  3609. */
  3610. static bool gfx_v8_0_ring_emit_semaphore(struct amdgpu_ring *ring,
  3611. struct amdgpu_semaphore *semaphore,
  3612. bool emit_wait)
  3613. {
  3614. uint64_t addr = semaphore->gpu_addr;
  3615. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  3616. if (ring->adev->asic_type == CHIP_TOPAZ ||
  3617. ring->adev->asic_type == CHIP_TONGA ||
  3618. ring->adev->asic_type == CHIP_FIJI)
  3619. /* we got a hw semaphore bug in VI TONGA, return false to switch back to sw fence wait */
  3620. return false;
  3621. else {
  3622. amdgpu_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 2));
  3623. amdgpu_ring_write(ring, lower_32_bits(addr));
  3624. amdgpu_ring_write(ring, upper_32_bits(addr));
  3625. amdgpu_ring_write(ring, sel);
  3626. }
  3627. if (emit_wait && (ring->type == AMDGPU_RING_TYPE_GFX)) {
  3628. /* Prevent the PFP from running ahead of the semaphore wait */
  3629. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3630. amdgpu_ring_write(ring, 0x0);
  3631. }
  3632. return true;
  3633. }
  3634. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3635. unsigned vm_id, uint64_t pd_addr)
  3636. {
  3637. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  3638. uint32_t seq = ring->fence_drv.sync_seq[ring->idx];
  3639. uint64_t addr = ring->fence_drv.gpu_addr;
  3640. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3641. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  3642. WAIT_REG_MEM_FUNCTION(3))); /* equal */
  3643. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3644. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  3645. amdgpu_ring_write(ring, seq);
  3646. amdgpu_ring_write(ring, 0xffffffff);
  3647. amdgpu_ring_write(ring, 4); /* poll interval */
  3648. if (usepfp) {
  3649. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  3650. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3651. amdgpu_ring_write(ring, 0);
  3652. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3653. amdgpu_ring_write(ring, 0);
  3654. }
  3655. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3656. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  3657. WRITE_DATA_DST_SEL(0)) |
  3658. WR_CONFIRM);
  3659. if (vm_id < 8) {
  3660. amdgpu_ring_write(ring,
  3661. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  3662. } else {
  3663. amdgpu_ring_write(ring,
  3664. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  3665. }
  3666. amdgpu_ring_write(ring, 0);
  3667. amdgpu_ring_write(ring, pd_addr >> 12);
  3668. /* bits 0-15 are the VM contexts0-15 */
  3669. /* invalidate the cache */
  3670. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3671. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3672. WRITE_DATA_DST_SEL(0)));
  3673. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3674. amdgpu_ring_write(ring, 0);
  3675. amdgpu_ring_write(ring, 1 << vm_id);
  3676. /* wait for the invalidate to complete */
  3677. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  3678. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  3679. WAIT_REG_MEM_FUNCTION(0) | /* always */
  3680. WAIT_REG_MEM_ENGINE(0))); /* me */
  3681. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  3682. amdgpu_ring_write(ring, 0);
  3683. amdgpu_ring_write(ring, 0); /* ref */
  3684. amdgpu_ring_write(ring, 0); /* mask */
  3685. amdgpu_ring_write(ring, 0x20); /* poll interval */
  3686. /* compute doesn't have PFP */
  3687. if (usepfp) {
  3688. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3689. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3690. amdgpu_ring_write(ring, 0x0);
  3691. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3692. amdgpu_ring_write(ring, 0);
  3693. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3694. amdgpu_ring_write(ring, 0);
  3695. }
  3696. }
  3697. static bool gfx_v8_0_ring_is_lockup(struct amdgpu_ring *ring)
  3698. {
  3699. if (gfx_v8_0_is_idle(ring->adev)) {
  3700. amdgpu_ring_lockup_update(ring);
  3701. return false;
  3702. }
  3703. return amdgpu_ring_test_lockup(ring);
  3704. }
  3705. static u32 gfx_v8_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3706. {
  3707. return ring->adev->wb.wb[ring->rptr_offs];
  3708. }
  3709. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3710. {
  3711. return ring->adev->wb.wb[ring->wptr_offs];
  3712. }
  3713. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3714. {
  3715. struct amdgpu_device *adev = ring->adev;
  3716. /* XXX check if swapping is necessary on BE */
  3717. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  3718. WDOORBELL32(ring->doorbell_index, ring->wptr);
  3719. }
  3720. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  3721. u64 addr, u64 seq,
  3722. unsigned flags)
  3723. {
  3724. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3725. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3726. /* RELEASE_MEM - flush caches, send int */
  3727. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  3728. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  3729. EOP_TC_ACTION_EN |
  3730. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3731. EVENT_INDEX(5)));
  3732. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3733. amdgpu_ring_write(ring, addr & 0xfffffffc);
  3734. amdgpu_ring_write(ring, upper_32_bits(addr));
  3735. amdgpu_ring_write(ring, lower_32_bits(seq));
  3736. amdgpu_ring_write(ring, upper_32_bits(seq));
  3737. }
  3738. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3739. enum amdgpu_interrupt_state state)
  3740. {
  3741. u32 cp_int_cntl;
  3742. switch (state) {
  3743. case AMDGPU_IRQ_STATE_DISABLE:
  3744. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3745. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3746. TIME_STAMP_INT_ENABLE, 0);
  3747. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3748. break;
  3749. case AMDGPU_IRQ_STATE_ENABLE:
  3750. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3751. cp_int_cntl =
  3752. REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3753. TIME_STAMP_INT_ENABLE, 1);
  3754. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3755. break;
  3756. default:
  3757. break;
  3758. }
  3759. }
  3760. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3761. int me, int pipe,
  3762. enum amdgpu_interrupt_state state)
  3763. {
  3764. u32 mec_int_cntl, mec_int_cntl_reg;
  3765. /*
  3766. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  3767. * handles the setting of interrupts for this specific pipe. All other
  3768. * pipes' interrupts are set by amdkfd.
  3769. */
  3770. if (me == 1) {
  3771. switch (pipe) {
  3772. case 0:
  3773. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  3774. break;
  3775. default:
  3776. DRM_DEBUG("invalid pipe %d\n", pipe);
  3777. return;
  3778. }
  3779. } else {
  3780. DRM_DEBUG("invalid me %d\n", me);
  3781. return;
  3782. }
  3783. switch (state) {
  3784. case AMDGPU_IRQ_STATE_DISABLE:
  3785. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3786. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3787. TIME_STAMP_INT_ENABLE, 0);
  3788. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3789. break;
  3790. case AMDGPU_IRQ_STATE_ENABLE:
  3791. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3792. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3793. TIME_STAMP_INT_ENABLE, 1);
  3794. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3795. break;
  3796. default:
  3797. break;
  3798. }
  3799. }
  3800. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3801. struct amdgpu_irq_src *source,
  3802. unsigned type,
  3803. enum amdgpu_interrupt_state state)
  3804. {
  3805. u32 cp_int_cntl;
  3806. switch (state) {
  3807. case AMDGPU_IRQ_STATE_DISABLE:
  3808. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3809. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3810. PRIV_REG_INT_ENABLE, 0);
  3811. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3812. break;
  3813. case AMDGPU_IRQ_STATE_ENABLE:
  3814. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3815. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3816. PRIV_REG_INT_ENABLE, 0);
  3817. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3818. break;
  3819. default:
  3820. break;
  3821. }
  3822. return 0;
  3823. }
  3824. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3825. struct amdgpu_irq_src *source,
  3826. unsigned type,
  3827. enum amdgpu_interrupt_state state)
  3828. {
  3829. u32 cp_int_cntl;
  3830. switch (state) {
  3831. case AMDGPU_IRQ_STATE_DISABLE:
  3832. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3833. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3834. PRIV_INSTR_INT_ENABLE, 0);
  3835. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3836. break;
  3837. case AMDGPU_IRQ_STATE_ENABLE:
  3838. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  3839. cp_int_cntl = REG_SET_FIELD(cp_int_cntl, CP_INT_CNTL_RING0,
  3840. PRIV_INSTR_INT_ENABLE, 1);
  3841. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  3842. break;
  3843. default:
  3844. break;
  3845. }
  3846. return 0;
  3847. }
  3848. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3849. struct amdgpu_irq_src *src,
  3850. unsigned type,
  3851. enum amdgpu_interrupt_state state)
  3852. {
  3853. switch (type) {
  3854. case AMDGPU_CP_IRQ_GFX_EOP:
  3855. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  3856. break;
  3857. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3858. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3859. break;
  3860. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3861. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3862. break;
  3863. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3864. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3865. break;
  3866. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3867. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3868. break;
  3869. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3870. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3871. break;
  3872. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3873. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3874. break;
  3875. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3876. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3877. break;
  3878. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3879. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3880. break;
  3881. default:
  3882. break;
  3883. }
  3884. return 0;
  3885. }
  3886. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  3887. struct amdgpu_irq_src *source,
  3888. struct amdgpu_iv_entry *entry)
  3889. {
  3890. int i;
  3891. u8 me_id, pipe_id, queue_id;
  3892. struct amdgpu_ring *ring;
  3893. DRM_DEBUG("IH: CP EOP\n");
  3894. me_id = (entry->ring_id & 0x0c) >> 2;
  3895. pipe_id = (entry->ring_id & 0x03) >> 0;
  3896. queue_id = (entry->ring_id & 0x70) >> 4;
  3897. switch (me_id) {
  3898. case 0:
  3899. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3900. break;
  3901. case 1:
  3902. case 2:
  3903. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3904. ring = &adev->gfx.compute_ring[i];
  3905. /* Per-queue interrupt is supported for MEC starting from VI.
  3906. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3907. */
  3908. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3909. amdgpu_fence_process(ring);
  3910. }
  3911. break;
  3912. }
  3913. return 0;
  3914. }
  3915. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  3916. struct amdgpu_irq_src *source,
  3917. struct amdgpu_iv_entry *entry)
  3918. {
  3919. DRM_ERROR("Illegal register access in command stream\n");
  3920. schedule_work(&adev->reset_work);
  3921. return 0;
  3922. }
  3923. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  3924. struct amdgpu_irq_src *source,
  3925. struct amdgpu_iv_entry *entry)
  3926. {
  3927. DRM_ERROR("Illegal instruction in command stream\n");
  3928. schedule_work(&adev->reset_work);
  3929. return 0;
  3930. }
  3931. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  3932. .early_init = gfx_v8_0_early_init,
  3933. .late_init = NULL,
  3934. .sw_init = gfx_v8_0_sw_init,
  3935. .sw_fini = gfx_v8_0_sw_fini,
  3936. .hw_init = gfx_v8_0_hw_init,
  3937. .hw_fini = gfx_v8_0_hw_fini,
  3938. .suspend = gfx_v8_0_suspend,
  3939. .resume = gfx_v8_0_resume,
  3940. .is_idle = gfx_v8_0_is_idle,
  3941. .wait_for_idle = gfx_v8_0_wait_for_idle,
  3942. .soft_reset = gfx_v8_0_soft_reset,
  3943. .print_status = gfx_v8_0_print_status,
  3944. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  3945. .set_powergating_state = gfx_v8_0_set_powergating_state,
  3946. };
  3947. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  3948. .get_rptr = gfx_v8_0_ring_get_rptr_gfx,
  3949. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  3950. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  3951. .parse_cs = NULL,
  3952. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  3953. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  3954. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3955. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3956. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3957. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3958. .test_ring = gfx_v8_0_ring_test_ring,
  3959. .test_ib = gfx_v8_0_ring_test_ib,
  3960. .is_lockup = gfx_v8_0_ring_is_lockup,
  3961. .insert_nop = amdgpu_ring_insert_nop,
  3962. };
  3963. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  3964. .get_rptr = gfx_v8_0_ring_get_rptr_compute,
  3965. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  3966. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  3967. .parse_cs = NULL,
  3968. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  3969. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  3970. .emit_semaphore = gfx_v8_0_ring_emit_semaphore,
  3971. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  3972. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  3973. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  3974. .test_ring = gfx_v8_0_ring_test_ring,
  3975. .test_ib = gfx_v8_0_ring_test_ib,
  3976. .is_lockup = gfx_v8_0_ring_is_lockup,
  3977. .insert_nop = amdgpu_ring_insert_nop,
  3978. };
  3979. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  3980. {
  3981. int i;
  3982. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3983. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  3984. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3985. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  3986. }
  3987. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  3988. .set = gfx_v8_0_set_eop_interrupt_state,
  3989. .process = gfx_v8_0_eop_irq,
  3990. };
  3991. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  3992. .set = gfx_v8_0_set_priv_reg_fault_state,
  3993. .process = gfx_v8_0_priv_reg_irq,
  3994. };
  3995. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  3996. .set = gfx_v8_0_set_priv_inst_fault_state,
  3997. .process = gfx_v8_0_priv_inst_irq,
  3998. };
  3999. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  4000. {
  4001. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4002. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  4003. adev->gfx.priv_reg_irq.num_types = 1;
  4004. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  4005. adev->gfx.priv_inst_irq.num_types = 1;
  4006. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  4007. }
  4008. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  4009. {
  4010. /* init asci gds info */
  4011. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4012. adev->gds.gws.total_size = 64;
  4013. adev->gds.oa.total_size = 16;
  4014. if (adev->gds.mem.total_size == 64 * 1024) {
  4015. adev->gds.mem.gfx_partition_size = 4096;
  4016. adev->gds.mem.cs_partition_size = 4096;
  4017. adev->gds.gws.gfx_partition_size = 4;
  4018. adev->gds.gws.cs_partition_size = 4;
  4019. adev->gds.oa.gfx_partition_size = 4;
  4020. adev->gds.oa.cs_partition_size = 1;
  4021. } else {
  4022. adev->gds.mem.gfx_partition_size = 1024;
  4023. adev->gds.mem.cs_partition_size = 1024;
  4024. adev->gds.gws.gfx_partition_size = 16;
  4025. adev->gds.gws.cs_partition_size = 16;
  4026. adev->gds.oa.gfx_partition_size = 4;
  4027. adev->gds.oa.cs_partition_size = 4;
  4028. }
  4029. }
  4030. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  4031. u32 se, u32 sh)
  4032. {
  4033. u32 mask = 0, tmp, tmp1;
  4034. int i;
  4035. gfx_v8_0_select_se_sh(adev, se, sh);
  4036. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  4037. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  4038. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4039. tmp &= 0xffff0000;
  4040. tmp |= tmp1;
  4041. tmp >>= 16;
  4042. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  4043. mask <<= 1;
  4044. mask |= 1;
  4045. }
  4046. return (~tmp) & mask;
  4047. }
  4048. int gfx_v8_0_get_cu_info(struct amdgpu_device *adev,
  4049. struct amdgpu_cu_info *cu_info)
  4050. {
  4051. int i, j, k, counter, active_cu_number = 0;
  4052. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4053. if (!adev || !cu_info)
  4054. return -EINVAL;
  4055. mutex_lock(&adev->grbm_idx_mutex);
  4056. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4057. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4058. mask = 1;
  4059. ao_bitmap = 0;
  4060. counter = 0;
  4061. bitmap = gfx_v8_0_get_cu_active_bitmap(adev, i, j);
  4062. cu_info->bitmap[i][j] = bitmap;
  4063. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4064. if (bitmap & mask) {
  4065. if (counter < 2)
  4066. ao_bitmap |= mask;
  4067. counter ++;
  4068. }
  4069. mask <<= 1;
  4070. }
  4071. active_cu_number += counter;
  4072. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4073. }
  4074. }
  4075. cu_info->number = active_cu_number;
  4076. cu_info->ao_cu_mask = ao_cu_mask;
  4077. mutex_unlock(&adev->grbm_idx_mutex);
  4078. return 0;
  4079. }