amdgpu_device.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <linux/debugfs.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/amdgpu_drm.h>
  34. #include <linux/vgaarb.h>
  35. #include <linux/vga_switcheroo.h>
  36. #include <linux/efi.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_i2c.h"
  39. #include "atom.h"
  40. #include "amdgpu_atombios.h"
  41. #ifdef CONFIG_DRM_AMDGPU_CIK
  42. #include "cik.h"
  43. #endif
  44. #include "vi.h"
  45. #include "bif/bif_4_1_d.h"
  46. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  47. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  48. static const char *amdgpu_asic_name[] = {
  49. "BONAIRE",
  50. "KAVERI",
  51. "KABINI",
  52. "HAWAII",
  53. "MULLINS",
  54. "TOPAZ",
  55. "TONGA",
  56. "FIJI",
  57. "CARRIZO",
  58. "LAST",
  59. };
  60. bool amdgpu_device_is_px(struct drm_device *dev)
  61. {
  62. struct amdgpu_device *adev = dev->dev_private;
  63. if (adev->flags & AMD_IS_PX)
  64. return true;
  65. return false;
  66. }
  67. /*
  68. * MMIO register access helper functions.
  69. */
  70. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  71. bool always_indirect)
  72. {
  73. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  74. return readl(((void __iomem *)adev->rmmio) + (reg * 4));
  75. else {
  76. unsigned long flags;
  77. uint32_t ret;
  78. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  79. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  80. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  81. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  82. return ret;
  83. }
  84. }
  85. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  86. bool always_indirect)
  87. {
  88. if ((reg * 4) < adev->rmmio_size && !always_indirect)
  89. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  90. else {
  91. unsigned long flags;
  92. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  93. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  94. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  95. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  96. }
  97. }
  98. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  99. {
  100. if ((reg * 4) < adev->rio_mem_size)
  101. return ioread32(adev->rio_mem + (reg * 4));
  102. else {
  103. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  104. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  105. }
  106. }
  107. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  108. {
  109. if ((reg * 4) < adev->rio_mem_size)
  110. iowrite32(v, adev->rio_mem + (reg * 4));
  111. else {
  112. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  113. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  114. }
  115. }
  116. /**
  117. * amdgpu_mm_rdoorbell - read a doorbell dword
  118. *
  119. * @adev: amdgpu_device pointer
  120. * @index: doorbell index
  121. *
  122. * Returns the value in the doorbell aperture at the
  123. * requested doorbell index (CIK).
  124. */
  125. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  126. {
  127. if (index < adev->doorbell.num_doorbells) {
  128. return readl(adev->doorbell.ptr + index);
  129. } else {
  130. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  131. return 0;
  132. }
  133. }
  134. /**
  135. * amdgpu_mm_wdoorbell - write a doorbell dword
  136. *
  137. * @adev: amdgpu_device pointer
  138. * @index: doorbell index
  139. * @v: value to write
  140. *
  141. * Writes @v to the doorbell aperture at the
  142. * requested doorbell index (CIK).
  143. */
  144. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  145. {
  146. if (index < adev->doorbell.num_doorbells) {
  147. writel(v, adev->doorbell.ptr + index);
  148. } else {
  149. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  150. }
  151. }
  152. /**
  153. * amdgpu_invalid_rreg - dummy reg read function
  154. *
  155. * @adev: amdgpu device pointer
  156. * @reg: offset of register
  157. *
  158. * Dummy register read function. Used for register blocks
  159. * that certain asics don't have (all asics).
  160. * Returns the value in the register.
  161. */
  162. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  163. {
  164. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  165. BUG();
  166. return 0;
  167. }
  168. /**
  169. * amdgpu_invalid_wreg - dummy reg write function
  170. *
  171. * @adev: amdgpu device pointer
  172. * @reg: offset of register
  173. * @v: value to write to the register
  174. *
  175. * Dummy register read function. Used for register blocks
  176. * that certain asics don't have (all asics).
  177. */
  178. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  179. {
  180. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  181. reg, v);
  182. BUG();
  183. }
  184. /**
  185. * amdgpu_block_invalid_rreg - dummy reg read function
  186. *
  187. * @adev: amdgpu device pointer
  188. * @block: offset of instance
  189. * @reg: offset of register
  190. *
  191. * Dummy register read function. Used for register blocks
  192. * that certain asics don't have (all asics).
  193. * Returns the value in the register.
  194. */
  195. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  196. uint32_t block, uint32_t reg)
  197. {
  198. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  199. reg, block);
  200. BUG();
  201. return 0;
  202. }
  203. /**
  204. * amdgpu_block_invalid_wreg - dummy reg write function
  205. *
  206. * @adev: amdgpu device pointer
  207. * @block: offset of instance
  208. * @reg: offset of register
  209. * @v: value to write to the register
  210. *
  211. * Dummy register read function. Used for register blocks
  212. * that certain asics don't have (all asics).
  213. */
  214. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  215. uint32_t block,
  216. uint32_t reg, uint32_t v)
  217. {
  218. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  219. reg, block, v);
  220. BUG();
  221. }
  222. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  223. {
  224. int r;
  225. if (adev->vram_scratch.robj == NULL) {
  226. r = amdgpu_bo_create(adev, AMDGPU_GPU_PAGE_SIZE,
  227. PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
  228. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  229. NULL, NULL, &adev->vram_scratch.robj);
  230. if (r) {
  231. return r;
  232. }
  233. }
  234. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  235. if (unlikely(r != 0))
  236. return r;
  237. r = amdgpu_bo_pin(adev->vram_scratch.robj,
  238. AMDGPU_GEM_DOMAIN_VRAM, &adev->vram_scratch.gpu_addr);
  239. if (r) {
  240. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  241. return r;
  242. }
  243. r = amdgpu_bo_kmap(adev->vram_scratch.robj,
  244. (void **)&adev->vram_scratch.ptr);
  245. if (r)
  246. amdgpu_bo_unpin(adev->vram_scratch.robj);
  247. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  248. return r;
  249. }
  250. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  251. {
  252. int r;
  253. if (adev->vram_scratch.robj == NULL) {
  254. return;
  255. }
  256. r = amdgpu_bo_reserve(adev->vram_scratch.robj, false);
  257. if (likely(r == 0)) {
  258. amdgpu_bo_kunmap(adev->vram_scratch.robj);
  259. amdgpu_bo_unpin(adev->vram_scratch.robj);
  260. amdgpu_bo_unreserve(adev->vram_scratch.robj);
  261. }
  262. amdgpu_bo_unref(&adev->vram_scratch.robj);
  263. }
  264. /**
  265. * amdgpu_program_register_sequence - program an array of registers.
  266. *
  267. * @adev: amdgpu_device pointer
  268. * @registers: pointer to the register array
  269. * @array_size: size of the register array
  270. *
  271. * Programs an array or registers with and and or masks.
  272. * This is a helper for setting golden registers.
  273. */
  274. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  275. const u32 *registers,
  276. const u32 array_size)
  277. {
  278. u32 tmp, reg, and_mask, or_mask;
  279. int i;
  280. if (array_size % 3)
  281. return;
  282. for (i = 0; i < array_size; i +=3) {
  283. reg = registers[i + 0];
  284. and_mask = registers[i + 1];
  285. or_mask = registers[i + 2];
  286. if (and_mask == 0xffffffff) {
  287. tmp = or_mask;
  288. } else {
  289. tmp = RREG32(reg);
  290. tmp &= ~and_mask;
  291. tmp |= or_mask;
  292. }
  293. WREG32(reg, tmp);
  294. }
  295. }
  296. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  297. {
  298. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  299. }
  300. /*
  301. * GPU doorbell aperture helpers function.
  302. */
  303. /**
  304. * amdgpu_doorbell_init - Init doorbell driver information.
  305. *
  306. * @adev: amdgpu_device pointer
  307. *
  308. * Init doorbell driver information (CIK)
  309. * Returns 0 on success, error on failure.
  310. */
  311. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  312. {
  313. /* doorbell bar mapping */
  314. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  315. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  316. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  317. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  318. if (adev->doorbell.num_doorbells == 0)
  319. return -EINVAL;
  320. adev->doorbell.ptr = ioremap(adev->doorbell.base, adev->doorbell.num_doorbells * sizeof(u32));
  321. if (adev->doorbell.ptr == NULL) {
  322. return -ENOMEM;
  323. }
  324. DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)adev->doorbell.base);
  325. DRM_INFO("doorbell mmio size: %u\n", (unsigned)adev->doorbell.size);
  326. return 0;
  327. }
  328. /**
  329. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  330. *
  331. * @adev: amdgpu_device pointer
  332. *
  333. * Tear down doorbell driver information (CIK)
  334. */
  335. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  336. {
  337. iounmap(adev->doorbell.ptr);
  338. adev->doorbell.ptr = NULL;
  339. }
  340. /**
  341. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  342. * setup amdkfd
  343. *
  344. * @adev: amdgpu_device pointer
  345. * @aperture_base: output returning doorbell aperture base physical address
  346. * @aperture_size: output returning doorbell aperture size in bytes
  347. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  348. *
  349. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  350. * takes doorbells required for its own rings and reports the setup to amdkfd.
  351. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  352. */
  353. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  354. phys_addr_t *aperture_base,
  355. size_t *aperture_size,
  356. size_t *start_offset)
  357. {
  358. /*
  359. * The first num_doorbells are used by amdgpu.
  360. * amdkfd takes whatever's left in the aperture.
  361. */
  362. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  363. *aperture_base = adev->doorbell.base;
  364. *aperture_size = adev->doorbell.size;
  365. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  366. } else {
  367. *aperture_base = 0;
  368. *aperture_size = 0;
  369. *start_offset = 0;
  370. }
  371. }
  372. /*
  373. * amdgpu_wb_*()
  374. * Writeback is the the method by which the the GPU updates special pages
  375. * in memory with the status of certain GPU events (fences, ring pointers,
  376. * etc.).
  377. */
  378. /**
  379. * amdgpu_wb_fini - Disable Writeback and free memory
  380. *
  381. * @adev: amdgpu_device pointer
  382. *
  383. * Disables Writeback and frees the Writeback memory (all asics).
  384. * Used at driver shutdown.
  385. */
  386. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  387. {
  388. if (adev->wb.wb_obj) {
  389. if (!amdgpu_bo_reserve(adev->wb.wb_obj, false)) {
  390. amdgpu_bo_kunmap(adev->wb.wb_obj);
  391. amdgpu_bo_unpin(adev->wb.wb_obj);
  392. amdgpu_bo_unreserve(adev->wb.wb_obj);
  393. }
  394. amdgpu_bo_unref(&adev->wb.wb_obj);
  395. adev->wb.wb = NULL;
  396. adev->wb.wb_obj = NULL;
  397. }
  398. }
  399. /**
  400. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  401. *
  402. * @adev: amdgpu_device pointer
  403. *
  404. * Disables Writeback and frees the Writeback memory (all asics).
  405. * Used at driver startup.
  406. * Returns 0 on success or an -error on failure.
  407. */
  408. static int amdgpu_wb_init(struct amdgpu_device *adev)
  409. {
  410. int r;
  411. if (adev->wb.wb_obj == NULL) {
  412. r = amdgpu_bo_create(adev, AMDGPU_MAX_WB * 4, PAGE_SIZE, true,
  413. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  414. &adev->wb.wb_obj);
  415. if (r) {
  416. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  417. return r;
  418. }
  419. r = amdgpu_bo_reserve(adev->wb.wb_obj, false);
  420. if (unlikely(r != 0)) {
  421. amdgpu_wb_fini(adev);
  422. return r;
  423. }
  424. r = amdgpu_bo_pin(adev->wb.wb_obj, AMDGPU_GEM_DOMAIN_GTT,
  425. &adev->wb.gpu_addr);
  426. if (r) {
  427. amdgpu_bo_unreserve(adev->wb.wb_obj);
  428. dev_warn(adev->dev, "(%d) pin WB bo failed\n", r);
  429. amdgpu_wb_fini(adev);
  430. return r;
  431. }
  432. r = amdgpu_bo_kmap(adev->wb.wb_obj, (void **)&adev->wb.wb);
  433. amdgpu_bo_unreserve(adev->wb.wb_obj);
  434. if (r) {
  435. dev_warn(adev->dev, "(%d) map WB bo failed\n", r);
  436. amdgpu_wb_fini(adev);
  437. return r;
  438. }
  439. adev->wb.num_wb = AMDGPU_MAX_WB;
  440. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  441. /* clear wb memory */
  442. memset((char *)adev->wb.wb, 0, AMDGPU_GPU_PAGE_SIZE);
  443. }
  444. return 0;
  445. }
  446. /**
  447. * amdgpu_wb_get - Allocate a wb entry
  448. *
  449. * @adev: amdgpu_device pointer
  450. * @wb: wb index
  451. *
  452. * Allocate a wb slot for use by the driver (all asics).
  453. * Returns 0 on success or -EINVAL on failure.
  454. */
  455. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  456. {
  457. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  458. if (offset < adev->wb.num_wb) {
  459. __set_bit(offset, adev->wb.used);
  460. *wb = offset;
  461. return 0;
  462. } else {
  463. return -EINVAL;
  464. }
  465. }
  466. /**
  467. * amdgpu_wb_free - Free a wb entry
  468. *
  469. * @adev: amdgpu_device pointer
  470. * @wb: wb index
  471. *
  472. * Free a wb slot allocated for use by the driver (all asics)
  473. */
  474. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  475. {
  476. if (wb < adev->wb.num_wb)
  477. __clear_bit(wb, adev->wb.used);
  478. }
  479. /**
  480. * amdgpu_vram_location - try to find VRAM location
  481. * @adev: amdgpu device structure holding all necessary informations
  482. * @mc: memory controller structure holding memory informations
  483. * @base: base address at which to put VRAM
  484. *
  485. * Function will place try to place VRAM at base address provided
  486. * as parameter (which is so far either PCI aperture address or
  487. * for IGP TOM base address).
  488. *
  489. * If there is not enough space to fit the unvisible VRAM in the 32bits
  490. * address space then we limit the VRAM size to the aperture.
  491. *
  492. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  493. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  494. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  495. * not IGP.
  496. *
  497. * Note: we use mc_vram_size as on some board we need to program the mc to
  498. * cover the whole aperture even if VRAM size is inferior to aperture size
  499. * Novell bug 204882 + along with lots of ubuntu ones
  500. *
  501. * Note: when limiting vram it's safe to overwritte real_vram_size because
  502. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  503. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  504. * ones)
  505. *
  506. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  507. * explicitly check for that thought.
  508. *
  509. * FIXME: when reducing VRAM size align new size on power of 2.
  510. */
  511. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  512. {
  513. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  514. mc->vram_start = base;
  515. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  516. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  517. mc->real_vram_size = mc->aper_size;
  518. mc->mc_vram_size = mc->aper_size;
  519. }
  520. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  521. if (limit && limit < mc->real_vram_size)
  522. mc->real_vram_size = limit;
  523. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  524. mc->mc_vram_size >> 20, mc->vram_start,
  525. mc->vram_end, mc->real_vram_size >> 20);
  526. }
  527. /**
  528. * amdgpu_gtt_location - try to find GTT location
  529. * @adev: amdgpu device structure holding all necessary informations
  530. * @mc: memory controller structure holding memory informations
  531. *
  532. * Function will place try to place GTT before or after VRAM.
  533. *
  534. * If GTT size is bigger than space left then we ajust GTT size.
  535. * Thus function will never fails.
  536. *
  537. * FIXME: when reducing GTT size align new size on power of 2.
  538. */
  539. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  540. {
  541. u64 size_af, size_bf;
  542. size_af = ((adev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  543. size_bf = mc->vram_start & ~mc->gtt_base_align;
  544. if (size_bf > size_af) {
  545. if (mc->gtt_size > size_bf) {
  546. dev_warn(adev->dev, "limiting GTT\n");
  547. mc->gtt_size = size_bf;
  548. }
  549. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  550. } else {
  551. if (mc->gtt_size > size_af) {
  552. dev_warn(adev->dev, "limiting GTT\n");
  553. mc->gtt_size = size_af;
  554. }
  555. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  556. }
  557. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  558. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  559. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  560. }
  561. /*
  562. * GPU helpers function.
  563. */
  564. /**
  565. * amdgpu_card_posted - check if the hw has already been initialized
  566. *
  567. * @adev: amdgpu_device pointer
  568. *
  569. * Check if the asic has been initialized (all asics).
  570. * Used at driver startup.
  571. * Returns true if initialized or false if not.
  572. */
  573. bool amdgpu_card_posted(struct amdgpu_device *adev)
  574. {
  575. uint32_t reg;
  576. /* then check MEM_SIZE, in case the crtcs are off */
  577. reg = RREG32(mmCONFIG_MEMSIZE);
  578. if (reg)
  579. return true;
  580. return false;
  581. }
  582. /**
  583. * amdgpu_boot_test_post_card - check and possibly initialize the hw
  584. *
  585. * @adev: amdgpu_device pointer
  586. *
  587. * Check if the asic is initialized and if not, attempt to initialize
  588. * it (all asics).
  589. * Returns true if initialized or false if not.
  590. */
  591. bool amdgpu_boot_test_post_card(struct amdgpu_device *adev)
  592. {
  593. if (amdgpu_card_posted(adev))
  594. return true;
  595. if (adev->bios) {
  596. DRM_INFO("GPU not posted. posting now...\n");
  597. if (adev->is_atom_bios)
  598. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  599. return true;
  600. } else {
  601. dev_err(adev->dev, "Card not posted and no BIOS - ignoring\n");
  602. return false;
  603. }
  604. }
  605. /**
  606. * amdgpu_dummy_page_init - init dummy page used by the driver
  607. *
  608. * @adev: amdgpu_device pointer
  609. *
  610. * Allocate the dummy page used by the driver (all asics).
  611. * This dummy page is used by the driver as a filler for gart entries
  612. * when pages are taken out of the GART
  613. * Returns 0 on sucess, -ENOMEM on failure.
  614. */
  615. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  616. {
  617. if (adev->dummy_page.page)
  618. return 0;
  619. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  620. if (adev->dummy_page.page == NULL)
  621. return -ENOMEM;
  622. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  623. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  624. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  625. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  626. __free_page(adev->dummy_page.page);
  627. adev->dummy_page.page = NULL;
  628. return -ENOMEM;
  629. }
  630. return 0;
  631. }
  632. /**
  633. * amdgpu_dummy_page_fini - free dummy page used by the driver
  634. *
  635. * @adev: amdgpu_device pointer
  636. *
  637. * Frees the dummy page used by the driver (all asics).
  638. */
  639. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  640. {
  641. if (adev->dummy_page.page == NULL)
  642. return;
  643. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  644. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  645. __free_page(adev->dummy_page.page);
  646. adev->dummy_page.page = NULL;
  647. }
  648. /* ATOM accessor methods */
  649. /*
  650. * ATOM is an interpreted byte code stored in tables in the vbios. The
  651. * driver registers callbacks to access registers and the interpreter
  652. * in the driver parses the tables and executes then to program specific
  653. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  654. * atombios.h, and atom.c
  655. */
  656. /**
  657. * cail_pll_read - read PLL register
  658. *
  659. * @info: atom card_info pointer
  660. * @reg: PLL register offset
  661. *
  662. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  663. * Returns the value of the PLL register.
  664. */
  665. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  666. {
  667. return 0;
  668. }
  669. /**
  670. * cail_pll_write - write PLL register
  671. *
  672. * @info: atom card_info pointer
  673. * @reg: PLL register offset
  674. * @val: value to write to the pll register
  675. *
  676. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  677. */
  678. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  679. {
  680. }
  681. /**
  682. * cail_mc_read - read MC (Memory Controller) register
  683. *
  684. * @info: atom card_info pointer
  685. * @reg: MC register offset
  686. *
  687. * Provides an MC register accessor for the atom interpreter (r4xx+).
  688. * Returns the value of the MC register.
  689. */
  690. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  691. {
  692. return 0;
  693. }
  694. /**
  695. * cail_mc_write - write MC (Memory Controller) register
  696. *
  697. * @info: atom card_info pointer
  698. * @reg: MC register offset
  699. * @val: value to write to the pll register
  700. *
  701. * Provides a MC register accessor for the atom interpreter (r4xx+).
  702. */
  703. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  704. {
  705. }
  706. /**
  707. * cail_reg_write - write MMIO register
  708. *
  709. * @info: atom card_info pointer
  710. * @reg: MMIO register offset
  711. * @val: value to write to the pll register
  712. *
  713. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  714. */
  715. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  716. {
  717. struct amdgpu_device *adev = info->dev->dev_private;
  718. WREG32(reg, val);
  719. }
  720. /**
  721. * cail_reg_read - read MMIO register
  722. *
  723. * @info: atom card_info pointer
  724. * @reg: MMIO register offset
  725. *
  726. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  727. * Returns the value of the MMIO register.
  728. */
  729. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  730. {
  731. struct amdgpu_device *adev = info->dev->dev_private;
  732. uint32_t r;
  733. r = RREG32(reg);
  734. return r;
  735. }
  736. /**
  737. * cail_ioreg_write - write IO register
  738. *
  739. * @info: atom card_info pointer
  740. * @reg: IO register offset
  741. * @val: value to write to the pll register
  742. *
  743. * Provides a IO register accessor for the atom interpreter (r4xx+).
  744. */
  745. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  746. {
  747. struct amdgpu_device *adev = info->dev->dev_private;
  748. WREG32_IO(reg, val);
  749. }
  750. /**
  751. * cail_ioreg_read - read IO register
  752. *
  753. * @info: atom card_info pointer
  754. * @reg: IO register offset
  755. *
  756. * Provides an IO register accessor for the atom interpreter (r4xx+).
  757. * Returns the value of the IO register.
  758. */
  759. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  760. {
  761. struct amdgpu_device *adev = info->dev->dev_private;
  762. uint32_t r;
  763. r = RREG32_IO(reg);
  764. return r;
  765. }
  766. /**
  767. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  768. *
  769. * @adev: amdgpu_device pointer
  770. *
  771. * Frees the driver info and register access callbacks for the ATOM
  772. * interpreter (r4xx+).
  773. * Called at driver shutdown.
  774. */
  775. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  776. {
  777. if (adev->mode_info.atom_context)
  778. kfree(adev->mode_info.atom_context->scratch);
  779. kfree(adev->mode_info.atom_context);
  780. adev->mode_info.atom_context = NULL;
  781. kfree(adev->mode_info.atom_card_info);
  782. adev->mode_info.atom_card_info = NULL;
  783. }
  784. /**
  785. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  786. *
  787. * @adev: amdgpu_device pointer
  788. *
  789. * Initializes the driver info and register access callbacks for the
  790. * ATOM interpreter (r4xx+).
  791. * Returns 0 on sucess, -ENOMEM on failure.
  792. * Called at driver startup.
  793. */
  794. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  795. {
  796. struct card_info *atom_card_info =
  797. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  798. if (!atom_card_info)
  799. return -ENOMEM;
  800. adev->mode_info.atom_card_info = atom_card_info;
  801. atom_card_info->dev = adev->ddev;
  802. atom_card_info->reg_read = cail_reg_read;
  803. atom_card_info->reg_write = cail_reg_write;
  804. /* needed for iio ops */
  805. if (adev->rio_mem) {
  806. atom_card_info->ioreg_read = cail_ioreg_read;
  807. atom_card_info->ioreg_write = cail_ioreg_write;
  808. } else {
  809. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  810. atom_card_info->ioreg_read = cail_reg_read;
  811. atom_card_info->ioreg_write = cail_reg_write;
  812. }
  813. atom_card_info->mc_read = cail_mc_read;
  814. atom_card_info->mc_write = cail_mc_write;
  815. atom_card_info->pll_read = cail_pll_read;
  816. atom_card_info->pll_write = cail_pll_write;
  817. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  818. if (!adev->mode_info.atom_context) {
  819. amdgpu_atombios_fini(adev);
  820. return -ENOMEM;
  821. }
  822. mutex_init(&adev->mode_info.atom_context->mutex);
  823. amdgpu_atombios_scratch_regs_init(adev);
  824. amdgpu_atom_allocate_fb_scratch(adev->mode_info.atom_context);
  825. return 0;
  826. }
  827. /* if we get transitioned to only one device, take VGA back */
  828. /**
  829. * amdgpu_vga_set_decode - enable/disable vga decode
  830. *
  831. * @cookie: amdgpu_device pointer
  832. * @state: enable/disable vga decode
  833. *
  834. * Enable/disable vga decode (all asics).
  835. * Returns VGA resource flags.
  836. */
  837. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  838. {
  839. struct amdgpu_device *adev = cookie;
  840. amdgpu_asic_set_vga_state(adev, state);
  841. if (state)
  842. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  843. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  844. else
  845. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  846. }
  847. /**
  848. * amdgpu_check_pot_argument - check that argument is a power of two
  849. *
  850. * @arg: value to check
  851. *
  852. * Validates that a certain argument is a power of two (all asics).
  853. * Returns true if argument is valid.
  854. */
  855. static bool amdgpu_check_pot_argument(int arg)
  856. {
  857. return (arg & (arg - 1)) == 0;
  858. }
  859. /**
  860. * amdgpu_check_arguments - validate module params
  861. *
  862. * @adev: amdgpu_device pointer
  863. *
  864. * Validates certain module parameters and updates
  865. * the associated values used by the driver (all asics).
  866. */
  867. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  868. {
  869. /* vramlimit must be a power of two */
  870. if (!amdgpu_check_pot_argument(amdgpu_vram_limit)) {
  871. dev_warn(adev->dev, "vram limit (%d) must be a power of 2\n",
  872. amdgpu_vram_limit);
  873. amdgpu_vram_limit = 0;
  874. }
  875. if (amdgpu_gart_size != -1) {
  876. /* gtt size must be power of two and greater or equal to 32M */
  877. if (amdgpu_gart_size < 32) {
  878. dev_warn(adev->dev, "gart size (%d) too small\n",
  879. amdgpu_gart_size);
  880. amdgpu_gart_size = -1;
  881. } else if (!amdgpu_check_pot_argument(amdgpu_gart_size)) {
  882. dev_warn(adev->dev, "gart size (%d) must be a power of 2\n",
  883. amdgpu_gart_size);
  884. amdgpu_gart_size = -1;
  885. }
  886. }
  887. if (!amdgpu_check_pot_argument(amdgpu_vm_size)) {
  888. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  889. amdgpu_vm_size);
  890. amdgpu_vm_size = 8;
  891. }
  892. if (amdgpu_vm_size < 1) {
  893. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  894. amdgpu_vm_size);
  895. amdgpu_vm_size = 8;
  896. }
  897. /*
  898. * Max GPUVM size for Cayman, SI and CI are 40 bits.
  899. */
  900. if (amdgpu_vm_size > 1024) {
  901. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  902. amdgpu_vm_size);
  903. amdgpu_vm_size = 8;
  904. }
  905. /* defines number of bits in page table versus page directory,
  906. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  907. * page table and the remaining bits are in the page directory */
  908. if (amdgpu_vm_block_size == -1) {
  909. /* Total bits covered by PD + PTs */
  910. unsigned bits = ilog2(amdgpu_vm_size) + 18;
  911. /* Make sure the PD is 4K in size up to 8GB address space.
  912. Above that split equal between PD and PTs */
  913. if (amdgpu_vm_size <= 8)
  914. amdgpu_vm_block_size = bits - 9;
  915. else
  916. amdgpu_vm_block_size = (bits + 3) / 2;
  917. } else if (amdgpu_vm_block_size < 9) {
  918. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  919. amdgpu_vm_block_size);
  920. amdgpu_vm_block_size = 9;
  921. }
  922. if (amdgpu_vm_block_size > 24 ||
  923. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  924. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  925. amdgpu_vm_block_size);
  926. amdgpu_vm_block_size = 9;
  927. }
  928. }
  929. /**
  930. * amdgpu_switcheroo_set_state - set switcheroo state
  931. *
  932. * @pdev: pci dev pointer
  933. * @state: vga switcheroo state
  934. *
  935. * Callback for the switcheroo driver. Suspends or resumes the
  936. * the asics before or after it is powered up using ACPI methods.
  937. */
  938. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  939. {
  940. struct drm_device *dev = pci_get_drvdata(pdev);
  941. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  942. return;
  943. if (state == VGA_SWITCHEROO_ON) {
  944. unsigned d3_delay = dev->pdev->d3_delay;
  945. printk(KERN_INFO "amdgpu: switched on\n");
  946. /* don't suspend or resume card normally */
  947. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  948. amdgpu_resume_kms(dev, true, true);
  949. dev->pdev->d3_delay = d3_delay;
  950. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  951. drm_kms_helper_poll_enable(dev);
  952. } else {
  953. printk(KERN_INFO "amdgpu: switched off\n");
  954. drm_kms_helper_poll_disable(dev);
  955. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  956. amdgpu_suspend_kms(dev, true, true);
  957. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  958. }
  959. }
  960. /**
  961. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  962. *
  963. * @pdev: pci dev pointer
  964. *
  965. * Callback for the switcheroo driver. Check of the switcheroo
  966. * state can be changed.
  967. * Returns true if the state can be changed, false if not.
  968. */
  969. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  970. {
  971. struct drm_device *dev = pci_get_drvdata(pdev);
  972. /*
  973. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  974. * locking inversion with the driver load path. And the access here is
  975. * completely racy anyway. So don't bother with locking for now.
  976. */
  977. return dev->open_count == 0;
  978. }
  979. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  980. .set_gpu_state = amdgpu_switcheroo_set_state,
  981. .reprobe = NULL,
  982. .can_switch = amdgpu_switcheroo_can_switch,
  983. };
  984. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  985. enum amd_ip_block_type block_type,
  986. enum amd_clockgating_state state)
  987. {
  988. int i, r = 0;
  989. for (i = 0; i < adev->num_ip_blocks; i++) {
  990. if (adev->ip_blocks[i].type == block_type) {
  991. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  992. state);
  993. if (r)
  994. return r;
  995. }
  996. }
  997. return r;
  998. }
  999. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1000. enum amd_ip_block_type block_type,
  1001. enum amd_powergating_state state)
  1002. {
  1003. int i, r = 0;
  1004. for (i = 0; i < adev->num_ip_blocks; i++) {
  1005. if (adev->ip_blocks[i].type == block_type) {
  1006. r = adev->ip_blocks[i].funcs->set_powergating_state((void *)adev,
  1007. state);
  1008. if (r)
  1009. return r;
  1010. }
  1011. }
  1012. return r;
  1013. }
  1014. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  1015. struct amdgpu_device *adev,
  1016. enum amd_ip_block_type type)
  1017. {
  1018. int i;
  1019. for (i = 0; i < adev->num_ip_blocks; i++)
  1020. if (adev->ip_blocks[i].type == type)
  1021. return &adev->ip_blocks[i];
  1022. return NULL;
  1023. }
  1024. /**
  1025. * amdgpu_ip_block_version_cmp
  1026. *
  1027. * @adev: amdgpu_device pointer
  1028. * @type: enum amd_ip_block_type
  1029. * @major: major version
  1030. * @minor: minor version
  1031. *
  1032. * return 0 if equal or greater
  1033. * return 1 if smaller or the ip_block doesn't exist
  1034. */
  1035. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1036. enum amd_ip_block_type type,
  1037. u32 major, u32 minor)
  1038. {
  1039. const struct amdgpu_ip_block_version *ip_block;
  1040. ip_block = amdgpu_get_ip_block(adev, type);
  1041. if (ip_block && ((ip_block->major > major) ||
  1042. ((ip_block->major == major) &&
  1043. (ip_block->minor >= minor))))
  1044. return 0;
  1045. return 1;
  1046. }
  1047. static int amdgpu_early_init(struct amdgpu_device *adev)
  1048. {
  1049. int i, r;
  1050. switch (adev->asic_type) {
  1051. case CHIP_TOPAZ:
  1052. case CHIP_TONGA:
  1053. case CHIP_FIJI:
  1054. case CHIP_CARRIZO:
  1055. if (adev->asic_type == CHIP_CARRIZO)
  1056. adev->family = AMDGPU_FAMILY_CZ;
  1057. else
  1058. adev->family = AMDGPU_FAMILY_VI;
  1059. r = vi_set_ip_blocks(adev);
  1060. if (r)
  1061. return r;
  1062. break;
  1063. #ifdef CONFIG_DRM_AMDGPU_CIK
  1064. case CHIP_BONAIRE:
  1065. case CHIP_HAWAII:
  1066. case CHIP_KAVERI:
  1067. case CHIP_KABINI:
  1068. case CHIP_MULLINS:
  1069. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1070. adev->family = AMDGPU_FAMILY_CI;
  1071. else
  1072. adev->family = AMDGPU_FAMILY_KV;
  1073. r = cik_set_ip_blocks(adev);
  1074. if (r)
  1075. return r;
  1076. break;
  1077. #endif
  1078. default:
  1079. /* FIXME: not supported yet */
  1080. return -EINVAL;
  1081. }
  1082. adev->ip_block_status = kcalloc(adev->num_ip_blocks,
  1083. sizeof(struct amdgpu_ip_block_status), GFP_KERNEL);
  1084. if (adev->ip_block_status == NULL)
  1085. return -ENOMEM;
  1086. if (adev->ip_blocks == NULL) {
  1087. DRM_ERROR("No IP blocks found!\n");
  1088. return r;
  1089. }
  1090. for (i = 0; i < adev->num_ip_blocks; i++) {
  1091. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1092. DRM_ERROR("disabled ip block: %d\n", i);
  1093. adev->ip_block_status[i].valid = false;
  1094. } else {
  1095. if (adev->ip_blocks[i].funcs->early_init) {
  1096. r = adev->ip_blocks[i].funcs->early_init((void *)adev);
  1097. if (r == -ENOENT)
  1098. adev->ip_block_status[i].valid = false;
  1099. else if (r)
  1100. return r;
  1101. else
  1102. adev->ip_block_status[i].valid = true;
  1103. } else {
  1104. adev->ip_block_status[i].valid = true;
  1105. }
  1106. }
  1107. }
  1108. return 0;
  1109. }
  1110. static int amdgpu_init(struct amdgpu_device *adev)
  1111. {
  1112. int i, r;
  1113. for (i = 0; i < adev->num_ip_blocks; i++) {
  1114. if (!adev->ip_block_status[i].valid)
  1115. continue;
  1116. r = adev->ip_blocks[i].funcs->sw_init((void *)adev);
  1117. if (r)
  1118. return r;
  1119. adev->ip_block_status[i].sw = true;
  1120. /* need to do gmc hw init early so we can allocate gpu mem */
  1121. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
  1122. r = amdgpu_vram_scratch_init(adev);
  1123. if (r)
  1124. return r;
  1125. r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
  1126. if (r)
  1127. return r;
  1128. r = amdgpu_wb_init(adev);
  1129. if (r)
  1130. return r;
  1131. adev->ip_block_status[i].hw = true;
  1132. }
  1133. }
  1134. for (i = 0; i < adev->num_ip_blocks; i++) {
  1135. if (!adev->ip_block_status[i].sw)
  1136. continue;
  1137. /* gmc hw init is done early */
  1138. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC)
  1139. continue;
  1140. r = adev->ip_blocks[i].funcs->hw_init((void *)adev);
  1141. if (r)
  1142. return r;
  1143. adev->ip_block_status[i].hw = true;
  1144. }
  1145. return 0;
  1146. }
  1147. static int amdgpu_late_init(struct amdgpu_device *adev)
  1148. {
  1149. int i = 0, r;
  1150. for (i = 0; i < adev->num_ip_blocks; i++) {
  1151. if (!adev->ip_block_status[i].valid)
  1152. continue;
  1153. /* enable clockgating to save power */
  1154. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1155. AMD_CG_STATE_GATE);
  1156. if (r)
  1157. return r;
  1158. if (adev->ip_blocks[i].funcs->late_init) {
  1159. r = adev->ip_blocks[i].funcs->late_init((void *)adev);
  1160. if (r)
  1161. return r;
  1162. }
  1163. }
  1164. return 0;
  1165. }
  1166. static int amdgpu_fini(struct amdgpu_device *adev)
  1167. {
  1168. int i, r;
  1169. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1170. if (!adev->ip_block_status[i].hw)
  1171. continue;
  1172. if (adev->ip_blocks[i].type == AMD_IP_BLOCK_TYPE_GMC) {
  1173. amdgpu_wb_fini(adev);
  1174. amdgpu_vram_scratch_fini(adev);
  1175. }
  1176. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1177. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1178. AMD_CG_STATE_UNGATE);
  1179. if (r)
  1180. return r;
  1181. r = adev->ip_blocks[i].funcs->hw_fini((void *)adev);
  1182. /* XXX handle errors */
  1183. adev->ip_block_status[i].hw = false;
  1184. }
  1185. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1186. if (!adev->ip_block_status[i].sw)
  1187. continue;
  1188. r = adev->ip_blocks[i].funcs->sw_fini((void *)adev);
  1189. /* XXX handle errors */
  1190. adev->ip_block_status[i].sw = false;
  1191. adev->ip_block_status[i].valid = false;
  1192. }
  1193. return 0;
  1194. }
  1195. static int amdgpu_suspend(struct amdgpu_device *adev)
  1196. {
  1197. int i, r;
  1198. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1199. if (!adev->ip_block_status[i].valid)
  1200. continue;
  1201. /* ungate blocks so that suspend can properly shut them down */
  1202. r = adev->ip_blocks[i].funcs->set_clockgating_state((void *)adev,
  1203. AMD_CG_STATE_UNGATE);
  1204. /* XXX handle errors */
  1205. r = adev->ip_blocks[i].funcs->suspend(adev);
  1206. /* XXX handle errors */
  1207. }
  1208. return 0;
  1209. }
  1210. static int amdgpu_resume(struct amdgpu_device *adev)
  1211. {
  1212. int i, r;
  1213. for (i = 0; i < adev->num_ip_blocks; i++) {
  1214. if (!adev->ip_block_status[i].valid)
  1215. continue;
  1216. r = adev->ip_blocks[i].funcs->resume(adev);
  1217. if (r)
  1218. return r;
  1219. }
  1220. return 0;
  1221. }
  1222. /**
  1223. * amdgpu_device_init - initialize the driver
  1224. *
  1225. * @adev: amdgpu_device pointer
  1226. * @pdev: drm dev pointer
  1227. * @pdev: pci dev pointer
  1228. * @flags: driver flags
  1229. *
  1230. * Initializes the driver info and hw (all asics).
  1231. * Returns 0 for success or an error on failure.
  1232. * Called at driver startup.
  1233. */
  1234. int amdgpu_device_init(struct amdgpu_device *adev,
  1235. struct drm_device *ddev,
  1236. struct pci_dev *pdev,
  1237. uint32_t flags)
  1238. {
  1239. int r, i;
  1240. bool runtime = false;
  1241. adev->shutdown = false;
  1242. adev->dev = &pdev->dev;
  1243. adev->ddev = ddev;
  1244. adev->pdev = pdev;
  1245. adev->flags = flags;
  1246. adev->asic_type = flags & AMD_ASIC_MASK;
  1247. adev->is_atom_bios = false;
  1248. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1249. adev->mc.gtt_size = 512 * 1024 * 1024;
  1250. adev->accel_working = false;
  1251. adev->num_rings = 0;
  1252. adev->mman.buffer_funcs = NULL;
  1253. adev->mman.buffer_funcs_ring = NULL;
  1254. adev->vm_manager.vm_pte_funcs = NULL;
  1255. adev->vm_manager.vm_pte_funcs_ring = NULL;
  1256. adev->gart.gart_funcs = NULL;
  1257. adev->fence_context = fence_context_alloc(AMDGPU_MAX_RINGS);
  1258. adev->smc_rreg = &amdgpu_invalid_rreg;
  1259. adev->smc_wreg = &amdgpu_invalid_wreg;
  1260. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1261. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1262. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1263. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1264. adev->didt_rreg = &amdgpu_invalid_rreg;
  1265. adev->didt_wreg = &amdgpu_invalid_wreg;
  1266. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1267. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1268. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1269. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1270. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1271. /* mutex initialization are all done here so we
  1272. * can recall function without having locking issues */
  1273. mutex_init(&adev->ring_lock);
  1274. atomic_set(&adev->irq.ih.lock, 0);
  1275. mutex_init(&adev->gem.mutex);
  1276. mutex_init(&adev->pm.mutex);
  1277. mutex_init(&adev->gfx.gpu_clock_mutex);
  1278. mutex_init(&adev->srbm_mutex);
  1279. mutex_init(&adev->grbm_idx_mutex);
  1280. init_rwsem(&adev->exclusive_lock);
  1281. mutex_init(&adev->mn_lock);
  1282. hash_init(adev->mn_hash);
  1283. amdgpu_check_arguments(adev);
  1284. /* Registers mapping */
  1285. /* TODO: block userspace mapping of io register */
  1286. spin_lock_init(&adev->mmio_idx_lock);
  1287. spin_lock_init(&adev->smc_idx_lock);
  1288. spin_lock_init(&adev->pcie_idx_lock);
  1289. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1290. spin_lock_init(&adev->didt_idx_lock);
  1291. spin_lock_init(&adev->audio_endpt_idx_lock);
  1292. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1293. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1294. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1295. if (adev->rmmio == NULL) {
  1296. return -ENOMEM;
  1297. }
  1298. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1299. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1300. /* doorbell bar mapping */
  1301. amdgpu_doorbell_init(adev);
  1302. /* io port mapping */
  1303. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1304. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1305. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1306. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1307. break;
  1308. }
  1309. }
  1310. if (adev->rio_mem == NULL)
  1311. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1312. /* early init functions */
  1313. r = amdgpu_early_init(adev);
  1314. if (r)
  1315. return r;
  1316. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1317. /* this will fail for cards that aren't VGA class devices, just
  1318. * ignore it */
  1319. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1320. if (amdgpu_runtime_pm == 1)
  1321. runtime = true;
  1322. if (amdgpu_device_is_px(ddev))
  1323. runtime = true;
  1324. vga_switcheroo_register_client(adev->pdev, &amdgpu_switcheroo_ops, runtime);
  1325. if (runtime)
  1326. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1327. /* Read BIOS */
  1328. if (!amdgpu_get_bios(adev))
  1329. return -EINVAL;
  1330. /* Must be an ATOMBIOS */
  1331. if (!adev->is_atom_bios) {
  1332. dev_err(adev->dev, "Expecting atombios for GPU\n");
  1333. return -EINVAL;
  1334. }
  1335. r = amdgpu_atombios_init(adev);
  1336. if (r)
  1337. return r;
  1338. /* Post card if necessary */
  1339. if (!amdgpu_card_posted(adev)) {
  1340. if (!adev->bios) {
  1341. dev_err(adev->dev, "Card not posted and no BIOS - ignoring\n");
  1342. return -EINVAL;
  1343. }
  1344. DRM_INFO("GPU not posted. posting now...\n");
  1345. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1346. }
  1347. /* Initialize clocks */
  1348. r = amdgpu_atombios_get_clock_info(adev);
  1349. if (r)
  1350. return r;
  1351. /* init i2c buses */
  1352. amdgpu_atombios_i2c_init(adev);
  1353. /* Fence driver */
  1354. r = amdgpu_fence_driver_init(adev);
  1355. if (r)
  1356. return r;
  1357. /* init the mode config */
  1358. drm_mode_config_init(adev->ddev);
  1359. r = amdgpu_init(adev);
  1360. if (r) {
  1361. amdgpu_fini(adev);
  1362. return r;
  1363. }
  1364. adev->accel_working = true;
  1365. amdgpu_fbdev_init(adev);
  1366. r = amdgpu_ib_pool_init(adev);
  1367. if (r) {
  1368. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1369. return r;
  1370. }
  1371. r = amdgpu_ctx_init(adev, true, &adev->kernel_ctx);
  1372. if (r) {
  1373. dev_err(adev->dev, "failed to create kernel context (%d).\n", r);
  1374. return r;
  1375. }
  1376. r = amdgpu_ib_ring_tests(adev);
  1377. if (r)
  1378. DRM_ERROR("ib ring test failed (%d).\n", r);
  1379. r = amdgpu_gem_debugfs_init(adev);
  1380. if (r) {
  1381. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1382. }
  1383. r = amdgpu_debugfs_regs_init(adev);
  1384. if (r) {
  1385. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1386. }
  1387. if ((amdgpu_testing & 1)) {
  1388. if (adev->accel_working)
  1389. amdgpu_test_moves(adev);
  1390. else
  1391. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1392. }
  1393. if ((amdgpu_testing & 2)) {
  1394. if (adev->accel_working)
  1395. amdgpu_test_syncing(adev);
  1396. else
  1397. DRM_INFO("amdgpu: acceleration disabled, skipping sync tests\n");
  1398. }
  1399. if (amdgpu_benchmarking) {
  1400. if (adev->accel_working)
  1401. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1402. else
  1403. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1404. }
  1405. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1406. * explicit gating rather than handling it automatically.
  1407. */
  1408. r = amdgpu_late_init(adev);
  1409. if (r)
  1410. return r;
  1411. return 0;
  1412. }
  1413. static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev);
  1414. /**
  1415. * amdgpu_device_fini - tear down the driver
  1416. *
  1417. * @adev: amdgpu_device pointer
  1418. *
  1419. * Tear down the driver info (all asics).
  1420. * Called at driver shutdown.
  1421. */
  1422. void amdgpu_device_fini(struct amdgpu_device *adev)
  1423. {
  1424. int r;
  1425. DRM_INFO("amdgpu: finishing device.\n");
  1426. adev->shutdown = true;
  1427. /* evict vram memory */
  1428. amdgpu_bo_evict_vram(adev);
  1429. amdgpu_ctx_fini(&adev->kernel_ctx);
  1430. amdgpu_ib_pool_fini(adev);
  1431. amdgpu_fence_driver_fini(adev);
  1432. amdgpu_fbdev_fini(adev);
  1433. r = amdgpu_fini(adev);
  1434. kfree(adev->ip_block_status);
  1435. adev->ip_block_status = NULL;
  1436. adev->accel_working = false;
  1437. /* free i2c buses */
  1438. amdgpu_i2c_fini(adev);
  1439. amdgpu_atombios_fini(adev);
  1440. kfree(adev->bios);
  1441. adev->bios = NULL;
  1442. vga_switcheroo_unregister_client(adev->pdev);
  1443. vga_client_register(adev->pdev, NULL, NULL, NULL);
  1444. if (adev->rio_mem)
  1445. pci_iounmap(adev->pdev, adev->rio_mem);
  1446. adev->rio_mem = NULL;
  1447. iounmap(adev->rmmio);
  1448. adev->rmmio = NULL;
  1449. amdgpu_doorbell_fini(adev);
  1450. amdgpu_debugfs_regs_cleanup(adev);
  1451. amdgpu_debugfs_remove_files(adev);
  1452. }
  1453. /*
  1454. * Suspend & resume.
  1455. */
  1456. /**
  1457. * amdgpu_suspend_kms - initiate device suspend
  1458. *
  1459. * @pdev: drm dev pointer
  1460. * @state: suspend state
  1461. *
  1462. * Puts the hw in the suspend state (all asics).
  1463. * Returns 0 for success or an error on failure.
  1464. * Called at driver suspend.
  1465. */
  1466. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
  1467. {
  1468. struct amdgpu_device *adev;
  1469. struct drm_crtc *crtc;
  1470. struct drm_connector *connector;
  1471. int r;
  1472. if (dev == NULL || dev->dev_private == NULL) {
  1473. return -ENODEV;
  1474. }
  1475. adev = dev->dev_private;
  1476. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1477. return 0;
  1478. drm_kms_helper_poll_disable(dev);
  1479. /* turn off display hw */
  1480. drm_modeset_lock_all(dev);
  1481. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1482. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1483. }
  1484. drm_modeset_unlock_all(dev);
  1485. /* unpin the front buffers */
  1486. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1487. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  1488. struct amdgpu_bo *robj;
  1489. if (rfb == NULL || rfb->obj == NULL) {
  1490. continue;
  1491. }
  1492. robj = gem_to_amdgpu_bo(rfb->obj);
  1493. /* don't unpin kernel fb objects */
  1494. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  1495. r = amdgpu_bo_reserve(robj, false);
  1496. if (r == 0) {
  1497. amdgpu_bo_unpin(robj);
  1498. amdgpu_bo_unreserve(robj);
  1499. }
  1500. }
  1501. }
  1502. /* evict vram memory */
  1503. amdgpu_bo_evict_vram(adev);
  1504. amdgpu_fence_driver_suspend(adev);
  1505. r = amdgpu_suspend(adev);
  1506. /* evict remaining vram memory */
  1507. amdgpu_bo_evict_vram(adev);
  1508. pci_save_state(dev->pdev);
  1509. if (suspend) {
  1510. /* Shut down the device */
  1511. pci_disable_device(dev->pdev);
  1512. pci_set_power_state(dev->pdev, PCI_D3hot);
  1513. }
  1514. if (fbcon) {
  1515. console_lock();
  1516. amdgpu_fbdev_set_suspend(adev, 1);
  1517. console_unlock();
  1518. }
  1519. return 0;
  1520. }
  1521. /**
  1522. * amdgpu_resume_kms - initiate device resume
  1523. *
  1524. * @pdev: drm dev pointer
  1525. *
  1526. * Bring the hw back to operating state (all asics).
  1527. * Returns 0 for success or an error on failure.
  1528. * Called at driver resume.
  1529. */
  1530. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
  1531. {
  1532. struct drm_connector *connector;
  1533. struct amdgpu_device *adev = dev->dev_private;
  1534. int r;
  1535. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1536. return 0;
  1537. if (fbcon) {
  1538. console_lock();
  1539. }
  1540. if (resume) {
  1541. pci_set_power_state(dev->pdev, PCI_D0);
  1542. pci_restore_state(dev->pdev);
  1543. if (pci_enable_device(dev->pdev)) {
  1544. if (fbcon)
  1545. console_unlock();
  1546. return -1;
  1547. }
  1548. }
  1549. /* post card */
  1550. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1551. r = amdgpu_resume(adev);
  1552. amdgpu_fence_driver_resume(adev);
  1553. r = amdgpu_ib_ring_tests(adev);
  1554. if (r)
  1555. DRM_ERROR("ib ring test failed (%d).\n", r);
  1556. r = amdgpu_late_init(adev);
  1557. if (r)
  1558. return r;
  1559. /* blat the mode back in */
  1560. if (fbcon) {
  1561. drm_helper_resume_force_mode(dev);
  1562. /* turn on display hw */
  1563. drm_modeset_lock_all(dev);
  1564. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1565. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1566. }
  1567. drm_modeset_unlock_all(dev);
  1568. }
  1569. drm_kms_helper_poll_enable(dev);
  1570. if (fbcon) {
  1571. amdgpu_fbdev_set_suspend(adev, 0);
  1572. console_unlock();
  1573. }
  1574. return 0;
  1575. }
  1576. /**
  1577. * amdgpu_gpu_reset - reset the asic
  1578. *
  1579. * @adev: amdgpu device pointer
  1580. *
  1581. * Attempt the reset the GPU if it has hung (all asics).
  1582. * Returns 0 for success or an error on failure.
  1583. */
  1584. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  1585. {
  1586. unsigned ring_sizes[AMDGPU_MAX_RINGS];
  1587. uint32_t *ring_data[AMDGPU_MAX_RINGS];
  1588. bool saved = false;
  1589. int i, r;
  1590. int resched;
  1591. down_write(&adev->exclusive_lock);
  1592. if (!adev->needs_reset) {
  1593. up_write(&adev->exclusive_lock);
  1594. return 0;
  1595. }
  1596. adev->needs_reset = false;
  1597. atomic_inc(&adev->gpu_reset_counter);
  1598. /* block TTM */
  1599. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  1600. r = amdgpu_suspend(adev);
  1601. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1602. struct amdgpu_ring *ring = adev->rings[i];
  1603. if (!ring)
  1604. continue;
  1605. ring_sizes[i] = amdgpu_ring_backup(ring, &ring_data[i]);
  1606. if (ring_sizes[i]) {
  1607. saved = true;
  1608. dev_info(adev->dev, "Saved %d dwords of commands "
  1609. "on ring %d.\n", ring_sizes[i], i);
  1610. }
  1611. }
  1612. retry:
  1613. r = amdgpu_asic_reset(adev);
  1614. if (!r) {
  1615. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  1616. r = amdgpu_resume(adev);
  1617. }
  1618. if (!r) {
  1619. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1620. struct amdgpu_ring *ring = adev->rings[i];
  1621. if (!ring)
  1622. continue;
  1623. amdgpu_ring_restore(ring, ring_sizes[i], ring_data[i]);
  1624. ring_sizes[i] = 0;
  1625. ring_data[i] = NULL;
  1626. }
  1627. r = amdgpu_ib_ring_tests(adev);
  1628. if (r) {
  1629. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  1630. if (saved) {
  1631. saved = false;
  1632. r = amdgpu_suspend(adev);
  1633. goto retry;
  1634. }
  1635. }
  1636. } else {
  1637. amdgpu_fence_driver_force_completion(adev);
  1638. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  1639. if (adev->rings[i])
  1640. kfree(ring_data[i]);
  1641. }
  1642. }
  1643. drm_helper_resume_force_mode(adev->ddev);
  1644. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  1645. if (r) {
  1646. /* bad news, how to tell it to userspace ? */
  1647. dev_info(adev->dev, "GPU reset failed\n");
  1648. }
  1649. up_write(&adev->exclusive_lock);
  1650. return r;
  1651. }
  1652. /*
  1653. * Debugfs
  1654. */
  1655. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1656. struct drm_info_list *files,
  1657. unsigned nfiles)
  1658. {
  1659. unsigned i;
  1660. for (i = 0; i < adev->debugfs_count; i++) {
  1661. if (adev->debugfs[i].files == files) {
  1662. /* Already registered */
  1663. return 0;
  1664. }
  1665. }
  1666. i = adev->debugfs_count + 1;
  1667. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  1668. DRM_ERROR("Reached maximum number of debugfs components.\n");
  1669. DRM_ERROR("Report so we increase "
  1670. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  1671. return -EINVAL;
  1672. }
  1673. adev->debugfs[adev->debugfs_count].files = files;
  1674. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  1675. adev->debugfs_count = i;
  1676. #if defined(CONFIG_DEBUG_FS)
  1677. drm_debugfs_create_files(files, nfiles,
  1678. adev->ddev->control->debugfs_root,
  1679. adev->ddev->control);
  1680. drm_debugfs_create_files(files, nfiles,
  1681. adev->ddev->primary->debugfs_root,
  1682. adev->ddev->primary);
  1683. #endif
  1684. return 0;
  1685. }
  1686. static void amdgpu_debugfs_remove_files(struct amdgpu_device *adev)
  1687. {
  1688. #if defined(CONFIG_DEBUG_FS)
  1689. unsigned i;
  1690. for (i = 0; i < adev->debugfs_count; i++) {
  1691. drm_debugfs_remove_files(adev->debugfs[i].files,
  1692. adev->debugfs[i].num_files,
  1693. adev->ddev->control);
  1694. drm_debugfs_remove_files(adev->debugfs[i].files,
  1695. adev->debugfs[i].num_files,
  1696. adev->ddev->primary);
  1697. }
  1698. #endif
  1699. }
  1700. #if defined(CONFIG_DEBUG_FS)
  1701. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  1702. size_t size, loff_t *pos)
  1703. {
  1704. struct amdgpu_device *adev = f->f_inode->i_private;
  1705. ssize_t result = 0;
  1706. int r;
  1707. if (size & 0x3 || *pos & 0x3)
  1708. return -EINVAL;
  1709. while (size) {
  1710. uint32_t value;
  1711. if (*pos > adev->rmmio_size)
  1712. return result;
  1713. value = RREG32(*pos >> 2);
  1714. r = put_user(value, (uint32_t *)buf);
  1715. if (r)
  1716. return r;
  1717. result += 4;
  1718. buf += 4;
  1719. *pos += 4;
  1720. size -= 4;
  1721. }
  1722. return result;
  1723. }
  1724. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  1725. size_t size, loff_t *pos)
  1726. {
  1727. struct amdgpu_device *adev = f->f_inode->i_private;
  1728. ssize_t result = 0;
  1729. int r;
  1730. if (size & 0x3 || *pos & 0x3)
  1731. return -EINVAL;
  1732. while (size) {
  1733. uint32_t value;
  1734. if (*pos > adev->rmmio_size)
  1735. return result;
  1736. r = get_user(value, (uint32_t *)buf);
  1737. if (r)
  1738. return r;
  1739. WREG32(*pos >> 2, value);
  1740. result += 4;
  1741. buf += 4;
  1742. *pos += 4;
  1743. size -= 4;
  1744. }
  1745. return result;
  1746. }
  1747. static const struct file_operations amdgpu_debugfs_regs_fops = {
  1748. .owner = THIS_MODULE,
  1749. .read = amdgpu_debugfs_regs_read,
  1750. .write = amdgpu_debugfs_regs_write,
  1751. .llseek = default_llseek
  1752. };
  1753. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  1754. {
  1755. struct drm_minor *minor = adev->ddev->primary;
  1756. struct dentry *ent, *root = minor->debugfs_root;
  1757. ent = debugfs_create_file("amdgpu_regs", S_IFREG | S_IRUGO, root,
  1758. adev, &amdgpu_debugfs_regs_fops);
  1759. if (IS_ERR(ent))
  1760. return PTR_ERR(ent);
  1761. i_size_write(ent->d_inode, adev->rmmio_size);
  1762. adev->debugfs_regs = ent;
  1763. return 0;
  1764. }
  1765. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  1766. {
  1767. debugfs_remove(adev->debugfs_regs);
  1768. adev->debugfs_regs = NULL;
  1769. }
  1770. int amdgpu_debugfs_init(struct drm_minor *minor)
  1771. {
  1772. return 0;
  1773. }
  1774. void amdgpu_debugfs_cleanup(struct drm_minor *minor)
  1775. {
  1776. }
  1777. #else
  1778. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  1779. {
  1780. return 0;
  1781. }
  1782. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  1783. #endif