gpio-etraxfs.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. #include <linux/kernel.h>
  2. #include <linux/init.h>
  3. #include <linux/gpio.h>
  4. #include <linux/gpio/driver.h>
  5. #include <linux/of_gpio.h>
  6. #include <linux/io.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/basic_mmio_gpio.h>
  10. #define ETRAX_FS_rw_pa_dout 0
  11. #define ETRAX_FS_r_pa_din 4
  12. #define ETRAX_FS_rw_pa_oe 8
  13. #define ETRAX_FS_rw_intr_cfg 12
  14. #define ETRAX_FS_rw_intr_mask 16
  15. #define ETRAX_FS_rw_ack_intr 20
  16. #define ETRAX_FS_r_intr 24
  17. #define ETRAX_FS_r_masked_intr 28
  18. #define ETRAX_FS_rw_pb_dout 32
  19. #define ETRAX_FS_r_pb_din 36
  20. #define ETRAX_FS_rw_pb_oe 40
  21. #define ETRAX_FS_rw_pc_dout 48
  22. #define ETRAX_FS_r_pc_din 52
  23. #define ETRAX_FS_rw_pc_oe 56
  24. #define ETRAX_FS_rw_pd_dout 64
  25. #define ETRAX_FS_r_pd_din 68
  26. #define ETRAX_FS_rw_pd_oe 72
  27. #define ETRAX_FS_rw_pe_dout 80
  28. #define ETRAX_FS_r_pe_din 84
  29. #define ETRAX_FS_rw_pe_oe 88
  30. #define ARTPEC3_r_pa_din 0
  31. #define ARTPEC3_rw_pa_dout 4
  32. #define ARTPEC3_rw_pa_oe 8
  33. #define ARTPEC3_r_pb_din 44
  34. #define ARTPEC3_rw_pb_dout 48
  35. #define ARTPEC3_rw_pb_oe 52
  36. #define ARTPEC3_r_pc_din 88
  37. #define ARTPEC3_rw_pc_dout 92
  38. #define ARTPEC3_rw_pc_oe 96
  39. #define ARTPEC3_r_pd_din 116
  40. #define ARTPEC3_rw_intr_cfg 120
  41. #define ARTPEC3_rw_intr_pins 124
  42. #define ARTPEC3_rw_intr_mask 128
  43. #define ARTPEC3_rw_ack_intr 132
  44. #define ARTPEC3_r_masked_intr 140
  45. #define GIO_CFG_OFF 0
  46. #define GIO_CFG_HI 1
  47. #define GIO_CFG_LO 2
  48. #define GIO_CFG_SET 3
  49. #define GIO_CFG_POSEDGE 5
  50. #define GIO_CFG_NEGEDGE 6
  51. #define GIO_CFG_ANYEDGE 7
  52. struct etraxfs_gpio_info;
  53. struct etraxfs_gpio_block {
  54. spinlock_t lock;
  55. u32 mask;
  56. u32 cfg;
  57. u32 pins;
  58. unsigned int group[8];
  59. void __iomem *regs;
  60. const struct etraxfs_gpio_info *info;
  61. };
  62. struct etraxfs_gpio_chip {
  63. struct bgpio_chip bgc;
  64. struct etraxfs_gpio_block *block;
  65. };
  66. struct etraxfs_gpio_port {
  67. const char *label;
  68. unsigned int oe;
  69. unsigned int dout;
  70. unsigned int din;
  71. unsigned int ngpio;
  72. };
  73. struct etraxfs_gpio_info {
  74. unsigned int num_ports;
  75. const struct etraxfs_gpio_port *ports;
  76. unsigned int rw_ack_intr;
  77. unsigned int rw_intr_mask;
  78. unsigned int rw_intr_cfg;
  79. unsigned int rw_intr_pins;
  80. unsigned int r_masked_intr;
  81. };
  82. static const struct etraxfs_gpio_port etraxfs_gpio_etraxfs_ports[] = {
  83. {
  84. .label = "A",
  85. .ngpio = 8,
  86. .oe = ETRAX_FS_rw_pa_oe,
  87. .dout = ETRAX_FS_rw_pa_dout,
  88. .din = ETRAX_FS_r_pa_din,
  89. },
  90. {
  91. .label = "B",
  92. .ngpio = 18,
  93. .oe = ETRAX_FS_rw_pb_oe,
  94. .dout = ETRAX_FS_rw_pb_dout,
  95. .din = ETRAX_FS_r_pb_din,
  96. },
  97. {
  98. .label = "C",
  99. .ngpio = 18,
  100. .oe = ETRAX_FS_rw_pc_oe,
  101. .dout = ETRAX_FS_rw_pc_dout,
  102. .din = ETRAX_FS_r_pc_din,
  103. },
  104. {
  105. .label = "D",
  106. .ngpio = 18,
  107. .oe = ETRAX_FS_rw_pd_oe,
  108. .dout = ETRAX_FS_rw_pd_dout,
  109. .din = ETRAX_FS_r_pd_din,
  110. },
  111. {
  112. .label = "E",
  113. .ngpio = 18,
  114. .oe = ETRAX_FS_rw_pe_oe,
  115. .dout = ETRAX_FS_rw_pe_dout,
  116. .din = ETRAX_FS_r_pe_din,
  117. },
  118. };
  119. static const struct etraxfs_gpio_info etraxfs_gpio_etraxfs = {
  120. .num_ports = ARRAY_SIZE(etraxfs_gpio_etraxfs_ports),
  121. .ports = etraxfs_gpio_etraxfs_ports,
  122. .rw_ack_intr = ETRAX_FS_rw_ack_intr,
  123. .rw_intr_mask = ETRAX_FS_rw_intr_mask,
  124. .rw_intr_cfg = ETRAX_FS_rw_intr_cfg,
  125. .r_masked_intr = ETRAX_FS_r_masked_intr,
  126. };
  127. static const struct etraxfs_gpio_port etraxfs_gpio_artpec3_ports[] = {
  128. {
  129. .label = "A",
  130. .ngpio = 32,
  131. .oe = ARTPEC3_rw_pa_oe,
  132. .dout = ARTPEC3_rw_pa_dout,
  133. .din = ARTPEC3_r_pa_din,
  134. },
  135. {
  136. .label = "B",
  137. .ngpio = 32,
  138. .oe = ARTPEC3_rw_pb_oe,
  139. .dout = ARTPEC3_rw_pb_dout,
  140. .din = ARTPEC3_r_pb_din,
  141. },
  142. {
  143. .label = "C",
  144. .ngpio = 16,
  145. .oe = ARTPEC3_rw_pc_oe,
  146. .dout = ARTPEC3_rw_pc_dout,
  147. .din = ARTPEC3_r_pc_din,
  148. },
  149. {
  150. .label = "D",
  151. .ngpio = 32,
  152. .din = ARTPEC3_r_pd_din,
  153. },
  154. };
  155. static const struct etraxfs_gpio_info etraxfs_gpio_artpec3 = {
  156. .num_ports = ARRAY_SIZE(etraxfs_gpio_artpec3_ports),
  157. .ports = etraxfs_gpio_artpec3_ports,
  158. .rw_ack_intr = ARTPEC3_rw_ack_intr,
  159. .rw_intr_mask = ARTPEC3_rw_intr_mask,
  160. .rw_intr_cfg = ARTPEC3_rw_intr_cfg,
  161. .r_masked_intr = ARTPEC3_r_masked_intr,
  162. .rw_intr_pins = ARTPEC3_rw_intr_pins,
  163. };
  164. static unsigned int etraxfs_gpio_chip_to_port(struct gpio_chip *gc)
  165. {
  166. return gc->label[0] - 'A';
  167. }
  168. static int etraxfs_gpio_of_xlate(struct gpio_chip *gc,
  169. const struct of_phandle_args *gpiospec,
  170. u32 *flags)
  171. {
  172. /*
  173. * Port numbers are A to E, and the properties are integers, so we
  174. * specify them as 0xA - 0xE.
  175. */
  176. if (etraxfs_gpio_chip_to_port(gc) + 0xA != gpiospec->args[2])
  177. return -EINVAL;
  178. return of_gpio_simple_xlate(gc, gpiospec, flags);
  179. }
  180. static const struct of_device_id etraxfs_gpio_of_table[] = {
  181. {
  182. .compatible = "axis,etraxfs-gio",
  183. .data = &etraxfs_gpio_etraxfs,
  184. },
  185. {
  186. .compatible = "axis,artpec3-gio",
  187. .data = &etraxfs_gpio_artpec3,
  188. },
  189. {},
  190. };
  191. static unsigned int etraxfs_gpio_to_group_irq(unsigned int gpio)
  192. {
  193. return gpio % 8;
  194. }
  195. static unsigned int etraxfs_gpio_to_group_pin(struct etraxfs_gpio_chip *chip,
  196. unsigned int gpio)
  197. {
  198. return 4 * etraxfs_gpio_chip_to_port(&chip->bgc.gc) + gpio / 8;
  199. }
  200. static void etraxfs_gpio_irq_ack(struct irq_data *d)
  201. {
  202. struct etraxfs_gpio_chip *chip = irq_data_get_irq_chip_data(d);
  203. struct etraxfs_gpio_block *block = chip->block;
  204. unsigned int grpirq = etraxfs_gpio_to_group_irq(d->hwirq);
  205. writel(BIT(grpirq), block->regs + block->info->rw_ack_intr);
  206. }
  207. static void etraxfs_gpio_irq_mask(struct irq_data *d)
  208. {
  209. struct etraxfs_gpio_chip *chip = irq_data_get_irq_chip_data(d);
  210. struct etraxfs_gpio_block *block = chip->block;
  211. unsigned int grpirq = etraxfs_gpio_to_group_irq(d->hwirq);
  212. spin_lock(&block->lock);
  213. block->mask &= ~BIT(grpirq);
  214. writel(block->mask, block->regs + block->info->rw_intr_mask);
  215. spin_unlock(&block->lock);
  216. }
  217. static void etraxfs_gpio_irq_unmask(struct irq_data *d)
  218. {
  219. struct etraxfs_gpio_chip *chip = irq_data_get_irq_chip_data(d);
  220. struct etraxfs_gpio_block *block = chip->block;
  221. unsigned int grpirq = etraxfs_gpio_to_group_irq(d->hwirq);
  222. spin_lock(&block->lock);
  223. block->mask |= BIT(grpirq);
  224. writel(block->mask, block->regs + block->info->rw_intr_mask);
  225. spin_unlock(&block->lock);
  226. }
  227. static int etraxfs_gpio_irq_set_type(struct irq_data *d, u32 type)
  228. {
  229. struct etraxfs_gpio_chip *chip = irq_data_get_irq_chip_data(d);
  230. struct etraxfs_gpio_block *block = chip->block;
  231. unsigned int grpirq = etraxfs_gpio_to_group_irq(d->hwirq);
  232. u32 cfg;
  233. switch (type) {
  234. case IRQ_TYPE_EDGE_RISING:
  235. cfg = GIO_CFG_POSEDGE;
  236. break;
  237. case IRQ_TYPE_EDGE_FALLING:
  238. cfg = GIO_CFG_NEGEDGE;
  239. break;
  240. case IRQ_TYPE_EDGE_BOTH:
  241. cfg = GIO_CFG_ANYEDGE;
  242. break;
  243. case IRQ_TYPE_LEVEL_LOW:
  244. cfg = GIO_CFG_LO;
  245. break;
  246. case IRQ_TYPE_LEVEL_HIGH:
  247. cfg = GIO_CFG_HI;
  248. break;
  249. default:
  250. return -EINVAL;
  251. }
  252. spin_lock(&block->lock);
  253. block->cfg &= ~(0x7 << (grpirq * 3));
  254. block->cfg |= (cfg << (grpirq * 3));
  255. writel(block->cfg, block->regs + block->info->rw_intr_cfg);
  256. spin_unlock(&block->lock);
  257. return 0;
  258. }
  259. static int etraxfs_gpio_irq_request_resources(struct irq_data *d)
  260. {
  261. struct etraxfs_gpio_chip *chip = irq_data_get_irq_chip_data(d);
  262. struct etraxfs_gpio_block *block = chip->block;
  263. unsigned int grpirq = etraxfs_gpio_to_group_irq(d->hwirq);
  264. int ret = -EBUSY;
  265. spin_lock(&block->lock);
  266. if (block->group[grpirq])
  267. goto out;
  268. ret = gpiochip_lock_as_irq(&chip->bgc.gc, d->hwirq);
  269. if (ret)
  270. goto out;
  271. block->group[grpirq] = d->irq;
  272. if (block->info->rw_intr_pins) {
  273. unsigned int pin = etraxfs_gpio_to_group_pin(chip, d->hwirq);
  274. block->pins &= ~(0xf << (grpirq * 4));
  275. block->pins |= (pin << (grpirq * 4));
  276. writel(block->pins, block->regs + block->info->rw_intr_pins);
  277. }
  278. out:
  279. spin_unlock(&block->lock);
  280. return ret;
  281. }
  282. static void etraxfs_gpio_irq_release_resources(struct irq_data *d)
  283. {
  284. struct etraxfs_gpio_chip *chip = irq_data_get_irq_chip_data(d);
  285. struct etraxfs_gpio_block *block = chip->block;
  286. unsigned int grpirq = etraxfs_gpio_to_group_irq(d->hwirq);
  287. spin_lock(&block->lock);
  288. block->group[grpirq] = 0;
  289. gpiochip_unlock_as_irq(&chip->bgc.gc, d->hwirq);
  290. spin_unlock(&block->lock);
  291. }
  292. static struct irq_chip etraxfs_gpio_irq_chip = {
  293. .name = "gpio-etraxfs",
  294. .irq_ack = etraxfs_gpio_irq_ack,
  295. .irq_mask = etraxfs_gpio_irq_mask,
  296. .irq_unmask = etraxfs_gpio_irq_unmask,
  297. .irq_set_type = etraxfs_gpio_irq_set_type,
  298. .irq_request_resources = etraxfs_gpio_irq_request_resources,
  299. .irq_release_resources = etraxfs_gpio_irq_release_resources,
  300. };
  301. static irqreturn_t etraxfs_gpio_interrupt(int irq, void *dev_id)
  302. {
  303. struct etraxfs_gpio_block *block = dev_id;
  304. unsigned long intr = readl(block->regs + block->info->r_masked_intr);
  305. int bit;
  306. for_each_set_bit(bit, &intr, 8)
  307. generic_handle_irq(block->group[bit]);
  308. return IRQ_RETVAL(intr & 0xff);
  309. }
  310. static int etraxfs_gpio_probe(struct platform_device *pdev)
  311. {
  312. struct device *dev = &pdev->dev;
  313. const struct etraxfs_gpio_info *info;
  314. const struct of_device_id *match;
  315. struct etraxfs_gpio_block *block;
  316. struct etraxfs_gpio_chip *chips;
  317. struct resource *res, *irq;
  318. bool allportsirq = false;
  319. void __iomem *regs;
  320. int ret;
  321. int i;
  322. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  323. regs = devm_ioremap_resource(dev, res);
  324. if (IS_ERR(regs))
  325. return PTR_ERR(regs);
  326. match = of_match_node(etraxfs_gpio_of_table, dev->of_node);
  327. if (!match)
  328. return -EINVAL;
  329. info = match->data;
  330. chips = devm_kzalloc(dev, sizeof(*chips) * info->num_ports, GFP_KERNEL);
  331. if (!chips)
  332. return -ENOMEM;
  333. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  334. if (!irq)
  335. return -EINVAL;
  336. block = devm_kzalloc(dev, sizeof(*block), GFP_KERNEL);
  337. if (!block)
  338. return -ENOMEM;
  339. spin_lock_init(&block->lock);
  340. block->regs = regs;
  341. block->info = info;
  342. writel(0, block->regs + info->rw_intr_mask);
  343. writel(0, block->regs + info->rw_intr_cfg);
  344. if (info->rw_intr_pins) {
  345. allportsirq = true;
  346. writel(0, block->regs + info->rw_intr_pins);
  347. }
  348. ret = devm_request_irq(dev, irq->start, etraxfs_gpio_interrupt,
  349. IRQF_SHARED, dev_name(dev), block);
  350. if (ret) {
  351. dev_err(dev, "Unable to request irq %d\n", ret);
  352. return ret;
  353. }
  354. for (i = 0; i < info->num_ports; i++) {
  355. struct etraxfs_gpio_chip *chip = &chips[i];
  356. struct bgpio_chip *bgc = &chip->bgc;
  357. const struct etraxfs_gpio_port *port = &info->ports[i];
  358. unsigned long flags = BGPIOF_READ_OUTPUT_REG_SET;
  359. void __iomem *dat = regs + port->din;
  360. void __iomem *set = regs + port->dout;
  361. void __iomem *dirout = regs + port->oe;
  362. chip->block = block;
  363. if (dirout == set) {
  364. dirout = set = NULL;
  365. flags = BGPIOF_NO_OUTPUT;
  366. }
  367. ret = bgpio_init(bgc, dev, 4,
  368. dat, set, NULL, dirout, NULL,
  369. flags);
  370. if (ret) {
  371. dev_err(dev, "Unable to init port %s\n",
  372. port->label);
  373. continue;
  374. }
  375. bgc->gc.ngpio = port->ngpio;
  376. bgc->gc.label = port->label;
  377. bgc->gc.of_node = dev->of_node;
  378. bgc->gc.of_gpio_n_cells = 3;
  379. bgc->gc.of_xlate = etraxfs_gpio_of_xlate;
  380. ret = gpiochip_add(&bgc->gc);
  381. if (ret) {
  382. dev_err(dev, "Unable to register port %s\n",
  383. bgc->gc.label);
  384. continue;
  385. }
  386. if (i > 0 && !allportsirq)
  387. continue;
  388. ret = gpiochip_irqchip_add(&bgc->gc, &etraxfs_gpio_irq_chip, 0,
  389. handle_level_irq, IRQ_TYPE_NONE);
  390. if (ret) {
  391. dev_err(dev, "Unable to add irqchip to port %s\n",
  392. bgc->gc.label);
  393. }
  394. }
  395. return 0;
  396. }
  397. static struct platform_driver etraxfs_gpio_driver = {
  398. .driver = {
  399. .name = "etraxfs-gpio",
  400. .of_match_table = of_match_ptr(etraxfs_gpio_of_table),
  401. },
  402. .probe = etraxfs_gpio_probe,
  403. };
  404. static int __init etraxfs_gpio_init(void)
  405. {
  406. return platform_driver_register(&etraxfs_gpio_driver);
  407. }
  408. device_initcall(etraxfs_gpio_init);