atmel-sha.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for ATMEL SHA1/SHA256 HW acceleration.
  5. *
  6. * Copyright (c) 2012 Eukréa Electromatique - ATMEL
  7. * Author: Nicolas Royer <nicolas@eukrea.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. * Some ideas are from omap-sham.c drivers.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/slab.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/hw_random.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/device.h>
  24. #include <linux/init.h>
  25. #include <linux/errno.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/irq.h>
  28. #include <linux/scatterlist.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/of_device.h>
  31. #include <linux/delay.h>
  32. #include <linux/crypto.h>
  33. #include <linux/cryptohash.h>
  34. #include <crypto/scatterwalk.h>
  35. #include <crypto/algapi.h>
  36. #include <crypto/sha.h>
  37. #include <crypto/hash.h>
  38. #include <crypto/internal/hash.h>
  39. #include <linux/platform_data/crypto-atmel.h>
  40. #include "atmel-sha-regs.h"
  41. /* SHA flags */
  42. #define SHA_FLAGS_BUSY BIT(0)
  43. #define SHA_FLAGS_FINAL BIT(1)
  44. #define SHA_FLAGS_DMA_ACTIVE BIT(2)
  45. #define SHA_FLAGS_OUTPUT_READY BIT(3)
  46. #define SHA_FLAGS_INIT BIT(4)
  47. #define SHA_FLAGS_CPU BIT(5)
  48. #define SHA_FLAGS_DMA_READY BIT(6)
  49. #define SHA_FLAGS_FINUP BIT(16)
  50. #define SHA_FLAGS_SG BIT(17)
  51. #define SHA_FLAGS_SHA1 BIT(18)
  52. #define SHA_FLAGS_SHA224 BIT(19)
  53. #define SHA_FLAGS_SHA256 BIT(20)
  54. #define SHA_FLAGS_SHA384 BIT(21)
  55. #define SHA_FLAGS_SHA512 BIT(22)
  56. #define SHA_FLAGS_ERROR BIT(23)
  57. #define SHA_FLAGS_PAD BIT(24)
  58. #define SHA_OP_UPDATE 1
  59. #define SHA_OP_FINAL 2
  60. #define SHA_BUFFER_LEN PAGE_SIZE
  61. #define ATMEL_SHA_DMA_THRESHOLD 56
  62. struct atmel_sha_caps {
  63. bool has_dma;
  64. bool has_dualbuff;
  65. bool has_sha224;
  66. bool has_sha_384_512;
  67. };
  68. struct atmel_sha_dev;
  69. struct atmel_sha_reqctx {
  70. struct atmel_sha_dev *dd;
  71. unsigned long flags;
  72. unsigned long op;
  73. u8 digest[SHA512_DIGEST_SIZE] __aligned(sizeof(u32));
  74. u64 digcnt[2];
  75. size_t bufcnt;
  76. size_t buflen;
  77. dma_addr_t dma_addr;
  78. /* walk state */
  79. struct scatterlist *sg;
  80. unsigned int offset; /* offset in current sg */
  81. unsigned int total; /* total request */
  82. size_t block_size;
  83. u8 buffer[0] __aligned(sizeof(u32));
  84. };
  85. struct atmel_sha_ctx {
  86. struct atmel_sha_dev *dd;
  87. unsigned long flags;
  88. };
  89. #define ATMEL_SHA_QUEUE_LENGTH 50
  90. struct atmel_sha_dma {
  91. struct dma_chan *chan;
  92. struct dma_slave_config dma_conf;
  93. };
  94. struct atmel_sha_dev {
  95. struct list_head list;
  96. unsigned long phys_base;
  97. struct device *dev;
  98. struct clk *iclk;
  99. int irq;
  100. void __iomem *io_base;
  101. spinlock_t lock;
  102. int err;
  103. struct tasklet_struct done_task;
  104. unsigned long flags;
  105. struct crypto_queue queue;
  106. struct ahash_request *req;
  107. struct atmel_sha_dma dma_lch_in;
  108. struct atmel_sha_caps caps;
  109. u32 hw_version;
  110. };
  111. struct atmel_sha_drv {
  112. struct list_head dev_list;
  113. spinlock_t lock;
  114. };
  115. static struct atmel_sha_drv atmel_sha = {
  116. .dev_list = LIST_HEAD_INIT(atmel_sha.dev_list),
  117. .lock = __SPIN_LOCK_UNLOCKED(atmel_sha.lock),
  118. };
  119. static inline u32 atmel_sha_read(struct atmel_sha_dev *dd, u32 offset)
  120. {
  121. return readl_relaxed(dd->io_base + offset);
  122. }
  123. static inline void atmel_sha_write(struct atmel_sha_dev *dd,
  124. u32 offset, u32 value)
  125. {
  126. writel_relaxed(value, dd->io_base + offset);
  127. }
  128. static size_t atmel_sha_append_sg(struct atmel_sha_reqctx *ctx)
  129. {
  130. size_t count;
  131. while ((ctx->bufcnt < ctx->buflen) && ctx->total) {
  132. count = min(ctx->sg->length - ctx->offset, ctx->total);
  133. count = min(count, ctx->buflen - ctx->bufcnt);
  134. if (count <= 0) {
  135. /*
  136. * Check if count <= 0 because the buffer is full or
  137. * because the sg length is 0. In the latest case,
  138. * check if there is another sg in the list, a 0 length
  139. * sg doesn't necessarily mean the end of the sg list.
  140. */
  141. if ((ctx->sg->length == 0) && !sg_is_last(ctx->sg)) {
  142. ctx->sg = sg_next(ctx->sg);
  143. continue;
  144. } else {
  145. break;
  146. }
  147. }
  148. scatterwalk_map_and_copy(ctx->buffer + ctx->bufcnt, ctx->sg,
  149. ctx->offset, count, 0);
  150. ctx->bufcnt += count;
  151. ctx->offset += count;
  152. ctx->total -= count;
  153. if (ctx->offset == ctx->sg->length) {
  154. ctx->sg = sg_next(ctx->sg);
  155. if (ctx->sg)
  156. ctx->offset = 0;
  157. else
  158. ctx->total = 0;
  159. }
  160. }
  161. return 0;
  162. }
  163. /*
  164. * The purpose of this padding is to ensure that the padded message is a
  165. * multiple of 512 bits (SHA1/SHA224/SHA256) or 1024 bits (SHA384/SHA512).
  166. * The bit "1" is appended at the end of the message followed by
  167. * "padlen-1" zero bits. Then a 64 bits block (SHA1/SHA224/SHA256) or
  168. * 128 bits block (SHA384/SHA512) equals to the message length in bits
  169. * is appended.
  170. *
  171. * For SHA1/SHA224/SHA256, padlen is calculated as followed:
  172. * - if message length < 56 bytes then padlen = 56 - message length
  173. * - else padlen = 64 + 56 - message length
  174. *
  175. * For SHA384/SHA512, padlen is calculated as followed:
  176. * - if message length < 112 bytes then padlen = 112 - message length
  177. * - else padlen = 128 + 112 - message length
  178. */
  179. static void atmel_sha_fill_padding(struct atmel_sha_reqctx *ctx, int length)
  180. {
  181. unsigned int index, padlen;
  182. u64 bits[2];
  183. u64 size[2];
  184. size[0] = ctx->digcnt[0];
  185. size[1] = ctx->digcnt[1];
  186. size[0] += ctx->bufcnt;
  187. if (size[0] < ctx->bufcnt)
  188. size[1]++;
  189. size[0] += length;
  190. if (size[0] < length)
  191. size[1]++;
  192. bits[1] = cpu_to_be64(size[0] << 3);
  193. bits[0] = cpu_to_be64(size[1] << 3 | size[0] >> 61);
  194. if (ctx->flags & (SHA_FLAGS_SHA384 | SHA_FLAGS_SHA512)) {
  195. index = ctx->bufcnt & 0x7f;
  196. padlen = (index < 112) ? (112 - index) : ((128+112) - index);
  197. *(ctx->buffer + ctx->bufcnt) = 0x80;
  198. memset(ctx->buffer + ctx->bufcnt + 1, 0, padlen-1);
  199. memcpy(ctx->buffer + ctx->bufcnt + padlen, bits, 16);
  200. ctx->bufcnt += padlen + 16;
  201. ctx->flags |= SHA_FLAGS_PAD;
  202. } else {
  203. index = ctx->bufcnt & 0x3f;
  204. padlen = (index < 56) ? (56 - index) : ((64+56) - index);
  205. *(ctx->buffer + ctx->bufcnt) = 0x80;
  206. memset(ctx->buffer + ctx->bufcnt + 1, 0, padlen-1);
  207. memcpy(ctx->buffer + ctx->bufcnt + padlen, &bits[1], 8);
  208. ctx->bufcnt += padlen + 8;
  209. ctx->flags |= SHA_FLAGS_PAD;
  210. }
  211. }
  212. static int atmel_sha_init(struct ahash_request *req)
  213. {
  214. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  215. struct atmel_sha_ctx *tctx = crypto_ahash_ctx(tfm);
  216. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  217. struct atmel_sha_dev *dd = NULL;
  218. struct atmel_sha_dev *tmp;
  219. spin_lock_bh(&atmel_sha.lock);
  220. if (!tctx->dd) {
  221. list_for_each_entry(tmp, &atmel_sha.dev_list, list) {
  222. dd = tmp;
  223. break;
  224. }
  225. tctx->dd = dd;
  226. } else {
  227. dd = tctx->dd;
  228. }
  229. spin_unlock_bh(&atmel_sha.lock);
  230. ctx->dd = dd;
  231. ctx->flags = 0;
  232. dev_dbg(dd->dev, "init: digest size: %d\n",
  233. crypto_ahash_digestsize(tfm));
  234. switch (crypto_ahash_digestsize(tfm)) {
  235. case SHA1_DIGEST_SIZE:
  236. ctx->flags |= SHA_FLAGS_SHA1;
  237. ctx->block_size = SHA1_BLOCK_SIZE;
  238. break;
  239. case SHA224_DIGEST_SIZE:
  240. ctx->flags |= SHA_FLAGS_SHA224;
  241. ctx->block_size = SHA224_BLOCK_SIZE;
  242. break;
  243. case SHA256_DIGEST_SIZE:
  244. ctx->flags |= SHA_FLAGS_SHA256;
  245. ctx->block_size = SHA256_BLOCK_SIZE;
  246. break;
  247. case SHA384_DIGEST_SIZE:
  248. ctx->flags |= SHA_FLAGS_SHA384;
  249. ctx->block_size = SHA384_BLOCK_SIZE;
  250. break;
  251. case SHA512_DIGEST_SIZE:
  252. ctx->flags |= SHA_FLAGS_SHA512;
  253. ctx->block_size = SHA512_BLOCK_SIZE;
  254. break;
  255. default:
  256. return -EINVAL;
  257. break;
  258. }
  259. ctx->bufcnt = 0;
  260. ctx->digcnt[0] = 0;
  261. ctx->digcnt[1] = 0;
  262. ctx->buflen = SHA_BUFFER_LEN;
  263. return 0;
  264. }
  265. static void atmel_sha_write_ctrl(struct atmel_sha_dev *dd, int dma)
  266. {
  267. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  268. u32 valcr = 0, valmr = SHA_MR_MODE_AUTO;
  269. if (likely(dma)) {
  270. if (!dd->caps.has_dma)
  271. atmel_sha_write(dd, SHA_IER, SHA_INT_TXBUFE);
  272. valmr = SHA_MR_MODE_PDC;
  273. if (dd->caps.has_dualbuff)
  274. valmr |= SHA_MR_DUALBUFF;
  275. } else {
  276. atmel_sha_write(dd, SHA_IER, SHA_INT_DATARDY);
  277. }
  278. if (ctx->flags & SHA_FLAGS_SHA1)
  279. valmr |= SHA_MR_ALGO_SHA1;
  280. else if (ctx->flags & SHA_FLAGS_SHA224)
  281. valmr |= SHA_MR_ALGO_SHA224;
  282. else if (ctx->flags & SHA_FLAGS_SHA256)
  283. valmr |= SHA_MR_ALGO_SHA256;
  284. else if (ctx->flags & SHA_FLAGS_SHA384)
  285. valmr |= SHA_MR_ALGO_SHA384;
  286. else if (ctx->flags & SHA_FLAGS_SHA512)
  287. valmr |= SHA_MR_ALGO_SHA512;
  288. /* Setting CR_FIRST only for the first iteration */
  289. if (!(ctx->digcnt[0] || ctx->digcnt[1]))
  290. valcr = SHA_CR_FIRST;
  291. atmel_sha_write(dd, SHA_CR, valcr);
  292. atmel_sha_write(dd, SHA_MR, valmr);
  293. }
  294. static int atmel_sha_xmit_cpu(struct atmel_sha_dev *dd, const u8 *buf,
  295. size_t length, int final)
  296. {
  297. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  298. int count, len32;
  299. const u32 *buffer = (const u32 *)buf;
  300. dev_dbg(dd->dev, "xmit_cpu: digcnt: 0x%llx 0x%llx, length: %d, final: %d\n",
  301. ctx->digcnt[1], ctx->digcnt[0], length, final);
  302. atmel_sha_write_ctrl(dd, 0);
  303. /* should be non-zero before next lines to disable clocks later */
  304. ctx->digcnt[0] += length;
  305. if (ctx->digcnt[0] < length)
  306. ctx->digcnt[1]++;
  307. if (final)
  308. dd->flags |= SHA_FLAGS_FINAL; /* catch last interrupt */
  309. len32 = DIV_ROUND_UP(length, sizeof(u32));
  310. dd->flags |= SHA_FLAGS_CPU;
  311. for (count = 0; count < len32; count++)
  312. atmel_sha_write(dd, SHA_REG_DIN(count), buffer[count]);
  313. return -EINPROGRESS;
  314. }
  315. static int atmel_sha_xmit_pdc(struct atmel_sha_dev *dd, dma_addr_t dma_addr1,
  316. size_t length1, dma_addr_t dma_addr2, size_t length2, int final)
  317. {
  318. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  319. int len32;
  320. dev_dbg(dd->dev, "xmit_pdc: digcnt: 0x%llx 0x%llx, length: %d, final: %d\n",
  321. ctx->digcnt[1], ctx->digcnt[0], length1, final);
  322. len32 = DIV_ROUND_UP(length1, sizeof(u32));
  323. atmel_sha_write(dd, SHA_PTCR, SHA_PTCR_TXTDIS);
  324. atmel_sha_write(dd, SHA_TPR, dma_addr1);
  325. atmel_sha_write(dd, SHA_TCR, len32);
  326. len32 = DIV_ROUND_UP(length2, sizeof(u32));
  327. atmel_sha_write(dd, SHA_TNPR, dma_addr2);
  328. atmel_sha_write(dd, SHA_TNCR, len32);
  329. atmel_sha_write_ctrl(dd, 1);
  330. /* should be non-zero before next lines to disable clocks later */
  331. ctx->digcnt[0] += length1;
  332. if (ctx->digcnt[0] < length1)
  333. ctx->digcnt[1]++;
  334. if (final)
  335. dd->flags |= SHA_FLAGS_FINAL; /* catch last interrupt */
  336. dd->flags |= SHA_FLAGS_DMA_ACTIVE;
  337. /* Start DMA transfer */
  338. atmel_sha_write(dd, SHA_PTCR, SHA_PTCR_TXTEN);
  339. return -EINPROGRESS;
  340. }
  341. static void atmel_sha_dma_callback(void *data)
  342. {
  343. struct atmel_sha_dev *dd = data;
  344. /* dma_lch_in - completed - wait DATRDY */
  345. atmel_sha_write(dd, SHA_IER, SHA_INT_DATARDY);
  346. }
  347. static int atmel_sha_xmit_dma(struct atmel_sha_dev *dd, dma_addr_t dma_addr1,
  348. size_t length1, dma_addr_t dma_addr2, size_t length2, int final)
  349. {
  350. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  351. struct dma_async_tx_descriptor *in_desc;
  352. struct scatterlist sg[2];
  353. dev_dbg(dd->dev, "xmit_dma: digcnt: 0x%llx 0x%llx, length: %d, final: %d\n",
  354. ctx->digcnt[1], ctx->digcnt[0], length1, final);
  355. dd->dma_lch_in.dma_conf.src_maxburst = 16;
  356. dd->dma_lch_in.dma_conf.dst_maxburst = 16;
  357. dmaengine_slave_config(dd->dma_lch_in.chan, &dd->dma_lch_in.dma_conf);
  358. if (length2) {
  359. sg_init_table(sg, 2);
  360. sg_dma_address(&sg[0]) = dma_addr1;
  361. sg_dma_len(&sg[0]) = length1;
  362. sg_dma_address(&sg[1]) = dma_addr2;
  363. sg_dma_len(&sg[1]) = length2;
  364. in_desc = dmaengine_prep_slave_sg(dd->dma_lch_in.chan, sg, 2,
  365. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  366. } else {
  367. sg_init_table(sg, 1);
  368. sg_dma_address(&sg[0]) = dma_addr1;
  369. sg_dma_len(&sg[0]) = length1;
  370. in_desc = dmaengine_prep_slave_sg(dd->dma_lch_in.chan, sg, 1,
  371. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  372. }
  373. if (!in_desc)
  374. return -EINVAL;
  375. in_desc->callback = atmel_sha_dma_callback;
  376. in_desc->callback_param = dd;
  377. atmel_sha_write_ctrl(dd, 1);
  378. /* should be non-zero before next lines to disable clocks later */
  379. ctx->digcnt[0] += length1;
  380. if (ctx->digcnt[0] < length1)
  381. ctx->digcnt[1]++;
  382. if (final)
  383. dd->flags |= SHA_FLAGS_FINAL; /* catch last interrupt */
  384. dd->flags |= SHA_FLAGS_DMA_ACTIVE;
  385. /* Start DMA transfer */
  386. dmaengine_submit(in_desc);
  387. dma_async_issue_pending(dd->dma_lch_in.chan);
  388. return -EINPROGRESS;
  389. }
  390. static int atmel_sha_xmit_start(struct atmel_sha_dev *dd, dma_addr_t dma_addr1,
  391. size_t length1, dma_addr_t dma_addr2, size_t length2, int final)
  392. {
  393. if (dd->caps.has_dma)
  394. return atmel_sha_xmit_dma(dd, dma_addr1, length1,
  395. dma_addr2, length2, final);
  396. else
  397. return atmel_sha_xmit_pdc(dd, dma_addr1, length1,
  398. dma_addr2, length2, final);
  399. }
  400. static int atmel_sha_update_cpu(struct atmel_sha_dev *dd)
  401. {
  402. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  403. int bufcnt;
  404. atmel_sha_append_sg(ctx);
  405. atmel_sha_fill_padding(ctx, 0);
  406. bufcnt = ctx->bufcnt;
  407. ctx->bufcnt = 0;
  408. return atmel_sha_xmit_cpu(dd, ctx->buffer, bufcnt, 1);
  409. }
  410. static int atmel_sha_xmit_dma_map(struct atmel_sha_dev *dd,
  411. struct atmel_sha_reqctx *ctx,
  412. size_t length, int final)
  413. {
  414. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer,
  415. ctx->buflen + ctx->block_size, DMA_TO_DEVICE);
  416. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  417. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen +
  418. ctx->block_size);
  419. return -EINVAL;
  420. }
  421. ctx->flags &= ~SHA_FLAGS_SG;
  422. /* next call does not fail... so no unmap in the case of error */
  423. return atmel_sha_xmit_start(dd, ctx->dma_addr, length, 0, 0, final);
  424. }
  425. static int atmel_sha_update_dma_slow(struct atmel_sha_dev *dd)
  426. {
  427. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  428. unsigned int final;
  429. size_t count;
  430. atmel_sha_append_sg(ctx);
  431. final = (ctx->flags & SHA_FLAGS_FINUP) && !ctx->total;
  432. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: 0x%llx 0x%llx, final: %d\n",
  433. ctx->bufcnt, ctx->digcnt[1], ctx->digcnt[0], final);
  434. if (final)
  435. atmel_sha_fill_padding(ctx, 0);
  436. if (final || (ctx->bufcnt == ctx->buflen)) {
  437. count = ctx->bufcnt;
  438. ctx->bufcnt = 0;
  439. return atmel_sha_xmit_dma_map(dd, ctx, count, final);
  440. }
  441. return 0;
  442. }
  443. static int atmel_sha_update_dma_start(struct atmel_sha_dev *dd)
  444. {
  445. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  446. unsigned int length, final, tail;
  447. struct scatterlist *sg;
  448. unsigned int count;
  449. if (!ctx->total)
  450. return 0;
  451. if (ctx->bufcnt || ctx->offset)
  452. return atmel_sha_update_dma_slow(dd);
  453. dev_dbg(dd->dev, "fast: digcnt: 0x%llx 0x%llx, bufcnt: %u, total: %u\n",
  454. ctx->digcnt[1], ctx->digcnt[0], ctx->bufcnt, ctx->total);
  455. sg = ctx->sg;
  456. if (!IS_ALIGNED(sg->offset, sizeof(u32)))
  457. return atmel_sha_update_dma_slow(dd);
  458. if (!sg_is_last(sg) && !IS_ALIGNED(sg->length, ctx->block_size))
  459. /* size is not ctx->block_size aligned */
  460. return atmel_sha_update_dma_slow(dd);
  461. length = min(ctx->total, sg->length);
  462. if (sg_is_last(sg)) {
  463. if (!(ctx->flags & SHA_FLAGS_FINUP)) {
  464. /* not last sg must be ctx->block_size aligned */
  465. tail = length & (ctx->block_size - 1);
  466. length -= tail;
  467. }
  468. }
  469. ctx->total -= length;
  470. ctx->offset = length; /* offset where to start slow */
  471. final = (ctx->flags & SHA_FLAGS_FINUP) && !ctx->total;
  472. /* Add padding */
  473. if (final) {
  474. tail = length & (ctx->block_size - 1);
  475. length -= tail;
  476. ctx->total += tail;
  477. ctx->offset = length; /* offset where to start slow */
  478. sg = ctx->sg;
  479. atmel_sha_append_sg(ctx);
  480. atmel_sha_fill_padding(ctx, length);
  481. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer,
  482. ctx->buflen + ctx->block_size, DMA_TO_DEVICE);
  483. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  484. dev_err(dd->dev, "dma %u bytes error\n",
  485. ctx->buflen + ctx->block_size);
  486. return -EINVAL;
  487. }
  488. if (length == 0) {
  489. ctx->flags &= ~SHA_FLAGS_SG;
  490. count = ctx->bufcnt;
  491. ctx->bufcnt = 0;
  492. return atmel_sha_xmit_start(dd, ctx->dma_addr, count, 0,
  493. 0, final);
  494. } else {
  495. ctx->sg = sg;
  496. if (!dma_map_sg(dd->dev, ctx->sg, 1,
  497. DMA_TO_DEVICE)) {
  498. dev_err(dd->dev, "dma_map_sg error\n");
  499. return -EINVAL;
  500. }
  501. ctx->flags |= SHA_FLAGS_SG;
  502. count = ctx->bufcnt;
  503. ctx->bufcnt = 0;
  504. return atmel_sha_xmit_start(dd, sg_dma_address(ctx->sg),
  505. length, ctx->dma_addr, count, final);
  506. }
  507. }
  508. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  509. dev_err(dd->dev, "dma_map_sg error\n");
  510. return -EINVAL;
  511. }
  512. ctx->flags |= SHA_FLAGS_SG;
  513. /* next call does not fail... so no unmap in the case of error */
  514. return atmel_sha_xmit_start(dd, sg_dma_address(ctx->sg), length, 0,
  515. 0, final);
  516. }
  517. static int atmel_sha_update_dma_stop(struct atmel_sha_dev *dd)
  518. {
  519. struct atmel_sha_reqctx *ctx = ahash_request_ctx(dd->req);
  520. if (ctx->flags & SHA_FLAGS_SG) {
  521. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  522. if (ctx->sg->length == ctx->offset) {
  523. ctx->sg = sg_next(ctx->sg);
  524. if (ctx->sg)
  525. ctx->offset = 0;
  526. }
  527. if (ctx->flags & SHA_FLAGS_PAD) {
  528. dma_unmap_single(dd->dev, ctx->dma_addr,
  529. ctx->buflen + ctx->block_size, DMA_TO_DEVICE);
  530. }
  531. } else {
  532. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen +
  533. ctx->block_size, DMA_TO_DEVICE);
  534. }
  535. return 0;
  536. }
  537. static int atmel_sha_update_req(struct atmel_sha_dev *dd)
  538. {
  539. struct ahash_request *req = dd->req;
  540. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  541. int err;
  542. dev_dbg(dd->dev, "update_req: total: %u, digcnt: 0x%llx 0x%llx\n",
  543. ctx->total, ctx->digcnt[1], ctx->digcnt[0]);
  544. if (ctx->flags & SHA_FLAGS_CPU)
  545. err = atmel_sha_update_cpu(dd);
  546. else
  547. err = atmel_sha_update_dma_start(dd);
  548. /* wait for dma completion before can take more data */
  549. dev_dbg(dd->dev, "update: err: %d, digcnt: 0x%llx 0%llx\n",
  550. err, ctx->digcnt[1], ctx->digcnt[0]);
  551. return err;
  552. }
  553. static int atmel_sha_final_req(struct atmel_sha_dev *dd)
  554. {
  555. struct ahash_request *req = dd->req;
  556. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  557. int err = 0;
  558. int count;
  559. if (ctx->bufcnt >= ATMEL_SHA_DMA_THRESHOLD) {
  560. atmel_sha_fill_padding(ctx, 0);
  561. count = ctx->bufcnt;
  562. ctx->bufcnt = 0;
  563. err = atmel_sha_xmit_dma_map(dd, ctx, count, 1);
  564. }
  565. /* faster to handle last block with cpu */
  566. else {
  567. atmel_sha_fill_padding(ctx, 0);
  568. count = ctx->bufcnt;
  569. ctx->bufcnt = 0;
  570. err = atmel_sha_xmit_cpu(dd, ctx->buffer, count, 1);
  571. }
  572. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  573. return err;
  574. }
  575. static void atmel_sha_copy_hash(struct ahash_request *req)
  576. {
  577. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  578. u32 *hash = (u32 *)ctx->digest;
  579. int i;
  580. if (ctx->flags & SHA_FLAGS_SHA1)
  581. for (i = 0; i < SHA1_DIGEST_SIZE / sizeof(u32); i++)
  582. hash[i] = atmel_sha_read(ctx->dd, SHA_REG_DIGEST(i));
  583. else if (ctx->flags & SHA_FLAGS_SHA224)
  584. for (i = 0; i < SHA224_DIGEST_SIZE / sizeof(u32); i++)
  585. hash[i] = atmel_sha_read(ctx->dd, SHA_REG_DIGEST(i));
  586. else if (ctx->flags & SHA_FLAGS_SHA256)
  587. for (i = 0; i < SHA256_DIGEST_SIZE / sizeof(u32); i++)
  588. hash[i] = atmel_sha_read(ctx->dd, SHA_REG_DIGEST(i));
  589. else if (ctx->flags & SHA_FLAGS_SHA384)
  590. for (i = 0; i < SHA384_DIGEST_SIZE / sizeof(u32); i++)
  591. hash[i] = atmel_sha_read(ctx->dd, SHA_REG_DIGEST(i));
  592. else
  593. for (i = 0; i < SHA512_DIGEST_SIZE / sizeof(u32); i++)
  594. hash[i] = atmel_sha_read(ctx->dd, SHA_REG_DIGEST(i));
  595. }
  596. static void atmel_sha_copy_ready_hash(struct ahash_request *req)
  597. {
  598. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  599. if (!req->result)
  600. return;
  601. if (ctx->flags & SHA_FLAGS_SHA1)
  602. memcpy(req->result, ctx->digest, SHA1_DIGEST_SIZE);
  603. else if (ctx->flags & SHA_FLAGS_SHA224)
  604. memcpy(req->result, ctx->digest, SHA224_DIGEST_SIZE);
  605. else if (ctx->flags & SHA_FLAGS_SHA256)
  606. memcpy(req->result, ctx->digest, SHA256_DIGEST_SIZE);
  607. else if (ctx->flags & SHA_FLAGS_SHA384)
  608. memcpy(req->result, ctx->digest, SHA384_DIGEST_SIZE);
  609. else
  610. memcpy(req->result, ctx->digest, SHA512_DIGEST_SIZE);
  611. }
  612. static int atmel_sha_finish(struct ahash_request *req)
  613. {
  614. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  615. struct atmel_sha_dev *dd = ctx->dd;
  616. int err = 0;
  617. if (ctx->digcnt[0] || ctx->digcnt[1])
  618. atmel_sha_copy_ready_hash(req);
  619. dev_dbg(dd->dev, "digcnt: 0x%llx 0x%llx, bufcnt: %d\n", ctx->digcnt[1],
  620. ctx->digcnt[0], ctx->bufcnt);
  621. return err;
  622. }
  623. static void atmel_sha_finish_req(struct ahash_request *req, int err)
  624. {
  625. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  626. struct atmel_sha_dev *dd = ctx->dd;
  627. if (!err) {
  628. atmel_sha_copy_hash(req);
  629. if (SHA_FLAGS_FINAL & dd->flags)
  630. err = atmel_sha_finish(req);
  631. } else {
  632. ctx->flags |= SHA_FLAGS_ERROR;
  633. }
  634. /* atomic operation is not needed here */
  635. dd->flags &= ~(SHA_FLAGS_BUSY | SHA_FLAGS_FINAL | SHA_FLAGS_CPU |
  636. SHA_FLAGS_DMA_READY | SHA_FLAGS_OUTPUT_READY);
  637. clk_disable_unprepare(dd->iclk);
  638. if (req->base.complete)
  639. req->base.complete(&req->base, err);
  640. /* handle new request */
  641. tasklet_schedule(&dd->done_task);
  642. }
  643. static int atmel_sha_hw_init(struct atmel_sha_dev *dd)
  644. {
  645. clk_prepare_enable(dd->iclk);
  646. if (!(SHA_FLAGS_INIT & dd->flags)) {
  647. atmel_sha_write(dd, SHA_CR, SHA_CR_SWRST);
  648. dd->flags |= SHA_FLAGS_INIT;
  649. dd->err = 0;
  650. }
  651. return 0;
  652. }
  653. static inline unsigned int atmel_sha_get_version(struct atmel_sha_dev *dd)
  654. {
  655. return atmel_sha_read(dd, SHA_HW_VERSION) & 0x00000fff;
  656. }
  657. static void atmel_sha_hw_version_init(struct atmel_sha_dev *dd)
  658. {
  659. atmel_sha_hw_init(dd);
  660. dd->hw_version = atmel_sha_get_version(dd);
  661. dev_info(dd->dev,
  662. "version: 0x%x\n", dd->hw_version);
  663. clk_disable_unprepare(dd->iclk);
  664. }
  665. static int atmel_sha_handle_queue(struct atmel_sha_dev *dd,
  666. struct ahash_request *req)
  667. {
  668. struct crypto_async_request *async_req, *backlog;
  669. struct atmel_sha_reqctx *ctx;
  670. unsigned long flags;
  671. int err = 0, ret = 0;
  672. spin_lock_irqsave(&dd->lock, flags);
  673. if (req)
  674. ret = ahash_enqueue_request(&dd->queue, req);
  675. if (SHA_FLAGS_BUSY & dd->flags) {
  676. spin_unlock_irqrestore(&dd->lock, flags);
  677. return ret;
  678. }
  679. backlog = crypto_get_backlog(&dd->queue);
  680. async_req = crypto_dequeue_request(&dd->queue);
  681. if (async_req)
  682. dd->flags |= SHA_FLAGS_BUSY;
  683. spin_unlock_irqrestore(&dd->lock, flags);
  684. if (!async_req)
  685. return ret;
  686. if (backlog)
  687. backlog->complete(backlog, -EINPROGRESS);
  688. req = ahash_request_cast(async_req);
  689. dd->req = req;
  690. ctx = ahash_request_ctx(req);
  691. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  692. ctx->op, req->nbytes);
  693. err = atmel_sha_hw_init(dd);
  694. if (err)
  695. goto err1;
  696. if (ctx->op == SHA_OP_UPDATE) {
  697. err = atmel_sha_update_req(dd);
  698. if (err != -EINPROGRESS && (ctx->flags & SHA_FLAGS_FINUP))
  699. /* no final() after finup() */
  700. err = atmel_sha_final_req(dd);
  701. } else if (ctx->op == SHA_OP_FINAL) {
  702. err = atmel_sha_final_req(dd);
  703. }
  704. err1:
  705. if (err != -EINPROGRESS)
  706. /* done_task will not finish it, so do it here */
  707. atmel_sha_finish_req(req, err);
  708. dev_dbg(dd->dev, "exit, err: %d\n", err);
  709. return ret;
  710. }
  711. static int atmel_sha_enqueue(struct ahash_request *req, unsigned int op)
  712. {
  713. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  714. struct atmel_sha_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  715. struct atmel_sha_dev *dd = tctx->dd;
  716. ctx->op = op;
  717. return atmel_sha_handle_queue(dd, req);
  718. }
  719. static int atmel_sha_update(struct ahash_request *req)
  720. {
  721. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  722. if (!req->nbytes)
  723. return 0;
  724. ctx->total = req->nbytes;
  725. ctx->sg = req->src;
  726. ctx->offset = 0;
  727. if (ctx->flags & SHA_FLAGS_FINUP) {
  728. if (ctx->bufcnt + ctx->total < ATMEL_SHA_DMA_THRESHOLD)
  729. /* faster to use CPU for short transfers */
  730. ctx->flags |= SHA_FLAGS_CPU;
  731. } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
  732. atmel_sha_append_sg(ctx);
  733. return 0;
  734. }
  735. return atmel_sha_enqueue(req, SHA_OP_UPDATE);
  736. }
  737. static int atmel_sha_final(struct ahash_request *req)
  738. {
  739. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  740. struct atmel_sha_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  741. struct atmel_sha_dev *dd = tctx->dd;
  742. int err = 0;
  743. ctx->flags |= SHA_FLAGS_FINUP;
  744. if (ctx->flags & SHA_FLAGS_ERROR)
  745. return 0; /* uncompleted hash is not needed */
  746. if (ctx->bufcnt) {
  747. return atmel_sha_enqueue(req, SHA_OP_FINAL);
  748. } else if (!(ctx->flags & SHA_FLAGS_PAD)) { /* add padding */
  749. err = atmel_sha_hw_init(dd);
  750. if (err)
  751. goto err1;
  752. dd->flags |= SHA_FLAGS_BUSY;
  753. err = atmel_sha_final_req(dd);
  754. } else {
  755. /* copy ready hash (+ finalize hmac) */
  756. return atmel_sha_finish(req);
  757. }
  758. err1:
  759. if (err != -EINPROGRESS)
  760. /* done_task will not finish it, so do it here */
  761. atmel_sha_finish_req(req, err);
  762. return err;
  763. }
  764. static int atmel_sha_finup(struct ahash_request *req)
  765. {
  766. struct atmel_sha_reqctx *ctx = ahash_request_ctx(req);
  767. int err1, err2;
  768. ctx->flags |= SHA_FLAGS_FINUP;
  769. err1 = atmel_sha_update(req);
  770. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  771. return err1;
  772. /*
  773. * final() has to be always called to cleanup resources
  774. * even if udpate() failed, except EINPROGRESS
  775. */
  776. err2 = atmel_sha_final(req);
  777. return err1 ?: err2;
  778. }
  779. static int atmel_sha_digest(struct ahash_request *req)
  780. {
  781. return atmel_sha_init(req) ?: atmel_sha_finup(req);
  782. }
  783. static int atmel_sha_cra_init(struct crypto_tfm *tfm)
  784. {
  785. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  786. sizeof(struct atmel_sha_reqctx) +
  787. SHA_BUFFER_LEN + SHA512_BLOCK_SIZE);
  788. return 0;
  789. }
  790. static struct ahash_alg sha_1_256_algs[] = {
  791. {
  792. .init = atmel_sha_init,
  793. .update = atmel_sha_update,
  794. .final = atmel_sha_final,
  795. .finup = atmel_sha_finup,
  796. .digest = atmel_sha_digest,
  797. .halg = {
  798. .digestsize = SHA1_DIGEST_SIZE,
  799. .base = {
  800. .cra_name = "sha1",
  801. .cra_driver_name = "atmel-sha1",
  802. .cra_priority = 100,
  803. .cra_flags = CRYPTO_ALG_ASYNC,
  804. .cra_blocksize = SHA1_BLOCK_SIZE,
  805. .cra_ctxsize = sizeof(struct atmel_sha_ctx),
  806. .cra_alignmask = 0,
  807. .cra_module = THIS_MODULE,
  808. .cra_init = atmel_sha_cra_init,
  809. }
  810. }
  811. },
  812. {
  813. .init = atmel_sha_init,
  814. .update = atmel_sha_update,
  815. .final = atmel_sha_final,
  816. .finup = atmel_sha_finup,
  817. .digest = atmel_sha_digest,
  818. .halg = {
  819. .digestsize = SHA256_DIGEST_SIZE,
  820. .base = {
  821. .cra_name = "sha256",
  822. .cra_driver_name = "atmel-sha256",
  823. .cra_priority = 100,
  824. .cra_flags = CRYPTO_ALG_ASYNC,
  825. .cra_blocksize = SHA256_BLOCK_SIZE,
  826. .cra_ctxsize = sizeof(struct atmel_sha_ctx),
  827. .cra_alignmask = 0,
  828. .cra_module = THIS_MODULE,
  829. .cra_init = atmel_sha_cra_init,
  830. }
  831. }
  832. },
  833. };
  834. static struct ahash_alg sha_224_alg = {
  835. .init = atmel_sha_init,
  836. .update = atmel_sha_update,
  837. .final = atmel_sha_final,
  838. .finup = atmel_sha_finup,
  839. .digest = atmel_sha_digest,
  840. .halg = {
  841. .digestsize = SHA224_DIGEST_SIZE,
  842. .base = {
  843. .cra_name = "sha224",
  844. .cra_driver_name = "atmel-sha224",
  845. .cra_priority = 100,
  846. .cra_flags = CRYPTO_ALG_ASYNC,
  847. .cra_blocksize = SHA224_BLOCK_SIZE,
  848. .cra_ctxsize = sizeof(struct atmel_sha_ctx),
  849. .cra_alignmask = 0,
  850. .cra_module = THIS_MODULE,
  851. .cra_init = atmel_sha_cra_init,
  852. }
  853. }
  854. };
  855. static struct ahash_alg sha_384_512_algs[] = {
  856. {
  857. .init = atmel_sha_init,
  858. .update = atmel_sha_update,
  859. .final = atmel_sha_final,
  860. .finup = atmel_sha_finup,
  861. .digest = atmel_sha_digest,
  862. .halg = {
  863. .digestsize = SHA384_DIGEST_SIZE,
  864. .base = {
  865. .cra_name = "sha384",
  866. .cra_driver_name = "atmel-sha384",
  867. .cra_priority = 100,
  868. .cra_flags = CRYPTO_ALG_ASYNC,
  869. .cra_blocksize = SHA384_BLOCK_SIZE,
  870. .cra_ctxsize = sizeof(struct atmel_sha_ctx),
  871. .cra_alignmask = 0x3,
  872. .cra_module = THIS_MODULE,
  873. .cra_init = atmel_sha_cra_init,
  874. }
  875. }
  876. },
  877. {
  878. .init = atmel_sha_init,
  879. .update = atmel_sha_update,
  880. .final = atmel_sha_final,
  881. .finup = atmel_sha_finup,
  882. .digest = atmel_sha_digest,
  883. .halg = {
  884. .digestsize = SHA512_DIGEST_SIZE,
  885. .base = {
  886. .cra_name = "sha512",
  887. .cra_driver_name = "atmel-sha512",
  888. .cra_priority = 100,
  889. .cra_flags = CRYPTO_ALG_ASYNC,
  890. .cra_blocksize = SHA512_BLOCK_SIZE,
  891. .cra_ctxsize = sizeof(struct atmel_sha_ctx),
  892. .cra_alignmask = 0x3,
  893. .cra_module = THIS_MODULE,
  894. .cra_init = atmel_sha_cra_init,
  895. }
  896. }
  897. },
  898. };
  899. static void atmel_sha_done_task(unsigned long data)
  900. {
  901. struct atmel_sha_dev *dd = (struct atmel_sha_dev *)data;
  902. int err = 0;
  903. if (!(SHA_FLAGS_BUSY & dd->flags)) {
  904. atmel_sha_handle_queue(dd, NULL);
  905. return;
  906. }
  907. if (SHA_FLAGS_CPU & dd->flags) {
  908. if (SHA_FLAGS_OUTPUT_READY & dd->flags) {
  909. dd->flags &= ~SHA_FLAGS_OUTPUT_READY;
  910. goto finish;
  911. }
  912. } else if (SHA_FLAGS_DMA_READY & dd->flags) {
  913. if (SHA_FLAGS_DMA_ACTIVE & dd->flags) {
  914. dd->flags &= ~SHA_FLAGS_DMA_ACTIVE;
  915. atmel_sha_update_dma_stop(dd);
  916. if (dd->err) {
  917. err = dd->err;
  918. goto finish;
  919. }
  920. }
  921. if (SHA_FLAGS_OUTPUT_READY & dd->flags) {
  922. /* hash or semi-hash ready */
  923. dd->flags &= ~(SHA_FLAGS_DMA_READY |
  924. SHA_FLAGS_OUTPUT_READY);
  925. err = atmel_sha_update_dma_start(dd);
  926. if (err != -EINPROGRESS)
  927. goto finish;
  928. }
  929. }
  930. return;
  931. finish:
  932. /* finish curent request */
  933. atmel_sha_finish_req(dd->req, err);
  934. }
  935. static irqreturn_t atmel_sha_irq(int irq, void *dev_id)
  936. {
  937. struct atmel_sha_dev *sha_dd = dev_id;
  938. u32 reg;
  939. reg = atmel_sha_read(sha_dd, SHA_ISR);
  940. if (reg & atmel_sha_read(sha_dd, SHA_IMR)) {
  941. atmel_sha_write(sha_dd, SHA_IDR, reg);
  942. if (SHA_FLAGS_BUSY & sha_dd->flags) {
  943. sha_dd->flags |= SHA_FLAGS_OUTPUT_READY;
  944. if (!(SHA_FLAGS_CPU & sha_dd->flags))
  945. sha_dd->flags |= SHA_FLAGS_DMA_READY;
  946. tasklet_schedule(&sha_dd->done_task);
  947. } else {
  948. dev_warn(sha_dd->dev, "SHA interrupt when no active requests.\n");
  949. }
  950. return IRQ_HANDLED;
  951. }
  952. return IRQ_NONE;
  953. }
  954. static void atmel_sha_unregister_algs(struct atmel_sha_dev *dd)
  955. {
  956. int i;
  957. for (i = 0; i < ARRAY_SIZE(sha_1_256_algs); i++)
  958. crypto_unregister_ahash(&sha_1_256_algs[i]);
  959. if (dd->caps.has_sha224)
  960. crypto_unregister_ahash(&sha_224_alg);
  961. if (dd->caps.has_sha_384_512) {
  962. for (i = 0; i < ARRAY_SIZE(sha_384_512_algs); i++)
  963. crypto_unregister_ahash(&sha_384_512_algs[i]);
  964. }
  965. }
  966. static int atmel_sha_register_algs(struct atmel_sha_dev *dd)
  967. {
  968. int err, i, j;
  969. for (i = 0; i < ARRAY_SIZE(sha_1_256_algs); i++) {
  970. err = crypto_register_ahash(&sha_1_256_algs[i]);
  971. if (err)
  972. goto err_sha_1_256_algs;
  973. }
  974. if (dd->caps.has_sha224) {
  975. err = crypto_register_ahash(&sha_224_alg);
  976. if (err)
  977. goto err_sha_224_algs;
  978. }
  979. if (dd->caps.has_sha_384_512) {
  980. for (i = 0; i < ARRAY_SIZE(sha_384_512_algs); i++) {
  981. err = crypto_register_ahash(&sha_384_512_algs[i]);
  982. if (err)
  983. goto err_sha_384_512_algs;
  984. }
  985. }
  986. return 0;
  987. err_sha_384_512_algs:
  988. for (j = 0; j < i; j++)
  989. crypto_unregister_ahash(&sha_384_512_algs[j]);
  990. crypto_unregister_ahash(&sha_224_alg);
  991. err_sha_224_algs:
  992. i = ARRAY_SIZE(sha_1_256_algs);
  993. err_sha_1_256_algs:
  994. for (j = 0; j < i; j++)
  995. crypto_unregister_ahash(&sha_1_256_algs[j]);
  996. return err;
  997. }
  998. static bool atmel_sha_filter(struct dma_chan *chan, void *slave)
  999. {
  1000. struct at_dma_slave *sl = slave;
  1001. if (sl && sl->dma_dev == chan->device->dev) {
  1002. chan->private = sl;
  1003. return true;
  1004. } else {
  1005. return false;
  1006. }
  1007. }
  1008. static int atmel_sha_dma_init(struct atmel_sha_dev *dd,
  1009. struct crypto_platform_data *pdata)
  1010. {
  1011. int err = -ENOMEM;
  1012. dma_cap_mask_t mask_in;
  1013. /* Try to grab DMA channel */
  1014. dma_cap_zero(mask_in);
  1015. dma_cap_set(DMA_SLAVE, mask_in);
  1016. dd->dma_lch_in.chan = dma_request_slave_channel_compat(mask_in,
  1017. atmel_sha_filter, &pdata->dma_slave->rxdata, dd->dev, "tx");
  1018. if (!dd->dma_lch_in.chan) {
  1019. dev_warn(dd->dev, "no DMA channel available\n");
  1020. return err;
  1021. }
  1022. dd->dma_lch_in.dma_conf.direction = DMA_MEM_TO_DEV;
  1023. dd->dma_lch_in.dma_conf.dst_addr = dd->phys_base +
  1024. SHA_REG_DIN(0);
  1025. dd->dma_lch_in.dma_conf.src_maxburst = 1;
  1026. dd->dma_lch_in.dma_conf.src_addr_width =
  1027. DMA_SLAVE_BUSWIDTH_4_BYTES;
  1028. dd->dma_lch_in.dma_conf.dst_maxburst = 1;
  1029. dd->dma_lch_in.dma_conf.dst_addr_width =
  1030. DMA_SLAVE_BUSWIDTH_4_BYTES;
  1031. dd->dma_lch_in.dma_conf.device_fc = false;
  1032. return 0;
  1033. }
  1034. static void atmel_sha_dma_cleanup(struct atmel_sha_dev *dd)
  1035. {
  1036. dma_release_channel(dd->dma_lch_in.chan);
  1037. }
  1038. static void atmel_sha_get_cap(struct atmel_sha_dev *dd)
  1039. {
  1040. dd->caps.has_dma = 0;
  1041. dd->caps.has_dualbuff = 0;
  1042. dd->caps.has_sha224 = 0;
  1043. dd->caps.has_sha_384_512 = 0;
  1044. /* keep only major version number */
  1045. switch (dd->hw_version & 0xff0) {
  1046. case 0x420:
  1047. dd->caps.has_dma = 1;
  1048. dd->caps.has_dualbuff = 1;
  1049. dd->caps.has_sha224 = 1;
  1050. dd->caps.has_sha_384_512 = 1;
  1051. break;
  1052. case 0x410:
  1053. dd->caps.has_dma = 1;
  1054. dd->caps.has_dualbuff = 1;
  1055. dd->caps.has_sha224 = 1;
  1056. dd->caps.has_sha_384_512 = 1;
  1057. break;
  1058. case 0x400:
  1059. dd->caps.has_dma = 1;
  1060. dd->caps.has_dualbuff = 1;
  1061. dd->caps.has_sha224 = 1;
  1062. break;
  1063. case 0x320:
  1064. break;
  1065. default:
  1066. dev_warn(dd->dev,
  1067. "Unmanaged sha version, set minimum capabilities\n");
  1068. break;
  1069. }
  1070. }
  1071. #if defined(CONFIG_OF)
  1072. static const struct of_device_id atmel_sha_dt_ids[] = {
  1073. { .compatible = "atmel,at91sam9g46-sha" },
  1074. { /* sentinel */ }
  1075. };
  1076. MODULE_DEVICE_TABLE(of, atmel_sha_dt_ids);
  1077. static struct crypto_platform_data *atmel_sha_of_init(struct platform_device *pdev)
  1078. {
  1079. struct device_node *np = pdev->dev.of_node;
  1080. struct crypto_platform_data *pdata;
  1081. if (!np) {
  1082. dev_err(&pdev->dev, "device node not found\n");
  1083. return ERR_PTR(-EINVAL);
  1084. }
  1085. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1086. if (!pdata) {
  1087. dev_err(&pdev->dev, "could not allocate memory for pdata\n");
  1088. return ERR_PTR(-ENOMEM);
  1089. }
  1090. pdata->dma_slave = devm_kzalloc(&pdev->dev,
  1091. sizeof(*(pdata->dma_slave)),
  1092. GFP_KERNEL);
  1093. if (!pdata->dma_slave) {
  1094. dev_err(&pdev->dev, "could not allocate memory for dma_slave\n");
  1095. return ERR_PTR(-ENOMEM);
  1096. }
  1097. return pdata;
  1098. }
  1099. #else /* CONFIG_OF */
  1100. static inline struct crypto_platform_data *atmel_sha_of_init(struct platform_device *dev)
  1101. {
  1102. return ERR_PTR(-EINVAL);
  1103. }
  1104. #endif
  1105. static int atmel_sha_probe(struct platform_device *pdev)
  1106. {
  1107. struct atmel_sha_dev *sha_dd;
  1108. struct crypto_platform_data *pdata;
  1109. struct device *dev = &pdev->dev;
  1110. struct resource *sha_res;
  1111. unsigned long sha_phys_size;
  1112. int err;
  1113. sha_dd = devm_kzalloc(&pdev->dev, sizeof(struct atmel_sha_dev),
  1114. GFP_KERNEL);
  1115. if (sha_dd == NULL) {
  1116. dev_err(dev, "unable to alloc data struct.\n");
  1117. err = -ENOMEM;
  1118. goto sha_dd_err;
  1119. }
  1120. sha_dd->dev = dev;
  1121. platform_set_drvdata(pdev, sha_dd);
  1122. INIT_LIST_HEAD(&sha_dd->list);
  1123. spin_lock_init(&sha_dd->lock);
  1124. tasklet_init(&sha_dd->done_task, atmel_sha_done_task,
  1125. (unsigned long)sha_dd);
  1126. crypto_init_queue(&sha_dd->queue, ATMEL_SHA_QUEUE_LENGTH);
  1127. sha_dd->irq = -1;
  1128. /* Get the base address */
  1129. sha_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1130. if (!sha_res) {
  1131. dev_err(dev, "no MEM resource info\n");
  1132. err = -ENODEV;
  1133. goto res_err;
  1134. }
  1135. sha_dd->phys_base = sha_res->start;
  1136. sha_phys_size = resource_size(sha_res);
  1137. /* Get the IRQ */
  1138. sha_dd->irq = platform_get_irq(pdev, 0);
  1139. if (sha_dd->irq < 0) {
  1140. dev_err(dev, "no IRQ resource info\n");
  1141. err = sha_dd->irq;
  1142. goto res_err;
  1143. }
  1144. err = request_irq(sha_dd->irq, atmel_sha_irq, IRQF_SHARED, "atmel-sha",
  1145. sha_dd);
  1146. if (err) {
  1147. dev_err(dev, "unable to request sha irq.\n");
  1148. goto res_err;
  1149. }
  1150. /* Initializing the clock */
  1151. sha_dd->iclk = clk_get(&pdev->dev, "sha_clk");
  1152. if (IS_ERR(sha_dd->iclk)) {
  1153. dev_err(dev, "clock initialization failed.\n");
  1154. err = PTR_ERR(sha_dd->iclk);
  1155. goto clk_err;
  1156. }
  1157. sha_dd->io_base = ioremap(sha_dd->phys_base, sha_phys_size);
  1158. if (!sha_dd->io_base) {
  1159. dev_err(dev, "can't ioremap\n");
  1160. err = -ENOMEM;
  1161. goto sha_io_err;
  1162. }
  1163. atmel_sha_hw_version_init(sha_dd);
  1164. atmel_sha_get_cap(sha_dd);
  1165. if (sha_dd->caps.has_dma) {
  1166. pdata = pdev->dev.platform_data;
  1167. if (!pdata) {
  1168. pdata = atmel_sha_of_init(pdev);
  1169. if (IS_ERR(pdata)) {
  1170. dev_err(&pdev->dev, "platform data not available\n");
  1171. err = PTR_ERR(pdata);
  1172. goto err_pdata;
  1173. }
  1174. }
  1175. if (!pdata->dma_slave) {
  1176. err = -ENXIO;
  1177. goto err_pdata;
  1178. }
  1179. err = atmel_sha_dma_init(sha_dd, pdata);
  1180. if (err)
  1181. goto err_sha_dma;
  1182. dev_info(dev, "using %s for DMA transfers\n",
  1183. dma_chan_name(sha_dd->dma_lch_in.chan));
  1184. }
  1185. spin_lock(&atmel_sha.lock);
  1186. list_add_tail(&sha_dd->list, &atmel_sha.dev_list);
  1187. spin_unlock(&atmel_sha.lock);
  1188. err = atmel_sha_register_algs(sha_dd);
  1189. if (err)
  1190. goto err_algs;
  1191. dev_info(dev, "Atmel SHA1/SHA256%s%s\n",
  1192. sha_dd->caps.has_sha224 ? "/SHA224" : "",
  1193. sha_dd->caps.has_sha_384_512 ? "/SHA384/SHA512" : "");
  1194. return 0;
  1195. err_algs:
  1196. spin_lock(&atmel_sha.lock);
  1197. list_del(&sha_dd->list);
  1198. spin_unlock(&atmel_sha.lock);
  1199. if (sha_dd->caps.has_dma)
  1200. atmel_sha_dma_cleanup(sha_dd);
  1201. err_sha_dma:
  1202. err_pdata:
  1203. iounmap(sha_dd->io_base);
  1204. sha_io_err:
  1205. clk_put(sha_dd->iclk);
  1206. clk_err:
  1207. free_irq(sha_dd->irq, sha_dd);
  1208. res_err:
  1209. tasklet_kill(&sha_dd->done_task);
  1210. sha_dd_err:
  1211. dev_err(dev, "initialization failed.\n");
  1212. return err;
  1213. }
  1214. static int atmel_sha_remove(struct platform_device *pdev)
  1215. {
  1216. static struct atmel_sha_dev *sha_dd;
  1217. sha_dd = platform_get_drvdata(pdev);
  1218. if (!sha_dd)
  1219. return -ENODEV;
  1220. spin_lock(&atmel_sha.lock);
  1221. list_del(&sha_dd->list);
  1222. spin_unlock(&atmel_sha.lock);
  1223. atmel_sha_unregister_algs(sha_dd);
  1224. tasklet_kill(&sha_dd->done_task);
  1225. if (sha_dd->caps.has_dma)
  1226. atmel_sha_dma_cleanup(sha_dd);
  1227. iounmap(sha_dd->io_base);
  1228. clk_put(sha_dd->iclk);
  1229. if (sha_dd->irq >= 0)
  1230. free_irq(sha_dd->irq, sha_dd);
  1231. return 0;
  1232. }
  1233. static struct platform_driver atmel_sha_driver = {
  1234. .probe = atmel_sha_probe,
  1235. .remove = atmel_sha_remove,
  1236. .driver = {
  1237. .name = "atmel_sha",
  1238. .of_match_table = of_match_ptr(atmel_sha_dt_ids),
  1239. },
  1240. };
  1241. module_platform_driver(atmel_sha_driver);
  1242. MODULE_DESCRIPTION("Atmel SHA (1/256/224/384/512) hw acceleration support.");
  1243. MODULE_LICENSE("GPL v2");
  1244. MODULE_AUTHOR("Nicolas Royer - Eukréa Electromatique");