mmcc-msm8960.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708
  1. /*
  2. * Copyright (c) 2013, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/delay.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/module.h>
  19. #include <linux/of.h>
  20. #include <linux/of_device.h>
  21. #include <linux/clk.h>
  22. #include <linux/clk-provider.h>
  23. #include <linux/regmap.h>
  24. #include <linux/reset-controller.h>
  25. #include <dt-bindings/clock/qcom,mmcc-msm8960.h>
  26. #include <dt-bindings/reset/qcom,mmcc-msm8960.h>
  27. #include "common.h"
  28. #include "clk-regmap.h"
  29. #include "clk-pll.h"
  30. #include "clk-rcg.h"
  31. #include "clk-branch.h"
  32. #include "reset.h"
  33. enum {
  34. P_PXO,
  35. P_PLL8,
  36. P_PLL2,
  37. P_PLL3,
  38. P_PLL15,
  39. P_HDMI_PLL,
  40. };
  41. #define F_MN(f, s, _m, _n) { .freq = f, .src = s, .m = _m, .n = _n }
  42. static const struct parent_map mmcc_pxo_pll8_pll2_map[] = {
  43. { P_PXO, 0 },
  44. { P_PLL8, 2 },
  45. { P_PLL2, 1 }
  46. };
  47. static const char * const mmcc_pxo_pll8_pll2[] = {
  48. "pxo",
  49. "pll8_vote",
  50. "pll2",
  51. };
  52. static const struct parent_map mmcc_pxo_pll8_pll2_pll3_map[] = {
  53. { P_PXO, 0 },
  54. { P_PLL8, 2 },
  55. { P_PLL2, 1 },
  56. { P_PLL3, 3 }
  57. };
  58. static const char * const mmcc_pxo_pll8_pll2_pll15[] = {
  59. "pxo",
  60. "pll8_vote",
  61. "pll2",
  62. "pll15",
  63. };
  64. static const struct parent_map mmcc_pxo_pll8_pll2_pll15_map[] = {
  65. { P_PXO, 0 },
  66. { P_PLL8, 2 },
  67. { P_PLL2, 1 },
  68. { P_PLL15, 3 }
  69. };
  70. static const char * const mmcc_pxo_pll8_pll2_pll3[] = {
  71. "pxo",
  72. "pll8_vote",
  73. "pll2",
  74. "pll3",
  75. };
  76. static struct clk_pll pll2 = {
  77. .l_reg = 0x320,
  78. .m_reg = 0x324,
  79. .n_reg = 0x328,
  80. .config_reg = 0x32c,
  81. .mode_reg = 0x31c,
  82. .status_reg = 0x334,
  83. .status_bit = 16,
  84. .clkr.hw.init = &(struct clk_init_data){
  85. .name = "pll2",
  86. .parent_names = (const char *[]){ "pxo" },
  87. .num_parents = 1,
  88. .ops = &clk_pll_ops,
  89. },
  90. };
  91. static struct clk_pll pll15 = {
  92. .l_reg = 0x33c,
  93. .m_reg = 0x340,
  94. .n_reg = 0x344,
  95. .config_reg = 0x348,
  96. .mode_reg = 0x338,
  97. .status_reg = 0x350,
  98. .status_bit = 16,
  99. .clkr.hw.init = &(struct clk_init_data){
  100. .name = "pll15",
  101. .parent_names = (const char *[]){ "pxo" },
  102. .num_parents = 1,
  103. .ops = &clk_pll_ops,
  104. },
  105. };
  106. static const struct pll_config pll15_config = {
  107. .l = 33,
  108. .m = 1,
  109. .n = 3,
  110. .vco_val = 0x2 << 16,
  111. .vco_mask = 0x3 << 16,
  112. .pre_div_val = 0x0,
  113. .pre_div_mask = BIT(19),
  114. .post_div_val = 0x0,
  115. .post_div_mask = 0x3 << 20,
  116. .mn_ena_mask = BIT(22),
  117. .main_output_mask = BIT(23),
  118. };
  119. static struct freq_tbl clk_tbl_cam[] = {
  120. { 6000000, P_PLL8, 4, 1, 16 },
  121. { 8000000, P_PLL8, 4, 1, 12 },
  122. { 12000000, P_PLL8, 4, 1, 8 },
  123. { 16000000, P_PLL8, 4, 1, 6 },
  124. { 19200000, P_PLL8, 4, 1, 5 },
  125. { 24000000, P_PLL8, 4, 1, 4 },
  126. { 32000000, P_PLL8, 4, 1, 3 },
  127. { 48000000, P_PLL8, 4, 1, 2 },
  128. { 64000000, P_PLL8, 3, 1, 2 },
  129. { 96000000, P_PLL8, 4, 0, 0 },
  130. { 128000000, P_PLL8, 3, 0, 0 },
  131. { }
  132. };
  133. static struct clk_rcg camclk0_src = {
  134. .ns_reg = 0x0148,
  135. .md_reg = 0x0144,
  136. .mn = {
  137. .mnctr_en_bit = 5,
  138. .mnctr_reset_bit = 8,
  139. .reset_in_cc = true,
  140. .mnctr_mode_shift = 6,
  141. .n_val_shift = 24,
  142. .m_val_shift = 8,
  143. .width = 8,
  144. },
  145. .p = {
  146. .pre_div_shift = 14,
  147. .pre_div_width = 2,
  148. },
  149. .s = {
  150. .src_sel_shift = 0,
  151. .parent_map = mmcc_pxo_pll8_pll2_map,
  152. },
  153. .freq_tbl = clk_tbl_cam,
  154. .clkr = {
  155. .enable_reg = 0x0140,
  156. .enable_mask = BIT(2),
  157. .hw.init = &(struct clk_init_data){
  158. .name = "camclk0_src",
  159. .parent_names = mmcc_pxo_pll8_pll2,
  160. .num_parents = 3,
  161. .ops = &clk_rcg_ops,
  162. },
  163. },
  164. };
  165. static struct clk_branch camclk0_clk = {
  166. .halt_reg = 0x01e8,
  167. .halt_bit = 15,
  168. .clkr = {
  169. .enable_reg = 0x0140,
  170. .enable_mask = BIT(0),
  171. .hw.init = &(struct clk_init_data){
  172. .name = "camclk0_clk",
  173. .parent_names = (const char *[]){ "camclk0_src" },
  174. .num_parents = 1,
  175. .ops = &clk_branch_ops,
  176. },
  177. },
  178. };
  179. static struct clk_rcg camclk1_src = {
  180. .ns_reg = 0x015c,
  181. .md_reg = 0x0158,
  182. .mn = {
  183. .mnctr_en_bit = 5,
  184. .mnctr_reset_bit = 8,
  185. .reset_in_cc = true,
  186. .mnctr_mode_shift = 6,
  187. .n_val_shift = 24,
  188. .m_val_shift = 8,
  189. .width = 8,
  190. },
  191. .p = {
  192. .pre_div_shift = 14,
  193. .pre_div_width = 2,
  194. },
  195. .s = {
  196. .src_sel_shift = 0,
  197. .parent_map = mmcc_pxo_pll8_pll2_map,
  198. },
  199. .freq_tbl = clk_tbl_cam,
  200. .clkr = {
  201. .enable_reg = 0x0154,
  202. .enable_mask = BIT(2),
  203. .hw.init = &(struct clk_init_data){
  204. .name = "camclk1_src",
  205. .parent_names = mmcc_pxo_pll8_pll2,
  206. .num_parents = 3,
  207. .ops = &clk_rcg_ops,
  208. },
  209. },
  210. };
  211. static struct clk_branch camclk1_clk = {
  212. .halt_reg = 0x01e8,
  213. .halt_bit = 16,
  214. .clkr = {
  215. .enable_reg = 0x0154,
  216. .enable_mask = BIT(0),
  217. .hw.init = &(struct clk_init_data){
  218. .name = "camclk1_clk",
  219. .parent_names = (const char *[]){ "camclk1_src" },
  220. .num_parents = 1,
  221. .ops = &clk_branch_ops,
  222. },
  223. },
  224. };
  225. static struct clk_rcg camclk2_src = {
  226. .ns_reg = 0x0228,
  227. .md_reg = 0x0224,
  228. .mn = {
  229. .mnctr_en_bit = 5,
  230. .mnctr_reset_bit = 8,
  231. .reset_in_cc = true,
  232. .mnctr_mode_shift = 6,
  233. .n_val_shift = 24,
  234. .m_val_shift = 8,
  235. .width = 8,
  236. },
  237. .p = {
  238. .pre_div_shift = 14,
  239. .pre_div_width = 2,
  240. },
  241. .s = {
  242. .src_sel_shift = 0,
  243. .parent_map = mmcc_pxo_pll8_pll2_map,
  244. },
  245. .freq_tbl = clk_tbl_cam,
  246. .clkr = {
  247. .enable_reg = 0x0220,
  248. .enable_mask = BIT(2),
  249. .hw.init = &(struct clk_init_data){
  250. .name = "camclk2_src",
  251. .parent_names = mmcc_pxo_pll8_pll2,
  252. .num_parents = 3,
  253. .ops = &clk_rcg_ops,
  254. },
  255. },
  256. };
  257. static struct clk_branch camclk2_clk = {
  258. .halt_reg = 0x01e8,
  259. .halt_bit = 16,
  260. .clkr = {
  261. .enable_reg = 0x0220,
  262. .enable_mask = BIT(0),
  263. .hw.init = &(struct clk_init_data){
  264. .name = "camclk2_clk",
  265. .parent_names = (const char *[]){ "camclk2_src" },
  266. .num_parents = 1,
  267. .ops = &clk_branch_ops,
  268. },
  269. },
  270. };
  271. static struct freq_tbl clk_tbl_csi[] = {
  272. { 27000000, P_PXO, 1, 0, 0 },
  273. { 85330000, P_PLL8, 1, 2, 9 },
  274. { 177780000, P_PLL2, 1, 2, 9 },
  275. { }
  276. };
  277. static struct clk_rcg csi0_src = {
  278. .ns_reg = 0x0048,
  279. .md_reg = 0x0044,
  280. .mn = {
  281. .mnctr_en_bit = 5,
  282. .mnctr_reset_bit = 7,
  283. .mnctr_mode_shift = 6,
  284. .n_val_shift = 24,
  285. .m_val_shift = 8,
  286. .width = 8,
  287. },
  288. .p = {
  289. .pre_div_shift = 14,
  290. .pre_div_width = 2,
  291. },
  292. .s = {
  293. .src_sel_shift = 0,
  294. .parent_map = mmcc_pxo_pll8_pll2_map,
  295. },
  296. .freq_tbl = clk_tbl_csi,
  297. .clkr = {
  298. .enable_reg = 0x0040,
  299. .enable_mask = BIT(2),
  300. .hw.init = &(struct clk_init_data){
  301. .name = "csi0_src",
  302. .parent_names = mmcc_pxo_pll8_pll2,
  303. .num_parents = 3,
  304. .ops = &clk_rcg_ops,
  305. },
  306. },
  307. };
  308. static struct clk_branch csi0_clk = {
  309. .halt_reg = 0x01cc,
  310. .halt_bit = 13,
  311. .clkr = {
  312. .enable_reg = 0x0040,
  313. .enable_mask = BIT(0),
  314. .hw.init = &(struct clk_init_data){
  315. .parent_names = (const char *[]){ "csi0_src" },
  316. .num_parents = 1,
  317. .name = "csi0_clk",
  318. .ops = &clk_branch_ops,
  319. .flags = CLK_SET_RATE_PARENT,
  320. },
  321. },
  322. };
  323. static struct clk_branch csi0_phy_clk = {
  324. .halt_reg = 0x01e8,
  325. .halt_bit = 9,
  326. .clkr = {
  327. .enable_reg = 0x0040,
  328. .enable_mask = BIT(8),
  329. .hw.init = &(struct clk_init_data){
  330. .parent_names = (const char *[]){ "csi0_src" },
  331. .num_parents = 1,
  332. .name = "csi0_phy_clk",
  333. .ops = &clk_branch_ops,
  334. .flags = CLK_SET_RATE_PARENT,
  335. },
  336. },
  337. };
  338. static struct clk_rcg csi1_src = {
  339. .ns_reg = 0x0010,
  340. .md_reg = 0x0028,
  341. .mn = {
  342. .mnctr_en_bit = 5,
  343. .mnctr_reset_bit = 7,
  344. .mnctr_mode_shift = 6,
  345. .n_val_shift = 24,
  346. .m_val_shift = 8,
  347. .width = 8,
  348. },
  349. .p = {
  350. .pre_div_shift = 14,
  351. .pre_div_width = 2,
  352. },
  353. .s = {
  354. .src_sel_shift = 0,
  355. .parent_map = mmcc_pxo_pll8_pll2_map,
  356. },
  357. .freq_tbl = clk_tbl_csi,
  358. .clkr = {
  359. .enable_reg = 0x0024,
  360. .enable_mask = BIT(2),
  361. .hw.init = &(struct clk_init_data){
  362. .name = "csi1_src",
  363. .parent_names = mmcc_pxo_pll8_pll2,
  364. .num_parents = 3,
  365. .ops = &clk_rcg_ops,
  366. },
  367. },
  368. };
  369. static struct clk_branch csi1_clk = {
  370. .halt_reg = 0x01cc,
  371. .halt_bit = 14,
  372. .clkr = {
  373. .enable_reg = 0x0024,
  374. .enable_mask = BIT(0),
  375. .hw.init = &(struct clk_init_data){
  376. .parent_names = (const char *[]){ "csi1_src" },
  377. .num_parents = 1,
  378. .name = "csi1_clk",
  379. .ops = &clk_branch_ops,
  380. .flags = CLK_SET_RATE_PARENT,
  381. },
  382. },
  383. };
  384. static struct clk_branch csi1_phy_clk = {
  385. .halt_reg = 0x01e8,
  386. .halt_bit = 10,
  387. .clkr = {
  388. .enable_reg = 0x0024,
  389. .enable_mask = BIT(8),
  390. .hw.init = &(struct clk_init_data){
  391. .parent_names = (const char *[]){ "csi1_src" },
  392. .num_parents = 1,
  393. .name = "csi1_phy_clk",
  394. .ops = &clk_branch_ops,
  395. .flags = CLK_SET_RATE_PARENT,
  396. },
  397. },
  398. };
  399. static struct clk_rcg csi2_src = {
  400. .ns_reg = 0x0234,
  401. .md_reg = 0x022c,
  402. .mn = {
  403. .mnctr_en_bit = 5,
  404. .mnctr_reset_bit = 7,
  405. .mnctr_mode_shift = 6,
  406. .n_val_shift = 24,
  407. .m_val_shift = 8,
  408. .width = 8,
  409. },
  410. .p = {
  411. .pre_div_shift = 14,
  412. .pre_div_width = 2,
  413. },
  414. .s = {
  415. .src_sel_shift = 0,
  416. .parent_map = mmcc_pxo_pll8_pll2_map,
  417. },
  418. .freq_tbl = clk_tbl_csi,
  419. .clkr = {
  420. .enable_reg = 0x022c,
  421. .enable_mask = BIT(2),
  422. .hw.init = &(struct clk_init_data){
  423. .name = "csi2_src",
  424. .parent_names = mmcc_pxo_pll8_pll2,
  425. .num_parents = 3,
  426. .ops = &clk_rcg_ops,
  427. },
  428. },
  429. };
  430. static struct clk_branch csi2_clk = {
  431. .halt_reg = 0x01cc,
  432. .halt_bit = 29,
  433. .clkr = {
  434. .enable_reg = 0x022c,
  435. .enable_mask = BIT(0),
  436. .hw.init = &(struct clk_init_data){
  437. .parent_names = (const char *[]){ "csi2_src" },
  438. .num_parents = 1,
  439. .name = "csi2_clk",
  440. .ops = &clk_branch_ops,
  441. .flags = CLK_SET_RATE_PARENT,
  442. },
  443. },
  444. };
  445. static struct clk_branch csi2_phy_clk = {
  446. .halt_reg = 0x01e8,
  447. .halt_bit = 29,
  448. .clkr = {
  449. .enable_reg = 0x022c,
  450. .enable_mask = BIT(8),
  451. .hw.init = &(struct clk_init_data){
  452. .parent_names = (const char *[]){ "csi2_src" },
  453. .num_parents = 1,
  454. .name = "csi2_phy_clk",
  455. .ops = &clk_branch_ops,
  456. .flags = CLK_SET_RATE_PARENT,
  457. },
  458. },
  459. };
  460. struct clk_pix_rdi {
  461. u32 s_reg;
  462. u32 s_mask;
  463. u32 s2_reg;
  464. u32 s2_mask;
  465. struct clk_regmap clkr;
  466. };
  467. #define to_clk_pix_rdi(_hw) \
  468. container_of(to_clk_regmap(_hw), struct clk_pix_rdi, clkr)
  469. static int pix_rdi_set_parent(struct clk_hw *hw, u8 index)
  470. {
  471. int i;
  472. int ret = 0;
  473. u32 val;
  474. struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw);
  475. int num_parents = clk_hw_get_num_parents(hw);
  476. /*
  477. * These clocks select three inputs via two muxes. One mux selects
  478. * between csi0 and csi1 and the second mux selects between that mux's
  479. * output and csi2. The source and destination selections for each
  480. * mux must be clocking for the switch to succeed so just turn on
  481. * all three sources because it's easier than figuring out what source
  482. * needs to be on at what time.
  483. */
  484. for (i = 0; i < num_parents; i++) {
  485. struct clk_hw *p = clk_hw_get_parent_by_index(hw, i);
  486. ret = clk_prepare_enable(p->clk);
  487. if (ret)
  488. goto err;
  489. }
  490. if (index == 2)
  491. val = rdi->s2_mask;
  492. else
  493. val = 0;
  494. regmap_update_bits(rdi->clkr.regmap, rdi->s2_reg, rdi->s2_mask, val);
  495. /*
  496. * Wait at least 6 cycles of slowest clock
  497. * for the glitch-free MUX to fully switch sources.
  498. */
  499. udelay(1);
  500. if (index == 1)
  501. val = rdi->s_mask;
  502. else
  503. val = 0;
  504. regmap_update_bits(rdi->clkr.regmap, rdi->s_reg, rdi->s_mask, val);
  505. /*
  506. * Wait at least 6 cycles of slowest clock
  507. * for the glitch-free MUX to fully switch sources.
  508. */
  509. udelay(1);
  510. err:
  511. for (i--; i >= 0; i--) {
  512. struct clk_hw *p = clk_hw_get_parent_by_index(hw, i);
  513. clk_disable_unprepare(p->clk);
  514. }
  515. return ret;
  516. }
  517. static u8 pix_rdi_get_parent(struct clk_hw *hw)
  518. {
  519. u32 val;
  520. struct clk_pix_rdi *rdi = to_clk_pix_rdi(hw);
  521. regmap_read(rdi->clkr.regmap, rdi->s2_reg, &val);
  522. if (val & rdi->s2_mask)
  523. return 2;
  524. regmap_read(rdi->clkr.regmap, rdi->s_reg, &val);
  525. if (val & rdi->s_mask)
  526. return 1;
  527. return 0;
  528. }
  529. static const struct clk_ops clk_ops_pix_rdi = {
  530. .enable = clk_enable_regmap,
  531. .disable = clk_disable_regmap,
  532. .set_parent = pix_rdi_set_parent,
  533. .get_parent = pix_rdi_get_parent,
  534. .determine_rate = __clk_mux_determine_rate,
  535. };
  536. static const char * const pix_rdi_parents[] = {
  537. "csi0_clk",
  538. "csi1_clk",
  539. "csi2_clk",
  540. };
  541. static struct clk_pix_rdi csi_pix_clk = {
  542. .s_reg = 0x0058,
  543. .s_mask = BIT(25),
  544. .s2_reg = 0x0238,
  545. .s2_mask = BIT(13),
  546. .clkr = {
  547. .enable_reg = 0x0058,
  548. .enable_mask = BIT(26),
  549. .hw.init = &(struct clk_init_data){
  550. .name = "csi_pix_clk",
  551. .parent_names = pix_rdi_parents,
  552. .num_parents = 3,
  553. .ops = &clk_ops_pix_rdi,
  554. },
  555. },
  556. };
  557. static struct clk_pix_rdi csi_pix1_clk = {
  558. .s_reg = 0x0238,
  559. .s_mask = BIT(8),
  560. .s2_reg = 0x0238,
  561. .s2_mask = BIT(9),
  562. .clkr = {
  563. .enable_reg = 0x0238,
  564. .enable_mask = BIT(10),
  565. .hw.init = &(struct clk_init_data){
  566. .name = "csi_pix1_clk",
  567. .parent_names = pix_rdi_parents,
  568. .num_parents = 3,
  569. .ops = &clk_ops_pix_rdi,
  570. },
  571. },
  572. };
  573. static struct clk_pix_rdi csi_rdi_clk = {
  574. .s_reg = 0x0058,
  575. .s_mask = BIT(12),
  576. .s2_reg = 0x0238,
  577. .s2_mask = BIT(12),
  578. .clkr = {
  579. .enable_reg = 0x0058,
  580. .enable_mask = BIT(13),
  581. .hw.init = &(struct clk_init_data){
  582. .name = "csi_rdi_clk",
  583. .parent_names = pix_rdi_parents,
  584. .num_parents = 3,
  585. .ops = &clk_ops_pix_rdi,
  586. },
  587. },
  588. };
  589. static struct clk_pix_rdi csi_rdi1_clk = {
  590. .s_reg = 0x0238,
  591. .s_mask = BIT(0),
  592. .s2_reg = 0x0238,
  593. .s2_mask = BIT(1),
  594. .clkr = {
  595. .enable_reg = 0x0238,
  596. .enable_mask = BIT(2),
  597. .hw.init = &(struct clk_init_data){
  598. .name = "csi_rdi1_clk",
  599. .parent_names = pix_rdi_parents,
  600. .num_parents = 3,
  601. .ops = &clk_ops_pix_rdi,
  602. },
  603. },
  604. };
  605. static struct clk_pix_rdi csi_rdi2_clk = {
  606. .s_reg = 0x0238,
  607. .s_mask = BIT(4),
  608. .s2_reg = 0x0238,
  609. .s2_mask = BIT(5),
  610. .clkr = {
  611. .enable_reg = 0x0238,
  612. .enable_mask = BIT(6),
  613. .hw.init = &(struct clk_init_data){
  614. .name = "csi_rdi2_clk",
  615. .parent_names = pix_rdi_parents,
  616. .num_parents = 3,
  617. .ops = &clk_ops_pix_rdi,
  618. },
  619. },
  620. };
  621. static struct freq_tbl clk_tbl_csiphytimer[] = {
  622. { 85330000, P_PLL8, 1, 2, 9 },
  623. { 177780000, P_PLL2, 1, 2, 9 },
  624. { }
  625. };
  626. static struct clk_rcg csiphytimer_src = {
  627. .ns_reg = 0x0168,
  628. .md_reg = 0x0164,
  629. .mn = {
  630. .mnctr_en_bit = 5,
  631. .mnctr_reset_bit = 8,
  632. .reset_in_cc = true,
  633. .mnctr_mode_shift = 6,
  634. .n_val_shift = 24,
  635. .m_val_shift = 8,
  636. .width = 8,
  637. },
  638. .p = {
  639. .pre_div_shift = 14,
  640. .pre_div_width = 2,
  641. },
  642. .s = {
  643. .src_sel_shift = 0,
  644. .parent_map = mmcc_pxo_pll8_pll2_map,
  645. },
  646. .freq_tbl = clk_tbl_csiphytimer,
  647. .clkr = {
  648. .enable_reg = 0x0160,
  649. .enable_mask = BIT(2),
  650. .hw.init = &(struct clk_init_data){
  651. .name = "csiphytimer_src",
  652. .parent_names = mmcc_pxo_pll8_pll2,
  653. .num_parents = 3,
  654. .ops = &clk_rcg_ops,
  655. },
  656. },
  657. };
  658. static const char * const csixphy_timer_src[] = { "csiphytimer_src" };
  659. static struct clk_branch csiphy0_timer_clk = {
  660. .halt_reg = 0x01e8,
  661. .halt_bit = 17,
  662. .clkr = {
  663. .enable_reg = 0x0160,
  664. .enable_mask = BIT(0),
  665. .hw.init = &(struct clk_init_data){
  666. .parent_names = csixphy_timer_src,
  667. .num_parents = 1,
  668. .name = "csiphy0_timer_clk",
  669. .ops = &clk_branch_ops,
  670. .flags = CLK_SET_RATE_PARENT,
  671. },
  672. },
  673. };
  674. static struct clk_branch csiphy1_timer_clk = {
  675. .halt_reg = 0x01e8,
  676. .halt_bit = 18,
  677. .clkr = {
  678. .enable_reg = 0x0160,
  679. .enable_mask = BIT(9),
  680. .hw.init = &(struct clk_init_data){
  681. .parent_names = csixphy_timer_src,
  682. .num_parents = 1,
  683. .name = "csiphy1_timer_clk",
  684. .ops = &clk_branch_ops,
  685. .flags = CLK_SET_RATE_PARENT,
  686. },
  687. },
  688. };
  689. static struct clk_branch csiphy2_timer_clk = {
  690. .halt_reg = 0x01e8,
  691. .halt_bit = 30,
  692. .clkr = {
  693. .enable_reg = 0x0160,
  694. .enable_mask = BIT(11),
  695. .hw.init = &(struct clk_init_data){
  696. .parent_names = csixphy_timer_src,
  697. .num_parents = 1,
  698. .name = "csiphy2_timer_clk",
  699. .ops = &clk_branch_ops,
  700. .flags = CLK_SET_RATE_PARENT,
  701. },
  702. },
  703. };
  704. static struct freq_tbl clk_tbl_gfx2d[] = {
  705. F_MN( 27000000, P_PXO, 1, 0),
  706. F_MN( 48000000, P_PLL8, 1, 8),
  707. F_MN( 54857000, P_PLL8, 1, 7),
  708. F_MN( 64000000, P_PLL8, 1, 6),
  709. F_MN( 76800000, P_PLL8, 1, 5),
  710. F_MN( 96000000, P_PLL8, 1, 4),
  711. F_MN(128000000, P_PLL8, 1, 3),
  712. F_MN(145455000, P_PLL2, 2, 11),
  713. F_MN(160000000, P_PLL2, 1, 5),
  714. F_MN(177778000, P_PLL2, 2, 9),
  715. F_MN(200000000, P_PLL2, 1, 4),
  716. F_MN(228571000, P_PLL2, 2, 7),
  717. { }
  718. };
  719. static struct clk_dyn_rcg gfx2d0_src = {
  720. .ns_reg[0] = 0x0070,
  721. .ns_reg[1] = 0x0070,
  722. .md_reg[0] = 0x0064,
  723. .md_reg[1] = 0x0068,
  724. .bank_reg = 0x0060,
  725. .mn[0] = {
  726. .mnctr_en_bit = 8,
  727. .mnctr_reset_bit = 25,
  728. .mnctr_mode_shift = 9,
  729. .n_val_shift = 20,
  730. .m_val_shift = 4,
  731. .width = 4,
  732. },
  733. .mn[1] = {
  734. .mnctr_en_bit = 5,
  735. .mnctr_reset_bit = 24,
  736. .mnctr_mode_shift = 6,
  737. .n_val_shift = 16,
  738. .m_val_shift = 4,
  739. .width = 4,
  740. },
  741. .s[0] = {
  742. .src_sel_shift = 3,
  743. .parent_map = mmcc_pxo_pll8_pll2_map,
  744. },
  745. .s[1] = {
  746. .src_sel_shift = 0,
  747. .parent_map = mmcc_pxo_pll8_pll2_map,
  748. },
  749. .mux_sel_bit = 11,
  750. .freq_tbl = clk_tbl_gfx2d,
  751. .clkr = {
  752. .enable_reg = 0x0060,
  753. .enable_mask = BIT(2),
  754. .hw.init = &(struct clk_init_data){
  755. .name = "gfx2d0_src",
  756. .parent_names = mmcc_pxo_pll8_pll2,
  757. .num_parents = 3,
  758. .ops = &clk_dyn_rcg_ops,
  759. },
  760. },
  761. };
  762. static struct clk_branch gfx2d0_clk = {
  763. .halt_reg = 0x01c8,
  764. .halt_bit = 9,
  765. .clkr = {
  766. .enable_reg = 0x0060,
  767. .enable_mask = BIT(0),
  768. .hw.init = &(struct clk_init_data){
  769. .name = "gfx2d0_clk",
  770. .parent_names = (const char *[]){ "gfx2d0_src" },
  771. .num_parents = 1,
  772. .ops = &clk_branch_ops,
  773. .flags = CLK_SET_RATE_PARENT,
  774. },
  775. },
  776. };
  777. static struct clk_dyn_rcg gfx2d1_src = {
  778. .ns_reg[0] = 0x007c,
  779. .ns_reg[1] = 0x007c,
  780. .md_reg[0] = 0x0078,
  781. .md_reg[1] = 0x006c,
  782. .bank_reg = 0x0074,
  783. .mn[0] = {
  784. .mnctr_en_bit = 8,
  785. .mnctr_reset_bit = 25,
  786. .mnctr_mode_shift = 9,
  787. .n_val_shift = 20,
  788. .m_val_shift = 4,
  789. .width = 4,
  790. },
  791. .mn[1] = {
  792. .mnctr_en_bit = 5,
  793. .mnctr_reset_bit = 24,
  794. .mnctr_mode_shift = 6,
  795. .n_val_shift = 16,
  796. .m_val_shift = 4,
  797. .width = 4,
  798. },
  799. .s[0] = {
  800. .src_sel_shift = 3,
  801. .parent_map = mmcc_pxo_pll8_pll2_map,
  802. },
  803. .s[1] = {
  804. .src_sel_shift = 0,
  805. .parent_map = mmcc_pxo_pll8_pll2_map,
  806. },
  807. .mux_sel_bit = 11,
  808. .freq_tbl = clk_tbl_gfx2d,
  809. .clkr = {
  810. .enable_reg = 0x0074,
  811. .enable_mask = BIT(2),
  812. .hw.init = &(struct clk_init_data){
  813. .name = "gfx2d1_src",
  814. .parent_names = mmcc_pxo_pll8_pll2,
  815. .num_parents = 3,
  816. .ops = &clk_dyn_rcg_ops,
  817. },
  818. },
  819. };
  820. static struct clk_branch gfx2d1_clk = {
  821. .halt_reg = 0x01c8,
  822. .halt_bit = 14,
  823. .clkr = {
  824. .enable_reg = 0x0074,
  825. .enable_mask = BIT(0),
  826. .hw.init = &(struct clk_init_data){
  827. .name = "gfx2d1_clk",
  828. .parent_names = (const char *[]){ "gfx2d1_src" },
  829. .num_parents = 1,
  830. .ops = &clk_branch_ops,
  831. .flags = CLK_SET_RATE_PARENT,
  832. },
  833. },
  834. };
  835. static struct freq_tbl clk_tbl_gfx3d[] = {
  836. F_MN( 27000000, P_PXO, 1, 0),
  837. F_MN( 48000000, P_PLL8, 1, 8),
  838. F_MN( 54857000, P_PLL8, 1, 7),
  839. F_MN( 64000000, P_PLL8, 1, 6),
  840. F_MN( 76800000, P_PLL8, 1, 5),
  841. F_MN( 96000000, P_PLL8, 1, 4),
  842. F_MN(128000000, P_PLL8, 1, 3),
  843. F_MN(145455000, P_PLL2, 2, 11),
  844. F_MN(160000000, P_PLL2, 1, 5),
  845. F_MN(177778000, P_PLL2, 2, 9),
  846. F_MN(200000000, P_PLL2, 1, 4),
  847. F_MN(228571000, P_PLL2, 2, 7),
  848. F_MN(266667000, P_PLL2, 1, 3),
  849. F_MN(300000000, P_PLL3, 1, 4),
  850. F_MN(320000000, P_PLL2, 2, 5),
  851. F_MN(400000000, P_PLL2, 1, 2),
  852. { }
  853. };
  854. static struct freq_tbl clk_tbl_gfx3d_8064[] = {
  855. F_MN( 27000000, P_PXO, 0, 0),
  856. F_MN( 48000000, P_PLL8, 1, 8),
  857. F_MN( 54857000, P_PLL8, 1, 7),
  858. F_MN( 64000000, P_PLL8, 1, 6),
  859. F_MN( 76800000, P_PLL8, 1, 5),
  860. F_MN( 96000000, P_PLL8, 1, 4),
  861. F_MN(128000000, P_PLL8, 1, 3),
  862. F_MN(145455000, P_PLL2, 2, 11),
  863. F_MN(160000000, P_PLL2, 1, 5),
  864. F_MN(177778000, P_PLL2, 2, 9),
  865. F_MN(192000000, P_PLL8, 1, 2),
  866. F_MN(200000000, P_PLL2, 1, 4),
  867. F_MN(228571000, P_PLL2, 2, 7),
  868. F_MN(266667000, P_PLL2, 1, 3),
  869. F_MN(320000000, P_PLL2, 2, 5),
  870. F_MN(400000000, P_PLL2, 1, 2),
  871. F_MN(450000000, P_PLL15, 1, 2),
  872. { }
  873. };
  874. static struct clk_dyn_rcg gfx3d_src = {
  875. .ns_reg[0] = 0x008c,
  876. .ns_reg[1] = 0x008c,
  877. .md_reg[0] = 0x0084,
  878. .md_reg[1] = 0x0088,
  879. .bank_reg = 0x0080,
  880. .mn[0] = {
  881. .mnctr_en_bit = 8,
  882. .mnctr_reset_bit = 25,
  883. .mnctr_mode_shift = 9,
  884. .n_val_shift = 18,
  885. .m_val_shift = 4,
  886. .width = 4,
  887. },
  888. .mn[1] = {
  889. .mnctr_en_bit = 5,
  890. .mnctr_reset_bit = 24,
  891. .mnctr_mode_shift = 6,
  892. .n_val_shift = 14,
  893. .m_val_shift = 4,
  894. .width = 4,
  895. },
  896. .s[0] = {
  897. .src_sel_shift = 3,
  898. .parent_map = mmcc_pxo_pll8_pll2_pll3_map,
  899. },
  900. .s[1] = {
  901. .src_sel_shift = 0,
  902. .parent_map = mmcc_pxo_pll8_pll2_pll3_map,
  903. },
  904. .mux_sel_bit = 11,
  905. .freq_tbl = clk_tbl_gfx3d,
  906. .clkr = {
  907. .enable_reg = 0x0080,
  908. .enable_mask = BIT(2),
  909. .hw.init = &(struct clk_init_data){
  910. .name = "gfx3d_src",
  911. .parent_names = mmcc_pxo_pll8_pll2_pll3,
  912. .num_parents = 4,
  913. .ops = &clk_dyn_rcg_ops,
  914. },
  915. },
  916. };
  917. static const struct clk_init_data gfx3d_8064_init = {
  918. .name = "gfx3d_src",
  919. .parent_names = mmcc_pxo_pll8_pll2_pll15,
  920. .num_parents = 4,
  921. .ops = &clk_dyn_rcg_ops,
  922. };
  923. static struct clk_branch gfx3d_clk = {
  924. .halt_reg = 0x01c8,
  925. .halt_bit = 4,
  926. .clkr = {
  927. .enable_reg = 0x0080,
  928. .enable_mask = BIT(0),
  929. .hw.init = &(struct clk_init_data){
  930. .name = "gfx3d_clk",
  931. .parent_names = (const char *[]){ "gfx3d_src" },
  932. .num_parents = 1,
  933. .ops = &clk_branch_ops,
  934. .flags = CLK_SET_RATE_PARENT,
  935. },
  936. },
  937. };
  938. static struct freq_tbl clk_tbl_vcap[] = {
  939. F_MN( 27000000, P_PXO, 0, 0),
  940. F_MN( 54860000, P_PLL8, 1, 7),
  941. F_MN( 64000000, P_PLL8, 1, 6),
  942. F_MN( 76800000, P_PLL8, 1, 5),
  943. F_MN(128000000, P_PLL8, 1, 3),
  944. F_MN(160000000, P_PLL2, 1, 5),
  945. F_MN(200000000, P_PLL2, 1, 4),
  946. { }
  947. };
  948. static struct clk_dyn_rcg vcap_src = {
  949. .ns_reg[0] = 0x021c,
  950. .ns_reg[1] = 0x021c,
  951. .md_reg[0] = 0x01ec,
  952. .md_reg[1] = 0x0218,
  953. .bank_reg = 0x0178,
  954. .mn[0] = {
  955. .mnctr_en_bit = 8,
  956. .mnctr_reset_bit = 23,
  957. .mnctr_mode_shift = 9,
  958. .n_val_shift = 18,
  959. .m_val_shift = 4,
  960. .width = 4,
  961. },
  962. .mn[1] = {
  963. .mnctr_en_bit = 5,
  964. .mnctr_reset_bit = 22,
  965. .mnctr_mode_shift = 6,
  966. .n_val_shift = 14,
  967. .m_val_shift = 4,
  968. .width = 4,
  969. },
  970. .s[0] = {
  971. .src_sel_shift = 3,
  972. .parent_map = mmcc_pxo_pll8_pll2_map,
  973. },
  974. .s[1] = {
  975. .src_sel_shift = 0,
  976. .parent_map = mmcc_pxo_pll8_pll2_map,
  977. },
  978. .mux_sel_bit = 11,
  979. .freq_tbl = clk_tbl_vcap,
  980. .clkr = {
  981. .enable_reg = 0x0178,
  982. .enable_mask = BIT(2),
  983. .hw.init = &(struct clk_init_data){
  984. .name = "vcap_src",
  985. .parent_names = mmcc_pxo_pll8_pll2,
  986. .num_parents = 3,
  987. .ops = &clk_dyn_rcg_ops,
  988. },
  989. },
  990. };
  991. static struct clk_branch vcap_clk = {
  992. .halt_reg = 0x0240,
  993. .halt_bit = 15,
  994. .clkr = {
  995. .enable_reg = 0x0178,
  996. .enable_mask = BIT(0),
  997. .hw.init = &(struct clk_init_data){
  998. .name = "vcap_clk",
  999. .parent_names = (const char *[]){ "vcap_src" },
  1000. .num_parents = 1,
  1001. .ops = &clk_branch_ops,
  1002. .flags = CLK_SET_RATE_PARENT,
  1003. },
  1004. },
  1005. };
  1006. static struct clk_branch vcap_npl_clk = {
  1007. .halt_reg = 0x0240,
  1008. .halt_bit = 25,
  1009. .clkr = {
  1010. .enable_reg = 0x0178,
  1011. .enable_mask = BIT(13),
  1012. .hw.init = &(struct clk_init_data){
  1013. .name = "vcap_npl_clk",
  1014. .parent_names = (const char *[]){ "vcap_src" },
  1015. .num_parents = 1,
  1016. .ops = &clk_branch_ops,
  1017. .flags = CLK_SET_RATE_PARENT,
  1018. },
  1019. },
  1020. };
  1021. static struct freq_tbl clk_tbl_ijpeg[] = {
  1022. { 27000000, P_PXO, 1, 0, 0 },
  1023. { 36570000, P_PLL8, 1, 2, 21 },
  1024. { 54860000, P_PLL8, 7, 0, 0 },
  1025. { 96000000, P_PLL8, 4, 0, 0 },
  1026. { 109710000, P_PLL8, 1, 2, 7 },
  1027. { 128000000, P_PLL8, 3, 0, 0 },
  1028. { 153600000, P_PLL8, 1, 2, 5 },
  1029. { 200000000, P_PLL2, 4, 0, 0 },
  1030. { 228571000, P_PLL2, 1, 2, 7 },
  1031. { 266667000, P_PLL2, 1, 1, 3 },
  1032. { 320000000, P_PLL2, 1, 2, 5 },
  1033. { }
  1034. };
  1035. static struct clk_rcg ijpeg_src = {
  1036. .ns_reg = 0x00a0,
  1037. .md_reg = 0x009c,
  1038. .mn = {
  1039. .mnctr_en_bit = 5,
  1040. .mnctr_reset_bit = 7,
  1041. .mnctr_mode_shift = 6,
  1042. .n_val_shift = 16,
  1043. .m_val_shift = 8,
  1044. .width = 8,
  1045. },
  1046. .p = {
  1047. .pre_div_shift = 12,
  1048. .pre_div_width = 2,
  1049. },
  1050. .s = {
  1051. .src_sel_shift = 0,
  1052. .parent_map = mmcc_pxo_pll8_pll2_map,
  1053. },
  1054. .freq_tbl = clk_tbl_ijpeg,
  1055. .clkr = {
  1056. .enable_reg = 0x0098,
  1057. .enable_mask = BIT(2),
  1058. .hw.init = &(struct clk_init_data){
  1059. .name = "ijpeg_src",
  1060. .parent_names = mmcc_pxo_pll8_pll2,
  1061. .num_parents = 3,
  1062. .ops = &clk_rcg_ops,
  1063. },
  1064. },
  1065. };
  1066. static struct clk_branch ijpeg_clk = {
  1067. .halt_reg = 0x01c8,
  1068. .halt_bit = 24,
  1069. .clkr = {
  1070. .enable_reg = 0x0098,
  1071. .enable_mask = BIT(0),
  1072. .hw.init = &(struct clk_init_data){
  1073. .name = "ijpeg_clk",
  1074. .parent_names = (const char *[]){ "ijpeg_src" },
  1075. .num_parents = 1,
  1076. .ops = &clk_branch_ops,
  1077. .flags = CLK_SET_RATE_PARENT,
  1078. },
  1079. },
  1080. };
  1081. static struct freq_tbl clk_tbl_jpegd[] = {
  1082. { 64000000, P_PLL8, 6 },
  1083. { 76800000, P_PLL8, 5 },
  1084. { 96000000, P_PLL8, 4 },
  1085. { 160000000, P_PLL2, 5 },
  1086. { 200000000, P_PLL2, 4 },
  1087. { }
  1088. };
  1089. static struct clk_rcg jpegd_src = {
  1090. .ns_reg = 0x00ac,
  1091. .p = {
  1092. .pre_div_shift = 12,
  1093. .pre_div_width = 4,
  1094. },
  1095. .s = {
  1096. .src_sel_shift = 0,
  1097. .parent_map = mmcc_pxo_pll8_pll2_map,
  1098. },
  1099. .freq_tbl = clk_tbl_jpegd,
  1100. .clkr = {
  1101. .enable_reg = 0x00a4,
  1102. .enable_mask = BIT(2),
  1103. .hw.init = &(struct clk_init_data){
  1104. .name = "jpegd_src",
  1105. .parent_names = mmcc_pxo_pll8_pll2,
  1106. .num_parents = 3,
  1107. .ops = &clk_rcg_ops,
  1108. },
  1109. },
  1110. };
  1111. static struct clk_branch jpegd_clk = {
  1112. .halt_reg = 0x01c8,
  1113. .halt_bit = 19,
  1114. .clkr = {
  1115. .enable_reg = 0x00a4,
  1116. .enable_mask = BIT(0),
  1117. .hw.init = &(struct clk_init_data){
  1118. .name = "jpegd_clk",
  1119. .parent_names = (const char *[]){ "jpegd_src" },
  1120. .num_parents = 1,
  1121. .ops = &clk_branch_ops,
  1122. .flags = CLK_SET_RATE_PARENT,
  1123. },
  1124. },
  1125. };
  1126. static struct freq_tbl clk_tbl_mdp[] = {
  1127. { 9600000, P_PLL8, 1, 1, 40 },
  1128. { 13710000, P_PLL8, 1, 1, 28 },
  1129. { 27000000, P_PXO, 1, 0, 0 },
  1130. { 29540000, P_PLL8, 1, 1, 13 },
  1131. { 34910000, P_PLL8, 1, 1, 11 },
  1132. { 38400000, P_PLL8, 1, 1, 10 },
  1133. { 59080000, P_PLL8, 1, 2, 13 },
  1134. { 76800000, P_PLL8, 1, 1, 5 },
  1135. { 85330000, P_PLL8, 1, 2, 9 },
  1136. { 96000000, P_PLL8, 1, 1, 4 },
  1137. { 128000000, P_PLL8, 1, 1, 3 },
  1138. { 160000000, P_PLL2, 1, 1, 5 },
  1139. { 177780000, P_PLL2, 1, 2, 9 },
  1140. { 200000000, P_PLL2, 1, 1, 4 },
  1141. { 228571000, P_PLL2, 1, 2, 7 },
  1142. { 266667000, P_PLL2, 1, 1, 3 },
  1143. { }
  1144. };
  1145. static struct clk_dyn_rcg mdp_src = {
  1146. .ns_reg[0] = 0x00d0,
  1147. .ns_reg[1] = 0x00d0,
  1148. .md_reg[0] = 0x00c4,
  1149. .md_reg[1] = 0x00c8,
  1150. .bank_reg = 0x00c0,
  1151. .mn[0] = {
  1152. .mnctr_en_bit = 8,
  1153. .mnctr_reset_bit = 31,
  1154. .mnctr_mode_shift = 9,
  1155. .n_val_shift = 22,
  1156. .m_val_shift = 8,
  1157. .width = 8,
  1158. },
  1159. .mn[1] = {
  1160. .mnctr_en_bit = 5,
  1161. .mnctr_reset_bit = 30,
  1162. .mnctr_mode_shift = 6,
  1163. .n_val_shift = 14,
  1164. .m_val_shift = 8,
  1165. .width = 8,
  1166. },
  1167. .s[0] = {
  1168. .src_sel_shift = 3,
  1169. .parent_map = mmcc_pxo_pll8_pll2_map,
  1170. },
  1171. .s[1] = {
  1172. .src_sel_shift = 0,
  1173. .parent_map = mmcc_pxo_pll8_pll2_map,
  1174. },
  1175. .mux_sel_bit = 11,
  1176. .freq_tbl = clk_tbl_mdp,
  1177. .clkr = {
  1178. .enable_reg = 0x00c0,
  1179. .enable_mask = BIT(2),
  1180. .hw.init = &(struct clk_init_data){
  1181. .name = "mdp_src",
  1182. .parent_names = mmcc_pxo_pll8_pll2,
  1183. .num_parents = 3,
  1184. .ops = &clk_dyn_rcg_ops,
  1185. },
  1186. },
  1187. };
  1188. static struct clk_branch mdp_clk = {
  1189. .halt_reg = 0x01d0,
  1190. .halt_bit = 10,
  1191. .clkr = {
  1192. .enable_reg = 0x00c0,
  1193. .enable_mask = BIT(0),
  1194. .hw.init = &(struct clk_init_data){
  1195. .name = "mdp_clk",
  1196. .parent_names = (const char *[]){ "mdp_src" },
  1197. .num_parents = 1,
  1198. .ops = &clk_branch_ops,
  1199. .flags = CLK_SET_RATE_PARENT,
  1200. },
  1201. },
  1202. };
  1203. static struct clk_branch mdp_lut_clk = {
  1204. .halt_reg = 0x01e8,
  1205. .halt_bit = 13,
  1206. .clkr = {
  1207. .enable_reg = 0x016c,
  1208. .enable_mask = BIT(0),
  1209. .hw.init = &(struct clk_init_data){
  1210. .parent_names = (const char *[]){ "mdp_src" },
  1211. .num_parents = 1,
  1212. .name = "mdp_lut_clk",
  1213. .ops = &clk_branch_ops,
  1214. .flags = CLK_SET_RATE_PARENT,
  1215. },
  1216. },
  1217. };
  1218. static struct clk_branch mdp_vsync_clk = {
  1219. .halt_reg = 0x01cc,
  1220. .halt_bit = 22,
  1221. .clkr = {
  1222. .enable_reg = 0x0058,
  1223. .enable_mask = BIT(6),
  1224. .hw.init = &(struct clk_init_data){
  1225. .name = "mdp_vsync_clk",
  1226. .parent_names = (const char *[]){ "pxo" },
  1227. .num_parents = 1,
  1228. .ops = &clk_branch_ops
  1229. },
  1230. },
  1231. };
  1232. static struct freq_tbl clk_tbl_rot[] = {
  1233. { 27000000, P_PXO, 1 },
  1234. { 29540000, P_PLL8, 13 },
  1235. { 32000000, P_PLL8, 12 },
  1236. { 38400000, P_PLL8, 10 },
  1237. { 48000000, P_PLL8, 8 },
  1238. { 54860000, P_PLL8, 7 },
  1239. { 64000000, P_PLL8, 6 },
  1240. { 76800000, P_PLL8, 5 },
  1241. { 96000000, P_PLL8, 4 },
  1242. { 100000000, P_PLL2, 8 },
  1243. { 114290000, P_PLL2, 7 },
  1244. { 133330000, P_PLL2, 6 },
  1245. { 160000000, P_PLL2, 5 },
  1246. { 200000000, P_PLL2, 4 },
  1247. { }
  1248. };
  1249. static struct clk_dyn_rcg rot_src = {
  1250. .ns_reg[0] = 0x00e8,
  1251. .ns_reg[1] = 0x00e8,
  1252. .bank_reg = 0x00e8,
  1253. .p[0] = {
  1254. .pre_div_shift = 22,
  1255. .pre_div_width = 4,
  1256. },
  1257. .p[1] = {
  1258. .pre_div_shift = 26,
  1259. .pre_div_width = 4,
  1260. },
  1261. .s[0] = {
  1262. .src_sel_shift = 16,
  1263. .parent_map = mmcc_pxo_pll8_pll2_map,
  1264. },
  1265. .s[1] = {
  1266. .src_sel_shift = 19,
  1267. .parent_map = mmcc_pxo_pll8_pll2_map,
  1268. },
  1269. .mux_sel_bit = 30,
  1270. .freq_tbl = clk_tbl_rot,
  1271. .clkr = {
  1272. .enable_reg = 0x00e0,
  1273. .enable_mask = BIT(2),
  1274. .hw.init = &(struct clk_init_data){
  1275. .name = "rot_src",
  1276. .parent_names = mmcc_pxo_pll8_pll2,
  1277. .num_parents = 3,
  1278. .ops = &clk_dyn_rcg_ops,
  1279. },
  1280. },
  1281. };
  1282. static struct clk_branch rot_clk = {
  1283. .halt_reg = 0x01d0,
  1284. .halt_bit = 15,
  1285. .clkr = {
  1286. .enable_reg = 0x00e0,
  1287. .enable_mask = BIT(0),
  1288. .hw.init = &(struct clk_init_data){
  1289. .name = "rot_clk",
  1290. .parent_names = (const char *[]){ "rot_src" },
  1291. .num_parents = 1,
  1292. .ops = &clk_branch_ops,
  1293. .flags = CLK_SET_RATE_PARENT,
  1294. },
  1295. },
  1296. };
  1297. static const struct parent_map mmcc_pxo_hdmi_map[] = {
  1298. { P_PXO, 0 },
  1299. { P_HDMI_PLL, 3 }
  1300. };
  1301. static const char * const mmcc_pxo_hdmi[] = {
  1302. "pxo",
  1303. "hdmi_pll",
  1304. };
  1305. static struct freq_tbl clk_tbl_tv[] = {
  1306. { .src = P_HDMI_PLL, .pre_div = 1 },
  1307. { }
  1308. };
  1309. static struct clk_rcg tv_src = {
  1310. .ns_reg = 0x00f4,
  1311. .md_reg = 0x00f0,
  1312. .mn = {
  1313. .mnctr_en_bit = 5,
  1314. .mnctr_reset_bit = 7,
  1315. .mnctr_mode_shift = 6,
  1316. .n_val_shift = 16,
  1317. .m_val_shift = 8,
  1318. .width = 8,
  1319. },
  1320. .p = {
  1321. .pre_div_shift = 14,
  1322. .pre_div_width = 2,
  1323. },
  1324. .s = {
  1325. .src_sel_shift = 0,
  1326. .parent_map = mmcc_pxo_hdmi_map,
  1327. },
  1328. .freq_tbl = clk_tbl_tv,
  1329. .clkr = {
  1330. .enable_reg = 0x00ec,
  1331. .enable_mask = BIT(2),
  1332. .hw.init = &(struct clk_init_data){
  1333. .name = "tv_src",
  1334. .parent_names = mmcc_pxo_hdmi,
  1335. .num_parents = 2,
  1336. .ops = &clk_rcg_bypass_ops,
  1337. .flags = CLK_SET_RATE_PARENT,
  1338. },
  1339. },
  1340. };
  1341. static const char * const tv_src_name[] = { "tv_src" };
  1342. static struct clk_branch tv_enc_clk = {
  1343. .halt_reg = 0x01d4,
  1344. .halt_bit = 9,
  1345. .clkr = {
  1346. .enable_reg = 0x00ec,
  1347. .enable_mask = BIT(8),
  1348. .hw.init = &(struct clk_init_data){
  1349. .parent_names = tv_src_name,
  1350. .num_parents = 1,
  1351. .name = "tv_enc_clk",
  1352. .ops = &clk_branch_ops,
  1353. .flags = CLK_SET_RATE_PARENT,
  1354. },
  1355. },
  1356. };
  1357. static struct clk_branch tv_dac_clk = {
  1358. .halt_reg = 0x01d4,
  1359. .halt_bit = 10,
  1360. .clkr = {
  1361. .enable_reg = 0x00ec,
  1362. .enable_mask = BIT(10),
  1363. .hw.init = &(struct clk_init_data){
  1364. .parent_names = tv_src_name,
  1365. .num_parents = 1,
  1366. .name = "tv_dac_clk",
  1367. .ops = &clk_branch_ops,
  1368. .flags = CLK_SET_RATE_PARENT,
  1369. },
  1370. },
  1371. };
  1372. static struct clk_branch mdp_tv_clk = {
  1373. .halt_reg = 0x01d4,
  1374. .halt_bit = 12,
  1375. .clkr = {
  1376. .enable_reg = 0x00ec,
  1377. .enable_mask = BIT(0),
  1378. .hw.init = &(struct clk_init_data){
  1379. .parent_names = tv_src_name,
  1380. .num_parents = 1,
  1381. .name = "mdp_tv_clk",
  1382. .ops = &clk_branch_ops,
  1383. .flags = CLK_SET_RATE_PARENT,
  1384. },
  1385. },
  1386. };
  1387. static struct clk_branch hdmi_tv_clk = {
  1388. .halt_reg = 0x01d4,
  1389. .halt_bit = 11,
  1390. .clkr = {
  1391. .enable_reg = 0x00ec,
  1392. .enable_mask = BIT(12),
  1393. .hw.init = &(struct clk_init_data){
  1394. .parent_names = tv_src_name,
  1395. .num_parents = 1,
  1396. .name = "hdmi_tv_clk",
  1397. .ops = &clk_branch_ops,
  1398. .flags = CLK_SET_RATE_PARENT,
  1399. },
  1400. },
  1401. };
  1402. static struct clk_branch rgb_tv_clk = {
  1403. .halt_reg = 0x0240,
  1404. .halt_bit = 27,
  1405. .clkr = {
  1406. .enable_reg = 0x0124,
  1407. .enable_mask = BIT(14),
  1408. .hw.init = &(struct clk_init_data){
  1409. .parent_names = tv_src_name,
  1410. .num_parents = 1,
  1411. .name = "rgb_tv_clk",
  1412. .ops = &clk_branch_ops,
  1413. .flags = CLK_SET_RATE_PARENT,
  1414. },
  1415. },
  1416. };
  1417. static struct clk_branch npl_tv_clk = {
  1418. .halt_reg = 0x0240,
  1419. .halt_bit = 26,
  1420. .clkr = {
  1421. .enable_reg = 0x0124,
  1422. .enable_mask = BIT(16),
  1423. .hw.init = &(struct clk_init_data){
  1424. .parent_names = tv_src_name,
  1425. .num_parents = 1,
  1426. .name = "npl_tv_clk",
  1427. .ops = &clk_branch_ops,
  1428. .flags = CLK_SET_RATE_PARENT,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_branch hdmi_app_clk = {
  1433. .halt_reg = 0x01cc,
  1434. .halt_bit = 25,
  1435. .clkr = {
  1436. .enable_reg = 0x005c,
  1437. .enable_mask = BIT(11),
  1438. .hw.init = &(struct clk_init_data){
  1439. .parent_names = (const char *[]){ "pxo" },
  1440. .num_parents = 1,
  1441. .name = "hdmi_app_clk",
  1442. .ops = &clk_branch_ops,
  1443. },
  1444. },
  1445. };
  1446. static struct freq_tbl clk_tbl_vcodec[] = {
  1447. F_MN( 27000000, P_PXO, 1, 0),
  1448. F_MN( 32000000, P_PLL8, 1, 12),
  1449. F_MN( 48000000, P_PLL8, 1, 8),
  1450. F_MN( 54860000, P_PLL8, 1, 7),
  1451. F_MN( 96000000, P_PLL8, 1, 4),
  1452. F_MN(133330000, P_PLL2, 1, 6),
  1453. F_MN(200000000, P_PLL2, 1, 4),
  1454. F_MN(228570000, P_PLL2, 2, 7),
  1455. F_MN(266670000, P_PLL2, 1, 3),
  1456. { }
  1457. };
  1458. static struct clk_dyn_rcg vcodec_src = {
  1459. .ns_reg[0] = 0x0100,
  1460. .ns_reg[1] = 0x0100,
  1461. .md_reg[0] = 0x00fc,
  1462. .md_reg[1] = 0x0128,
  1463. .bank_reg = 0x00f8,
  1464. .mn[0] = {
  1465. .mnctr_en_bit = 5,
  1466. .mnctr_reset_bit = 31,
  1467. .mnctr_mode_shift = 6,
  1468. .n_val_shift = 11,
  1469. .m_val_shift = 8,
  1470. .width = 8,
  1471. },
  1472. .mn[1] = {
  1473. .mnctr_en_bit = 10,
  1474. .mnctr_reset_bit = 30,
  1475. .mnctr_mode_shift = 11,
  1476. .n_val_shift = 19,
  1477. .m_val_shift = 8,
  1478. .width = 8,
  1479. },
  1480. .s[0] = {
  1481. .src_sel_shift = 27,
  1482. .parent_map = mmcc_pxo_pll8_pll2_map,
  1483. },
  1484. .s[1] = {
  1485. .src_sel_shift = 0,
  1486. .parent_map = mmcc_pxo_pll8_pll2_map,
  1487. },
  1488. .mux_sel_bit = 13,
  1489. .freq_tbl = clk_tbl_vcodec,
  1490. .clkr = {
  1491. .enable_reg = 0x00f8,
  1492. .enable_mask = BIT(2),
  1493. .hw.init = &(struct clk_init_data){
  1494. .name = "vcodec_src",
  1495. .parent_names = mmcc_pxo_pll8_pll2,
  1496. .num_parents = 3,
  1497. .ops = &clk_dyn_rcg_ops,
  1498. },
  1499. },
  1500. };
  1501. static struct clk_branch vcodec_clk = {
  1502. .halt_reg = 0x01d0,
  1503. .halt_bit = 29,
  1504. .clkr = {
  1505. .enable_reg = 0x00f8,
  1506. .enable_mask = BIT(0),
  1507. .hw.init = &(struct clk_init_data){
  1508. .name = "vcodec_clk",
  1509. .parent_names = (const char *[]){ "vcodec_src" },
  1510. .num_parents = 1,
  1511. .ops = &clk_branch_ops,
  1512. .flags = CLK_SET_RATE_PARENT,
  1513. },
  1514. },
  1515. };
  1516. static struct freq_tbl clk_tbl_vpe[] = {
  1517. { 27000000, P_PXO, 1 },
  1518. { 34909000, P_PLL8, 11 },
  1519. { 38400000, P_PLL8, 10 },
  1520. { 64000000, P_PLL8, 6 },
  1521. { 76800000, P_PLL8, 5 },
  1522. { 96000000, P_PLL8, 4 },
  1523. { 100000000, P_PLL2, 8 },
  1524. { 160000000, P_PLL2, 5 },
  1525. { }
  1526. };
  1527. static struct clk_rcg vpe_src = {
  1528. .ns_reg = 0x0118,
  1529. .p = {
  1530. .pre_div_shift = 12,
  1531. .pre_div_width = 4,
  1532. },
  1533. .s = {
  1534. .src_sel_shift = 0,
  1535. .parent_map = mmcc_pxo_pll8_pll2_map,
  1536. },
  1537. .freq_tbl = clk_tbl_vpe,
  1538. .clkr = {
  1539. .enable_reg = 0x0110,
  1540. .enable_mask = BIT(2),
  1541. .hw.init = &(struct clk_init_data){
  1542. .name = "vpe_src",
  1543. .parent_names = mmcc_pxo_pll8_pll2,
  1544. .num_parents = 3,
  1545. .ops = &clk_rcg_ops,
  1546. },
  1547. },
  1548. };
  1549. static struct clk_branch vpe_clk = {
  1550. .halt_reg = 0x01c8,
  1551. .halt_bit = 28,
  1552. .clkr = {
  1553. .enable_reg = 0x0110,
  1554. .enable_mask = BIT(0),
  1555. .hw.init = &(struct clk_init_data){
  1556. .name = "vpe_clk",
  1557. .parent_names = (const char *[]){ "vpe_src" },
  1558. .num_parents = 1,
  1559. .ops = &clk_branch_ops,
  1560. .flags = CLK_SET_RATE_PARENT,
  1561. },
  1562. },
  1563. };
  1564. static struct freq_tbl clk_tbl_vfe[] = {
  1565. { 13960000, P_PLL8, 1, 2, 55 },
  1566. { 27000000, P_PXO, 1, 0, 0 },
  1567. { 36570000, P_PLL8, 1, 2, 21 },
  1568. { 38400000, P_PLL8, 2, 1, 5 },
  1569. { 45180000, P_PLL8, 1, 2, 17 },
  1570. { 48000000, P_PLL8, 2, 1, 4 },
  1571. { 54860000, P_PLL8, 1, 1, 7 },
  1572. { 64000000, P_PLL8, 2, 1, 3 },
  1573. { 76800000, P_PLL8, 1, 1, 5 },
  1574. { 96000000, P_PLL8, 2, 1, 2 },
  1575. { 109710000, P_PLL8, 1, 2, 7 },
  1576. { 128000000, P_PLL8, 1, 1, 3 },
  1577. { 153600000, P_PLL8, 1, 2, 5 },
  1578. { 200000000, P_PLL2, 2, 1, 2 },
  1579. { 228570000, P_PLL2, 1, 2, 7 },
  1580. { 266667000, P_PLL2, 1, 1, 3 },
  1581. { 320000000, P_PLL2, 1, 2, 5 },
  1582. { }
  1583. };
  1584. static struct clk_rcg vfe_src = {
  1585. .ns_reg = 0x0108,
  1586. .mn = {
  1587. .mnctr_en_bit = 5,
  1588. .mnctr_reset_bit = 7,
  1589. .mnctr_mode_shift = 6,
  1590. .n_val_shift = 16,
  1591. .m_val_shift = 8,
  1592. .width = 8,
  1593. },
  1594. .p = {
  1595. .pre_div_shift = 10,
  1596. .pre_div_width = 1,
  1597. },
  1598. .s = {
  1599. .src_sel_shift = 0,
  1600. .parent_map = mmcc_pxo_pll8_pll2_map,
  1601. },
  1602. .freq_tbl = clk_tbl_vfe,
  1603. .clkr = {
  1604. .enable_reg = 0x0104,
  1605. .enable_mask = BIT(2),
  1606. .hw.init = &(struct clk_init_data){
  1607. .name = "vfe_src",
  1608. .parent_names = mmcc_pxo_pll8_pll2,
  1609. .num_parents = 3,
  1610. .ops = &clk_rcg_ops,
  1611. },
  1612. },
  1613. };
  1614. static struct clk_branch vfe_clk = {
  1615. .halt_reg = 0x01cc,
  1616. .halt_bit = 6,
  1617. .clkr = {
  1618. .enable_reg = 0x0104,
  1619. .enable_mask = BIT(0),
  1620. .hw.init = &(struct clk_init_data){
  1621. .name = "vfe_clk",
  1622. .parent_names = (const char *[]){ "vfe_src" },
  1623. .num_parents = 1,
  1624. .ops = &clk_branch_ops,
  1625. .flags = CLK_SET_RATE_PARENT,
  1626. },
  1627. },
  1628. };
  1629. static struct clk_branch vfe_csi_clk = {
  1630. .halt_reg = 0x01cc,
  1631. .halt_bit = 8,
  1632. .clkr = {
  1633. .enable_reg = 0x0104,
  1634. .enable_mask = BIT(12),
  1635. .hw.init = &(struct clk_init_data){
  1636. .parent_names = (const char *[]){ "vfe_src" },
  1637. .num_parents = 1,
  1638. .name = "vfe_csi_clk",
  1639. .ops = &clk_branch_ops,
  1640. .flags = CLK_SET_RATE_PARENT,
  1641. },
  1642. },
  1643. };
  1644. static struct clk_branch gmem_axi_clk = {
  1645. .halt_reg = 0x01d8,
  1646. .halt_bit = 6,
  1647. .clkr = {
  1648. .enable_reg = 0x0018,
  1649. .enable_mask = BIT(24),
  1650. .hw.init = &(struct clk_init_data){
  1651. .name = "gmem_axi_clk",
  1652. .ops = &clk_branch_ops,
  1653. .flags = CLK_IS_ROOT,
  1654. },
  1655. },
  1656. };
  1657. static struct clk_branch ijpeg_axi_clk = {
  1658. .hwcg_reg = 0x0018,
  1659. .hwcg_bit = 11,
  1660. .halt_reg = 0x01d8,
  1661. .halt_bit = 4,
  1662. .clkr = {
  1663. .enable_reg = 0x0018,
  1664. .enable_mask = BIT(21),
  1665. .hw.init = &(struct clk_init_data){
  1666. .name = "ijpeg_axi_clk",
  1667. .ops = &clk_branch_ops,
  1668. .flags = CLK_IS_ROOT,
  1669. },
  1670. },
  1671. };
  1672. static struct clk_branch mmss_imem_axi_clk = {
  1673. .hwcg_reg = 0x0018,
  1674. .hwcg_bit = 15,
  1675. .halt_reg = 0x01d8,
  1676. .halt_bit = 7,
  1677. .clkr = {
  1678. .enable_reg = 0x0018,
  1679. .enable_mask = BIT(22),
  1680. .hw.init = &(struct clk_init_data){
  1681. .name = "mmss_imem_axi_clk",
  1682. .ops = &clk_branch_ops,
  1683. .flags = CLK_IS_ROOT,
  1684. },
  1685. },
  1686. };
  1687. static struct clk_branch jpegd_axi_clk = {
  1688. .halt_reg = 0x01d8,
  1689. .halt_bit = 5,
  1690. .clkr = {
  1691. .enable_reg = 0x0018,
  1692. .enable_mask = BIT(25),
  1693. .hw.init = &(struct clk_init_data){
  1694. .name = "jpegd_axi_clk",
  1695. .ops = &clk_branch_ops,
  1696. .flags = CLK_IS_ROOT,
  1697. },
  1698. },
  1699. };
  1700. static struct clk_branch vcodec_axi_b_clk = {
  1701. .hwcg_reg = 0x0114,
  1702. .hwcg_bit = 22,
  1703. .halt_reg = 0x01e8,
  1704. .halt_bit = 25,
  1705. .clkr = {
  1706. .enable_reg = 0x0114,
  1707. .enable_mask = BIT(23),
  1708. .hw.init = &(struct clk_init_data){
  1709. .name = "vcodec_axi_b_clk",
  1710. .ops = &clk_branch_ops,
  1711. .flags = CLK_IS_ROOT,
  1712. },
  1713. },
  1714. };
  1715. static struct clk_branch vcodec_axi_a_clk = {
  1716. .hwcg_reg = 0x0114,
  1717. .hwcg_bit = 24,
  1718. .halt_reg = 0x01e8,
  1719. .halt_bit = 26,
  1720. .clkr = {
  1721. .enable_reg = 0x0114,
  1722. .enable_mask = BIT(25),
  1723. .hw.init = &(struct clk_init_data){
  1724. .name = "vcodec_axi_a_clk",
  1725. .ops = &clk_branch_ops,
  1726. .flags = CLK_IS_ROOT,
  1727. },
  1728. },
  1729. };
  1730. static struct clk_branch vcodec_axi_clk = {
  1731. .hwcg_reg = 0x0018,
  1732. .hwcg_bit = 13,
  1733. .halt_reg = 0x01d8,
  1734. .halt_bit = 3,
  1735. .clkr = {
  1736. .enable_reg = 0x0018,
  1737. .enable_mask = BIT(19),
  1738. .hw.init = &(struct clk_init_data){
  1739. .name = "vcodec_axi_clk",
  1740. .ops = &clk_branch_ops,
  1741. .flags = CLK_IS_ROOT,
  1742. },
  1743. },
  1744. };
  1745. static struct clk_branch vfe_axi_clk = {
  1746. .halt_reg = 0x01d8,
  1747. .halt_bit = 0,
  1748. .clkr = {
  1749. .enable_reg = 0x0018,
  1750. .enable_mask = BIT(18),
  1751. .hw.init = &(struct clk_init_data){
  1752. .name = "vfe_axi_clk",
  1753. .ops = &clk_branch_ops,
  1754. .flags = CLK_IS_ROOT,
  1755. },
  1756. },
  1757. };
  1758. static struct clk_branch mdp_axi_clk = {
  1759. .hwcg_reg = 0x0018,
  1760. .hwcg_bit = 16,
  1761. .halt_reg = 0x01d8,
  1762. .halt_bit = 8,
  1763. .clkr = {
  1764. .enable_reg = 0x0018,
  1765. .enable_mask = BIT(23),
  1766. .hw.init = &(struct clk_init_data){
  1767. .name = "mdp_axi_clk",
  1768. .ops = &clk_branch_ops,
  1769. .flags = CLK_IS_ROOT,
  1770. },
  1771. },
  1772. };
  1773. static struct clk_branch rot_axi_clk = {
  1774. .hwcg_reg = 0x0020,
  1775. .hwcg_bit = 25,
  1776. .halt_reg = 0x01d8,
  1777. .halt_bit = 2,
  1778. .clkr = {
  1779. .enable_reg = 0x0020,
  1780. .enable_mask = BIT(24),
  1781. .hw.init = &(struct clk_init_data){
  1782. .name = "rot_axi_clk",
  1783. .ops = &clk_branch_ops,
  1784. .flags = CLK_IS_ROOT,
  1785. },
  1786. },
  1787. };
  1788. static struct clk_branch vcap_axi_clk = {
  1789. .halt_reg = 0x0240,
  1790. .halt_bit = 20,
  1791. .hwcg_reg = 0x0244,
  1792. .hwcg_bit = 11,
  1793. .clkr = {
  1794. .enable_reg = 0x0244,
  1795. .enable_mask = BIT(12),
  1796. .hw.init = &(struct clk_init_data){
  1797. .name = "vcap_axi_clk",
  1798. .ops = &clk_branch_ops,
  1799. .flags = CLK_IS_ROOT,
  1800. },
  1801. },
  1802. };
  1803. static struct clk_branch vpe_axi_clk = {
  1804. .hwcg_reg = 0x0020,
  1805. .hwcg_bit = 27,
  1806. .halt_reg = 0x01d8,
  1807. .halt_bit = 1,
  1808. .clkr = {
  1809. .enable_reg = 0x0020,
  1810. .enable_mask = BIT(26),
  1811. .hw.init = &(struct clk_init_data){
  1812. .name = "vpe_axi_clk",
  1813. .ops = &clk_branch_ops,
  1814. .flags = CLK_IS_ROOT,
  1815. },
  1816. },
  1817. };
  1818. static struct clk_branch gfx3d_axi_clk = {
  1819. .hwcg_reg = 0x0244,
  1820. .hwcg_bit = 24,
  1821. .halt_reg = 0x0240,
  1822. .halt_bit = 30,
  1823. .clkr = {
  1824. .enable_reg = 0x0244,
  1825. .enable_mask = BIT(25),
  1826. .hw.init = &(struct clk_init_data){
  1827. .name = "gfx3d_axi_clk",
  1828. .ops = &clk_branch_ops,
  1829. .flags = CLK_IS_ROOT,
  1830. },
  1831. },
  1832. };
  1833. static struct clk_branch amp_ahb_clk = {
  1834. .halt_reg = 0x01dc,
  1835. .halt_bit = 18,
  1836. .clkr = {
  1837. .enable_reg = 0x0008,
  1838. .enable_mask = BIT(24),
  1839. .hw.init = &(struct clk_init_data){
  1840. .name = "amp_ahb_clk",
  1841. .ops = &clk_branch_ops,
  1842. .flags = CLK_IS_ROOT,
  1843. },
  1844. },
  1845. };
  1846. static struct clk_branch csi_ahb_clk = {
  1847. .halt_reg = 0x01dc,
  1848. .halt_bit = 16,
  1849. .clkr = {
  1850. .enable_reg = 0x0008,
  1851. .enable_mask = BIT(7),
  1852. .hw.init = &(struct clk_init_data){
  1853. .name = "csi_ahb_clk",
  1854. .ops = &clk_branch_ops,
  1855. .flags = CLK_IS_ROOT
  1856. },
  1857. },
  1858. };
  1859. static struct clk_branch dsi_m_ahb_clk = {
  1860. .halt_reg = 0x01dc,
  1861. .halt_bit = 19,
  1862. .clkr = {
  1863. .enable_reg = 0x0008,
  1864. .enable_mask = BIT(9),
  1865. .hw.init = &(struct clk_init_data){
  1866. .name = "dsi_m_ahb_clk",
  1867. .ops = &clk_branch_ops,
  1868. .flags = CLK_IS_ROOT,
  1869. },
  1870. },
  1871. };
  1872. static struct clk_branch dsi_s_ahb_clk = {
  1873. .hwcg_reg = 0x0038,
  1874. .hwcg_bit = 20,
  1875. .halt_reg = 0x01dc,
  1876. .halt_bit = 21,
  1877. .clkr = {
  1878. .enable_reg = 0x0008,
  1879. .enable_mask = BIT(18),
  1880. .hw.init = &(struct clk_init_data){
  1881. .name = "dsi_s_ahb_clk",
  1882. .ops = &clk_branch_ops,
  1883. .flags = CLK_IS_ROOT,
  1884. },
  1885. },
  1886. };
  1887. static struct clk_branch dsi2_m_ahb_clk = {
  1888. .halt_reg = 0x01d8,
  1889. .halt_bit = 18,
  1890. .clkr = {
  1891. .enable_reg = 0x0008,
  1892. .enable_mask = BIT(17),
  1893. .hw.init = &(struct clk_init_data){
  1894. .name = "dsi2_m_ahb_clk",
  1895. .ops = &clk_branch_ops,
  1896. .flags = CLK_IS_ROOT
  1897. },
  1898. },
  1899. };
  1900. static struct clk_branch dsi2_s_ahb_clk = {
  1901. .hwcg_reg = 0x0038,
  1902. .hwcg_bit = 15,
  1903. .halt_reg = 0x01dc,
  1904. .halt_bit = 20,
  1905. .clkr = {
  1906. .enable_reg = 0x0008,
  1907. .enable_mask = BIT(22),
  1908. .hw.init = &(struct clk_init_data){
  1909. .name = "dsi2_s_ahb_clk",
  1910. .ops = &clk_branch_ops,
  1911. .flags = CLK_IS_ROOT,
  1912. },
  1913. },
  1914. };
  1915. static struct clk_branch gfx2d0_ahb_clk = {
  1916. .hwcg_reg = 0x0038,
  1917. .hwcg_bit = 28,
  1918. .halt_reg = 0x01dc,
  1919. .halt_bit = 2,
  1920. .clkr = {
  1921. .enable_reg = 0x0008,
  1922. .enable_mask = BIT(19),
  1923. .hw.init = &(struct clk_init_data){
  1924. .name = "gfx2d0_ahb_clk",
  1925. .ops = &clk_branch_ops,
  1926. .flags = CLK_IS_ROOT,
  1927. },
  1928. },
  1929. };
  1930. static struct clk_branch gfx2d1_ahb_clk = {
  1931. .hwcg_reg = 0x0038,
  1932. .hwcg_bit = 29,
  1933. .halt_reg = 0x01dc,
  1934. .halt_bit = 3,
  1935. .clkr = {
  1936. .enable_reg = 0x0008,
  1937. .enable_mask = BIT(2),
  1938. .hw.init = &(struct clk_init_data){
  1939. .name = "gfx2d1_ahb_clk",
  1940. .ops = &clk_branch_ops,
  1941. .flags = CLK_IS_ROOT,
  1942. },
  1943. },
  1944. };
  1945. static struct clk_branch gfx3d_ahb_clk = {
  1946. .hwcg_reg = 0x0038,
  1947. .hwcg_bit = 27,
  1948. .halt_reg = 0x01dc,
  1949. .halt_bit = 4,
  1950. .clkr = {
  1951. .enable_reg = 0x0008,
  1952. .enable_mask = BIT(3),
  1953. .hw.init = &(struct clk_init_data){
  1954. .name = "gfx3d_ahb_clk",
  1955. .ops = &clk_branch_ops,
  1956. .flags = CLK_IS_ROOT,
  1957. },
  1958. },
  1959. };
  1960. static struct clk_branch hdmi_m_ahb_clk = {
  1961. .hwcg_reg = 0x0038,
  1962. .hwcg_bit = 21,
  1963. .halt_reg = 0x01dc,
  1964. .halt_bit = 5,
  1965. .clkr = {
  1966. .enable_reg = 0x0008,
  1967. .enable_mask = BIT(14),
  1968. .hw.init = &(struct clk_init_data){
  1969. .name = "hdmi_m_ahb_clk",
  1970. .ops = &clk_branch_ops,
  1971. .flags = CLK_IS_ROOT,
  1972. },
  1973. },
  1974. };
  1975. static struct clk_branch hdmi_s_ahb_clk = {
  1976. .hwcg_reg = 0x0038,
  1977. .hwcg_bit = 22,
  1978. .halt_reg = 0x01dc,
  1979. .halt_bit = 6,
  1980. .clkr = {
  1981. .enable_reg = 0x0008,
  1982. .enable_mask = BIT(4),
  1983. .hw.init = &(struct clk_init_data){
  1984. .name = "hdmi_s_ahb_clk",
  1985. .ops = &clk_branch_ops,
  1986. .flags = CLK_IS_ROOT,
  1987. },
  1988. },
  1989. };
  1990. static struct clk_branch ijpeg_ahb_clk = {
  1991. .halt_reg = 0x01dc,
  1992. .halt_bit = 9,
  1993. .clkr = {
  1994. .enable_reg = 0x0008,
  1995. .enable_mask = BIT(5),
  1996. .hw.init = &(struct clk_init_data){
  1997. .name = "ijpeg_ahb_clk",
  1998. .ops = &clk_branch_ops,
  1999. .flags = CLK_IS_ROOT
  2000. },
  2001. },
  2002. };
  2003. static struct clk_branch mmss_imem_ahb_clk = {
  2004. .hwcg_reg = 0x0038,
  2005. .hwcg_bit = 12,
  2006. .halt_reg = 0x01dc,
  2007. .halt_bit = 10,
  2008. .clkr = {
  2009. .enable_reg = 0x0008,
  2010. .enable_mask = BIT(6),
  2011. .hw.init = &(struct clk_init_data){
  2012. .name = "mmss_imem_ahb_clk",
  2013. .ops = &clk_branch_ops,
  2014. .flags = CLK_IS_ROOT
  2015. },
  2016. },
  2017. };
  2018. static struct clk_branch jpegd_ahb_clk = {
  2019. .halt_reg = 0x01dc,
  2020. .halt_bit = 7,
  2021. .clkr = {
  2022. .enable_reg = 0x0008,
  2023. .enable_mask = BIT(21),
  2024. .hw.init = &(struct clk_init_data){
  2025. .name = "jpegd_ahb_clk",
  2026. .ops = &clk_branch_ops,
  2027. .flags = CLK_IS_ROOT,
  2028. },
  2029. },
  2030. };
  2031. static struct clk_branch mdp_ahb_clk = {
  2032. .halt_reg = 0x01dc,
  2033. .halt_bit = 11,
  2034. .clkr = {
  2035. .enable_reg = 0x0008,
  2036. .enable_mask = BIT(10),
  2037. .hw.init = &(struct clk_init_data){
  2038. .name = "mdp_ahb_clk",
  2039. .ops = &clk_branch_ops,
  2040. .flags = CLK_IS_ROOT,
  2041. },
  2042. },
  2043. };
  2044. static struct clk_branch rot_ahb_clk = {
  2045. .halt_reg = 0x01dc,
  2046. .halt_bit = 13,
  2047. .clkr = {
  2048. .enable_reg = 0x0008,
  2049. .enable_mask = BIT(12),
  2050. .hw.init = &(struct clk_init_data){
  2051. .name = "rot_ahb_clk",
  2052. .ops = &clk_branch_ops,
  2053. .flags = CLK_IS_ROOT
  2054. },
  2055. },
  2056. };
  2057. static struct clk_branch smmu_ahb_clk = {
  2058. .hwcg_reg = 0x0008,
  2059. .hwcg_bit = 26,
  2060. .halt_reg = 0x01dc,
  2061. .halt_bit = 22,
  2062. .clkr = {
  2063. .enable_reg = 0x0008,
  2064. .enable_mask = BIT(15),
  2065. .hw.init = &(struct clk_init_data){
  2066. .name = "smmu_ahb_clk",
  2067. .ops = &clk_branch_ops,
  2068. .flags = CLK_IS_ROOT,
  2069. },
  2070. },
  2071. };
  2072. static struct clk_branch tv_enc_ahb_clk = {
  2073. .halt_reg = 0x01dc,
  2074. .halt_bit = 23,
  2075. .clkr = {
  2076. .enable_reg = 0x0008,
  2077. .enable_mask = BIT(25),
  2078. .hw.init = &(struct clk_init_data){
  2079. .name = "tv_enc_ahb_clk",
  2080. .ops = &clk_branch_ops,
  2081. .flags = CLK_IS_ROOT,
  2082. },
  2083. },
  2084. };
  2085. static struct clk_branch vcap_ahb_clk = {
  2086. .halt_reg = 0x0240,
  2087. .halt_bit = 23,
  2088. .clkr = {
  2089. .enable_reg = 0x0248,
  2090. .enable_mask = BIT(1),
  2091. .hw.init = &(struct clk_init_data){
  2092. .name = "vcap_ahb_clk",
  2093. .ops = &clk_branch_ops,
  2094. .flags = CLK_IS_ROOT,
  2095. },
  2096. },
  2097. };
  2098. static struct clk_branch vcodec_ahb_clk = {
  2099. .hwcg_reg = 0x0038,
  2100. .hwcg_bit = 26,
  2101. .halt_reg = 0x01dc,
  2102. .halt_bit = 12,
  2103. .clkr = {
  2104. .enable_reg = 0x0008,
  2105. .enable_mask = BIT(11),
  2106. .hw.init = &(struct clk_init_data){
  2107. .name = "vcodec_ahb_clk",
  2108. .ops = &clk_branch_ops,
  2109. .flags = CLK_IS_ROOT,
  2110. },
  2111. },
  2112. };
  2113. static struct clk_branch vfe_ahb_clk = {
  2114. .halt_reg = 0x01dc,
  2115. .halt_bit = 14,
  2116. .clkr = {
  2117. .enable_reg = 0x0008,
  2118. .enable_mask = BIT(13),
  2119. .hw.init = &(struct clk_init_data){
  2120. .name = "vfe_ahb_clk",
  2121. .ops = &clk_branch_ops,
  2122. .flags = CLK_IS_ROOT,
  2123. },
  2124. },
  2125. };
  2126. static struct clk_branch vpe_ahb_clk = {
  2127. .halt_reg = 0x01dc,
  2128. .halt_bit = 15,
  2129. .clkr = {
  2130. .enable_reg = 0x0008,
  2131. .enable_mask = BIT(16),
  2132. .hw.init = &(struct clk_init_data){
  2133. .name = "vpe_ahb_clk",
  2134. .ops = &clk_branch_ops,
  2135. .flags = CLK_IS_ROOT,
  2136. },
  2137. },
  2138. };
  2139. static struct clk_regmap *mmcc_msm8960_clks[] = {
  2140. [TV_ENC_AHB_CLK] = &tv_enc_ahb_clk.clkr,
  2141. [AMP_AHB_CLK] = &amp_ahb_clk.clkr,
  2142. [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr,
  2143. [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr,
  2144. [GFX2D0_AHB_CLK] = &gfx2d0_ahb_clk.clkr,
  2145. [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr,
  2146. [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr,
  2147. [VPE_AHB_CLK] = &vpe_ahb_clk.clkr,
  2148. [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr,
  2149. [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr,
  2150. [VFE_AHB_CLK] = &vfe_ahb_clk.clkr,
  2151. [ROT_AHB_CLK] = &rot_ahb_clk.clkr,
  2152. [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr,
  2153. [MDP_AHB_CLK] = &mdp_ahb_clk.clkr,
  2154. [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr,
  2155. [CSI_AHB_CLK] = &csi_ahb_clk.clkr,
  2156. [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr,
  2157. [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr,
  2158. [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr,
  2159. [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr,
  2160. [GFX2D1_AHB_CLK] = &gfx2d1_ahb_clk.clkr,
  2161. [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr,
  2162. [GMEM_AXI_CLK] = &gmem_axi_clk.clkr,
  2163. [MDP_AXI_CLK] = &mdp_axi_clk.clkr,
  2164. [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr,
  2165. [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr,
  2166. [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr,
  2167. [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr,
  2168. [VFE_AXI_CLK] = &vfe_axi_clk.clkr,
  2169. [VPE_AXI_CLK] = &vpe_axi_clk.clkr,
  2170. [ROT_AXI_CLK] = &rot_axi_clk.clkr,
  2171. [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr,
  2172. [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr,
  2173. [CSI0_SRC] = &csi0_src.clkr,
  2174. [CSI0_CLK] = &csi0_clk.clkr,
  2175. [CSI0_PHY_CLK] = &csi0_phy_clk.clkr,
  2176. [CSI1_SRC] = &csi1_src.clkr,
  2177. [CSI1_CLK] = &csi1_clk.clkr,
  2178. [CSI1_PHY_CLK] = &csi1_phy_clk.clkr,
  2179. [CSI2_SRC] = &csi2_src.clkr,
  2180. [CSI2_CLK] = &csi2_clk.clkr,
  2181. [CSI2_PHY_CLK] = &csi2_phy_clk.clkr,
  2182. [CSI_PIX_CLK] = &csi_pix_clk.clkr,
  2183. [CSI_RDI_CLK] = &csi_rdi_clk.clkr,
  2184. [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr,
  2185. [HDMI_APP_CLK] = &hdmi_app_clk.clkr,
  2186. [CSI_PIX1_CLK] = &csi_pix1_clk.clkr,
  2187. [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr,
  2188. [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr,
  2189. [GFX2D0_SRC] = &gfx2d0_src.clkr,
  2190. [GFX2D0_CLK] = &gfx2d0_clk.clkr,
  2191. [GFX2D1_SRC] = &gfx2d1_src.clkr,
  2192. [GFX2D1_CLK] = &gfx2d1_clk.clkr,
  2193. [GFX3D_SRC] = &gfx3d_src.clkr,
  2194. [GFX3D_CLK] = &gfx3d_clk.clkr,
  2195. [IJPEG_SRC] = &ijpeg_src.clkr,
  2196. [IJPEG_CLK] = &ijpeg_clk.clkr,
  2197. [JPEGD_SRC] = &jpegd_src.clkr,
  2198. [JPEGD_CLK] = &jpegd_clk.clkr,
  2199. [MDP_SRC] = &mdp_src.clkr,
  2200. [MDP_CLK] = &mdp_clk.clkr,
  2201. [MDP_LUT_CLK] = &mdp_lut_clk.clkr,
  2202. [ROT_SRC] = &rot_src.clkr,
  2203. [ROT_CLK] = &rot_clk.clkr,
  2204. [TV_ENC_CLK] = &tv_enc_clk.clkr,
  2205. [TV_DAC_CLK] = &tv_dac_clk.clkr,
  2206. [HDMI_TV_CLK] = &hdmi_tv_clk.clkr,
  2207. [MDP_TV_CLK] = &mdp_tv_clk.clkr,
  2208. [TV_SRC] = &tv_src.clkr,
  2209. [VCODEC_SRC] = &vcodec_src.clkr,
  2210. [VCODEC_CLK] = &vcodec_clk.clkr,
  2211. [VFE_SRC] = &vfe_src.clkr,
  2212. [VFE_CLK] = &vfe_clk.clkr,
  2213. [VFE_CSI_CLK] = &vfe_csi_clk.clkr,
  2214. [VPE_SRC] = &vpe_src.clkr,
  2215. [VPE_CLK] = &vpe_clk.clkr,
  2216. [CAMCLK0_SRC] = &camclk0_src.clkr,
  2217. [CAMCLK0_CLK] = &camclk0_clk.clkr,
  2218. [CAMCLK1_SRC] = &camclk1_src.clkr,
  2219. [CAMCLK1_CLK] = &camclk1_clk.clkr,
  2220. [CAMCLK2_SRC] = &camclk2_src.clkr,
  2221. [CAMCLK2_CLK] = &camclk2_clk.clkr,
  2222. [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr,
  2223. [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr,
  2224. [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr,
  2225. [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr,
  2226. [PLL2] = &pll2.clkr,
  2227. };
  2228. static const struct qcom_reset_map mmcc_msm8960_resets[] = {
  2229. [VPE_AXI_RESET] = { 0x0208, 15 },
  2230. [IJPEG_AXI_RESET] = { 0x0208, 14 },
  2231. [MPD_AXI_RESET] = { 0x0208, 13 },
  2232. [VFE_AXI_RESET] = { 0x0208, 9 },
  2233. [SP_AXI_RESET] = { 0x0208, 8 },
  2234. [VCODEC_AXI_RESET] = { 0x0208, 7 },
  2235. [ROT_AXI_RESET] = { 0x0208, 6 },
  2236. [VCODEC_AXI_A_RESET] = { 0x0208, 5 },
  2237. [VCODEC_AXI_B_RESET] = { 0x0208, 4 },
  2238. [FAB_S3_AXI_RESET] = { 0x0208, 3 },
  2239. [FAB_S2_AXI_RESET] = { 0x0208, 2 },
  2240. [FAB_S1_AXI_RESET] = { 0x0208, 1 },
  2241. [FAB_S0_AXI_RESET] = { 0x0208 },
  2242. [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 },
  2243. [SMMU_VPE_AHB_RESET] = { 0x020c, 30 },
  2244. [SMMU_VFE_AHB_RESET] = { 0x020c, 29 },
  2245. [SMMU_ROT_AHB_RESET] = { 0x020c, 28 },
  2246. [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 },
  2247. [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 },
  2248. [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 },
  2249. [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 },
  2250. [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 },
  2251. [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 },
  2252. [SMMU_GFX2D0_AHB_RESET] = { 0x020c, 21 },
  2253. [SMMU_GFX2D1_AHB_RESET] = { 0x020c, 20 },
  2254. [APU_AHB_RESET] = { 0x020c, 18 },
  2255. [CSI_AHB_RESET] = { 0x020c, 17 },
  2256. [TV_ENC_AHB_RESET] = { 0x020c, 15 },
  2257. [VPE_AHB_RESET] = { 0x020c, 14 },
  2258. [FABRIC_AHB_RESET] = { 0x020c, 13 },
  2259. [GFX2D0_AHB_RESET] = { 0x020c, 12 },
  2260. [GFX2D1_AHB_RESET] = { 0x020c, 11 },
  2261. [GFX3D_AHB_RESET] = { 0x020c, 10 },
  2262. [HDMI_AHB_RESET] = { 0x020c, 9 },
  2263. [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 },
  2264. [IJPEG_AHB_RESET] = { 0x020c, 7 },
  2265. [DSI_M_AHB_RESET] = { 0x020c, 6 },
  2266. [DSI_S_AHB_RESET] = { 0x020c, 5 },
  2267. [JPEGD_AHB_RESET] = { 0x020c, 4 },
  2268. [MDP_AHB_RESET] = { 0x020c, 3 },
  2269. [ROT_AHB_RESET] = { 0x020c, 2 },
  2270. [VCODEC_AHB_RESET] = { 0x020c, 1 },
  2271. [VFE_AHB_RESET] = { 0x020c, 0 },
  2272. [DSI2_M_AHB_RESET] = { 0x0210, 31 },
  2273. [DSI2_S_AHB_RESET] = { 0x0210, 30 },
  2274. [CSIPHY2_RESET] = { 0x0210, 29 },
  2275. [CSI_PIX1_RESET] = { 0x0210, 28 },
  2276. [CSIPHY0_RESET] = { 0x0210, 27 },
  2277. [CSIPHY1_RESET] = { 0x0210, 26 },
  2278. [DSI2_RESET] = { 0x0210, 25 },
  2279. [VFE_CSI_RESET] = { 0x0210, 24 },
  2280. [MDP_RESET] = { 0x0210, 21 },
  2281. [AMP_RESET] = { 0x0210, 20 },
  2282. [JPEGD_RESET] = { 0x0210, 19 },
  2283. [CSI1_RESET] = { 0x0210, 18 },
  2284. [VPE_RESET] = { 0x0210, 17 },
  2285. [MMSS_FABRIC_RESET] = { 0x0210, 16 },
  2286. [VFE_RESET] = { 0x0210, 15 },
  2287. [GFX2D0_RESET] = { 0x0210, 14 },
  2288. [GFX2D1_RESET] = { 0x0210, 13 },
  2289. [GFX3D_RESET] = { 0x0210, 12 },
  2290. [HDMI_RESET] = { 0x0210, 11 },
  2291. [MMSS_IMEM_RESET] = { 0x0210, 10 },
  2292. [IJPEG_RESET] = { 0x0210, 9 },
  2293. [CSI0_RESET] = { 0x0210, 8 },
  2294. [DSI_RESET] = { 0x0210, 7 },
  2295. [VCODEC_RESET] = { 0x0210, 6 },
  2296. [MDP_TV_RESET] = { 0x0210, 4 },
  2297. [MDP_VSYNC_RESET] = { 0x0210, 3 },
  2298. [ROT_RESET] = { 0x0210, 2 },
  2299. [TV_HDMI_RESET] = { 0x0210, 1 },
  2300. [TV_ENC_RESET] = { 0x0210 },
  2301. [CSI2_RESET] = { 0x0214, 2 },
  2302. [CSI_RDI1_RESET] = { 0x0214, 1 },
  2303. [CSI_RDI2_RESET] = { 0x0214 },
  2304. };
  2305. static struct clk_regmap *mmcc_apq8064_clks[] = {
  2306. [AMP_AHB_CLK] = &amp_ahb_clk.clkr,
  2307. [DSI2_S_AHB_CLK] = &dsi2_s_ahb_clk.clkr,
  2308. [JPEGD_AHB_CLK] = &jpegd_ahb_clk.clkr,
  2309. [DSI_S_AHB_CLK] = &dsi_s_ahb_clk.clkr,
  2310. [DSI2_M_AHB_CLK] = &dsi2_m_ahb_clk.clkr,
  2311. [VPE_AHB_CLK] = &vpe_ahb_clk.clkr,
  2312. [SMMU_AHB_CLK] = &smmu_ahb_clk.clkr,
  2313. [HDMI_M_AHB_CLK] = &hdmi_m_ahb_clk.clkr,
  2314. [VFE_AHB_CLK] = &vfe_ahb_clk.clkr,
  2315. [ROT_AHB_CLK] = &rot_ahb_clk.clkr,
  2316. [VCODEC_AHB_CLK] = &vcodec_ahb_clk.clkr,
  2317. [MDP_AHB_CLK] = &mdp_ahb_clk.clkr,
  2318. [DSI_M_AHB_CLK] = &dsi_m_ahb_clk.clkr,
  2319. [CSI_AHB_CLK] = &csi_ahb_clk.clkr,
  2320. [MMSS_IMEM_AHB_CLK] = &mmss_imem_ahb_clk.clkr,
  2321. [IJPEG_AHB_CLK] = &ijpeg_ahb_clk.clkr,
  2322. [HDMI_S_AHB_CLK] = &hdmi_s_ahb_clk.clkr,
  2323. [GFX3D_AHB_CLK] = &gfx3d_ahb_clk.clkr,
  2324. [JPEGD_AXI_CLK] = &jpegd_axi_clk.clkr,
  2325. [GMEM_AXI_CLK] = &gmem_axi_clk.clkr,
  2326. [MDP_AXI_CLK] = &mdp_axi_clk.clkr,
  2327. [MMSS_IMEM_AXI_CLK] = &mmss_imem_axi_clk.clkr,
  2328. [IJPEG_AXI_CLK] = &ijpeg_axi_clk.clkr,
  2329. [GFX3D_AXI_CLK] = &gfx3d_axi_clk.clkr,
  2330. [VCODEC_AXI_CLK] = &vcodec_axi_clk.clkr,
  2331. [VFE_AXI_CLK] = &vfe_axi_clk.clkr,
  2332. [VPE_AXI_CLK] = &vpe_axi_clk.clkr,
  2333. [ROT_AXI_CLK] = &rot_axi_clk.clkr,
  2334. [VCODEC_AXI_A_CLK] = &vcodec_axi_a_clk.clkr,
  2335. [VCODEC_AXI_B_CLK] = &vcodec_axi_b_clk.clkr,
  2336. [CSI0_SRC] = &csi0_src.clkr,
  2337. [CSI0_CLK] = &csi0_clk.clkr,
  2338. [CSI0_PHY_CLK] = &csi0_phy_clk.clkr,
  2339. [CSI1_SRC] = &csi1_src.clkr,
  2340. [CSI1_CLK] = &csi1_clk.clkr,
  2341. [CSI1_PHY_CLK] = &csi1_phy_clk.clkr,
  2342. [CSI2_SRC] = &csi2_src.clkr,
  2343. [CSI2_CLK] = &csi2_clk.clkr,
  2344. [CSI2_PHY_CLK] = &csi2_phy_clk.clkr,
  2345. [CSI_PIX_CLK] = &csi_pix_clk.clkr,
  2346. [CSI_RDI_CLK] = &csi_rdi_clk.clkr,
  2347. [MDP_VSYNC_CLK] = &mdp_vsync_clk.clkr,
  2348. [HDMI_APP_CLK] = &hdmi_app_clk.clkr,
  2349. [CSI_PIX1_CLK] = &csi_pix1_clk.clkr,
  2350. [CSI_RDI2_CLK] = &csi_rdi2_clk.clkr,
  2351. [CSI_RDI1_CLK] = &csi_rdi1_clk.clkr,
  2352. [GFX3D_SRC] = &gfx3d_src.clkr,
  2353. [GFX3D_CLK] = &gfx3d_clk.clkr,
  2354. [IJPEG_SRC] = &ijpeg_src.clkr,
  2355. [IJPEG_CLK] = &ijpeg_clk.clkr,
  2356. [JPEGD_SRC] = &jpegd_src.clkr,
  2357. [JPEGD_CLK] = &jpegd_clk.clkr,
  2358. [MDP_SRC] = &mdp_src.clkr,
  2359. [MDP_CLK] = &mdp_clk.clkr,
  2360. [MDP_LUT_CLK] = &mdp_lut_clk.clkr,
  2361. [ROT_SRC] = &rot_src.clkr,
  2362. [ROT_CLK] = &rot_clk.clkr,
  2363. [TV_DAC_CLK] = &tv_dac_clk.clkr,
  2364. [HDMI_TV_CLK] = &hdmi_tv_clk.clkr,
  2365. [MDP_TV_CLK] = &mdp_tv_clk.clkr,
  2366. [TV_SRC] = &tv_src.clkr,
  2367. [VCODEC_SRC] = &vcodec_src.clkr,
  2368. [VCODEC_CLK] = &vcodec_clk.clkr,
  2369. [VFE_SRC] = &vfe_src.clkr,
  2370. [VFE_CLK] = &vfe_clk.clkr,
  2371. [VFE_CSI_CLK] = &vfe_csi_clk.clkr,
  2372. [VPE_SRC] = &vpe_src.clkr,
  2373. [VPE_CLK] = &vpe_clk.clkr,
  2374. [CAMCLK0_SRC] = &camclk0_src.clkr,
  2375. [CAMCLK0_CLK] = &camclk0_clk.clkr,
  2376. [CAMCLK1_SRC] = &camclk1_src.clkr,
  2377. [CAMCLK1_CLK] = &camclk1_clk.clkr,
  2378. [CAMCLK2_SRC] = &camclk2_src.clkr,
  2379. [CAMCLK2_CLK] = &camclk2_clk.clkr,
  2380. [CSIPHYTIMER_SRC] = &csiphytimer_src.clkr,
  2381. [CSIPHY2_TIMER_CLK] = &csiphy2_timer_clk.clkr,
  2382. [CSIPHY1_TIMER_CLK] = &csiphy1_timer_clk.clkr,
  2383. [CSIPHY0_TIMER_CLK] = &csiphy0_timer_clk.clkr,
  2384. [PLL2] = &pll2.clkr,
  2385. [RGB_TV_CLK] = &rgb_tv_clk.clkr,
  2386. [NPL_TV_CLK] = &npl_tv_clk.clkr,
  2387. [VCAP_AHB_CLK] = &vcap_ahb_clk.clkr,
  2388. [VCAP_AXI_CLK] = &vcap_axi_clk.clkr,
  2389. [VCAP_SRC] = &vcap_src.clkr,
  2390. [VCAP_CLK] = &vcap_clk.clkr,
  2391. [VCAP_NPL_CLK] = &vcap_npl_clk.clkr,
  2392. [PLL15] = &pll15.clkr,
  2393. };
  2394. static const struct qcom_reset_map mmcc_apq8064_resets[] = {
  2395. [GFX3D_AXI_RESET] = { 0x0208, 17 },
  2396. [VCAP_AXI_RESET] = { 0x0208, 16 },
  2397. [VPE_AXI_RESET] = { 0x0208, 15 },
  2398. [IJPEG_AXI_RESET] = { 0x0208, 14 },
  2399. [MPD_AXI_RESET] = { 0x0208, 13 },
  2400. [VFE_AXI_RESET] = { 0x0208, 9 },
  2401. [SP_AXI_RESET] = { 0x0208, 8 },
  2402. [VCODEC_AXI_RESET] = { 0x0208, 7 },
  2403. [ROT_AXI_RESET] = { 0x0208, 6 },
  2404. [VCODEC_AXI_A_RESET] = { 0x0208, 5 },
  2405. [VCODEC_AXI_B_RESET] = { 0x0208, 4 },
  2406. [FAB_S3_AXI_RESET] = { 0x0208, 3 },
  2407. [FAB_S2_AXI_RESET] = { 0x0208, 2 },
  2408. [FAB_S1_AXI_RESET] = { 0x0208, 1 },
  2409. [FAB_S0_AXI_RESET] = { 0x0208 },
  2410. [SMMU_GFX3D_ABH_RESET] = { 0x020c, 31 },
  2411. [SMMU_VPE_AHB_RESET] = { 0x020c, 30 },
  2412. [SMMU_VFE_AHB_RESET] = { 0x020c, 29 },
  2413. [SMMU_ROT_AHB_RESET] = { 0x020c, 28 },
  2414. [SMMU_VCODEC_B_AHB_RESET] = { 0x020c, 27 },
  2415. [SMMU_VCODEC_A_AHB_RESET] = { 0x020c, 26 },
  2416. [SMMU_MDP1_AHB_RESET] = { 0x020c, 25 },
  2417. [SMMU_MDP0_AHB_RESET] = { 0x020c, 24 },
  2418. [SMMU_JPEGD_AHB_RESET] = { 0x020c, 23 },
  2419. [SMMU_IJPEG_AHB_RESET] = { 0x020c, 22 },
  2420. [APU_AHB_RESET] = { 0x020c, 18 },
  2421. [CSI_AHB_RESET] = { 0x020c, 17 },
  2422. [TV_ENC_AHB_RESET] = { 0x020c, 15 },
  2423. [VPE_AHB_RESET] = { 0x020c, 14 },
  2424. [FABRIC_AHB_RESET] = { 0x020c, 13 },
  2425. [GFX3D_AHB_RESET] = { 0x020c, 10 },
  2426. [HDMI_AHB_RESET] = { 0x020c, 9 },
  2427. [MSSS_IMEM_AHB_RESET] = { 0x020c, 8 },
  2428. [IJPEG_AHB_RESET] = { 0x020c, 7 },
  2429. [DSI_M_AHB_RESET] = { 0x020c, 6 },
  2430. [DSI_S_AHB_RESET] = { 0x020c, 5 },
  2431. [JPEGD_AHB_RESET] = { 0x020c, 4 },
  2432. [MDP_AHB_RESET] = { 0x020c, 3 },
  2433. [ROT_AHB_RESET] = { 0x020c, 2 },
  2434. [VCODEC_AHB_RESET] = { 0x020c, 1 },
  2435. [VFE_AHB_RESET] = { 0x020c, 0 },
  2436. [SMMU_VCAP_AHB_RESET] = { 0x0200, 3 },
  2437. [VCAP_AHB_RESET] = { 0x0200, 2 },
  2438. [DSI2_M_AHB_RESET] = { 0x0200, 1 },
  2439. [DSI2_S_AHB_RESET] = { 0x0200, 0 },
  2440. [CSIPHY2_RESET] = { 0x0210, 31 },
  2441. [CSI_PIX1_RESET] = { 0x0210, 30 },
  2442. [CSIPHY0_RESET] = { 0x0210, 29 },
  2443. [CSIPHY1_RESET] = { 0x0210, 28 },
  2444. [CSI_RDI_RESET] = { 0x0210, 27 },
  2445. [CSI_PIX_RESET] = { 0x0210, 26 },
  2446. [DSI2_RESET] = { 0x0210, 25 },
  2447. [VFE_CSI_RESET] = { 0x0210, 24 },
  2448. [MDP_RESET] = { 0x0210, 21 },
  2449. [AMP_RESET] = { 0x0210, 20 },
  2450. [JPEGD_RESET] = { 0x0210, 19 },
  2451. [CSI1_RESET] = { 0x0210, 18 },
  2452. [VPE_RESET] = { 0x0210, 17 },
  2453. [MMSS_FABRIC_RESET] = { 0x0210, 16 },
  2454. [VFE_RESET] = { 0x0210, 15 },
  2455. [GFX3D_RESET] = { 0x0210, 12 },
  2456. [HDMI_RESET] = { 0x0210, 11 },
  2457. [MMSS_IMEM_RESET] = { 0x0210, 10 },
  2458. [IJPEG_RESET] = { 0x0210, 9 },
  2459. [CSI0_RESET] = { 0x0210, 8 },
  2460. [DSI_RESET] = { 0x0210, 7 },
  2461. [VCODEC_RESET] = { 0x0210, 6 },
  2462. [MDP_TV_RESET] = { 0x0210, 4 },
  2463. [MDP_VSYNC_RESET] = { 0x0210, 3 },
  2464. [ROT_RESET] = { 0x0210, 2 },
  2465. [TV_HDMI_RESET] = { 0x0210, 1 },
  2466. [VCAP_NPL_RESET] = { 0x0214, 4 },
  2467. [VCAP_RESET] = { 0x0214, 3 },
  2468. [CSI2_RESET] = { 0x0214, 2 },
  2469. [CSI_RDI1_RESET] = { 0x0214, 1 },
  2470. [CSI_RDI2_RESET] = { 0x0214 },
  2471. };
  2472. static const struct regmap_config mmcc_msm8960_regmap_config = {
  2473. .reg_bits = 32,
  2474. .reg_stride = 4,
  2475. .val_bits = 32,
  2476. .max_register = 0x334,
  2477. .fast_io = true,
  2478. };
  2479. static const struct regmap_config mmcc_apq8064_regmap_config = {
  2480. .reg_bits = 32,
  2481. .reg_stride = 4,
  2482. .val_bits = 32,
  2483. .max_register = 0x350,
  2484. .fast_io = true,
  2485. };
  2486. static const struct qcom_cc_desc mmcc_msm8960_desc = {
  2487. .config = &mmcc_msm8960_regmap_config,
  2488. .clks = mmcc_msm8960_clks,
  2489. .num_clks = ARRAY_SIZE(mmcc_msm8960_clks),
  2490. .resets = mmcc_msm8960_resets,
  2491. .num_resets = ARRAY_SIZE(mmcc_msm8960_resets),
  2492. };
  2493. static const struct qcom_cc_desc mmcc_apq8064_desc = {
  2494. .config = &mmcc_apq8064_regmap_config,
  2495. .clks = mmcc_apq8064_clks,
  2496. .num_clks = ARRAY_SIZE(mmcc_apq8064_clks),
  2497. .resets = mmcc_apq8064_resets,
  2498. .num_resets = ARRAY_SIZE(mmcc_apq8064_resets),
  2499. };
  2500. static const struct of_device_id mmcc_msm8960_match_table[] = {
  2501. { .compatible = "qcom,mmcc-msm8960", .data = &mmcc_msm8960_desc },
  2502. { .compatible = "qcom,mmcc-apq8064", .data = &mmcc_apq8064_desc },
  2503. { }
  2504. };
  2505. MODULE_DEVICE_TABLE(of, mmcc_msm8960_match_table);
  2506. static int mmcc_msm8960_probe(struct platform_device *pdev)
  2507. {
  2508. const struct of_device_id *match;
  2509. struct regmap *regmap;
  2510. bool is_8064;
  2511. struct device *dev = &pdev->dev;
  2512. match = of_match_device(mmcc_msm8960_match_table, dev);
  2513. if (!match)
  2514. return -EINVAL;
  2515. is_8064 = of_device_is_compatible(dev->of_node, "qcom,mmcc-apq8064");
  2516. if (is_8064) {
  2517. gfx3d_src.freq_tbl = clk_tbl_gfx3d_8064;
  2518. gfx3d_src.clkr.hw.init = &gfx3d_8064_init;
  2519. gfx3d_src.s[0].parent_map = mmcc_pxo_pll8_pll2_pll15_map;
  2520. gfx3d_src.s[1].parent_map = mmcc_pxo_pll8_pll2_pll15_map;
  2521. }
  2522. regmap = qcom_cc_map(pdev, match->data);
  2523. if (IS_ERR(regmap))
  2524. return PTR_ERR(regmap);
  2525. clk_pll_configure_sr(&pll15, regmap, &pll15_config, false);
  2526. return qcom_cc_really_probe(pdev, match->data, regmap);
  2527. }
  2528. static int mmcc_msm8960_remove(struct platform_device *pdev)
  2529. {
  2530. qcom_cc_remove(pdev);
  2531. return 0;
  2532. }
  2533. static struct platform_driver mmcc_msm8960_driver = {
  2534. .probe = mmcc_msm8960_probe,
  2535. .remove = mmcc_msm8960_remove,
  2536. .driver = {
  2537. .name = "mmcc-msm8960",
  2538. .of_match_table = mmcc_msm8960_match_table,
  2539. },
  2540. };
  2541. module_platform_driver(mmcc_msm8960_driver);
  2542. MODULE_DESCRIPTION("QCOM MMCC MSM8960 Driver");
  2543. MODULE_LICENSE("GPL v2");
  2544. MODULE_ALIAS("platform:mmcc-msm8960");