emulate.c 141 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include <asm/debugreg.h>
  28. #include "x86.h"
  29. #include "tss.h"
  30. /*
  31. * Operand types
  32. */
  33. #define OpNone 0ull
  34. #define OpImplicit 1ull /* No generic decode */
  35. #define OpReg 2ull /* Register */
  36. #define OpMem 3ull /* Memory */
  37. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  38. #define OpDI 5ull /* ES:DI/EDI/RDI */
  39. #define OpMem64 6ull /* Memory, 64-bit */
  40. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  41. #define OpDX 8ull /* DX register */
  42. #define OpCL 9ull /* CL register (for shifts) */
  43. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  44. #define OpOne 11ull /* Implied 1 */
  45. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  46. #define OpMem16 13ull /* Memory operand (16-bit). */
  47. #define OpMem32 14ull /* Memory operand (32-bit). */
  48. #define OpImmU 15ull /* Immediate operand, zero extended */
  49. #define OpSI 16ull /* SI/ESI/RSI */
  50. #define OpImmFAddr 17ull /* Immediate far address */
  51. #define OpMemFAddr 18ull /* Far address in memory */
  52. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  53. #define OpES 20ull /* ES */
  54. #define OpCS 21ull /* CS */
  55. #define OpSS 22ull /* SS */
  56. #define OpDS 23ull /* DS */
  57. #define OpFS 24ull /* FS */
  58. #define OpGS 25ull /* GS */
  59. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  60. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  61. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  62. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  63. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  64. #define OpBits 5 /* Width of operand field */
  65. #define OpMask ((1ull << OpBits) - 1)
  66. /*
  67. * Opcode effective-address decode tables.
  68. * Note that we only emulate instructions that have at least one memory
  69. * operand (excluding implicit stack references). We assume that stack
  70. * references and instruction fetches will never occur in special memory
  71. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  72. * not be handled.
  73. */
  74. /* Operand sizes: 8-bit operands or specified/overridden size. */
  75. #define ByteOp (1<<0) /* 8-bit operands. */
  76. /* Destination operand type. */
  77. #define DstShift 1
  78. #define ImplicitOps (OpImplicit << DstShift)
  79. #define DstReg (OpReg << DstShift)
  80. #define DstMem (OpMem << DstShift)
  81. #define DstAcc (OpAcc << DstShift)
  82. #define DstDI (OpDI << DstShift)
  83. #define DstMem64 (OpMem64 << DstShift)
  84. #define DstMem16 (OpMem16 << DstShift)
  85. #define DstImmUByte (OpImmUByte << DstShift)
  86. #define DstDX (OpDX << DstShift)
  87. #define DstAccLo (OpAccLo << DstShift)
  88. #define DstMask (OpMask << DstShift)
  89. /* Source operand type. */
  90. #define SrcShift 6
  91. #define SrcNone (OpNone << SrcShift)
  92. #define SrcReg (OpReg << SrcShift)
  93. #define SrcMem (OpMem << SrcShift)
  94. #define SrcMem16 (OpMem16 << SrcShift)
  95. #define SrcMem32 (OpMem32 << SrcShift)
  96. #define SrcImm (OpImm << SrcShift)
  97. #define SrcImmByte (OpImmByte << SrcShift)
  98. #define SrcOne (OpOne << SrcShift)
  99. #define SrcImmUByte (OpImmUByte << SrcShift)
  100. #define SrcImmU (OpImmU << SrcShift)
  101. #define SrcSI (OpSI << SrcShift)
  102. #define SrcXLat (OpXLat << SrcShift)
  103. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  104. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  105. #define SrcAcc (OpAcc << SrcShift)
  106. #define SrcImmU16 (OpImmU16 << SrcShift)
  107. #define SrcImm64 (OpImm64 << SrcShift)
  108. #define SrcDX (OpDX << SrcShift)
  109. #define SrcMem8 (OpMem8 << SrcShift)
  110. #define SrcAccHi (OpAccHi << SrcShift)
  111. #define SrcMask (OpMask << SrcShift)
  112. #define BitOp (1<<11)
  113. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  114. #define String (1<<13) /* String instruction (rep capable) */
  115. #define Stack (1<<14) /* Stack instruction (push/pop) */
  116. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  117. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  118. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  119. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  120. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  121. #define Escape (5<<15) /* Escape to coprocessor instruction */
  122. #define InstrDual (6<<15) /* Alternate instruction decoding of mod == 3 */
  123. #define ModeDual (7<<15) /* Different instruction for 32/64 bit */
  124. #define Sse (1<<18) /* SSE Vector instruction */
  125. /* Generic ModRM decode. */
  126. #define ModRM (1<<19)
  127. /* Destination is only written; never read. */
  128. #define Mov (1<<20)
  129. /* Misc flags */
  130. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  131. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  132. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  133. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  134. #define Undefined (1<<25) /* No Such Instruction */
  135. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  136. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  137. #define No64 (1<<28)
  138. #define PageTable (1 << 29) /* instruction used to write page table */
  139. #define NotImpl (1 << 30) /* instruction is not implemented */
  140. /* Source 2 operand type */
  141. #define Src2Shift (31)
  142. #define Src2None (OpNone << Src2Shift)
  143. #define Src2Mem (OpMem << Src2Shift)
  144. #define Src2CL (OpCL << Src2Shift)
  145. #define Src2ImmByte (OpImmByte << Src2Shift)
  146. #define Src2One (OpOne << Src2Shift)
  147. #define Src2Imm (OpImm << Src2Shift)
  148. #define Src2ES (OpES << Src2Shift)
  149. #define Src2CS (OpCS << Src2Shift)
  150. #define Src2SS (OpSS << Src2Shift)
  151. #define Src2DS (OpDS << Src2Shift)
  152. #define Src2FS (OpFS << Src2Shift)
  153. #define Src2GS (OpGS << Src2Shift)
  154. #define Src2Mask (OpMask << Src2Shift)
  155. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  156. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  157. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  158. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  159. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  160. #define NoWrite ((u64)1 << 45) /* No writeback */
  161. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  162. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  163. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  164. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  165. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  166. #define NearBranch ((u64)1 << 52) /* Near branches */
  167. #define No16 ((u64)1 << 53) /* No 16 bit operand */
  168. #define IncSP ((u64)1 << 54) /* SP is incremented before ModRM calc */
  169. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  170. #define X2(x...) x, x
  171. #define X3(x...) X2(x), x
  172. #define X4(x...) X2(x), X2(x)
  173. #define X5(x...) X4(x), x
  174. #define X6(x...) X4(x), X2(x)
  175. #define X7(x...) X4(x), X3(x)
  176. #define X8(x...) X4(x), X4(x)
  177. #define X16(x...) X8(x), X8(x)
  178. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  179. #define FASTOP_SIZE 8
  180. /*
  181. * fastop functions have a special calling convention:
  182. *
  183. * dst: rax (in/out)
  184. * src: rdx (in/out)
  185. * src2: rcx (in)
  186. * flags: rflags (in/out)
  187. * ex: rsi (in:fastop pointer, out:zero if exception)
  188. *
  189. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  190. * different operand sizes can be reached by calculation, rather than a jump
  191. * table (which would be bigger than the code).
  192. *
  193. * fastop functions are declared as taking a never-defined fastop parameter,
  194. * so they can't be called from C directly.
  195. */
  196. struct fastop;
  197. struct opcode {
  198. u64 flags : 56;
  199. u64 intercept : 8;
  200. union {
  201. int (*execute)(struct x86_emulate_ctxt *ctxt);
  202. const struct opcode *group;
  203. const struct group_dual *gdual;
  204. const struct gprefix *gprefix;
  205. const struct escape *esc;
  206. const struct instr_dual *idual;
  207. const struct mode_dual *mdual;
  208. void (*fastop)(struct fastop *fake);
  209. } u;
  210. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  211. };
  212. struct group_dual {
  213. struct opcode mod012[8];
  214. struct opcode mod3[8];
  215. };
  216. struct gprefix {
  217. struct opcode pfx_no;
  218. struct opcode pfx_66;
  219. struct opcode pfx_f2;
  220. struct opcode pfx_f3;
  221. };
  222. struct escape {
  223. struct opcode op[8];
  224. struct opcode high[64];
  225. };
  226. struct instr_dual {
  227. struct opcode mod012;
  228. struct opcode mod3;
  229. };
  230. struct mode_dual {
  231. struct opcode mode32;
  232. struct opcode mode64;
  233. };
  234. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  235. enum x86_transfer_type {
  236. X86_TRANSFER_NONE,
  237. X86_TRANSFER_CALL_JMP,
  238. X86_TRANSFER_RET,
  239. X86_TRANSFER_TASK_SWITCH,
  240. };
  241. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  242. {
  243. if (!(ctxt->regs_valid & (1 << nr))) {
  244. ctxt->regs_valid |= 1 << nr;
  245. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  246. }
  247. return ctxt->_regs[nr];
  248. }
  249. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  250. {
  251. ctxt->regs_valid |= 1 << nr;
  252. ctxt->regs_dirty |= 1 << nr;
  253. return &ctxt->_regs[nr];
  254. }
  255. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  256. {
  257. reg_read(ctxt, nr);
  258. return reg_write(ctxt, nr);
  259. }
  260. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  261. {
  262. unsigned reg;
  263. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  264. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  265. }
  266. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  267. {
  268. ctxt->regs_dirty = 0;
  269. ctxt->regs_valid = 0;
  270. }
  271. /*
  272. * These EFLAGS bits are restored from saved value during emulation, and
  273. * any changes are written back to the saved value after emulation.
  274. */
  275. #define EFLAGS_MASK (X86_EFLAGS_OF|X86_EFLAGS_SF|X86_EFLAGS_ZF|X86_EFLAGS_AF|\
  276. X86_EFLAGS_PF|X86_EFLAGS_CF)
  277. #ifdef CONFIG_X86_64
  278. #define ON64(x) x
  279. #else
  280. #define ON64(x)
  281. #endif
  282. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  283. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  284. #define FOP_RET "ret \n\t"
  285. #define FOP_START(op) \
  286. extern void em_##op(struct fastop *fake); \
  287. asm(".pushsection .text, \"ax\" \n\t" \
  288. ".global em_" #op " \n\t" \
  289. FOP_ALIGN \
  290. "em_" #op ": \n\t"
  291. #define FOP_END \
  292. ".popsection")
  293. #define FOPNOP() FOP_ALIGN FOP_RET
  294. #define FOP1E(op, dst) \
  295. FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
  296. #define FOP1EEX(op, dst) \
  297. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  298. #define FASTOP1(op) \
  299. FOP_START(op) \
  300. FOP1E(op##b, al) \
  301. FOP1E(op##w, ax) \
  302. FOP1E(op##l, eax) \
  303. ON64(FOP1E(op##q, rax)) \
  304. FOP_END
  305. /* 1-operand, using src2 (for MUL/DIV r/m) */
  306. #define FASTOP1SRC2(op, name) \
  307. FOP_START(name) \
  308. FOP1E(op, cl) \
  309. FOP1E(op, cx) \
  310. FOP1E(op, ecx) \
  311. ON64(FOP1E(op, rcx)) \
  312. FOP_END
  313. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  314. #define FASTOP1SRC2EX(op, name) \
  315. FOP_START(name) \
  316. FOP1EEX(op, cl) \
  317. FOP1EEX(op, cx) \
  318. FOP1EEX(op, ecx) \
  319. ON64(FOP1EEX(op, rcx)) \
  320. FOP_END
  321. #define FOP2E(op, dst, src) \
  322. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  323. #define FASTOP2(op) \
  324. FOP_START(op) \
  325. FOP2E(op##b, al, dl) \
  326. FOP2E(op##w, ax, dx) \
  327. FOP2E(op##l, eax, edx) \
  328. ON64(FOP2E(op##q, rax, rdx)) \
  329. FOP_END
  330. /* 2 operand, word only */
  331. #define FASTOP2W(op) \
  332. FOP_START(op) \
  333. FOPNOP() \
  334. FOP2E(op##w, ax, dx) \
  335. FOP2E(op##l, eax, edx) \
  336. ON64(FOP2E(op##q, rax, rdx)) \
  337. FOP_END
  338. /* 2 operand, src is CL */
  339. #define FASTOP2CL(op) \
  340. FOP_START(op) \
  341. FOP2E(op##b, al, cl) \
  342. FOP2E(op##w, ax, cl) \
  343. FOP2E(op##l, eax, cl) \
  344. ON64(FOP2E(op##q, rax, cl)) \
  345. FOP_END
  346. /* 2 operand, src and dest are reversed */
  347. #define FASTOP2R(op, name) \
  348. FOP_START(name) \
  349. FOP2E(op##b, dl, al) \
  350. FOP2E(op##w, dx, ax) \
  351. FOP2E(op##l, edx, eax) \
  352. ON64(FOP2E(op##q, rdx, rax)) \
  353. FOP_END
  354. #define FOP3E(op, dst, src, src2) \
  355. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  356. /* 3-operand, word-only, src2=cl */
  357. #define FASTOP3WCL(op) \
  358. FOP_START(op) \
  359. FOPNOP() \
  360. FOP3E(op##w, ax, dx, cl) \
  361. FOP3E(op##l, eax, edx, cl) \
  362. ON64(FOP3E(op##q, rax, rdx, cl)) \
  363. FOP_END
  364. /* Special case for SETcc - 1 instruction per cc */
  365. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  366. asm(".global kvm_fastop_exception \n"
  367. "kvm_fastop_exception: xor %esi, %esi; ret");
  368. FOP_START(setcc)
  369. FOP_SETCC(seto)
  370. FOP_SETCC(setno)
  371. FOP_SETCC(setc)
  372. FOP_SETCC(setnc)
  373. FOP_SETCC(setz)
  374. FOP_SETCC(setnz)
  375. FOP_SETCC(setbe)
  376. FOP_SETCC(setnbe)
  377. FOP_SETCC(sets)
  378. FOP_SETCC(setns)
  379. FOP_SETCC(setp)
  380. FOP_SETCC(setnp)
  381. FOP_SETCC(setl)
  382. FOP_SETCC(setnl)
  383. FOP_SETCC(setle)
  384. FOP_SETCC(setnle)
  385. FOP_END;
  386. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  387. FOP_END;
  388. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  389. enum x86_intercept intercept,
  390. enum x86_intercept_stage stage)
  391. {
  392. struct x86_instruction_info info = {
  393. .intercept = intercept,
  394. .rep_prefix = ctxt->rep_prefix,
  395. .modrm_mod = ctxt->modrm_mod,
  396. .modrm_reg = ctxt->modrm_reg,
  397. .modrm_rm = ctxt->modrm_rm,
  398. .src_val = ctxt->src.val64,
  399. .dst_val = ctxt->dst.val64,
  400. .src_bytes = ctxt->src.bytes,
  401. .dst_bytes = ctxt->dst.bytes,
  402. .ad_bytes = ctxt->ad_bytes,
  403. .next_rip = ctxt->eip,
  404. };
  405. return ctxt->ops->intercept(ctxt, &info, stage);
  406. }
  407. static void assign_masked(ulong *dest, ulong src, ulong mask)
  408. {
  409. *dest = (*dest & ~mask) | (src & mask);
  410. }
  411. static void assign_register(unsigned long *reg, u64 val, int bytes)
  412. {
  413. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  414. switch (bytes) {
  415. case 1:
  416. *(u8 *)reg = (u8)val;
  417. break;
  418. case 2:
  419. *(u16 *)reg = (u16)val;
  420. break;
  421. case 4:
  422. *reg = (u32)val;
  423. break; /* 64b: zero-extend */
  424. case 8:
  425. *reg = val;
  426. break;
  427. }
  428. }
  429. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  430. {
  431. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  432. }
  433. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  434. {
  435. u16 sel;
  436. struct desc_struct ss;
  437. if (ctxt->mode == X86EMUL_MODE_PROT64)
  438. return ~0UL;
  439. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  440. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  441. }
  442. static int stack_size(struct x86_emulate_ctxt *ctxt)
  443. {
  444. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  445. }
  446. /* Access/update address held in a register, based on addressing mode. */
  447. static inline unsigned long
  448. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  449. {
  450. if (ctxt->ad_bytes == sizeof(unsigned long))
  451. return reg;
  452. else
  453. return reg & ad_mask(ctxt);
  454. }
  455. static inline unsigned long
  456. register_address(struct x86_emulate_ctxt *ctxt, int reg)
  457. {
  458. return address_mask(ctxt, reg_read(ctxt, reg));
  459. }
  460. static void masked_increment(ulong *reg, ulong mask, int inc)
  461. {
  462. assign_masked(reg, *reg + inc, mask);
  463. }
  464. static inline void
  465. register_address_increment(struct x86_emulate_ctxt *ctxt, int reg, int inc)
  466. {
  467. ulong *preg = reg_rmw(ctxt, reg);
  468. assign_register(preg, *preg + inc, ctxt->ad_bytes);
  469. }
  470. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  471. {
  472. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  473. }
  474. static u32 desc_limit_scaled(struct desc_struct *desc)
  475. {
  476. u32 limit = get_desc_limit(desc);
  477. return desc->g ? (limit << 12) | 0xfff : limit;
  478. }
  479. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  480. {
  481. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  482. return 0;
  483. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  484. }
  485. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  486. u32 error, bool valid)
  487. {
  488. WARN_ON(vec > 0x1f);
  489. ctxt->exception.vector = vec;
  490. ctxt->exception.error_code = error;
  491. ctxt->exception.error_code_valid = valid;
  492. return X86EMUL_PROPAGATE_FAULT;
  493. }
  494. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  495. {
  496. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  497. }
  498. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  499. {
  500. return emulate_exception(ctxt, GP_VECTOR, err, true);
  501. }
  502. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  503. {
  504. return emulate_exception(ctxt, SS_VECTOR, err, true);
  505. }
  506. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  507. {
  508. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  509. }
  510. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  511. {
  512. return emulate_exception(ctxt, TS_VECTOR, err, true);
  513. }
  514. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  515. {
  516. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  517. }
  518. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  519. {
  520. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  521. }
  522. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  523. {
  524. u16 selector;
  525. struct desc_struct desc;
  526. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  527. return selector;
  528. }
  529. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  530. unsigned seg)
  531. {
  532. u16 dummy;
  533. u32 base3;
  534. struct desc_struct desc;
  535. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  536. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  537. }
  538. /*
  539. * x86 defines three classes of vector instructions: explicitly
  540. * aligned, explicitly unaligned, and the rest, which change behaviour
  541. * depending on whether they're AVX encoded or not.
  542. *
  543. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  544. * subject to the same check.
  545. */
  546. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  547. {
  548. if (likely(size < 16))
  549. return false;
  550. if (ctxt->d & Aligned)
  551. return true;
  552. else if (ctxt->d & Unaligned)
  553. return false;
  554. else if (ctxt->d & Avx)
  555. return false;
  556. else
  557. return true;
  558. }
  559. static __always_inline int __linearize(struct x86_emulate_ctxt *ctxt,
  560. struct segmented_address addr,
  561. unsigned *max_size, unsigned size,
  562. bool write, bool fetch,
  563. enum x86emul_mode mode, ulong *linear)
  564. {
  565. struct desc_struct desc;
  566. bool usable;
  567. ulong la;
  568. u32 lim;
  569. u16 sel;
  570. la = seg_base(ctxt, addr.seg) + addr.ea;
  571. *linear = la;
  572. *max_size = 0;
  573. switch (mode) {
  574. case X86EMUL_MODE_PROT64:
  575. if (is_noncanonical_address(la))
  576. goto bad;
  577. *max_size = min_t(u64, ~0u, (1ull << 48) - la);
  578. if (size > *max_size)
  579. goto bad;
  580. break;
  581. default:
  582. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  583. addr.seg);
  584. if (!usable)
  585. goto bad;
  586. /* code segment in protected mode or read-only data segment */
  587. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  588. || !(desc.type & 2)) && write)
  589. goto bad;
  590. /* unreadable code segment */
  591. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  592. goto bad;
  593. lim = desc_limit_scaled(&desc);
  594. if (!(desc.type & 8) && (desc.type & 4)) {
  595. /* expand-down segment */
  596. if (addr.ea <= lim)
  597. goto bad;
  598. lim = desc.d ? 0xffffffff : 0xffff;
  599. }
  600. if (addr.ea > lim)
  601. goto bad;
  602. if (lim == 0xffffffff)
  603. *max_size = ~0u;
  604. else {
  605. *max_size = (u64)lim + 1 - addr.ea;
  606. if (size > *max_size)
  607. goto bad;
  608. }
  609. la &= (u32)-1;
  610. break;
  611. }
  612. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  613. return emulate_gp(ctxt, 0);
  614. return X86EMUL_CONTINUE;
  615. bad:
  616. if (addr.seg == VCPU_SREG_SS)
  617. return emulate_ss(ctxt, 0);
  618. else
  619. return emulate_gp(ctxt, 0);
  620. }
  621. static int linearize(struct x86_emulate_ctxt *ctxt,
  622. struct segmented_address addr,
  623. unsigned size, bool write,
  624. ulong *linear)
  625. {
  626. unsigned max_size;
  627. return __linearize(ctxt, addr, &max_size, size, write, false,
  628. ctxt->mode, linear);
  629. }
  630. static inline int assign_eip(struct x86_emulate_ctxt *ctxt, ulong dst,
  631. enum x86emul_mode mode)
  632. {
  633. ulong linear;
  634. int rc;
  635. unsigned max_size;
  636. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  637. .ea = dst };
  638. if (ctxt->op_bytes != sizeof(unsigned long))
  639. addr.ea = dst & ((1UL << (ctxt->op_bytes << 3)) - 1);
  640. rc = __linearize(ctxt, addr, &max_size, 1, false, true, mode, &linear);
  641. if (rc == X86EMUL_CONTINUE)
  642. ctxt->_eip = addr.ea;
  643. return rc;
  644. }
  645. static inline int assign_eip_near(struct x86_emulate_ctxt *ctxt, ulong dst)
  646. {
  647. return assign_eip(ctxt, dst, ctxt->mode);
  648. }
  649. static int assign_eip_far(struct x86_emulate_ctxt *ctxt, ulong dst,
  650. const struct desc_struct *cs_desc)
  651. {
  652. enum x86emul_mode mode = ctxt->mode;
  653. int rc;
  654. #ifdef CONFIG_X86_64
  655. if (ctxt->mode >= X86EMUL_MODE_PROT16) {
  656. if (cs_desc->l) {
  657. u64 efer = 0;
  658. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  659. if (efer & EFER_LMA)
  660. mode = X86EMUL_MODE_PROT64;
  661. } else
  662. mode = X86EMUL_MODE_PROT32; /* temporary value */
  663. }
  664. #endif
  665. if (mode == X86EMUL_MODE_PROT16 || mode == X86EMUL_MODE_PROT32)
  666. mode = cs_desc->d ? X86EMUL_MODE_PROT32 : X86EMUL_MODE_PROT16;
  667. rc = assign_eip(ctxt, dst, mode);
  668. if (rc == X86EMUL_CONTINUE)
  669. ctxt->mode = mode;
  670. return rc;
  671. }
  672. static inline int jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  673. {
  674. return assign_eip_near(ctxt, ctxt->_eip + rel);
  675. }
  676. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  677. struct segmented_address addr,
  678. void *data,
  679. unsigned size)
  680. {
  681. int rc;
  682. ulong linear;
  683. rc = linearize(ctxt, addr, size, false, &linear);
  684. if (rc != X86EMUL_CONTINUE)
  685. return rc;
  686. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  687. }
  688. /*
  689. * Prefetch the remaining bytes of the instruction without crossing page
  690. * boundary if they are not in fetch_cache yet.
  691. */
  692. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  693. {
  694. int rc;
  695. unsigned size, max_size;
  696. unsigned long linear;
  697. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  698. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  699. .ea = ctxt->eip + cur_size };
  700. /*
  701. * We do not know exactly how many bytes will be needed, and
  702. * __linearize is expensive, so fetch as much as possible. We
  703. * just have to avoid going beyond the 15 byte limit, the end
  704. * of the segment, or the end of the page.
  705. *
  706. * __linearize is called with size 0 so that it does not do any
  707. * boundary check itself. Instead, we use max_size to check
  708. * against op_size.
  709. */
  710. rc = __linearize(ctxt, addr, &max_size, 0, false, true, ctxt->mode,
  711. &linear);
  712. if (unlikely(rc != X86EMUL_CONTINUE))
  713. return rc;
  714. size = min_t(unsigned, 15UL ^ cur_size, max_size);
  715. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  716. /*
  717. * One instruction can only straddle two pages,
  718. * and one has been loaded at the beginning of
  719. * x86_decode_insn. So, if not enough bytes
  720. * still, we must have hit the 15-byte boundary.
  721. */
  722. if (unlikely(size < op_size))
  723. return emulate_gp(ctxt, 0);
  724. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  725. size, &ctxt->exception);
  726. if (unlikely(rc != X86EMUL_CONTINUE))
  727. return rc;
  728. ctxt->fetch.end += size;
  729. return X86EMUL_CONTINUE;
  730. }
  731. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  732. unsigned size)
  733. {
  734. unsigned done_size = ctxt->fetch.end - ctxt->fetch.ptr;
  735. if (unlikely(done_size < size))
  736. return __do_insn_fetch_bytes(ctxt, size - done_size);
  737. else
  738. return X86EMUL_CONTINUE;
  739. }
  740. /* Fetch next part of the instruction being emulated. */
  741. #define insn_fetch(_type, _ctxt) \
  742. ({ _type _x; \
  743. \
  744. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  745. if (rc != X86EMUL_CONTINUE) \
  746. goto done; \
  747. ctxt->_eip += sizeof(_type); \
  748. _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
  749. ctxt->fetch.ptr += sizeof(_type); \
  750. _x; \
  751. })
  752. #define insn_fetch_arr(_arr, _size, _ctxt) \
  753. ({ \
  754. rc = do_insn_fetch_bytes(_ctxt, _size); \
  755. if (rc != X86EMUL_CONTINUE) \
  756. goto done; \
  757. ctxt->_eip += (_size); \
  758. memcpy(_arr, ctxt->fetch.ptr, _size); \
  759. ctxt->fetch.ptr += (_size); \
  760. })
  761. /*
  762. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  763. * pointer into the block that addresses the relevant register.
  764. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  765. */
  766. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  767. int byteop)
  768. {
  769. void *p;
  770. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  771. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  772. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  773. else
  774. p = reg_rmw(ctxt, modrm_reg);
  775. return p;
  776. }
  777. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  778. struct segmented_address addr,
  779. u16 *size, unsigned long *address, int op_bytes)
  780. {
  781. int rc;
  782. if (op_bytes == 2)
  783. op_bytes = 3;
  784. *address = 0;
  785. rc = segmented_read_std(ctxt, addr, size, 2);
  786. if (rc != X86EMUL_CONTINUE)
  787. return rc;
  788. addr.ea += 2;
  789. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  790. return rc;
  791. }
  792. FASTOP2(add);
  793. FASTOP2(or);
  794. FASTOP2(adc);
  795. FASTOP2(sbb);
  796. FASTOP2(and);
  797. FASTOP2(sub);
  798. FASTOP2(xor);
  799. FASTOP2(cmp);
  800. FASTOP2(test);
  801. FASTOP1SRC2(mul, mul_ex);
  802. FASTOP1SRC2(imul, imul_ex);
  803. FASTOP1SRC2EX(div, div_ex);
  804. FASTOP1SRC2EX(idiv, idiv_ex);
  805. FASTOP3WCL(shld);
  806. FASTOP3WCL(shrd);
  807. FASTOP2W(imul);
  808. FASTOP1(not);
  809. FASTOP1(neg);
  810. FASTOP1(inc);
  811. FASTOP1(dec);
  812. FASTOP2CL(rol);
  813. FASTOP2CL(ror);
  814. FASTOP2CL(rcl);
  815. FASTOP2CL(rcr);
  816. FASTOP2CL(shl);
  817. FASTOP2CL(shr);
  818. FASTOP2CL(sar);
  819. FASTOP2W(bsf);
  820. FASTOP2W(bsr);
  821. FASTOP2W(bt);
  822. FASTOP2W(bts);
  823. FASTOP2W(btr);
  824. FASTOP2W(btc);
  825. FASTOP2(xadd);
  826. FASTOP2R(cmp, cmp_r);
  827. static int em_bsf_c(struct x86_emulate_ctxt *ctxt)
  828. {
  829. /* If src is zero, do not writeback, but update flags */
  830. if (ctxt->src.val == 0)
  831. ctxt->dst.type = OP_NONE;
  832. return fastop(ctxt, em_bsf);
  833. }
  834. static int em_bsr_c(struct x86_emulate_ctxt *ctxt)
  835. {
  836. /* If src is zero, do not writeback, but update flags */
  837. if (ctxt->src.val == 0)
  838. ctxt->dst.type = OP_NONE;
  839. return fastop(ctxt, em_bsr);
  840. }
  841. static u8 test_cc(unsigned int condition, unsigned long flags)
  842. {
  843. u8 rc;
  844. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  845. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  846. asm("push %[flags]; popf; call *%[fastop]"
  847. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  848. return rc;
  849. }
  850. static void fetch_register_operand(struct operand *op)
  851. {
  852. switch (op->bytes) {
  853. case 1:
  854. op->val = *(u8 *)op->addr.reg;
  855. break;
  856. case 2:
  857. op->val = *(u16 *)op->addr.reg;
  858. break;
  859. case 4:
  860. op->val = *(u32 *)op->addr.reg;
  861. break;
  862. case 8:
  863. op->val = *(u64 *)op->addr.reg;
  864. break;
  865. }
  866. }
  867. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  868. {
  869. ctxt->ops->get_fpu(ctxt);
  870. switch (reg) {
  871. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  872. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  873. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  874. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  875. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  876. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  877. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  878. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  879. #ifdef CONFIG_X86_64
  880. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  881. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  882. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  883. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  884. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  885. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  886. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  887. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  888. #endif
  889. default: BUG();
  890. }
  891. ctxt->ops->put_fpu(ctxt);
  892. }
  893. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  894. int reg)
  895. {
  896. ctxt->ops->get_fpu(ctxt);
  897. switch (reg) {
  898. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  899. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  900. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  901. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  902. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  903. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  904. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  905. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  906. #ifdef CONFIG_X86_64
  907. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  908. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  909. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  910. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  911. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  912. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  913. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  914. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  915. #endif
  916. default: BUG();
  917. }
  918. ctxt->ops->put_fpu(ctxt);
  919. }
  920. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  921. {
  922. ctxt->ops->get_fpu(ctxt);
  923. switch (reg) {
  924. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  925. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  926. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  927. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  928. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  929. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  930. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  931. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  932. default: BUG();
  933. }
  934. ctxt->ops->put_fpu(ctxt);
  935. }
  936. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  937. {
  938. ctxt->ops->get_fpu(ctxt);
  939. switch (reg) {
  940. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  941. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  942. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  943. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  944. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  945. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  946. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  947. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  948. default: BUG();
  949. }
  950. ctxt->ops->put_fpu(ctxt);
  951. }
  952. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  953. {
  954. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  955. return emulate_nm(ctxt);
  956. ctxt->ops->get_fpu(ctxt);
  957. asm volatile("fninit");
  958. ctxt->ops->put_fpu(ctxt);
  959. return X86EMUL_CONTINUE;
  960. }
  961. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  962. {
  963. u16 fcw;
  964. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  965. return emulate_nm(ctxt);
  966. ctxt->ops->get_fpu(ctxt);
  967. asm volatile("fnstcw %0": "+m"(fcw));
  968. ctxt->ops->put_fpu(ctxt);
  969. ctxt->dst.val = fcw;
  970. return X86EMUL_CONTINUE;
  971. }
  972. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  973. {
  974. u16 fsw;
  975. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  976. return emulate_nm(ctxt);
  977. ctxt->ops->get_fpu(ctxt);
  978. asm volatile("fnstsw %0": "+m"(fsw));
  979. ctxt->ops->put_fpu(ctxt);
  980. ctxt->dst.val = fsw;
  981. return X86EMUL_CONTINUE;
  982. }
  983. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  984. struct operand *op)
  985. {
  986. unsigned reg = ctxt->modrm_reg;
  987. if (!(ctxt->d & ModRM))
  988. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  989. if (ctxt->d & Sse) {
  990. op->type = OP_XMM;
  991. op->bytes = 16;
  992. op->addr.xmm = reg;
  993. read_sse_reg(ctxt, &op->vec_val, reg);
  994. return;
  995. }
  996. if (ctxt->d & Mmx) {
  997. reg &= 7;
  998. op->type = OP_MM;
  999. op->bytes = 8;
  1000. op->addr.mm = reg;
  1001. return;
  1002. }
  1003. op->type = OP_REG;
  1004. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1005. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  1006. fetch_register_operand(op);
  1007. op->orig_val = op->val;
  1008. }
  1009. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1010. {
  1011. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1012. ctxt->modrm_seg = VCPU_SREG_SS;
  1013. }
  1014. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1015. struct operand *op)
  1016. {
  1017. u8 sib;
  1018. int index_reg, base_reg, scale;
  1019. int rc = X86EMUL_CONTINUE;
  1020. ulong modrm_ea = 0;
  1021. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  1022. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  1023. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  1024. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  1025. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1026. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  1027. ctxt->modrm_seg = VCPU_SREG_DS;
  1028. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  1029. op->type = OP_REG;
  1030. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1031. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  1032. ctxt->d & ByteOp);
  1033. if (ctxt->d & Sse) {
  1034. op->type = OP_XMM;
  1035. op->bytes = 16;
  1036. op->addr.xmm = ctxt->modrm_rm;
  1037. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1038. return rc;
  1039. }
  1040. if (ctxt->d & Mmx) {
  1041. op->type = OP_MM;
  1042. op->bytes = 8;
  1043. op->addr.mm = ctxt->modrm_rm & 7;
  1044. return rc;
  1045. }
  1046. fetch_register_operand(op);
  1047. return rc;
  1048. }
  1049. op->type = OP_MEM;
  1050. if (ctxt->ad_bytes == 2) {
  1051. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1052. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1053. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1054. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1055. /* 16-bit ModR/M decode. */
  1056. switch (ctxt->modrm_mod) {
  1057. case 0:
  1058. if (ctxt->modrm_rm == 6)
  1059. modrm_ea += insn_fetch(u16, ctxt);
  1060. break;
  1061. case 1:
  1062. modrm_ea += insn_fetch(s8, ctxt);
  1063. break;
  1064. case 2:
  1065. modrm_ea += insn_fetch(u16, ctxt);
  1066. break;
  1067. }
  1068. switch (ctxt->modrm_rm) {
  1069. case 0:
  1070. modrm_ea += bx + si;
  1071. break;
  1072. case 1:
  1073. modrm_ea += bx + di;
  1074. break;
  1075. case 2:
  1076. modrm_ea += bp + si;
  1077. break;
  1078. case 3:
  1079. modrm_ea += bp + di;
  1080. break;
  1081. case 4:
  1082. modrm_ea += si;
  1083. break;
  1084. case 5:
  1085. modrm_ea += di;
  1086. break;
  1087. case 6:
  1088. if (ctxt->modrm_mod != 0)
  1089. modrm_ea += bp;
  1090. break;
  1091. case 7:
  1092. modrm_ea += bx;
  1093. break;
  1094. }
  1095. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1096. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1097. ctxt->modrm_seg = VCPU_SREG_SS;
  1098. modrm_ea = (u16)modrm_ea;
  1099. } else {
  1100. /* 32/64-bit ModR/M decode. */
  1101. if ((ctxt->modrm_rm & 7) == 4) {
  1102. sib = insn_fetch(u8, ctxt);
  1103. index_reg |= (sib >> 3) & 7;
  1104. base_reg |= sib & 7;
  1105. scale = sib >> 6;
  1106. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1107. modrm_ea += insn_fetch(s32, ctxt);
  1108. else {
  1109. modrm_ea += reg_read(ctxt, base_reg);
  1110. adjust_modrm_seg(ctxt, base_reg);
  1111. /* Increment ESP on POP [ESP] */
  1112. if ((ctxt->d & IncSP) &&
  1113. base_reg == VCPU_REGS_RSP)
  1114. modrm_ea += ctxt->op_bytes;
  1115. }
  1116. if (index_reg != 4)
  1117. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1118. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1119. modrm_ea += insn_fetch(s32, ctxt);
  1120. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1121. ctxt->rip_relative = 1;
  1122. } else {
  1123. base_reg = ctxt->modrm_rm;
  1124. modrm_ea += reg_read(ctxt, base_reg);
  1125. adjust_modrm_seg(ctxt, base_reg);
  1126. }
  1127. switch (ctxt->modrm_mod) {
  1128. case 1:
  1129. modrm_ea += insn_fetch(s8, ctxt);
  1130. break;
  1131. case 2:
  1132. modrm_ea += insn_fetch(s32, ctxt);
  1133. break;
  1134. }
  1135. }
  1136. op->addr.mem.ea = modrm_ea;
  1137. if (ctxt->ad_bytes != 8)
  1138. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1139. done:
  1140. return rc;
  1141. }
  1142. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1143. struct operand *op)
  1144. {
  1145. int rc = X86EMUL_CONTINUE;
  1146. op->type = OP_MEM;
  1147. switch (ctxt->ad_bytes) {
  1148. case 2:
  1149. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1150. break;
  1151. case 4:
  1152. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1153. break;
  1154. case 8:
  1155. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1156. break;
  1157. }
  1158. done:
  1159. return rc;
  1160. }
  1161. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1162. {
  1163. long sv = 0, mask;
  1164. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1165. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1166. if (ctxt->src.bytes == 2)
  1167. sv = (s16)ctxt->src.val & (s16)mask;
  1168. else if (ctxt->src.bytes == 4)
  1169. sv = (s32)ctxt->src.val & (s32)mask;
  1170. else
  1171. sv = (s64)ctxt->src.val & (s64)mask;
  1172. ctxt->dst.addr.mem.ea = address_mask(ctxt,
  1173. ctxt->dst.addr.mem.ea + (sv >> 3));
  1174. }
  1175. /* only subword offset */
  1176. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1177. }
  1178. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1179. unsigned long addr, void *dest, unsigned size)
  1180. {
  1181. int rc;
  1182. struct read_cache *mc = &ctxt->mem_read;
  1183. if (mc->pos < mc->end)
  1184. goto read_cached;
  1185. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1186. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1187. &ctxt->exception);
  1188. if (rc != X86EMUL_CONTINUE)
  1189. return rc;
  1190. mc->end += size;
  1191. read_cached:
  1192. memcpy(dest, mc->data + mc->pos, size);
  1193. mc->pos += size;
  1194. return X86EMUL_CONTINUE;
  1195. }
  1196. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1197. struct segmented_address addr,
  1198. void *data,
  1199. unsigned size)
  1200. {
  1201. int rc;
  1202. ulong linear;
  1203. rc = linearize(ctxt, addr, size, false, &linear);
  1204. if (rc != X86EMUL_CONTINUE)
  1205. return rc;
  1206. return read_emulated(ctxt, linear, data, size);
  1207. }
  1208. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1209. struct segmented_address addr,
  1210. const void *data,
  1211. unsigned size)
  1212. {
  1213. int rc;
  1214. ulong linear;
  1215. rc = linearize(ctxt, addr, size, true, &linear);
  1216. if (rc != X86EMUL_CONTINUE)
  1217. return rc;
  1218. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1219. &ctxt->exception);
  1220. }
  1221. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1222. struct segmented_address addr,
  1223. const void *orig_data, const void *data,
  1224. unsigned size)
  1225. {
  1226. int rc;
  1227. ulong linear;
  1228. rc = linearize(ctxt, addr, size, true, &linear);
  1229. if (rc != X86EMUL_CONTINUE)
  1230. return rc;
  1231. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1232. size, &ctxt->exception);
  1233. }
  1234. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1235. unsigned int size, unsigned short port,
  1236. void *dest)
  1237. {
  1238. struct read_cache *rc = &ctxt->io_read;
  1239. if (rc->pos == rc->end) { /* refill pio read ahead */
  1240. unsigned int in_page, n;
  1241. unsigned int count = ctxt->rep_prefix ?
  1242. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1243. in_page = (ctxt->eflags & X86_EFLAGS_DF) ?
  1244. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1245. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1246. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1247. if (n == 0)
  1248. n = 1;
  1249. rc->pos = rc->end = 0;
  1250. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1251. return 0;
  1252. rc->end = n * size;
  1253. }
  1254. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1255. !(ctxt->eflags & X86_EFLAGS_DF)) {
  1256. ctxt->dst.data = rc->data + rc->pos;
  1257. ctxt->dst.type = OP_MEM_STR;
  1258. ctxt->dst.count = (rc->end - rc->pos) / size;
  1259. rc->pos = rc->end;
  1260. } else {
  1261. memcpy(dest, rc->data + rc->pos, size);
  1262. rc->pos += size;
  1263. }
  1264. return 1;
  1265. }
  1266. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1267. u16 index, struct desc_struct *desc)
  1268. {
  1269. struct desc_ptr dt;
  1270. ulong addr;
  1271. ctxt->ops->get_idt(ctxt, &dt);
  1272. if (dt.size < index * 8 + 7)
  1273. return emulate_gp(ctxt, index << 3 | 0x2);
  1274. addr = dt.address + index * 8;
  1275. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1276. &ctxt->exception);
  1277. }
  1278. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1279. u16 selector, struct desc_ptr *dt)
  1280. {
  1281. const struct x86_emulate_ops *ops = ctxt->ops;
  1282. u32 base3 = 0;
  1283. if (selector & 1 << 2) {
  1284. struct desc_struct desc;
  1285. u16 sel;
  1286. memset (dt, 0, sizeof *dt);
  1287. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1288. VCPU_SREG_LDTR))
  1289. return;
  1290. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1291. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1292. } else
  1293. ops->get_gdt(ctxt, dt);
  1294. }
  1295. static int get_descriptor_ptr(struct x86_emulate_ctxt *ctxt,
  1296. u16 selector, ulong *desc_addr_p)
  1297. {
  1298. struct desc_ptr dt;
  1299. u16 index = selector >> 3;
  1300. ulong addr;
  1301. get_descriptor_table_ptr(ctxt, selector, &dt);
  1302. if (dt.size < index * 8 + 7)
  1303. return emulate_gp(ctxt, selector & 0xfffc);
  1304. addr = dt.address + index * 8;
  1305. #ifdef CONFIG_X86_64
  1306. if (addr >> 32 != 0) {
  1307. u64 efer = 0;
  1308. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1309. if (!(efer & EFER_LMA))
  1310. addr &= (u32)-1;
  1311. }
  1312. #endif
  1313. *desc_addr_p = addr;
  1314. return X86EMUL_CONTINUE;
  1315. }
  1316. /* allowed just for 8 bytes segments */
  1317. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1318. u16 selector, struct desc_struct *desc,
  1319. ulong *desc_addr_p)
  1320. {
  1321. int rc;
  1322. rc = get_descriptor_ptr(ctxt, selector, desc_addr_p);
  1323. if (rc != X86EMUL_CONTINUE)
  1324. return rc;
  1325. return ctxt->ops->read_std(ctxt, *desc_addr_p, desc, sizeof(*desc),
  1326. &ctxt->exception);
  1327. }
  1328. /* allowed just for 8 bytes segments */
  1329. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1330. u16 selector, struct desc_struct *desc)
  1331. {
  1332. int rc;
  1333. ulong addr;
  1334. rc = get_descriptor_ptr(ctxt, selector, &addr);
  1335. if (rc != X86EMUL_CONTINUE)
  1336. return rc;
  1337. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1338. &ctxt->exception);
  1339. }
  1340. /* Does not support long mode */
  1341. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1342. u16 selector, int seg, u8 cpl,
  1343. enum x86_transfer_type transfer,
  1344. struct desc_struct *desc)
  1345. {
  1346. struct desc_struct seg_desc, old_desc;
  1347. u8 dpl, rpl;
  1348. unsigned err_vec = GP_VECTOR;
  1349. u32 err_code = 0;
  1350. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1351. ulong desc_addr;
  1352. int ret;
  1353. u16 dummy;
  1354. u32 base3 = 0;
  1355. memset(&seg_desc, 0, sizeof seg_desc);
  1356. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1357. /* set real mode segment descriptor (keep limit etc. for
  1358. * unreal mode) */
  1359. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1360. set_desc_base(&seg_desc, selector << 4);
  1361. goto load;
  1362. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1363. /* VM86 needs a clean new segment descriptor */
  1364. set_desc_base(&seg_desc, selector << 4);
  1365. set_desc_limit(&seg_desc, 0xffff);
  1366. seg_desc.type = 3;
  1367. seg_desc.p = 1;
  1368. seg_desc.s = 1;
  1369. seg_desc.dpl = 3;
  1370. goto load;
  1371. }
  1372. rpl = selector & 3;
  1373. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1374. if ((seg == VCPU_SREG_CS
  1375. || (seg == VCPU_SREG_SS
  1376. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1377. || seg == VCPU_SREG_TR)
  1378. && null_selector)
  1379. goto exception;
  1380. /* TR should be in GDT only */
  1381. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1382. goto exception;
  1383. if (null_selector) /* for NULL selector skip all following checks */
  1384. goto load;
  1385. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1386. if (ret != X86EMUL_CONTINUE)
  1387. return ret;
  1388. err_code = selector & 0xfffc;
  1389. err_vec = (transfer == X86_TRANSFER_TASK_SWITCH) ? TS_VECTOR :
  1390. GP_VECTOR;
  1391. /* can't load system descriptor into segment selector */
  1392. if (seg <= VCPU_SREG_GS && !seg_desc.s) {
  1393. if (transfer == X86_TRANSFER_CALL_JMP)
  1394. return X86EMUL_UNHANDLEABLE;
  1395. goto exception;
  1396. }
  1397. if (!seg_desc.p) {
  1398. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1399. goto exception;
  1400. }
  1401. dpl = seg_desc.dpl;
  1402. switch (seg) {
  1403. case VCPU_SREG_SS:
  1404. /*
  1405. * segment is not a writable data segment or segment
  1406. * selector's RPL != CPL or segment selector's RPL != CPL
  1407. */
  1408. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1409. goto exception;
  1410. break;
  1411. case VCPU_SREG_CS:
  1412. if (!(seg_desc.type & 8))
  1413. goto exception;
  1414. if (seg_desc.type & 4) {
  1415. /* conforming */
  1416. if (dpl > cpl)
  1417. goto exception;
  1418. } else {
  1419. /* nonconforming */
  1420. if (rpl > cpl || dpl != cpl)
  1421. goto exception;
  1422. }
  1423. /* in long-mode d/b must be clear if l is set */
  1424. if (seg_desc.d && seg_desc.l) {
  1425. u64 efer = 0;
  1426. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1427. if (efer & EFER_LMA)
  1428. goto exception;
  1429. }
  1430. /* CS(RPL) <- CPL */
  1431. selector = (selector & 0xfffc) | cpl;
  1432. break;
  1433. case VCPU_SREG_TR:
  1434. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1435. goto exception;
  1436. old_desc = seg_desc;
  1437. seg_desc.type |= 2; /* busy */
  1438. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1439. sizeof(seg_desc), &ctxt->exception);
  1440. if (ret != X86EMUL_CONTINUE)
  1441. return ret;
  1442. break;
  1443. case VCPU_SREG_LDTR:
  1444. if (seg_desc.s || seg_desc.type != 2)
  1445. goto exception;
  1446. break;
  1447. default: /* DS, ES, FS, or GS */
  1448. /*
  1449. * segment is not a data or readable code segment or
  1450. * ((segment is a data or nonconforming code segment)
  1451. * and (both RPL and CPL > DPL))
  1452. */
  1453. if ((seg_desc.type & 0xa) == 0x8 ||
  1454. (((seg_desc.type & 0xc) != 0xc) &&
  1455. (rpl > dpl && cpl > dpl)))
  1456. goto exception;
  1457. break;
  1458. }
  1459. if (seg_desc.s) {
  1460. /* mark segment as accessed */
  1461. if (!(seg_desc.type & 1)) {
  1462. seg_desc.type |= 1;
  1463. ret = write_segment_descriptor(ctxt, selector,
  1464. &seg_desc);
  1465. if (ret != X86EMUL_CONTINUE)
  1466. return ret;
  1467. }
  1468. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1469. ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
  1470. sizeof(base3), &ctxt->exception);
  1471. if (ret != X86EMUL_CONTINUE)
  1472. return ret;
  1473. if (is_noncanonical_address(get_desc_base(&seg_desc) |
  1474. ((u64)base3 << 32)))
  1475. return emulate_gp(ctxt, 0);
  1476. }
  1477. load:
  1478. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1479. if (desc)
  1480. *desc = seg_desc;
  1481. return X86EMUL_CONTINUE;
  1482. exception:
  1483. return emulate_exception(ctxt, err_vec, err_code, true);
  1484. }
  1485. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1486. u16 selector, int seg)
  1487. {
  1488. u8 cpl = ctxt->ops->cpl(ctxt);
  1489. return __load_segment_descriptor(ctxt, selector, seg, cpl,
  1490. X86_TRANSFER_NONE, NULL);
  1491. }
  1492. static void write_register_operand(struct operand *op)
  1493. {
  1494. return assign_register(op->addr.reg, op->val, op->bytes);
  1495. }
  1496. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1497. {
  1498. switch (op->type) {
  1499. case OP_REG:
  1500. write_register_operand(op);
  1501. break;
  1502. case OP_MEM:
  1503. if (ctxt->lock_prefix)
  1504. return segmented_cmpxchg(ctxt,
  1505. op->addr.mem,
  1506. &op->orig_val,
  1507. &op->val,
  1508. op->bytes);
  1509. else
  1510. return segmented_write(ctxt,
  1511. op->addr.mem,
  1512. &op->val,
  1513. op->bytes);
  1514. break;
  1515. case OP_MEM_STR:
  1516. return segmented_write(ctxt,
  1517. op->addr.mem,
  1518. op->data,
  1519. op->bytes * op->count);
  1520. break;
  1521. case OP_XMM:
  1522. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1523. break;
  1524. case OP_MM:
  1525. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1526. break;
  1527. case OP_NONE:
  1528. /* no writeback */
  1529. break;
  1530. default:
  1531. break;
  1532. }
  1533. return X86EMUL_CONTINUE;
  1534. }
  1535. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1536. {
  1537. struct segmented_address addr;
  1538. rsp_increment(ctxt, -bytes);
  1539. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1540. addr.seg = VCPU_SREG_SS;
  1541. return segmented_write(ctxt, addr, data, bytes);
  1542. }
  1543. static int em_push(struct x86_emulate_ctxt *ctxt)
  1544. {
  1545. /* Disable writeback. */
  1546. ctxt->dst.type = OP_NONE;
  1547. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1548. }
  1549. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1550. void *dest, int len)
  1551. {
  1552. int rc;
  1553. struct segmented_address addr;
  1554. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1555. addr.seg = VCPU_SREG_SS;
  1556. rc = segmented_read(ctxt, addr, dest, len);
  1557. if (rc != X86EMUL_CONTINUE)
  1558. return rc;
  1559. rsp_increment(ctxt, len);
  1560. return rc;
  1561. }
  1562. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1563. {
  1564. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1565. }
  1566. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1567. void *dest, int len)
  1568. {
  1569. int rc;
  1570. unsigned long val, change_mask;
  1571. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  1572. int cpl = ctxt->ops->cpl(ctxt);
  1573. rc = emulate_pop(ctxt, &val, len);
  1574. if (rc != X86EMUL_CONTINUE)
  1575. return rc;
  1576. change_mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1577. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF |
  1578. X86_EFLAGS_TF | X86_EFLAGS_DF | X86_EFLAGS_NT |
  1579. X86_EFLAGS_AC | X86_EFLAGS_ID;
  1580. switch(ctxt->mode) {
  1581. case X86EMUL_MODE_PROT64:
  1582. case X86EMUL_MODE_PROT32:
  1583. case X86EMUL_MODE_PROT16:
  1584. if (cpl == 0)
  1585. change_mask |= X86_EFLAGS_IOPL;
  1586. if (cpl <= iopl)
  1587. change_mask |= X86_EFLAGS_IF;
  1588. break;
  1589. case X86EMUL_MODE_VM86:
  1590. if (iopl < 3)
  1591. return emulate_gp(ctxt, 0);
  1592. change_mask |= X86_EFLAGS_IF;
  1593. break;
  1594. default: /* real mode */
  1595. change_mask |= (X86_EFLAGS_IOPL | X86_EFLAGS_IF);
  1596. break;
  1597. }
  1598. *(unsigned long *)dest =
  1599. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1600. return rc;
  1601. }
  1602. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1603. {
  1604. ctxt->dst.type = OP_REG;
  1605. ctxt->dst.addr.reg = &ctxt->eflags;
  1606. ctxt->dst.bytes = ctxt->op_bytes;
  1607. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1608. }
  1609. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1610. {
  1611. int rc;
  1612. unsigned frame_size = ctxt->src.val;
  1613. unsigned nesting_level = ctxt->src2.val & 31;
  1614. ulong rbp;
  1615. if (nesting_level)
  1616. return X86EMUL_UNHANDLEABLE;
  1617. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1618. rc = push(ctxt, &rbp, stack_size(ctxt));
  1619. if (rc != X86EMUL_CONTINUE)
  1620. return rc;
  1621. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1622. stack_mask(ctxt));
  1623. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1624. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1625. stack_mask(ctxt));
  1626. return X86EMUL_CONTINUE;
  1627. }
  1628. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1629. {
  1630. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1631. stack_mask(ctxt));
  1632. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1633. }
  1634. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1635. {
  1636. int seg = ctxt->src2.val;
  1637. ctxt->src.val = get_segment_selector(ctxt, seg);
  1638. if (ctxt->op_bytes == 4) {
  1639. rsp_increment(ctxt, -2);
  1640. ctxt->op_bytes = 2;
  1641. }
  1642. return em_push(ctxt);
  1643. }
  1644. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1645. {
  1646. int seg = ctxt->src2.val;
  1647. unsigned long selector;
  1648. int rc;
  1649. rc = emulate_pop(ctxt, &selector, 2);
  1650. if (rc != X86EMUL_CONTINUE)
  1651. return rc;
  1652. if (ctxt->modrm_reg == VCPU_SREG_SS)
  1653. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1654. if (ctxt->op_bytes > 2)
  1655. rsp_increment(ctxt, ctxt->op_bytes - 2);
  1656. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1657. return rc;
  1658. }
  1659. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1660. {
  1661. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1662. int rc = X86EMUL_CONTINUE;
  1663. int reg = VCPU_REGS_RAX;
  1664. while (reg <= VCPU_REGS_RDI) {
  1665. (reg == VCPU_REGS_RSP) ?
  1666. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1667. rc = em_push(ctxt);
  1668. if (rc != X86EMUL_CONTINUE)
  1669. return rc;
  1670. ++reg;
  1671. }
  1672. return rc;
  1673. }
  1674. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1675. {
  1676. ctxt->src.val = (unsigned long)ctxt->eflags & ~X86_EFLAGS_VM;
  1677. return em_push(ctxt);
  1678. }
  1679. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1680. {
  1681. int rc = X86EMUL_CONTINUE;
  1682. int reg = VCPU_REGS_RDI;
  1683. u32 val;
  1684. while (reg >= VCPU_REGS_RAX) {
  1685. if (reg == VCPU_REGS_RSP) {
  1686. rsp_increment(ctxt, ctxt->op_bytes);
  1687. --reg;
  1688. }
  1689. rc = emulate_pop(ctxt, &val, ctxt->op_bytes);
  1690. if (rc != X86EMUL_CONTINUE)
  1691. break;
  1692. assign_register(reg_rmw(ctxt, reg), val, ctxt->op_bytes);
  1693. --reg;
  1694. }
  1695. return rc;
  1696. }
  1697. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1698. {
  1699. const struct x86_emulate_ops *ops = ctxt->ops;
  1700. int rc;
  1701. struct desc_ptr dt;
  1702. gva_t cs_addr;
  1703. gva_t eip_addr;
  1704. u16 cs, eip;
  1705. /* TODO: Add limit checks */
  1706. ctxt->src.val = ctxt->eflags;
  1707. rc = em_push(ctxt);
  1708. if (rc != X86EMUL_CONTINUE)
  1709. return rc;
  1710. ctxt->eflags &= ~(X86_EFLAGS_IF | X86_EFLAGS_TF | X86_EFLAGS_AC);
  1711. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1712. rc = em_push(ctxt);
  1713. if (rc != X86EMUL_CONTINUE)
  1714. return rc;
  1715. ctxt->src.val = ctxt->_eip;
  1716. rc = em_push(ctxt);
  1717. if (rc != X86EMUL_CONTINUE)
  1718. return rc;
  1719. ops->get_idt(ctxt, &dt);
  1720. eip_addr = dt.address + (irq << 2);
  1721. cs_addr = dt.address + (irq << 2) + 2;
  1722. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1723. if (rc != X86EMUL_CONTINUE)
  1724. return rc;
  1725. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1726. if (rc != X86EMUL_CONTINUE)
  1727. return rc;
  1728. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1729. if (rc != X86EMUL_CONTINUE)
  1730. return rc;
  1731. ctxt->_eip = eip;
  1732. return rc;
  1733. }
  1734. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1735. {
  1736. int rc;
  1737. invalidate_registers(ctxt);
  1738. rc = __emulate_int_real(ctxt, irq);
  1739. if (rc == X86EMUL_CONTINUE)
  1740. writeback_registers(ctxt);
  1741. return rc;
  1742. }
  1743. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1744. {
  1745. switch(ctxt->mode) {
  1746. case X86EMUL_MODE_REAL:
  1747. return __emulate_int_real(ctxt, irq);
  1748. case X86EMUL_MODE_VM86:
  1749. case X86EMUL_MODE_PROT16:
  1750. case X86EMUL_MODE_PROT32:
  1751. case X86EMUL_MODE_PROT64:
  1752. default:
  1753. /* Protected mode interrupts unimplemented yet */
  1754. return X86EMUL_UNHANDLEABLE;
  1755. }
  1756. }
  1757. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1758. {
  1759. int rc = X86EMUL_CONTINUE;
  1760. unsigned long temp_eip = 0;
  1761. unsigned long temp_eflags = 0;
  1762. unsigned long cs = 0;
  1763. unsigned long mask = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  1764. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_TF |
  1765. X86_EFLAGS_IF | X86_EFLAGS_DF | X86_EFLAGS_OF |
  1766. X86_EFLAGS_IOPL | X86_EFLAGS_NT | X86_EFLAGS_RF |
  1767. X86_EFLAGS_AC | X86_EFLAGS_ID |
  1768. X86_EFLAGS_FIXED;
  1769. unsigned long vm86_mask = X86_EFLAGS_VM | X86_EFLAGS_VIF |
  1770. X86_EFLAGS_VIP;
  1771. /* TODO: Add stack limit check */
  1772. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1773. if (rc != X86EMUL_CONTINUE)
  1774. return rc;
  1775. if (temp_eip & ~0xffff)
  1776. return emulate_gp(ctxt, 0);
  1777. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1778. if (rc != X86EMUL_CONTINUE)
  1779. return rc;
  1780. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1781. if (rc != X86EMUL_CONTINUE)
  1782. return rc;
  1783. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1784. if (rc != X86EMUL_CONTINUE)
  1785. return rc;
  1786. ctxt->_eip = temp_eip;
  1787. if (ctxt->op_bytes == 4)
  1788. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1789. else if (ctxt->op_bytes == 2) {
  1790. ctxt->eflags &= ~0xffff;
  1791. ctxt->eflags |= temp_eflags;
  1792. }
  1793. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1794. ctxt->eflags |= X86_EFLAGS_FIXED;
  1795. ctxt->ops->set_nmi_mask(ctxt, false);
  1796. return rc;
  1797. }
  1798. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1799. {
  1800. switch(ctxt->mode) {
  1801. case X86EMUL_MODE_REAL:
  1802. return emulate_iret_real(ctxt);
  1803. case X86EMUL_MODE_VM86:
  1804. case X86EMUL_MODE_PROT16:
  1805. case X86EMUL_MODE_PROT32:
  1806. case X86EMUL_MODE_PROT64:
  1807. default:
  1808. /* iret from protected mode unimplemented yet */
  1809. return X86EMUL_UNHANDLEABLE;
  1810. }
  1811. }
  1812. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1813. {
  1814. int rc;
  1815. unsigned short sel, old_sel;
  1816. struct desc_struct old_desc, new_desc;
  1817. const struct x86_emulate_ops *ops = ctxt->ops;
  1818. u8 cpl = ctxt->ops->cpl(ctxt);
  1819. /* Assignment of RIP may only fail in 64-bit mode */
  1820. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1821. ops->get_segment(ctxt, &old_sel, &old_desc, NULL,
  1822. VCPU_SREG_CS);
  1823. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1824. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  1825. X86_TRANSFER_CALL_JMP,
  1826. &new_desc);
  1827. if (rc != X86EMUL_CONTINUE)
  1828. return rc;
  1829. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  1830. if (rc != X86EMUL_CONTINUE) {
  1831. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1832. /* assigning eip failed; restore the old cs */
  1833. ops->set_segment(ctxt, old_sel, &old_desc, 0, VCPU_SREG_CS);
  1834. return rc;
  1835. }
  1836. return rc;
  1837. }
  1838. static int em_jmp_abs(struct x86_emulate_ctxt *ctxt)
  1839. {
  1840. return assign_eip_near(ctxt, ctxt->src.val);
  1841. }
  1842. static int em_call_near_abs(struct x86_emulate_ctxt *ctxt)
  1843. {
  1844. int rc;
  1845. long int old_eip;
  1846. old_eip = ctxt->_eip;
  1847. rc = assign_eip_near(ctxt, ctxt->src.val);
  1848. if (rc != X86EMUL_CONTINUE)
  1849. return rc;
  1850. ctxt->src.val = old_eip;
  1851. rc = em_push(ctxt);
  1852. return rc;
  1853. }
  1854. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1855. {
  1856. u64 old = ctxt->dst.orig_val64;
  1857. if (ctxt->dst.bytes == 16)
  1858. return X86EMUL_UNHANDLEABLE;
  1859. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1860. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1861. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1862. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1863. ctxt->eflags &= ~X86_EFLAGS_ZF;
  1864. } else {
  1865. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1866. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1867. ctxt->eflags |= X86_EFLAGS_ZF;
  1868. }
  1869. return X86EMUL_CONTINUE;
  1870. }
  1871. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1872. {
  1873. int rc;
  1874. unsigned long eip;
  1875. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1876. if (rc != X86EMUL_CONTINUE)
  1877. return rc;
  1878. return assign_eip_near(ctxt, eip);
  1879. }
  1880. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1881. {
  1882. int rc;
  1883. unsigned long eip, cs;
  1884. u16 old_cs;
  1885. int cpl = ctxt->ops->cpl(ctxt);
  1886. struct desc_struct old_desc, new_desc;
  1887. const struct x86_emulate_ops *ops = ctxt->ops;
  1888. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1889. ops->get_segment(ctxt, &old_cs, &old_desc, NULL,
  1890. VCPU_SREG_CS);
  1891. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  1892. if (rc != X86EMUL_CONTINUE)
  1893. return rc;
  1894. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1895. if (rc != X86EMUL_CONTINUE)
  1896. return rc;
  1897. /* Outer-privilege level return is not implemented */
  1898. if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
  1899. return X86EMUL_UNHANDLEABLE;
  1900. rc = __load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS, cpl,
  1901. X86_TRANSFER_RET,
  1902. &new_desc);
  1903. if (rc != X86EMUL_CONTINUE)
  1904. return rc;
  1905. rc = assign_eip_far(ctxt, eip, &new_desc);
  1906. if (rc != X86EMUL_CONTINUE) {
  1907. WARN_ON(ctxt->mode != X86EMUL_MODE_PROT64);
  1908. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  1909. }
  1910. return rc;
  1911. }
  1912. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1913. {
  1914. int rc;
  1915. rc = em_ret_far(ctxt);
  1916. if (rc != X86EMUL_CONTINUE)
  1917. return rc;
  1918. rsp_increment(ctxt, ctxt->src.val);
  1919. return X86EMUL_CONTINUE;
  1920. }
  1921. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1922. {
  1923. /* Save real source value, then compare EAX against destination. */
  1924. ctxt->dst.orig_val = ctxt->dst.val;
  1925. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1926. ctxt->src.orig_val = ctxt->src.val;
  1927. ctxt->src.val = ctxt->dst.orig_val;
  1928. fastop(ctxt, em_cmp);
  1929. if (ctxt->eflags & X86_EFLAGS_ZF) {
  1930. /* Success: write back to memory; no update of EAX */
  1931. ctxt->src.type = OP_NONE;
  1932. ctxt->dst.val = ctxt->src.orig_val;
  1933. } else {
  1934. /* Failure: write the value we saw to EAX. */
  1935. ctxt->src.type = OP_REG;
  1936. ctxt->src.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1937. ctxt->src.val = ctxt->dst.orig_val;
  1938. /* Create write-cycle to dest by writing the same value */
  1939. ctxt->dst.val = ctxt->dst.orig_val;
  1940. }
  1941. return X86EMUL_CONTINUE;
  1942. }
  1943. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1944. {
  1945. int seg = ctxt->src2.val;
  1946. unsigned short sel;
  1947. int rc;
  1948. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1949. rc = load_segment_descriptor(ctxt, sel, seg);
  1950. if (rc != X86EMUL_CONTINUE)
  1951. return rc;
  1952. ctxt->dst.val = ctxt->src.val;
  1953. return rc;
  1954. }
  1955. static int emulator_has_longmode(struct x86_emulate_ctxt *ctxt)
  1956. {
  1957. u32 eax, ebx, ecx, edx;
  1958. eax = 0x80000001;
  1959. ecx = 0;
  1960. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1961. return edx & bit(X86_FEATURE_LM);
  1962. }
  1963. #define GET_SMSTATE(type, smbase, offset) \
  1964. ({ \
  1965. type __val; \
  1966. int r = ctxt->ops->read_std(ctxt, smbase + offset, &__val, \
  1967. sizeof(__val), NULL); \
  1968. if (r != X86EMUL_CONTINUE) \
  1969. return X86EMUL_UNHANDLEABLE; \
  1970. __val; \
  1971. })
  1972. static void rsm_set_desc_flags(struct desc_struct *desc, u32 flags)
  1973. {
  1974. desc->g = (flags >> 23) & 1;
  1975. desc->d = (flags >> 22) & 1;
  1976. desc->l = (flags >> 21) & 1;
  1977. desc->avl = (flags >> 20) & 1;
  1978. desc->p = (flags >> 15) & 1;
  1979. desc->dpl = (flags >> 13) & 3;
  1980. desc->s = (flags >> 12) & 1;
  1981. desc->type = (flags >> 8) & 15;
  1982. }
  1983. static int rsm_load_seg_32(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  1984. {
  1985. struct desc_struct desc;
  1986. int offset;
  1987. u16 selector;
  1988. selector = GET_SMSTATE(u32, smbase, 0x7fa8 + n * 4);
  1989. if (n < 3)
  1990. offset = 0x7f84 + n * 12;
  1991. else
  1992. offset = 0x7f2c + (n - 3) * 12;
  1993. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  1994. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  1995. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, offset));
  1996. ctxt->ops->set_segment(ctxt, selector, &desc, 0, n);
  1997. return X86EMUL_CONTINUE;
  1998. }
  1999. static int rsm_load_seg_64(struct x86_emulate_ctxt *ctxt, u64 smbase, int n)
  2000. {
  2001. struct desc_struct desc;
  2002. int offset;
  2003. u16 selector;
  2004. u32 base3;
  2005. offset = 0x7e00 + n * 16;
  2006. selector = GET_SMSTATE(u16, smbase, offset);
  2007. rsm_set_desc_flags(&desc, GET_SMSTATE(u16, smbase, offset + 2) << 8);
  2008. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, offset + 4));
  2009. set_desc_base(&desc, GET_SMSTATE(u32, smbase, offset + 8));
  2010. base3 = GET_SMSTATE(u32, smbase, offset + 12);
  2011. ctxt->ops->set_segment(ctxt, selector, &desc, base3, n);
  2012. return X86EMUL_CONTINUE;
  2013. }
  2014. static int rsm_enter_protected_mode(struct x86_emulate_ctxt *ctxt,
  2015. u64 cr0, u64 cr4)
  2016. {
  2017. int bad;
  2018. /*
  2019. * First enable PAE, long mode needs it before CR0.PG = 1 is set.
  2020. * Then enable protected mode. However, PCID cannot be enabled
  2021. * if EFER.LMA=0, so set it separately.
  2022. */
  2023. bad = ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PCIDE);
  2024. if (bad)
  2025. return X86EMUL_UNHANDLEABLE;
  2026. bad = ctxt->ops->set_cr(ctxt, 0, cr0);
  2027. if (bad)
  2028. return X86EMUL_UNHANDLEABLE;
  2029. if (cr4 & X86_CR4_PCIDE) {
  2030. bad = ctxt->ops->set_cr(ctxt, 4, cr4);
  2031. if (bad)
  2032. return X86EMUL_UNHANDLEABLE;
  2033. }
  2034. return X86EMUL_CONTINUE;
  2035. }
  2036. static int rsm_load_state_32(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2037. {
  2038. struct desc_struct desc;
  2039. struct desc_ptr dt;
  2040. u16 selector;
  2041. u32 val, cr0, cr4;
  2042. int i;
  2043. cr0 = GET_SMSTATE(u32, smbase, 0x7ffc);
  2044. ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u32, smbase, 0x7ff8));
  2045. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7ff4) | X86_EFLAGS_FIXED;
  2046. ctxt->_eip = GET_SMSTATE(u32, smbase, 0x7ff0);
  2047. for (i = 0; i < 8; i++)
  2048. *reg_write(ctxt, i) = GET_SMSTATE(u32, smbase, 0x7fd0 + i * 4);
  2049. val = GET_SMSTATE(u32, smbase, 0x7fcc);
  2050. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2051. val = GET_SMSTATE(u32, smbase, 0x7fc8);
  2052. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2053. selector = GET_SMSTATE(u32, smbase, 0x7fc4);
  2054. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f64));
  2055. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f60));
  2056. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f5c));
  2057. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_TR);
  2058. selector = GET_SMSTATE(u32, smbase, 0x7fc0);
  2059. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7f80));
  2060. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7f7c));
  2061. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7f78));
  2062. ctxt->ops->set_segment(ctxt, selector, &desc, 0, VCPU_SREG_LDTR);
  2063. dt.address = GET_SMSTATE(u32, smbase, 0x7f74);
  2064. dt.size = GET_SMSTATE(u32, smbase, 0x7f70);
  2065. ctxt->ops->set_gdt(ctxt, &dt);
  2066. dt.address = GET_SMSTATE(u32, smbase, 0x7f58);
  2067. dt.size = GET_SMSTATE(u32, smbase, 0x7f54);
  2068. ctxt->ops->set_idt(ctxt, &dt);
  2069. for (i = 0; i < 6; i++) {
  2070. int r = rsm_load_seg_32(ctxt, smbase, i);
  2071. if (r != X86EMUL_CONTINUE)
  2072. return r;
  2073. }
  2074. cr4 = GET_SMSTATE(u32, smbase, 0x7f14);
  2075. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7ef8));
  2076. return rsm_enter_protected_mode(ctxt, cr0, cr4);
  2077. }
  2078. static int rsm_load_state_64(struct x86_emulate_ctxt *ctxt, u64 smbase)
  2079. {
  2080. struct desc_struct desc;
  2081. struct desc_ptr dt;
  2082. u64 val, cr0, cr4;
  2083. u32 base3;
  2084. u16 selector;
  2085. int i;
  2086. for (i = 0; i < 16; i++)
  2087. *reg_write(ctxt, i) = GET_SMSTATE(u64, smbase, 0x7ff8 - i * 8);
  2088. ctxt->_eip = GET_SMSTATE(u64, smbase, 0x7f78);
  2089. ctxt->eflags = GET_SMSTATE(u32, smbase, 0x7f70) | X86_EFLAGS_FIXED;
  2090. val = GET_SMSTATE(u32, smbase, 0x7f68);
  2091. ctxt->ops->set_dr(ctxt, 6, (val & DR6_VOLATILE) | DR6_FIXED_1);
  2092. val = GET_SMSTATE(u32, smbase, 0x7f60);
  2093. ctxt->ops->set_dr(ctxt, 7, (val & DR7_VOLATILE) | DR7_FIXED_1);
  2094. cr0 = GET_SMSTATE(u64, smbase, 0x7f58);
  2095. ctxt->ops->set_cr(ctxt, 3, GET_SMSTATE(u64, smbase, 0x7f50));
  2096. cr4 = GET_SMSTATE(u64, smbase, 0x7f48);
  2097. ctxt->ops->set_smbase(ctxt, GET_SMSTATE(u32, smbase, 0x7f00));
  2098. val = GET_SMSTATE(u64, smbase, 0x7ed0);
  2099. ctxt->ops->set_msr(ctxt, MSR_EFER, val & ~EFER_LMA);
  2100. selector = GET_SMSTATE(u32, smbase, 0x7e90);
  2101. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e92) << 8);
  2102. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e94));
  2103. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e98));
  2104. base3 = GET_SMSTATE(u32, smbase, 0x7e9c);
  2105. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_TR);
  2106. dt.size = GET_SMSTATE(u32, smbase, 0x7e84);
  2107. dt.address = GET_SMSTATE(u64, smbase, 0x7e88);
  2108. ctxt->ops->set_idt(ctxt, &dt);
  2109. selector = GET_SMSTATE(u32, smbase, 0x7e70);
  2110. rsm_set_desc_flags(&desc, GET_SMSTATE(u32, smbase, 0x7e72) << 8);
  2111. set_desc_limit(&desc, GET_SMSTATE(u32, smbase, 0x7e74));
  2112. set_desc_base(&desc, GET_SMSTATE(u32, smbase, 0x7e78));
  2113. base3 = GET_SMSTATE(u32, smbase, 0x7e7c);
  2114. ctxt->ops->set_segment(ctxt, selector, &desc, base3, VCPU_SREG_LDTR);
  2115. dt.size = GET_SMSTATE(u32, smbase, 0x7e64);
  2116. dt.address = GET_SMSTATE(u64, smbase, 0x7e68);
  2117. ctxt->ops->set_gdt(ctxt, &dt);
  2118. for (i = 0; i < 6; i++) {
  2119. int r = rsm_load_seg_64(ctxt, smbase, i);
  2120. if (r != X86EMUL_CONTINUE)
  2121. return r;
  2122. }
  2123. return rsm_enter_protected_mode(ctxt, cr0, cr4);
  2124. }
  2125. static int em_rsm(struct x86_emulate_ctxt *ctxt)
  2126. {
  2127. unsigned long cr0, cr4, efer;
  2128. u64 smbase;
  2129. int ret;
  2130. if ((ctxt->emul_flags & X86EMUL_SMM_MASK) == 0)
  2131. return emulate_ud(ctxt);
  2132. /*
  2133. * Get back to real mode, to prepare a safe state in which to load
  2134. * CR0/CR3/CR4/EFER. Also this will ensure that addresses passed
  2135. * to read_std/write_std are not virtual.
  2136. *
  2137. * CR4.PCIDE must be zero, because it is a 64-bit mode only feature.
  2138. */
  2139. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2140. if (cr0 & X86_CR0_PE)
  2141. ctxt->ops->set_cr(ctxt, 0, cr0 & ~(X86_CR0_PG | X86_CR0_PE));
  2142. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2143. if (cr4 & X86_CR4_PAE)
  2144. ctxt->ops->set_cr(ctxt, 4, cr4 & ~X86_CR4_PAE);
  2145. efer = 0;
  2146. ctxt->ops->set_msr(ctxt, MSR_EFER, efer);
  2147. smbase = ctxt->ops->get_smbase(ctxt);
  2148. if (emulator_has_longmode(ctxt))
  2149. ret = rsm_load_state_64(ctxt, smbase + 0x8000);
  2150. else
  2151. ret = rsm_load_state_32(ctxt, smbase + 0x8000);
  2152. if (ret != X86EMUL_CONTINUE) {
  2153. /* FIXME: should triple fault */
  2154. return X86EMUL_UNHANDLEABLE;
  2155. }
  2156. if ((ctxt->emul_flags & X86EMUL_SMM_INSIDE_NMI_MASK) == 0)
  2157. ctxt->ops->set_nmi_mask(ctxt, false);
  2158. ctxt->emul_flags &= ~X86EMUL_SMM_INSIDE_NMI_MASK;
  2159. ctxt->emul_flags &= ~X86EMUL_SMM_MASK;
  2160. return X86EMUL_CONTINUE;
  2161. }
  2162. static void
  2163. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  2164. struct desc_struct *cs, struct desc_struct *ss)
  2165. {
  2166. cs->l = 0; /* will be adjusted later */
  2167. set_desc_base(cs, 0); /* flat segment */
  2168. cs->g = 1; /* 4kb granularity */
  2169. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  2170. cs->type = 0x0b; /* Read, Execute, Accessed */
  2171. cs->s = 1;
  2172. cs->dpl = 0; /* will be adjusted later */
  2173. cs->p = 1;
  2174. cs->d = 1;
  2175. cs->avl = 0;
  2176. set_desc_base(ss, 0); /* flat segment */
  2177. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  2178. ss->g = 1; /* 4kb granularity */
  2179. ss->s = 1;
  2180. ss->type = 0x03; /* Read/Write, Accessed */
  2181. ss->d = 1; /* 32bit stack segment */
  2182. ss->dpl = 0;
  2183. ss->p = 1;
  2184. ss->l = 0;
  2185. ss->avl = 0;
  2186. }
  2187. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  2188. {
  2189. u32 eax, ebx, ecx, edx;
  2190. eax = ecx = 0;
  2191. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2192. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  2193. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  2194. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  2195. }
  2196. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  2197. {
  2198. const struct x86_emulate_ops *ops = ctxt->ops;
  2199. u32 eax, ebx, ecx, edx;
  2200. /*
  2201. * syscall should always be enabled in longmode - so only become
  2202. * vendor specific (cpuid) if other modes are active...
  2203. */
  2204. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2205. return true;
  2206. eax = 0x00000000;
  2207. ecx = 0x00000000;
  2208. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2209. /*
  2210. * Intel ("GenuineIntel")
  2211. * remark: Intel CPUs only support "syscall" in 64bit
  2212. * longmode. Also an 64bit guest with a
  2213. * 32bit compat-app running will #UD !! While this
  2214. * behaviour can be fixed (by emulating) into AMD
  2215. * response - CPUs of AMD can't behave like Intel.
  2216. */
  2217. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2218. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2219. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2220. return false;
  2221. /* AMD ("AuthenticAMD") */
  2222. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2223. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2224. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2225. return true;
  2226. /* AMD ("AMDisbetter!") */
  2227. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2228. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2229. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2230. return true;
  2231. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2232. return false;
  2233. }
  2234. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2235. {
  2236. const struct x86_emulate_ops *ops = ctxt->ops;
  2237. struct desc_struct cs, ss;
  2238. u64 msr_data;
  2239. u16 cs_sel, ss_sel;
  2240. u64 efer = 0;
  2241. /* syscall is not available in real mode */
  2242. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2243. ctxt->mode == X86EMUL_MODE_VM86)
  2244. return emulate_ud(ctxt);
  2245. if (!(em_syscall_is_enabled(ctxt)))
  2246. return emulate_ud(ctxt);
  2247. ops->get_msr(ctxt, MSR_EFER, &efer);
  2248. setup_syscalls_segments(ctxt, &cs, &ss);
  2249. if (!(efer & EFER_SCE))
  2250. return emulate_ud(ctxt);
  2251. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2252. msr_data >>= 32;
  2253. cs_sel = (u16)(msr_data & 0xfffc);
  2254. ss_sel = (u16)(msr_data + 8);
  2255. if (efer & EFER_LMA) {
  2256. cs.d = 0;
  2257. cs.l = 1;
  2258. }
  2259. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2260. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2261. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2262. if (efer & EFER_LMA) {
  2263. #ifdef CONFIG_X86_64
  2264. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  2265. ops->get_msr(ctxt,
  2266. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2267. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2268. ctxt->_eip = msr_data;
  2269. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2270. ctxt->eflags &= ~msr_data;
  2271. ctxt->eflags |= X86_EFLAGS_FIXED;
  2272. #endif
  2273. } else {
  2274. /* legacy mode */
  2275. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2276. ctxt->_eip = (u32)msr_data;
  2277. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2278. }
  2279. return X86EMUL_CONTINUE;
  2280. }
  2281. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2282. {
  2283. const struct x86_emulate_ops *ops = ctxt->ops;
  2284. struct desc_struct cs, ss;
  2285. u64 msr_data;
  2286. u16 cs_sel, ss_sel;
  2287. u64 efer = 0;
  2288. ops->get_msr(ctxt, MSR_EFER, &efer);
  2289. /* inject #GP if in real mode */
  2290. if (ctxt->mode == X86EMUL_MODE_REAL)
  2291. return emulate_gp(ctxt, 0);
  2292. /*
  2293. * Not recognized on AMD in compat mode (but is recognized in legacy
  2294. * mode).
  2295. */
  2296. if ((ctxt->mode != X86EMUL_MODE_PROT64) && (efer & EFER_LMA)
  2297. && !vendor_intel(ctxt))
  2298. return emulate_ud(ctxt);
  2299. /* sysenter/sysexit have not been tested in 64bit mode. */
  2300. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2301. return X86EMUL_UNHANDLEABLE;
  2302. setup_syscalls_segments(ctxt, &cs, &ss);
  2303. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2304. if ((msr_data & 0xfffc) == 0x0)
  2305. return emulate_gp(ctxt, 0);
  2306. ctxt->eflags &= ~(X86_EFLAGS_VM | X86_EFLAGS_IF);
  2307. cs_sel = (u16)msr_data & ~SEGMENT_RPL_MASK;
  2308. ss_sel = cs_sel + 8;
  2309. if (efer & EFER_LMA) {
  2310. cs.d = 0;
  2311. cs.l = 1;
  2312. }
  2313. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2314. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2315. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2316. ctxt->_eip = (efer & EFER_LMA) ? msr_data : (u32)msr_data;
  2317. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2318. *reg_write(ctxt, VCPU_REGS_RSP) = (efer & EFER_LMA) ? msr_data :
  2319. (u32)msr_data;
  2320. return X86EMUL_CONTINUE;
  2321. }
  2322. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2323. {
  2324. const struct x86_emulate_ops *ops = ctxt->ops;
  2325. struct desc_struct cs, ss;
  2326. u64 msr_data, rcx, rdx;
  2327. int usermode;
  2328. u16 cs_sel = 0, ss_sel = 0;
  2329. /* inject #GP if in real mode or Virtual 8086 mode */
  2330. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2331. ctxt->mode == X86EMUL_MODE_VM86)
  2332. return emulate_gp(ctxt, 0);
  2333. setup_syscalls_segments(ctxt, &cs, &ss);
  2334. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2335. usermode = X86EMUL_MODE_PROT64;
  2336. else
  2337. usermode = X86EMUL_MODE_PROT32;
  2338. rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2339. rdx = reg_read(ctxt, VCPU_REGS_RDX);
  2340. cs.dpl = 3;
  2341. ss.dpl = 3;
  2342. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2343. switch (usermode) {
  2344. case X86EMUL_MODE_PROT32:
  2345. cs_sel = (u16)(msr_data + 16);
  2346. if ((msr_data & 0xfffc) == 0x0)
  2347. return emulate_gp(ctxt, 0);
  2348. ss_sel = (u16)(msr_data + 24);
  2349. rcx = (u32)rcx;
  2350. rdx = (u32)rdx;
  2351. break;
  2352. case X86EMUL_MODE_PROT64:
  2353. cs_sel = (u16)(msr_data + 32);
  2354. if (msr_data == 0x0)
  2355. return emulate_gp(ctxt, 0);
  2356. ss_sel = cs_sel + 8;
  2357. cs.d = 0;
  2358. cs.l = 1;
  2359. if (is_noncanonical_address(rcx) ||
  2360. is_noncanonical_address(rdx))
  2361. return emulate_gp(ctxt, 0);
  2362. break;
  2363. }
  2364. cs_sel |= SEGMENT_RPL_MASK;
  2365. ss_sel |= SEGMENT_RPL_MASK;
  2366. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2367. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2368. ctxt->_eip = rdx;
  2369. *reg_write(ctxt, VCPU_REGS_RSP) = rcx;
  2370. return X86EMUL_CONTINUE;
  2371. }
  2372. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2373. {
  2374. int iopl;
  2375. if (ctxt->mode == X86EMUL_MODE_REAL)
  2376. return false;
  2377. if (ctxt->mode == X86EMUL_MODE_VM86)
  2378. return true;
  2379. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> X86_EFLAGS_IOPL_BIT;
  2380. return ctxt->ops->cpl(ctxt) > iopl;
  2381. }
  2382. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2383. u16 port, u16 len)
  2384. {
  2385. const struct x86_emulate_ops *ops = ctxt->ops;
  2386. struct desc_struct tr_seg;
  2387. u32 base3;
  2388. int r;
  2389. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2390. unsigned mask = (1 << len) - 1;
  2391. unsigned long base;
  2392. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2393. if (!tr_seg.p)
  2394. return false;
  2395. if (desc_limit_scaled(&tr_seg) < 103)
  2396. return false;
  2397. base = get_desc_base(&tr_seg);
  2398. #ifdef CONFIG_X86_64
  2399. base |= ((u64)base3) << 32;
  2400. #endif
  2401. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2402. if (r != X86EMUL_CONTINUE)
  2403. return false;
  2404. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2405. return false;
  2406. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2407. if (r != X86EMUL_CONTINUE)
  2408. return false;
  2409. if ((perm >> bit_idx) & mask)
  2410. return false;
  2411. return true;
  2412. }
  2413. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2414. u16 port, u16 len)
  2415. {
  2416. if (ctxt->perm_ok)
  2417. return true;
  2418. if (emulator_bad_iopl(ctxt))
  2419. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2420. return false;
  2421. ctxt->perm_ok = true;
  2422. return true;
  2423. }
  2424. static void string_registers_quirk(struct x86_emulate_ctxt *ctxt)
  2425. {
  2426. /*
  2427. * Intel CPUs mask the counter and pointers in quite strange
  2428. * manner when ECX is zero due to REP-string optimizations.
  2429. */
  2430. #ifdef CONFIG_X86_64
  2431. if (ctxt->ad_bytes != 4 || !vendor_intel(ctxt))
  2432. return;
  2433. *reg_write(ctxt, VCPU_REGS_RCX) = 0;
  2434. switch (ctxt->b) {
  2435. case 0xa4: /* movsb */
  2436. case 0xa5: /* movsd/w */
  2437. *reg_rmw(ctxt, VCPU_REGS_RSI) &= (u32)-1;
  2438. /* fall through */
  2439. case 0xaa: /* stosb */
  2440. case 0xab: /* stosd/w */
  2441. *reg_rmw(ctxt, VCPU_REGS_RDI) &= (u32)-1;
  2442. }
  2443. #endif
  2444. }
  2445. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2446. struct tss_segment_16 *tss)
  2447. {
  2448. tss->ip = ctxt->_eip;
  2449. tss->flag = ctxt->eflags;
  2450. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2451. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2452. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2453. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2454. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2455. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2456. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2457. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2458. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2459. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2460. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2461. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2462. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2463. }
  2464. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2465. struct tss_segment_16 *tss)
  2466. {
  2467. int ret;
  2468. u8 cpl;
  2469. ctxt->_eip = tss->ip;
  2470. ctxt->eflags = tss->flag | 2;
  2471. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2472. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2473. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2474. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2475. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2476. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2477. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2478. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2479. /*
  2480. * SDM says that segment selectors are loaded before segment
  2481. * descriptors
  2482. */
  2483. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2484. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2485. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2486. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2487. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2488. cpl = tss->cs & 3;
  2489. /*
  2490. * Now load segment descriptors. If fault happens at this stage
  2491. * it is handled in a context of new task
  2492. */
  2493. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl,
  2494. X86_TRANSFER_TASK_SWITCH, NULL);
  2495. if (ret != X86EMUL_CONTINUE)
  2496. return ret;
  2497. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2498. X86_TRANSFER_TASK_SWITCH, NULL);
  2499. if (ret != X86EMUL_CONTINUE)
  2500. return ret;
  2501. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2502. X86_TRANSFER_TASK_SWITCH, NULL);
  2503. if (ret != X86EMUL_CONTINUE)
  2504. return ret;
  2505. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2506. X86_TRANSFER_TASK_SWITCH, NULL);
  2507. if (ret != X86EMUL_CONTINUE)
  2508. return ret;
  2509. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2510. X86_TRANSFER_TASK_SWITCH, NULL);
  2511. if (ret != X86EMUL_CONTINUE)
  2512. return ret;
  2513. return X86EMUL_CONTINUE;
  2514. }
  2515. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2516. u16 tss_selector, u16 old_tss_sel,
  2517. ulong old_tss_base, struct desc_struct *new_desc)
  2518. {
  2519. const struct x86_emulate_ops *ops = ctxt->ops;
  2520. struct tss_segment_16 tss_seg;
  2521. int ret;
  2522. u32 new_tss_base = get_desc_base(new_desc);
  2523. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2524. &ctxt->exception);
  2525. if (ret != X86EMUL_CONTINUE)
  2526. return ret;
  2527. save_state_to_tss16(ctxt, &tss_seg);
  2528. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2529. &ctxt->exception);
  2530. if (ret != X86EMUL_CONTINUE)
  2531. return ret;
  2532. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2533. &ctxt->exception);
  2534. if (ret != X86EMUL_CONTINUE)
  2535. return ret;
  2536. if (old_tss_sel != 0xffff) {
  2537. tss_seg.prev_task_link = old_tss_sel;
  2538. ret = ops->write_std(ctxt, new_tss_base,
  2539. &tss_seg.prev_task_link,
  2540. sizeof tss_seg.prev_task_link,
  2541. &ctxt->exception);
  2542. if (ret != X86EMUL_CONTINUE)
  2543. return ret;
  2544. }
  2545. return load_state_from_tss16(ctxt, &tss_seg);
  2546. }
  2547. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2548. struct tss_segment_32 *tss)
  2549. {
  2550. /* CR3 and ldt selector are not saved intentionally */
  2551. tss->eip = ctxt->_eip;
  2552. tss->eflags = ctxt->eflags;
  2553. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2554. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2555. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2556. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2557. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2558. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2559. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2560. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2561. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2562. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2563. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2564. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2565. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2566. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2567. }
  2568. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2569. struct tss_segment_32 *tss)
  2570. {
  2571. int ret;
  2572. u8 cpl;
  2573. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2574. return emulate_gp(ctxt, 0);
  2575. ctxt->_eip = tss->eip;
  2576. ctxt->eflags = tss->eflags | 2;
  2577. /* General purpose registers */
  2578. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2579. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2580. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2581. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2582. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2583. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2584. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2585. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2586. /*
  2587. * SDM says that segment selectors are loaded before segment
  2588. * descriptors. This is important because CPL checks will
  2589. * use CS.RPL.
  2590. */
  2591. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2592. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2593. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2594. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2595. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2596. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2597. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2598. /*
  2599. * If we're switching between Protected Mode and VM86, we need to make
  2600. * sure to update the mode before loading the segment descriptors so
  2601. * that the selectors are interpreted correctly.
  2602. */
  2603. if (ctxt->eflags & X86_EFLAGS_VM) {
  2604. ctxt->mode = X86EMUL_MODE_VM86;
  2605. cpl = 3;
  2606. } else {
  2607. ctxt->mode = X86EMUL_MODE_PROT32;
  2608. cpl = tss->cs & 3;
  2609. }
  2610. /*
  2611. * Now load segment descriptors. If fault happenes at this stage
  2612. * it is handled in a context of new task
  2613. */
  2614. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR,
  2615. cpl, X86_TRANSFER_TASK_SWITCH, NULL);
  2616. if (ret != X86EMUL_CONTINUE)
  2617. return ret;
  2618. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl,
  2619. X86_TRANSFER_TASK_SWITCH, NULL);
  2620. if (ret != X86EMUL_CONTINUE)
  2621. return ret;
  2622. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl,
  2623. X86_TRANSFER_TASK_SWITCH, NULL);
  2624. if (ret != X86EMUL_CONTINUE)
  2625. return ret;
  2626. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl,
  2627. X86_TRANSFER_TASK_SWITCH, NULL);
  2628. if (ret != X86EMUL_CONTINUE)
  2629. return ret;
  2630. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl,
  2631. X86_TRANSFER_TASK_SWITCH, NULL);
  2632. if (ret != X86EMUL_CONTINUE)
  2633. return ret;
  2634. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl,
  2635. X86_TRANSFER_TASK_SWITCH, NULL);
  2636. if (ret != X86EMUL_CONTINUE)
  2637. return ret;
  2638. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl,
  2639. X86_TRANSFER_TASK_SWITCH, NULL);
  2640. return ret;
  2641. }
  2642. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2643. u16 tss_selector, u16 old_tss_sel,
  2644. ulong old_tss_base, struct desc_struct *new_desc)
  2645. {
  2646. const struct x86_emulate_ops *ops = ctxt->ops;
  2647. struct tss_segment_32 tss_seg;
  2648. int ret;
  2649. u32 new_tss_base = get_desc_base(new_desc);
  2650. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2651. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2652. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2653. &ctxt->exception);
  2654. if (ret != X86EMUL_CONTINUE)
  2655. return ret;
  2656. save_state_to_tss32(ctxt, &tss_seg);
  2657. /* Only GP registers and segment selectors are saved */
  2658. ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2659. ldt_sel_offset - eip_offset, &ctxt->exception);
  2660. if (ret != X86EMUL_CONTINUE)
  2661. return ret;
  2662. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2663. &ctxt->exception);
  2664. if (ret != X86EMUL_CONTINUE)
  2665. return ret;
  2666. if (old_tss_sel != 0xffff) {
  2667. tss_seg.prev_task_link = old_tss_sel;
  2668. ret = ops->write_std(ctxt, new_tss_base,
  2669. &tss_seg.prev_task_link,
  2670. sizeof tss_seg.prev_task_link,
  2671. &ctxt->exception);
  2672. if (ret != X86EMUL_CONTINUE)
  2673. return ret;
  2674. }
  2675. return load_state_from_tss32(ctxt, &tss_seg);
  2676. }
  2677. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2678. u16 tss_selector, int idt_index, int reason,
  2679. bool has_error_code, u32 error_code)
  2680. {
  2681. const struct x86_emulate_ops *ops = ctxt->ops;
  2682. struct desc_struct curr_tss_desc, next_tss_desc;
  2683. int ret;
  2684. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2685. ulong old_tss_base =
  2686. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2687. u32 desc_limit;
  2688. ulong desc_addr, dr7;
  2689. /* FIXME: old_tss_base == ~0 ? */
  2690. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2691. if (ret != X86EMUL_CONTINUE)
  2692. return ret;
  2693. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2694. if (ret != X86EMUL_CONTINUE)
  2695. return ret;
  2696. /* FIXME: check that next_tss_desc is tss */
  2697. /*
  2698. * Check privileges. The three cases are task switch caused by...
  2699. *
  2700. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2701. * 2. Exception/IRQ/iret: No check is performed
  2702. * 3. jmp/call to TSS/task-gate: No check is performed since the
  2703. * hardware checks it before exiting.
  2704. */
  2705. if (reason == TASK_SWITCH_GATE) {
  2706. if (idt_index != -1) {
  2707. /* Software interrupts */
  2708. struct desc_struct task_gate_desc;
  2709. int dpl;
  2710. ret = read_interrupt_descriptor(ctxt, idt_index,
  2711. &task_gate_desc);
  2712. if (ret != X86EMUL_CONTINUE)
  2713. return ret;
  2714. dpl = task_gate_desc.dpl;
  2715. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2716. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2717. }
  2718. }
  2719. desc_limit = desc_limit_scaled(&next_tss_desc);
  2720. if (!next_tss_desc.p ||
  2721. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2722. desc_limit < 0x2b)) {
  2723. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2724. }
  2725. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2726. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2727. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2728. }
  2729. if (reason == TASK_SWITCH_IRET)
  2730. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2731. /* set back link to prev task only if NT bit is set in eflags
  2732. note that old_tss_sel is not used after this point */
  2733. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2734. old_tss_sel = 0xffff;
  2735. if (next_tss_desc.type & 8)
  2736. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2737. old_tss_base, &next_tss_desc);
  2738. else
  2739. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2740. old_tss_base, &next_tss_desc);
  2741. if (ret != X86EMUL_CONTINUE)
  2742. return ret;
  2743. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2744. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2745. if (reason != TASK_SWITCH_IRET) {
  2746. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2747. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2748. }
  2749. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2750. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2751. if (has_error_code) {
  2752. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2753. ctxt->lock_prefix = 0;
  2754. ctxt->src.val = (unsigned long) error_code;
  2755. ret = em_push(ctxt);
  2756. }
  2757. ops->get_dr(ctxt, 7, &dr7);
  2758. ops->set_dr(ctxt, 7, dr7 & ~(DR_LOCAL_ENABLE_MASK | DR_LOCAL_SLOWDOWN));
  2759. return ret;
  2760. }
  2761. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2762. u16 tss_selector, int idt_index, int reason,
  2763. bool has_error_code, u32 error_code)
  2764. {
  2765. int rc;
  2766. invalidate_registers(ctxt);
  2767. ctxt->_eip = ctxt->eip;
  2768. ctxt->dst.type = OP_NONE;
  2769. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2770. has_error_code, error_code);
  2771. if (rc == X86EMUL_CONTINUE) {
  2772. ctxt->eip = ctxt->_eip;
  2773. writeback_registers(ctxt);
  2774. }
  2775. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2776. }
  2777. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2778. struct operand *op)
  2779. {
  2780. int df = (ctxt->eflags & X86_EFLAGS_DF) ? -op->count : op->count;
  2781. register_address_increment(ctxt, reg, df * op->bytes);
  2782. op->addr.mem.ea = register_address(ctxt, reg);
  2783. }
  2784. static int em_das(struct x86_emulate_ctxt *ctxt)
  2785. {
  2786. u8 al, old_al;
  2787. bool af, cf, old_cf;
  2788. cf = ctxt->eflags & X86_EFLAGS_CF;
  2789. al = ctxt->dst.val;
  2790. old_al = al;
  2791. old_cf = cf;
  2792. cf = false;
  2793. af = ctxt->eflags & X86_EFLAGS_AF;
  2794. if ((al & 0x0f) > 9 || af) {
  2795. al -= 6;
  2796. cf = old_cf | (al >= 250);
  2797. af = true;
  2798. } else {
  2799. af = false;
  2800. }
  2801. if (old_al > 0x99 || old_cf) {
  2802. al -= 0x60;
  2803. cf = true;
  2804. }
  2805. ctxt->dst.val = al;
  2806. /* Set PF, ZF, SF */
  2807. ctxt->src.type = OP_IMM;
  2808. ctxt->src.val = 0;
  2809. ctxt->src.bytes = 1;
  2810. fastop(ctxt, em_or);
  2811. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2812. if (cf)
  2813. ctxt->eflags |= X86_EFLAGS_CF;
  2814. if (af)
  2815. ctxt->eflags |= X86_EFLAGS_AF;
  2816. return X86EMUL_CONTINUE;
  2817. }
  2818. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2819. {
  2820. u8 al, ah;
  2821. if (ctxt->src.val == 0)
  2822. return emulate_de(ctxt);
  2823. al = ctxt->dst.val & 0xff;
  2824. ah = al / ctxt->src.val;
  2825. al %= ctxt->src.val;
  2826. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2827. /* Set PF, ZF, SF */
  2828. ctxt->src.type = OP_IMM;
  2829. ctxt->src.val = 0;
  2830. ctxt->src.bytes = 1;
  2831. fastop(ctxt, em_or);
  2832. return X86EMUL_CONTINUE;
  2833. }
  2834. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2835. {
  2836. u8 al = ctxt->dst.val & 0xff;
  2837. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2838. al = (al + (ah * ctxt->src.val)) & 0xff;
  2839. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2840. /* Set PF, ZF, SF */
  2841. ctxt->src.type = OP_IMM;
  2842. ctxt->src.val = 0;
  2843. ctxt->src.bytes = 1;
  2844. fastop(ctxt, em_or);
  2845. return X86EMUL_CONTINUE;
  2846. }
  2847. static int em_call(struct x86_emulate_ctxt *ctxt)
  2848. {
  2849. int rc;
  2850. long rel = ctxt->src.val;
  2851. ctxt->src.val = (unsigned long)ctxt->_eip;
  2852. rc = jmp_rel(ctxt, rel);
  2853. if (rc != X86EMUL_CONTINUE)
  2854. return rc;
  2855. return em_push(ctxt);
  2856. }
  2857. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2858. {
  2859. u16 sel, old_cs;
  2860. ulong old_eip;
  2861. int rc;
  2862. struct desc_struct old_desc, new_desc;
  2863. const struct x86_emulate_ops *ops = ctxt->ops;
  2864. int cpl = ctxt->ops->cpl(ctxt);
  2865. enum x86emul_mode prev_mode = ctxt->mode;
  2866. old_eip = ctxt->_eip;
  2867. ops->get_segment(ctxt, &old_cs, &old_desc, NULL, VCPU_SREG_CS);
  2868. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2869. rc = __load_segment_descriptor(ctxt, sel, VCPU_SREG_CS, cpl,
  2870. X86_TRANSFER_CALL_JMP, &new_desc);
  2871. if (rc != X86EMUL_CONTINUE)
  2872. return rc;
  2873. rc = assign_eip_far(ctxt, ctxt->src.val, &new_desc);
  2874. if (rc != X86EMUL_CONTINUE)
  2875. goto fail;
  2876. ctxt->src.val = old_cs;
  2877. rc = em_push(ctxt);
  2878. if (rc != X86EMUL_CONTINUE)
  2879. goto fail;
  2880. ctxt->src.val = old_eip;
  2881. rc = em_push(ctxt);
  2882. /* If we failed, we tainted the memory, but the very least we should
  2883. restore cs */
  2884. if (rc != X86EMUL_CONTINUE) {
  2885. pr_warn_once("faulting far call emulation tainted memory\n");
  2886. goto fail;
  2887. }
  2888. return rc;
  2889. fail:
  2890. ops->set_segment(ctxt, old_cs, &old_desc, 0, VCPU_SREG_CS);
  2891. ctxt->mode = prev_mode;
  2892. return rc;
  2893. }
  2894. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2895. {
  2896. int rc;
  2897. unsigned long eip;
  2898. rc = emulate_pop(ctxt, &eip, ctxt->op_bytes);
  2899. if (rc != X86EMUL_CONTINUE)
  2900. return rc;
  2901. rc = assign_eip_near(ctxt, eip);
  2902. if (rc != X86EMUL_CONTINUE)
  2903. return rc;
  2904. rsp_increment(ctxt, ctxt->src.val);
  2905. return X86EMUL_CONTINUE;
  2906. }
  2907. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2908. {
  2909. /* Write back the register source. */
  2910. ctxt->src.val = ctxt->dst.val;
  2911. write_register_operand(&ctxt->src);
  2912. /* Write back the memory destination with implicit LOCK prefix. */
  2913. ctxt->dst.val = ctxt->src.orig_val;
  2914. ctxt->lock_prefix = 1;
  2915. return X86EMUL_CONTINUE;
  2916. }
  2917. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2918. {
  2919. ctxt->dst.val = ctxt->src2.val;
  2920. return fastop(ctxt, em_imul);
  2921. }
  2922. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2923. {
  2924. ctxt->dst.type = OP_REG;
  2925. ctxt->dst.bytes = ctxt->src.bytes;
  2926. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2927. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2928. return X86EMUL_CONTINUE;
  2929. }
  2930. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2931. {
  2932. u64 tsc = 0;
  2933. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2934. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2935. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2936. return X86EMUL_CONTINUE;
  2937. }
  2938. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2939. {
  2940. u64 pmc;
  2941. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2942. return emulate_gp(ctxt, 0);
  2943. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2944. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2945. return X86EMUL_CONTINUE;
  2946. }
  2947. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2948. {
  2949. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  2950. return X86EMUL_CONTINUE;
  2951. }
  2952. #define FFL(x) bit(X86_FEATURE_##x)
  2953. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  2954. {
  2955. u32 ebx, ecx, edx, eax = 1;
  2956. u16 tmp;
  2957. /*
  2958. * Check MOVBE is set in the guest-visible CPUID leaf.
  2959. */
  2960. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2961. if (!(ecx & FFL(MOVBE)))
  2962. return emulate_ud(ctxt);
  2963. switch (ctxt->op_bytes) {
  2964. case 2:
  2965. /*
  2966. * From MOVBE definition: "...When the operand size is 16 bits,
  2967. * the upper word of the destination register remains unchanged
  2968. * ..."
  2969. *
  2970. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  2971. * rules so we have to do the operation almost per hand.
  2972. */
  2973. tmp = (u16)ctxt->src.val;
  2974. ctxt->dst.val &= ~0xffffUL;
  2975. ctxt->dst.val |= (unsigned long)swab16(tmp);
  2976. break;
  2977. case 4:
  2978. ctxt->dst.val = swab32((u32)ctxt->src.val);
  2979. break;
  2980. case 8:
  2981. ctxt->dst.val = swab64(ctxt->src.val);
  2982. break;
  2983. default:
  2984. BUG();
  2985. }
  2986. return X86EMUL_CONTINUE;
  2987. }
  2988. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2989. {
  2990. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2991. return emulate_gp(ctxt, 0);
  2992. /* Disable writeback. */
  2993. ctxt->dst.type = OP_NONE;
  2994. return X86EMUL_CONTINUE;
  2995. }
  2996. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2997. {
  2998. unsigned long val;
  2999. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3000. val = ctxt->src.val & ~0ULL;
  3001. else
  3002. val = ctxt->src.val & ~0U;
  3003. /* #UD condition is already handled. */
  3004. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  3005. return emulate_gp(ctxt, 0);
  3006. /* Disable writeback. */
  3007. ctxt->dst.type = OP_NONE;
  3008. return X86EMUL_CONTINUE;
  3009. }
  3010. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  3011. {
  3012. u64 msr_data;
  3013. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  3014. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  3015. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  3016. return emulate_gp(ctxt, 0);
  3017. return X86EMUL_CONTINUE;
  3018. }
  3019. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  3020. {
  3021. u64 msr_data;
  3022. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  3023. return emulate_gp(ctxt, 0);
  3024. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  3025. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  3026. return X86EMUL_CONTINUE;
  3027. }
  3028. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  3029. {
  3030. if (ctxt->modrm_reg > VCPU_SREG_GS)
  3031. return emulate_ud(ctxt);
  3032. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  3033. if (ctxt->dst.bytes == 4 && ctxt->dst.type == OP_MEM)
  3034. ctxt->dst.bytes = 2;
  3035. return X86EMUL_CONTINUE;
  3036. }
  3037. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  3038. {
  3039. u16 sel = ctxt->src.val;
  3040. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  3041. return emulate_ud(ctxt);
  3042. if (ctxt->modrm_reg == VCPU_SREG_SS)
  3043. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3044. /* Disable writeback. */
  3045. ctxt->dst.type = OP_NONE;
  3046. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  3047. }
  3048. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  3049. {
  3050. u16 sel = ctxt->src.val;
  3051. /* Disable writeback. */
  3052. ctxt->dst.type = OP_NONE;
  3053. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  3054. }
  3055. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  3056. {
  3057. u16 sel = ctxt->src.val;
  3058. /* Disable writeback. */
  3059. ctxt->dst.type = OP_NONE;
  3060. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  3061. }
  3062. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  3063. {
  3064. int rc;
  3065. ulong linear;
  3066. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  3067. if (rc == X86EMUL_CONTINUE)
  3068. ctxt->ops->invlpg(ctxt, linear);
  3069. /* Disable writeback. */
  3070. ctxt->dst.type = OP_NONE;
  3071. return X86EMUL_CONTINUE;
  3072. }
  3073. static int em_clts(struct x86_emulate_ctxt *ctxt)
  3074. {
  3075. ulong cr0;
  3076. cr0 = ctxt->ops->get_cr(ctxt, 0);
  3077. cr0 &= ~X86_CR0_TS;
  3078. ctxt->ops->set_cr(ctxt, 0, cr0);
  3079. return X86EMUL_CONTINUE;
  3080. }
  3081. static int em_hypercall(struct x86_emulate_ctxt *ctxt)
  3082. {
  3083. int rc = ctxt->ops->fix_hypercall(ctxt);
  3084. if (rc != X86EMUL_CONTINUE)
  3085. return rc;
  3086. /* Let the processor re-execute the fixed hypercall */
  3087. ctxt->_eip = ctxt->eip;
  3088. /* Disable writeback. */
  3089. ctxt->dst.type = OP_NONE;
  3090. return X86EMUL_CONTINUE;
  3091. }
  3092. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  3093. void (*get)(struct x86_emulate_ctxt *ctxt,
  3094. struct desc_ptr *ptr))
  3095. {
  3096. struct desc_ptr desc_ptr;
  3097. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3098. ctxt->op_bytes = 8;
  3099. get(ctxt, &desc_ptr);
  3100. if (ctxt->op_bytes == 2) {
  3101. ctxt->op_bytes = 4;
  3102. desc_ptr.address &= 0x00ffffff;
  3103. }
  3104. /* Disable writeback. */
  3105. ctxt->dst.type = OP_NONE;
  3106. return segmented_write(ctxt, ctxt->dst.addr.mem,
  3107. &desc_ptr, 2 + ctxt->op_bytes);
  3108. }
  3109. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  3110. {
  3111. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  3112. }
  3113. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  3114. {
  3115. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  3116. }
  3117. static int em_lgdt_lidt(struct x86_emulate_ctxt *ctxt, bool lgdt)
  3118. {
  3119. struct desc_ptr desc_ptr;
  3120. int rc;
  3121. if (ctxt->mode == X86EMUL_MODE_PROT64)
  3122. ctxt->op_bytes = 8;
  3123. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  3124. &desc_ptr.size, &desc_ptr.address,
  3125. ctxt->op_bytes);
  3126. if (rc != X86EMUL_CONTINUE)
  3127. return rc;
  3128. if (ctxt->mode == X86EMUL_MODE_PROT64 &&
  3129. is_noncanonical_address(desc_ptr.address))
  3130. return emulate_gp(ctxt, 0);
  3131. if (lgdt)
  3132. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  3133. else
  3134. ctxt->ops->set_idt(ctxt, &desc_ptr);
  3135. /* Disable writeback. */
  3136. ctxt->dst.type = OP_NONE;
  3137. return X86EMUL_CONTINUE;
  3138. }
  3139. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  3140. {
  3141. return em_lgdt_lidt(ctxt, true);
  3142. }
  3143. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  3144. {
  3145. return em_lgdt_lidt(ctxt, false);
  3146. }
  3147. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  3148. {
  3149. if (ctxt->dst.type == OP_MEM)
  3150. ctxt->dst.bytes = 2;
  3151. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  3152. return X86EMUL_CONTINUE;
  3153. }
  3154. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  3155. {
  3156. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  3157. | (ctxt->src.val & 0x0f));
  3158. ctxt->dst.type = OP_NONE;
  3159. return X86EMUL_CONTINUE;
  3160. }
  3161. static int em_loop(struct x86_emulate_ctxt *ctxt)
  3162. {
  3163. int rc = X86EMUL_CONTINUE;
  3164. register_address_increment(ctxt, VCPU_REGS_RCX, -1);
  3165. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  3166. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  3167. rc = jmp_rel(ctxt, ctxt->src.val);
  3168. return rc;
  3169. }
  3170. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  3171. {
  3172. int rc = X86EMUL_CONTINUE;
  3173. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  3174. rc = jmp_rel(ctxt, ctxt->src.val);
  3175. return rc;
  3176. }
  3177. static int em_in(struct x86_emulate_ctxt *ctxt)
  3178. {
  3179. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3180. &ctxt->dst.val))
  3181. return X86EMUL_IO_NEEDED;
  3182. return X86EMUL_CONTINUE;
  3183. }
  3184. static int em_out(struct x86_emulate_ctxt *ctxt)
  3185. {
  3186. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3187. &ctxt->src.val, 1);
  3188. /* Disable writeback. */
  3189. ctxt->dst.type = OP_NONE;
  3190. return X86EMUL_CONTINUE;
  3191. }
  3192. static int em_cli(struct x86_emulate_ctxt *ctxt)
  3193. {
  3194. if (emulator_bad_iopl(ctxt))
  3195. return emulate_gp(ctxt, 0);
  3196. ctxt->eflags &= ~X86_EFLAGS_IF;
  3197. return X86EMUL_CONTINUE;
  3198. }
  3199. static int em_sti(struct x86_emulate_ctxt *ctxt)
  3200. {
  3201. if (emulator_bad_iopl(ctxt))
  3202. return emulate_gp(ctxt, 0);
  3203. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3204. ctxt->eflags |= X86_EFLAGS_IF;
  3205. return X86EMUL_CONTINUE;
  3206. }
  3207. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  3208. {
  3209. u32 eax, ebx, ecx, edx;
  3210. eax = reg_read(ctxt, VCPU_REGS_RAX);
  3211. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  3212. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  3213. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  3214. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  3215. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  3216. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  3217. return X86EMUL_CONTINUE;
  3218. }
  3219. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  3220. {
  3221. u32 flags;
  3222. flags = X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  3223. X86_EFLAGS_SF;
  3224. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  3225. ctxt->eflags &= ~0xffUL;
  3226. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  3227. return X86EMUL_CONTINUE;
  3228. }
  3229. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  3230. {
  3231. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  3232. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  3233. return X86EMUL_CONTINUE;
  3234. }
  3235. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  3236. {
  3237. switch (ctxt->op_bytes) {
  3238. #ifdef CONFIG_X86_64
  3239. case 8:
  3240. asm("bswap %0" : "+r"(ctxt->dst.val));
  3241. break;
  3242. #endif
  3243. default:
  3244. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  3245. break;
  3246. }
  3247. return X86EMUL_CONTINUE;
  3248. }
  3249. static int em_clflush(struct x86_emulate_ctxt *ctxt)
  3250. {
  3251. /* emulating clflush regardless of cpuid */
  3252. return X86EMUL_CONTINUE;
  3253. }
  3254. static int em_movsxd(struct x86_emulate_ctxt *ctxt)
  3255. {
  3256. ctxt->dst.val = (s32) ctxt->src.val;
  3257. return X86EMUL_CONTINUE;
  3258. }
  3259. static bool valid_cr(int nr)
  3260. {
  3261. switch (nr) {
  3262. case 0:
  3263. case 2 ... 4:
  3264. case 8:
  3265. return true;
  3266. default:
  3267. return false;
  3268. }
  3269. }
  3270. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  3271. {
  3272. if (!valid_cr(ctxt->modrm_reg))
  3273. return emulate_ud(ctxt);
  3274. return X86EMUL_CONTINUE;
  3275. }
  3276. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  3277. {
  3278. u64 new_val = ctxt->src.val64;
  3279. int cr = ctxt->modrm_reg;
  3280. u64 efer = 0;
  3281. static u64 cr_reserved_bits[] = {
  3282. 0xffffffff00000000ULL,
  3283. 0, 0, 0, /* CR3 checked later */
  3284. CR4_RESERVED_BITS,
  3285. 0, 0, 0,
  3286. CR8_RESERVED_BITS,
  3287. };
  3288. if (!valid_cr(cr))
  3289. return emulate_ud(ctxt);
  3290. if (new_val & cr_reserved_bits[cr])
  3291. return emulate_gp(ctxt, 0);
  3292. switch (cr) {
  3293. case 0: {
  3294. u64 cr4;
  3295. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3296. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3297. return emulate_gp(ctxt, 0);
  3298. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3299. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3300. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3301. !(cr4 & X86_CR4_PAE))
  3302. return emulate_gp(ctxt, 0);
  3303. break;
  3304. }
  3305. case 3: {
  3306. u64 rsvd = 0;
  3307. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3308. if (efer & EFER_LMA)
  3309. rsvd = CR3_L_MODE_RESERVED_BITS & ~CR3_PCID_INVD;
  3310. if (new_val & rsvd)
  3311. return emulate_gp(ctxt, 0);
  3312. break;
  3313. }
  3314. case 4: {
  3315. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3316. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3317. return emulate_gp(ctxt, 0);
  3318. break;
  3319. }
  3320. }
  3321. return X86EMUL_CONTINUE;
  3322. }
  3323. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3324. {
  3325. unsigned long dr7;
  3326. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3327. /* Check if DR7.Global_Enable is set */
  3328. return dr7 & (1 << 13);
  3329. }
  3330. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3331. {
  3332. int dr = ctxt->modrm_reg;
  3333. u64 cr4;
  3334. if (dr > 7)
  3335. return emulate_ud(ctxt);
  3336. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3337. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3338. return emulate_ud(ctxt);
  3339. if (check_dr7_gd(ctxt)) {
  3340. ulong dr6;
  3341. ctxt->ops->get_dr(ctxt, 6, &dr6);
  3342. dr6 &= ~15;
  3343. dr6 |= DR6_BD | DR6_RTM;
  3344. ctxt->ops->set_dr(ctxt, 6, dr6);
  3345. return emulate_db(ctxt);
  3346. }
  3347. return X86EMUL_CONTINUE;
  3348. }
  3349. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3350. {
  3351. u64 new_val = ctxt->src.val64;
  3352. int dr = ctxt->modrm_reg;
  3353. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3354. return emulate_gp(ctxt, 0);
  3355. return check_dr_read(ctxt);
  3356. }
  3357. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3358. {
  3359. u64 efer;
  3360. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3361. if (!(efer & EFER_SVME))
  3362. return emulate_ud(ctxt);
  3363. return X86EMUL_CONTINUE;
  3364. }
  3365. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3366. {
  3367. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3368. /* Valid physical address? */
  3369. if (rax & 0xffff000000000000ULL)
  3370. return emulate_gp(ctxt, 0);
  3371. return check_svme(ctxt);
  3372. }
  3373. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3374. {
  3375. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3376. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3377. return emulate_ud(ctxt);
  3378. return X86EMUL_CONTINUE;
  3379. }
  3380. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3381. {
  3382. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3383. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3384. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3385. ctxt->ops->check_pmc(ctxt, rcx))
  3386. return emulate_gp(ctxt, 0);
  3387. return X86EMUL_CONTINUE;
  3388. }
  3389. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3390. {
  3391. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3392. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3393. return emulate_gp(ctxt, 0);
  3394. return X86EMUL_CONTINUE;
  3395. }
  3396. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3397. {
  3398. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3399. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3400. return emulate_gp(ctxt, 0);
  3401. return X86EMUL_CONTINUE;
  3402. }
  3403. #define D(_y) { .flags = (_y) }
  3404. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3405. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3406. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3407. #define N D(NotImpl)
  3408. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3409. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3410. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3411. #define ID(_f, _i) { .flags = ((_f) | InstrDual | ModRM), .u.idual = (_i) }
  3412. #define MD(_f, _m) { .flags = ((_f) | ModeDual), .u.mdual = (_m) }
  3413. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3414. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3415. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3416. #define II(_f, _e, _i) \
  3417. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3418. #define IIP(_f, _e, _i, _p) \
  3419. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3420. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3421. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3422. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3423. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3424. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3425. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3426. #define I2bvIP(_f, _e, _i, _p) \
  3427. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3428. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3429. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3430. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3431. static const struct opcode group7_rm0[] = {
  3432. N,
  3433. I(SrcNone | Priv | EmulateOnUD, em_hypercall),
  3434. N, N, N, N, N, N,
  3435. };
  3436. static const struct opcode group7_rm1[] = {
  3437. DI(SrcNone | Priv, monitor),
  3438. DI(SrcNone | Priv, mwait),
  3439. N, N, N, N, N, N,
  3440. };
  3441. static const struct opcode group7_rm3[] = {
  3442. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3443. II(SrcNone | Prot | EmulateOnUD, em_hypercall, vmmcall),
  3444. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3445. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3446. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3447. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3448. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3449. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3450. };
  3451. static const struct opcode group7_rm7[] = {
  3452. N,
  3453. DIP(SrcNone, rdtscp, check_rdtsc),
  3454. N, N, N, N, N, N,
  3455. };
  3456. static const struct opcode group1[] = {
  3457. F(Lock, em_add),
  3458. F(Lock | PageTable, em_or),
  3459. F(Lock, em_adc),
  3460. F(Lock, em_sbb),
  3461. F(Lock | PageTable, em_and),
  3462. F(Lock, em_sub),
  3463. F(Lock, em_xor),
  3464. F(NoWrite, em_cmp),
  3465. };
  3466. static const struct opcode group1A[] = {
  3467. I(DstMem | SrcNone | Mov | Stack | IncSP, em_pop), N, N, N, N, N, N, N,
  3468. };
  3469. static const struct opcode group2[] = {
  3470. F(DstMem | ModRM, em_rol),
  3471. F(DstMem | ModRM, em_ror),
  3472. F(DstMem | ModRM, em_rcl),
  3473. F(DstMem | ModRM, em_rcr),
  3474. F(DstMem | ModRM, em_shl),
  3475. F(DstMem | ModRM, em_shr),
  3476. F(DstMem | ModRM, em_shl),
  3477. F(DstMem | ModRM, em_sar),
  3478. };
  3479. static const struct opcode group3[] = {
  3480. F(DstMem | SrcImm | NoWrite, em_test),
  3481. F(DstMem | SrcImm | NoWrite, em_test),
  3482. F(DstMem | SrcNone | Lock, em_not),
  3483. F(DstMem | SrcNone | Lock, em_neg),
  3484. F(DstXacc | Src2Mem, em_mul_ex),
  3485. F(DstXacc | Src2Mem, em_imul_ex),
  3486. F(DstXacc | Src2Mem, em_div_ex),
  3487. F(DstXacc | Src2Mem, em_idiv_ex),
  3488. };
  3489. static const struct opcode group4[] = {
  3490. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3491. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3492. N, N, N, N, N, N,
  3493. };
  3494. static const struct opcode group5[] = {
  3495. F(DstMem | SrcNone | Lock, em_inc),
  3496. F(DstMem | SrcNone | Lock, em_dec),
  3497. I(SrcMem | NearBranch, em_call_near_abs),
  3498. I(SrcMemFAddr | ImplicitOps, em_call_far),
  3499. I(SrcMem | NearBranch, em_jmp_abs),
  3500. I(SrcMemFAddr | ImplicitOps, em_jmp_far),
  3501. I(SrcMem | Stack, em_push), D(Undefined),
  3502. };
  3503. static const struct opcode group6[] = {
  3504. DI(Prot | DstMem, sldt),
  3505. DI(Prot | DstMem, str),
  3506. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3507. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3508. N, N, N, N,
  3509. };
  3510. static const struct group_dual group7 = { {
  3511. II(Mov | DstMem, em_sgdt, sgdt),
  3512. II(Mov | DstMem, em_sidt, sidt),
  3513. II(SrcMem | Priv, em_lgdt, lgdt),
  3514. II(SrcMem | Priv, em_lidt, lidt),
  3515. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3516. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3517. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3518. }, {
  3519. EXT(0, group7_rm0),
  3520. EXT(0, group7_rm1),
  3521. N, EXT(0, group7_rm3),
  3522. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3523. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3524. EXT(0, group7_rm7),
  3525. } };
  3526. static const struct opcode group8[] = {
  3527. N, N, N, N,
  3528. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3529. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3530. F(DstMem | SrcImmByte | Lock, em_btr),
  3531. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3532. };
  3533. static const struct group_dual group9 = { {
  3534. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3535. }, {
  3536. N, N, N, N, N, N, N, N,
  3537. } };
  3538. static const struct opcode group11[] = {
  3539. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3540. X7(D(Undefined)),
  3541. };
  3542. static const struct gprefix pfx_0f_ae_7 = {
  3543. I(SrcMem | ByteOp, em_clflush), N, N, N,
  3544. };
  3545. static const struct group_dual group15 = { {
  3546. N, N, N, N, N, N, N, GP(0, &pfx_0f_ae_7),
  3547. }, {
  3548. N, N, N, N, N, N, N, N,
  3549. } };
  3550. static const struct gprefix pfx_0f_6f_0f_7f = {
  3551. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3552. };
  3553. static const struct instr_dual instr_dual_0f_2b = {
  3554. I(0, em_mov), N
  3555. };
  3556. static const struct gprefix pfx_0f_2b = {
  3557. ID(0, &instr_dual_0f_2b), ID(0, &instr_dual_0f_2b), N, N,
  3558. };
  3559. static const struct gprefix pfx_0f_28_0f_29 = {
  3560. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3561. };
  3562. static const struct gprefix pfx_0f_e7 = {
  3563. N, I(Sse, em_mov), N, N,
  3564. };
  3565. static const struct escape escape_d9 = { {
  3566. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstcw),
  3567. }, {
  3568. /* 0xC0 - 0xC7 */
  3569. N, N, N, N, N, N, N, N,
  3570. /* 0xC8 - 0xCF */
  3571. N, N, N, N, N, N, N, N,
  3572. /* 0xD0 - 0xC7 */
  3573. N, N, N, N, N, N, N, N,
  3574. /* 0xD8 - 0xDF */
  3575. N, N, N, N, N, N, N, N,
  3576. /* 0xE0 - 0xE7 */
  3577. N, N, N, N, N, N, N, N,
  3578. /* 0xE8 - 0xEF */
  3579. N, N, N, N, N, N, N, N,
  3580. /* 0xF0 - 0xF7 */
  3581. N, N, N, N, N, N, N, N,
  3582. /* 0xF8 - 0xFF */
  3583. N, N, N, N, N, N, N, N,
  3584. } };
  3585. static const struct escape escape_db = { {
  3586. N, N, N, N, N, N, N, N,
  3587. }, {
  3588. /* 0xC0 - 0xC7 */
  3589. N, N, N, N, N, N, N, N,
  3590. /* 0xC8 - 0xCF */
  3591. N, N, N, N, N, N, N, N,
  3592. /* 0xD0 - 0xC7 */
  3593. N, N, N, N, N, N, N, N,
  3594. /* 0xD8 - 0xDF */
  3595. N, N, N, N, N, N, N, N,
  3596. /* 0xE0 - 0xE7 */
  3597. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3598. /* 0xE8 - 0xEF */
  3599. N, N, N, N, N, N, N, N,
  3600. /* 0xF0 - 0xF7 */
  3601. N, N, N, N, N, N, N, N,
  3602. /* 0xF8 - 0xFF */
  3603. N, N, N, N, N, N, N, N,
  3604. } };
  3605. static const struct escape escape_dd = { {
  3606. N, N, N, N, N, N, N, I(DstMem16 | Mov, em_fnstsw),
  3607. }, {
  3608. /* 0xC0 - 0xC7 */
  3609. N, N, N, N, N, N, N, N,
  3610. /* 0xC8 - 0xCF */
  3611. N, N, N, N, N, N, N, N,
  3612. /* 0xD0 - 0xC7 */
  3613. N, N, N, N, N, N, N, N,
  3614. /* 0xD8 - 0xDF */
  3615. N, N, N, N, N, N, N, N,
  3616. /* 0xE0 - 0xE7 */
  3617. N, N, N, N, N, N, N, N,
  3618. /* 0xE8 - 0xEF */
  3619. N, N, N, N, N, N, N, N,
  3620. /* 0xF0 - 0xF7 */
  3621. N, N, N, N, N, N, N, N,
  3622. /* 0xF8 - 0xFF */
  3623. N, N, N, N, N, N, N, N,
  3624. } };
  3625. static const struct instr_dual instr_dual_0f_c3 = {
  3626. I(DstMem | SrcReg | ModRM | No16 | Mov, em_mov), N
  3627. };
  3628. static const struct mode_dual mode_dual_63 = {
  3629. N, I(DstReg | SrcMem32 | ModRM | Mov, em_movsxd)
  3630. };
  3631. static const struct opcode opcode_table[256] = {
  3632. /* 0x00 - 0x07 */
  3633. F6ALU(Lock, em_add),
  3634. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3635. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3636. /* 0x08 - 0x0F */
  3637. F6ALU(Lock | PageTable, em_or),
  3638. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3639. N,
  3640. /* 0x10 - 0x17 */
  3641. F6ALU(Lock, em_adc),
  3642. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3643. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3644. /* 0x18 - 0x1F */
  3645. F6ALU(Lock, em_sbb),
  3646. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3647. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3648. /* 0x20 - 0x27 */
  3649. F6ALU(Lock | PageTable, em_and), N, N,
  3650. /* 0x28 - 0x2F */
  3651. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3652. /* 0x30 - 0x37 */
  3653. F6ALU(Lock, em_xor), N, N,
  3654. /* 0x38 - 0x3F */
  3655. F6ALU(NoWrite, em_cmp), N, N,
  3656. /* 0x40 - 0x4F */
  3657. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3658. /* 0x50 - 0x57 */
  3659. X8(I(SrcReg | Stack, em_push)),
  3660. /* 0x58 - 0x5F */
  3661. X8(I(DstReg | Stack, em_pop)),
  3662. /* 0x60 - 0x67 */
  3663. I(ImplicitOps | Stack | No64, em_pusha),
  3664. I(ImplicitOps | Stack | No64, em_popa),
  3665. N, MD(ModRM, &mode_dual_63),
  3666. N, N, N, N,
  3667. /* 0x68 - 0x6F */
  3668. I(SrcImm | Mov | Stack, em_push),
  3669. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3670. I(SrcImmByte | Mov | Stack, em_push),
  3671. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3672. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3673. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3674. /* 0x70 - 0x7F */
  3675. X16(D(SrcImmByte | NearBranch)),
  3676. /* 0x80 - 0x87 */
  3677. G(ByteOp | DstMem | SrcImm, group1),
  3678. G(DstMem | SrcImm, group1),
  3679. G(ByteOp | DstMem | SrcImm | No64, group1),
  3680. G(DstMem | SrcImmByte, group1),
  3681. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3682. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3683. /* 0x88 - 0x8F */
  3684. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3685. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3686. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3687. D(ModRM | SrcMem | NoAccess | DstReg),
  3688. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3689. G(0, group1A),
  3690. /* 0x90 - 0x97 */
  3691. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3692. /* 0x98 - 0x9F */
  3693. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3694. I(SrcImmFAddr | No64, em_call_far), N,
  3695. II(ImplicitOps | Stack, em_pushf, pushf),
  3696. II(ImplicitOps | Stack, em_popf, popf),
  3697. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3698. /* 0xA0 - 0xA7 */
  3699. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3700. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3701. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3702. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp_r),
  3703. /* 0xA8 - 0xAF */
  3704. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3705. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3706. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3707. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp_r),
  3708. /* 0xB0 - 0xB7 */
  3709. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3710. /* 0xB8 - 0xBF */
  3711. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3712. /* 0xC0 - 0xC7 */
  3713. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3714. I(ImplicitOps | NearBranch | SrcImmU16, em_ret_near_imm),
  3715. I(ImplicitOps | NearBranch, em_ret),
  3716. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3717. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3718. G(ByteOp, group11), G(0, group11),
  3719. /* 0xC8 - 0xCF */
  3720. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3721. I(ImplicitOps | SrcImmU16, em_ret_far_imm),
  3722. I(ImplicitOps, em_ret_far),
  3723. D(ImplicitOps), DI(SrcImmByte, intn),
  3724. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3725. /* 0xD0 - 0xD7 */
  3726. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3727. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3728. I(DstAcc | SrcImmUByte | No64, em_aam),
  3729. I(DstAcc | SrcImmUByte | No64, em_aad),
  3730. F(DstAcc | ByteOp | No64, em_salc),
  3731. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3732. /* 0xD8 - 0xDF */
  3733. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3734. /* 0xE0 - 0xE7 */
  3735. X3(I(SrcImmByte | NearBranch, em_loop)),
  3736. I(SrcImmByte | NearBranch, em_jcxz),
  3737. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3738. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3739. /* 0xE8 - 0xEF */
  3740. I(SrcImm | NearBranch, em_call), D(SrcImm | ImplicitOps | NearBranch),
  3741. I(SrcImmFAddr | No64, em_jmp_far),
  3742. D(SrcImmByte | ImplicitOps | NearBranch),
  3743. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3744. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3745. /* 0xF0 - 0xF7 */
  3746. N, DI(ImplicitOps, icebp), N, N,
  3747. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3748. G(ByteOp, group3), G(0, group3),
  3749. /* 0xF8 - 0xFF */
  3750. D(ImplicitOps), D(ImplicitOps),
  3751. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3752. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3753. };
  3754. static const struct opcode twobyte_table[256] = {
  3755. /* 0x00 - 0x0F */
  3756. G(0, group6), GD(0, &group7), N, N,
  3757. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3758. II(ImplicitOps | Priv, em_clts, clts), N,
  3759. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3760. N, D(ImplicitOps | ModRM | SrcMem | NoAccess), N, N,
  3761. /* 0x10 - 0x1F */
  3762. N, N, N, N, N, N, N, N,
  3763. D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3764. N, N, N, N, N, N, D(ImplicitOps | ModRM | SrcMem | NoAccess),
  3765. /* 0x20 - 0x2F */
  3766. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
  3767. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  3768. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  3769. check_cr_write),
  3770. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  3771. check_dr_write),
  3772. N, N, N, N,
  3773. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  3774. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  3775. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  3776. N, N, N, N,
  3777. /* 0x30 - 0x3F */
  3778. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3779. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3780. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3781. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3782. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3783. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3784. N, N,
  3785. N, N, N, N, N, N, N, N,
  3786. /* 0x40 - 0x4F */
  3787. X16(D(DstReg | SrcMem | ModRM)),
  3788. /* 0x50 - 0x5F */
  3789. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3790. /* 0x60 - 0x6F */
  3791. N, N, N, N,
  3792. N, N, N, N,
  3793. N, N, N, N,
  3794. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3795. /* 0x70 - 0x7F */
  3796. N, N, N, N,
  3797. N, N, N, N,
  3798. N, N, N, N,
  3799. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3800. /* 0x80 - 0x8F */
  3801. X16(D(SrcImm | NearBranch)),
  3802. /* 0x90 - 0x9F */
  3803. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3804. /* 0xA0 - 0xA7 */
  3805. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3806. II(ImplicitOps, em_cpuid, cpuid),
  3807. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3808. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3809. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3810. /* 0xA8 - 0xAF */
  3811. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3812. II(No64 | EmulateOnUD | ImplicitOps, em_rsm, rsm),
  3813. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3814. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3815. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3816. GD(0, &group15), F(DstReg | SrcMem | ModRM, em_imul),
  3817. /* 0xB0 - 0xB7 */
  3818. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable | SrcWrite, em_cmpxchg),
  3819. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3820. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3821. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3822. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3823. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3824. /* 0xB8 - 0xBF */
  3825. N, N,
  3826. G(BitOp, group8),
  3827. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3828. I(DstReg | SrcMem | ModRM, em_bsf_c),
  3829. I(DstReg | SrcMem | ModRM, em_bsr_c),
  3830. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3831. /* 0xC0 - 0xC7 */
  3832. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  3833. N, ID(0, &instr_dual_0f_c3),
  3834. N, N, N, GD(0, &group9),
  3835. /* 0xC8 - 0xCF */
  3836. X8(I(DstReg, em_bswap)),
  3837. /* 0xD0 - 0xDF */
  3838. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3839. /* 0xE0 - 0xEF */
  3840. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  3841. N, N, N, N, N, N, N, N,
  3842. /* 0xF0 - 0xFF */
  3843. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3844. };
  3845. static const struct instr_dual instr_dual_0f_38_f0 = {
  3846. I(DstReg | SrcMem | Mov, em_movbe), N
  3847. };
  3848. static const struct instr_dual instr_dual_0f_38_f1 = {
  3849. I(DstMem | SrcReg | Mov, em_movbe), N
  3850. };
  3851. static const struct gprefix three_byte_0f_38_f0 = {
  3852. ID(0, &instr_dual_0f_38_f0), N, N, N
  3853. };
  3854. static const struct gprefix three_byte_0f_38_f1 = {
  3855. ID(0, &instr_dual_0f_38_f1), N, N, N
  3856. };
  3857. /*
  3858. * Insns below are selected by the prefix which indexed by the third opcode
  3859. * byte.
  3860. */
  3861. static const struct opcode opcode_map_0f_38[256] = {
  3862. /* 0x00 - 0x7f */
  3863. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3864. /* 0x80 - 0xef */
  3865. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3866. /* 0xf0 - 0xf1 */
  3867. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f0),
  3868. GP(EmulateOnUD | ModRM, &three_byte_0f_38_f1),
  3869. /* 0xf2 - 0xff */
  3870. N, N, X4(N), X8(N)
  3871. };
  3872. #undef D
  3873. #undef N
  3874. #undef G
  3875. #undef GD
  3876. #undef I
  3877. #undef GP
  3878. #undef EXT
  3879. #undef MD
  3880. #undef ID
  3881. #undef D2bv
  3882. #undef D2bvIP
  3883. #undef I2bv
  3884. #undef I2bvIP
  3885. #undef I6ALU
  3886. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3887. {
  3888. unsigned size;
  3889. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3890. if (size == 8)
  3891. size = 4;
  3892. return size;
  3893. }
  3894. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3895. unsigned size, bool sign_extension)
  3896. {
  3897. int rc = X86EMUL_CONTINUE;
  3898. op->type = OP_IMM;
  3899. op->bytes = size;
  3900. op->addr.mem.ea = ctxt->_eip;
  3901. /* NB. Immediates are sign-extended as necessary. */
  3902. switch (op->bytes) {
  3903. case 1:
  3904. op->val = insn_fetch(s8, ctxt);
  3905. break;
  3906. case 2:
  3907. op->val = insn_fetch(s16, ctxt);
  3908. break;
  3909. case 4:
  3910. op->val = insn_fetch(s32, ctxt);
  3911. break;
  3912. case 8:
  3913. op->val = insn_fetch(s64, ctxt);
  3914. break;
  3915. }
  3916. if (!sign_extension) {
  3917. switch (op->bytes) {
  3918. case 1:
  3919. op->val &= 0xff;
  3920. break;
  3921. case 2:
  3922. op->val &= 0xffff;
  3923. break;
  3924. case 4:
  3925. op->val &= 0xffffffff;
  3926. break;
  3927. }
  3928. }
  3929. done:
  3930. return rc;
  3931. }
  3932. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3933. unsigned d)
  3934. {
  3935. int rc = X86EMUL_CONTINUE;
  3936. switch (d) {
  3937. case OpReg:
  3938. decode_register_operand(ctxt, op);
  3939. break;
  3940. case OpImmUByte:
  3941. rc = decode_imm(ctxt, op, 1, false);
  3942. break;
  3943. case OpMem:
  3944. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3945. mem_common:
  3946. *op = ctxt->memop;
  3947. ctxt->memopp = op;
  3948. if (ctxt->d & BitOp)
  3949. fetch_bit_operand(ctxt);
  3950. op->orig_val = op->val;
  3951. break;
  3952. case OpMem64:
  3953. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  3954. goto mem_common;
  3955. case OpAcc:
  3956. op->type = OP_REG;
  3957. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3958. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3959. fetch_register_operand(op);
  3960. op->orig_val = op->val;
  3961. break;
  3962. case OpAccLo:
  3963. op->type = OP_REG;
  3964. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3965. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3966. fetch_register_operand(op);
  3967. op->orig_val = op->val;
  3968. break;
  3969. case OpAccHi:
  3970. if (ctxt->d & ByteOp) {
  3971. op->type = OP_NONE;
  3972. break;
  3973. }
  3974. op->type = OP_REG;
  3975. op->bytes = ctxt->op_bytes;
  3976. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3977. fetch_register_operand(op);
  3978. op->orig_val = op->val;
  3979. break;
  3980. case OpDI:
  3981. op->type = OP_MEM;
  3982. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3983. op->addr.mem.ea =
  3984. register_address(ctxt, VCPU_REGS_RDI);
  3985. op->addr.mem.seg = VCPU_SREG_ES;
  3986. op->val = 0;
  3987. op->count = 1;
  3988. break;
  3989. case OpDX:
  3990. op->type = OP_REG;
  3991. op->bytes = 2;
  3992. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3993. fetch_register_operand(op);
  3994. break;
  3995. case OpCL:
  3996. op->type = OP_IMM;
  3997. op->bytes = 1;
  3998. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3999. break;
  4000. case OpImmByte:
  4001. rc = decode_imm(ctxt, op, 1, true);
  4002. break;
  4003. case OpOne:
  4004. op->type = OP_IMM;
  4005. op->bytes = 1;
  4006. op->val = 1;
  4007. break;
  4008. case OpImm:
  4009. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  4010. break;
  4011. case OpImm64:
  4012. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  4013. break;
  4014. case OpMem8:
  4015. ctxt->memop.bytes = 1;
  4016. if (ctxt->memop.type == OP_REG) {
  4017. ctxt->memop.addr.reg = decode_register(ctxt,
  4018. ctxt->modrm_rm, true);
  4019. fetch_register_operand(&ctxt->memop);
  4020. }
  4021. goto mem_common;
  4022. case OpMem16:
  4023. ctxt->memop.bytes = 2;
  4024. goto mem_common;
  4025. case OpMem32:
  4026. ctxt->memop.bytes = 4;
  4027. goto mem_common;
  4028. case OpImmU16:
  4029. rc = decode_imm(ctxt, op, 2, false);
  4030. break;
  4031. case OpImmU:
  4032. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  4033. break;
  4034. case OpSI:
  4035. op->type = OP_MEM;
  4036. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4037. op->addr.mem.ea =
  4038. register_address(ctxt, VCPU_REGS_RSI);
  4039. op->addr.mem.seg = ctxt->seg_override;
  4040. op->val = 0;
  4041. op->count = 1;
  4042. break;
  4043. case OpXLat:
  4044. op->type = OP_MEM;
  4045. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  4046. op->addr.mem.ea =
  4047. address_mask(ctxt,
  4048. reg_read(ctxt, VCPU_REGS_RBX) +
  4049. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  4050. op->addr.mem.seg = ctxt->seg_override;
  4051. op->val = 0;
  4052. break;
  4053. case OpImmFAddr:
  4054. op->type = OP_IMM;
  4055. op->addr.mem.ea = ctxt->_eip;
  4056. op->bytes = ctxt->op_bytes + 2;
  4057. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  4058. break;
  4059. case OpMemFAddr:
  4060. ctxt->memop.bytes = ctxt->op_bytes + 2;
  4061. goto mem_common;
  4062. case OpES:
  4063. op->type = OP_IMM;
  4064. op->val = VCPU_SREG_ES;
  4065. break;
  4066. case OpCS:
  4067. op->type = OP_IMM;
  4068. op->val = VCPU_SREG_CS;
  4069. break;
  4070. case OpSS:
  4071. op->type = OP_IMM;
  4072. op->val = VCPU_SREG_SS;
  4073. break;
  4074. case OpDS:
  4075. op->type = OP_IMM;
  4076. op->val = VCPU_SREG_DS;
  4077. break;
  4078. case OpFS:
  4079. op->type = OP_IMM;
  4080. op->val = VCPU_SREG_FS;
  4081. break;
  4082. case OpGS:
  4083. op->type = OP_IMM;
  4084. op->val = VCPU_SREG_GS;
  4085. break;
  4086. case OpImplicit:
  4087. /* Special instructions do their own operand decoding. */
  4088. default:
  4089. op->type = OP_NONE; /* Disable writeback. */
  4090. break;
  4091. }
  4092. done:
  4093. return rc;
  4094. }
  4095. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  4096. {
  4097. int rc = X86EMUL_CONTINUE;
  4098. int mode = ctxt->mode;
  4099. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  4100. bool op_prefix = false;
  4101. bool has_seg_override = false;
  4102. struct opcode opcode;
  4103. ctxt->memop.type = OP_NONE;
  4104. ctxt->memopp = NULL;
  4105. ctxt->_eip = ctxt->eip;
  4106. ctxt->fetch.ptr = ctxt->fetch.data;
  4107. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  4108. ctxt->opcode_len = 1;
  4109. if (insn_len > 0)
  4110. memcpy(ctxt->fetch.data, insn, insn_len);
  4111. else {
  4112. rc = __do_insn_fetch_bytes(ctxt, 1);
  4113. if (rc != X86EMUL_CONTINUE)
  4114. return rc;
  4115. }
  4116. switch (mode) {
  4117. case X86EMUL_MODE_REAL:
  4118. case X86EMUL_MODE_VM86:
  4119. case X86EMUL_MODE_PROT16:
  4120. def_op_bytes = def_ad_bytes = 2;
  4121. break;
  4122. case X86EMUL_MODE_PROT32:
  4123. def_op_bytes = def_ad_bytes = 4;
  4124. break;
  4125. #ifdef CONFIG_X86_64
  4126. case X86EMUL_MODE_PROT64:
  4127. def_op_bytes = 4;
  4128. def_ad_bytes = 8;
  4129. break;
  4130. #endif
  4131. default:
  4132. return EMULATION_FAILED;
  4133. }
  4134. ctxt->op_bytes = def_op_bytes;
  4135. ctxt->ad_bytes = def_ad_bytes;
  4136. /* Legacy prefixes. */
  4137. for (;;) {
  4138. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  4139. case 0x66: /* operand-size override */
  4140. op_prefix = true;
  4141. /* switch between 2/4 bytes */
  4142. ctxt->op_bytes = def_op_bytes ^ 6;
  4143. break;
  4144. case 0x67: /* address-size override */
  4145. if (mode == X86EMUL_MODE_PROT64)
  4146. /* switch between 4/8 bytes */
  4147. ctxt->ad_bytes = def_ad_bytes ^ 12;
  4148. else
  4149. /* switch between 2/4 bytes */
  4150. ctxt->ad_bytes = def_ad_bytes ^ 6;
  4151. break;
  4152. case 0x26: /* ES override */
  4153. case 0x2e: /* CS override */
  4154. case 0x36: /* SS override */
  4155. case 0x3e: /* DS override */
  4156. has_seg_override = true;
  4157. ctxt->seg_override = (ctxt->b >> 3) & 3;
  4158. break;
  4159. case 0x64: /* FS override */
  4160. case 0x65: /* GS override */
  4161. has_seg_override = true;
  4162. ctxt->seg_override = ctxt->b & 7;
  4163. break;
  4164. case 0x40 ... 0x4f: /* REX */
  4165. if (mode != X86EMUL_MODE_PROT64)
  4166. goto done_prefixes;
  4167. ctxt->rex_prefix = ctxt->b;
  4168. continue;
  4169. case 0xf0: /* LOCK */
  4170. ctxt->lock_prefix = 1;
  4171. break;
  4172. case 0xf2: /* REPNE/REPNZ */
  4173. case 0xf3: /* REP/REPE/REPZ */
  4174. ctxt->rep_prefix = ctxt->b;
  4175. break;
  4176. default:
  4177. goto done_prefixes;
  4178. }
  4179. /* Any legacy prefix after a REX prefix nullifies its effect. */
  4180. ctxt->rex_prefix = 0;
  4181. }
  4182. done_prefixes:
  4183. /* REX prefix. */
  4184. if (ctxt->rex_prefix & 8)
  4185. ctxt->op_bytes = 8; /* REX.W */
  4186. /* Opcode byte(s). */
  4187. opcode = opcode_table[ctxt->b];
  4188. /* Two-byte opcode? */
  4189. if (ctxt->b == 0x0f) {
  4190. ctxt->opcode_len = 2;
  4191. ctxt->b = insn_fetch(u8, ctxt);
  4192. opcode = twobyte_table[ctxt->b];
  4193. /* 0F_38 opcode map */
  4194. if (ctxt->b == 0x38) {
  4195. ctxt->opcode_len = 3;
  4196. ctxt->b = insn_fetch(u8, ctxt);
  4197. opcode = opcode_map_0f_38[ctxt->b];
  4198. }
  4199. }
  4200. ctxt->d = opcode.flags;
  4201. if (ctxt->d & ModRM)
  4202. ctxt->modrm = insn_fetch(u8, ctxt);
  4203. /* vex-prefix instructions are not implemented */
  4204. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  4205. (mode == X86EMUL_MODE_PROT64 || (ctxt->modrm & 0xc0) == 0xc0)) {
  4206. ctxt->d = NotImpl;
  4207. }
  4208. while (ctxt->d & GroupMask) {
  4209. switch (ctxt->d & GroupMask) {
  4210. case Group:
  4211. goffset = (ctxt->modrm >> 3) & 7;
  4212. opcode = opcode.u.group[goffset];
  4213. break;
  4214. case GroupDual:
  4215. goffset = (ctxt->modrm >> 3) & 7;
  4216. if ((ctxt->modrm >> 6) == 3)
  4217. opcode = opcode.u.gdual->mod3[goffset];
  4218. else
  4219. opcode = opcode.u.gdual->mod012[goffset];
  4220. break;
  4221. case RMExt:
  4222. goffset = ctxt->modrm & 7;
  4223. opcode = opcode.u.group[goffset];
  4224. break;
  4225. case Prefix:
  4226. if (ctxt->rep_prefix && op_prefix)
  4227. return EMULATION_FAILED;
  4228. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  4229. switch (simd_prefix) {
  4230. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  4231. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  4232. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  4233. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  4234. }
  4235. break;
  4236. case Escape:
  4237. if (ctxt->modrm > 0xbf)
  4238. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  4239. else
  4240. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  4241. break;
  4242. case InstrDual:
  4243. if ((ctxt->modrm >> 6) == 3)
  4244. opcode = opcode.u.idual->mod3;
  4245. else
  4246. opcode = opcode.u.idual->mod012;
  4247. break;
  4248. case ModeDual:
  4249. if (ctxt->mode == X86EMUL_MODE_PROT64)
  4250. opcode = opcode.u.mdual->mode64;
  4251. else
  4252. opcode = opcode.u.mdual->mode32;
  4253. break;
  4254. default:
  4255. return EMULATION_FAILED;
  4256. }
  4257. ctxt->d &= ~(u64)GroupMask;
  4258. ctxt->d |= opcode.flags;
  4259. }
  4260. /* Unrecognised? */
  4261. if (ctxt->d == 0)
  4262. return EMULATION_FAILED;
  4263. ctxt->execute = opcode.u.execute;
  4264. if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
  4265. return EMULATION_FAILED;
  4266. if (unlikely(ctxt->d &
  4267. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm|NearBranch|
  4268. No16))) {
  4269. /*
  4270. * These are copied unconditionally here, and checked unconditionally
  4271. * in x86_emulate_insn.
  4272. */
  4273. ctxt->check_perm = opcode.check_perm;
  4274. ctxt->intercept = opcode.intercept;
  4275. if (ctxt->d & NotImpl)
  4276. return EMULATION_FAILED;
  4277. if (mode == X86EMUL_MODE_PROT64) {
  4278. if (ctxt->op_bytes == 4 && (ctxt->d & Stack))
  4279. ctxt->op_bytes = 8;
  4280. else if (ctxt->d & NearBranch)
  4281. ctxt->op_bytes = 8;
  4282. }
  4283. if (ctxt->d & Op3264) {
  4284. if (mode == X86EMUL_MODE_PROT64)
  4285. ctxt->op_bytes = 8;
  4286. else
  4287. ctxt->op_bytes = 4;
  4288. }
  4289. if ((ctxt->d & No16) && ctxt->op_bytes == 2)
  4290. ctxt->op_bytes = 4;
  4291. if (ctxt->d & Sse)
  4292. ctxt->op_bytes = 16;
  4293. else if (ctxt->d & Mmx)
  4294. ctxt->op_bytes = 8;
  4295. }
  4296. /* ModRM and SIB bytes. */
  4297. if (ctxt->d & ModRM) {
  4298. rc = decode_modrm(ctxt, &ctxt->memop);
  4299. if (!has_seg_override) {
  4300. has_seg_override = true;
  4301. ctxt->seg_override = ctxt->modrm_seg;
  4302. }
  4303. } else if (ctxt->d & MemAbs)
  4304. rc = decode_abs(ctxt, &ctxt->memop);
  4305. if (rc != X86EMUL_CONTINUE)
  4306. goto done;
  4307. if (!has_seg_override)
  4308. ctxt->seg_override = VCPU_SREG_DS;
  4309. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  4310. /*
  4311. * Decode and fetch the source operand: register, memory
  4312. * or immediate.
  4313. */
  4314. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  4315. if (rc != X86EMUL_CONTINUE)
  4316. goto done;
  4317. /*
  4318. * Decode and fetch the second source operand: register, memory
  4319. * or immediate.
  4320. */
  4321. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  4322. if (rc != X86EMUL_CONTINUE)
  4323. goto done;
  4324. /* Decode and fetch the destination operand: register or memory. */
  4325. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  4326. if (ctxt->rip_relative)
  4327. ctxt->memopp->addr.mem.ea = address_mask(ctxt,
  4328. ctxt->memopp->addr.mem.ea + ctxt->_eip);
  4329. done:
  4330. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  4331. }
  4332. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  4333. {
  4334. return ctxt->d & PageTable;
  4335. }
  4336. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  4337. {
  4338. /* The second termination condition only applies for REPE
  4339. * and REPNE. Test if the repeat string operation prefix is
  4340. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  4341. * corresponding termination condition according to:
  4342. * - if REPE/REPZ and ZF = 0 then done
  4343. * - if REPNE/REPNZ and ZF = 1 then done
  4344. */
  4345. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  4346. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  4347. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  4348. ((ctxt->eflags & X86_EFLAGS_ZF) == 0))
  4349. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  4350. ((ctxt->eflags & X86_EFLAGS_ZF) == X86_EFLAGS_ZF))))
  4351. return true;
  4352. return false;
  4353. }
  4354. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  4355. {
  4356. bool fault = false;
  4357. ctxt->ops->get_fpu(ctxt);
  4358. asm volatile("1: fwait \n\t"
  4359. "2: \n\t"
  4360. ".pushsection .fixup,\"ax\" \n\t"
  4361. "3: \n\t"
  4362. "movb $1, %[fault] \n\t"
  4363. "jmp 2b \n\t"
  4364. ".popsection \n\t"
  4365. _ASM_EXTABLE(1b, 3b)
  4366. : [fault]"+qm"(fault));
  4367. ctxt->ops->put_fpu(ctxt);
  4368. if (unlikely(fault))
  4369. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  4370. return X86EMUL_CONTINUE;
  4371. }
  4372. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  4373. struct operand *op)
  4374. {
  4375. if (op->type == OP_MM)
  4376. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  4377. }
  4378. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  4379. {
  4380. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  4381. if (!(ctxt->d & ByteOp))
  4382. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  4383. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  4384. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  4385. [fastop]"+S"(fop)
  4386. : "c"(ctxt->src2.val));
  4387. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  4388. if (!fop) /* exception is returned in fop variable */
  4389. return emulate_de(ctxt);
  4390. return X86EMUL_CONTINUE;
  4391. }
  4392. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  4393. {
  4394. memset(&ctxt->rip_relative, 0,
  4395. (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
  4396. ctxt->io_read.pos = 0;
  4397. ctxt->io_read.end = 0;
  4398. ctxt->mem_read.end = 0;
  4399. }
  4400. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  4401. {
  4402. const struct x86_emulate_ops *ops = ctxt->ops;
  4403. int rc = X86EMUL_CONTINUE;
  4404. int saved_dst_type = ctxt->dst.type;
  4405. ctxt->mem_read.pos = 0;
  4406. /* LOCK prefix is allowed only with some instructions */
  4407. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  4408. rc = emulate_ud(ctxt);
  4409. goto done;
  4410. }
  4411. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  4412. rc = emulate_ud(ctxt);
  4413. goto done;
  4414. }
  4415. if (unlikely(ctxt->d &
  4416. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  4417. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  4418. (ctxt->d & Undefined)) {
  4419. rc = emulate_ud(ctxt);
  4420. goto done;
  4421. }
  4422. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  4423. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  4424. rc = emulate_ud(ctxt);
  4425. goto done;
  4426. }
  4427. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  4428. rc = emulate_nm(ctxt);
  4429. goto done;
  4430. }
  4431. if (ctxt->d & Mmx) {
  4432. rc = flush_pending_x87_faults(ctxt);
  4433. if (rc != X86EMUL_CONTINUE)
  4434. goto done;
  4435. /*
  4436. * Now that we know the fpu is exception safe, we can fetch
  4437. * operands from it.
  4438. */
  4439. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  4440. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  4441. if (!(ctxt->d & Mov))
  4442. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  4443. }
  4444. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && ctxt->intercept) {
  4445. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4446. X86_ICPT_PRE_EXCEPT);
  4447. if (rc != X86EMUL_CONTINUE)
  4448. goto done;
  4449. }
  4450. /* Instruction can only be executed in protected mode */
  4451. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4452. rc = emulate_ud(ctxt);
  4453. goto done;
  4454. }
  4455. /* Privileged instruction can be executed only in CPL=0 */
  4456. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4457. if (ctxt->d & PrivUD)
  4458. rc = emulate_ud(ctxt);
  4459. else
  4460. rc = emulate_gp(ctxt, 0);
  4461. goto done;
  4462. }
  4463. /* Do instruction specific permission checks */
  4464. if (ctxt->d & CheckPerm) {
  4465. rc = ctxt->check_perm(ctxt);
  4466. if (rc != X86EMUL_CONTINUE)
  4467. goto done;
  4468. }
  4469. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4470. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4471. X86_ICPT_POST_EXCEPT);
  4472. if (rc != X86EMUL_CONTINUE)
  4473. goto done;
  4474. }
  4475. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4476. /* All REP prefixes have the same first termination condition */
  4477. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4478. string_registers_quirk(ctxt);
  4479. ctxt->eip = ctxt->_eip;
  4480. ctxt->eflags &= ~X86_EFLAGS_RF;
  4481. goto done;
  4482. }
  4483. }
  4484. }
  4485. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4486. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4487. ctxt->src.valptr, ctxt->src.bytes);
  4488. if (rc != X86EMUL_CONTINUE)
  4489. goto done;
  4490. ctxt->src.orig_val64 = ctxt->src.val64;
  4491. }
  4492. if (ctxt->src2.type == OP_MEM) {
  4493. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4494. &ctxt->src2.val, ctxt->src2.bytes);
  4495. if (rc != X86EMUL_CONTINUE)
  4496. goto done;
  4497. }
  4498. if ((ctxt->d & DstMask) == ImplicitOps)
  4499. goto special_insn;
  4500. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4501. /* optimisation - avoid slow emulated read if Mov */
  4502. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4503. &ctxt->dst.val, ctxt->dst.bytes);
  4504. if (rc != X86EMUL_CONTINUE) {
  4505. if (!(ctxt->d & NoWrite) &&
  4506. rc == X86EMUL_PROPAGATE_FAULT &&
  4507. ctxt->exception.vector == PF_VECTOR)
  4508. ctxt->exception.error_code |= PFERR_WRITE_MASK;
  4509. goto done;
  4510. }
  4511. }
  4512. /* Copy full 64-bit value for CMPXCHG8B. */
  4513. ctxt->dst.orig_val64 = ctxt->dst.val64;
  4514. special_insn:
  4515. if (unlikely(ctxt->emul_flags & X86EMUL_GUEST_MASK) && (ctxt->d & Intercept)) {
  4516. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4517. X86_ICPT_POST_MEMACCESS);
  4518. if (rc != X86EMUL_CONTINUE)
  4519. goto done;
  4520. }
  4521. if (ctxt->rep_prefix && (ctxt->d & String))
  4522. ctxt->eflags |= X86_EFLAGS_RF;
  4523. else
  4524. ctxt->eflags &= ~X86_EFLAGS_RF;
  4525. if (ctxt->execute) {
  4526. if (ctxt->d & Fastop) {
  4527. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4528. rc = fastop(ctxt, fop);
  4529. if (rc != X86EMUL_CONTINUE)
  4530. goto done;
  4531. goto writeback;
  4532. }
  4533. rc = ctxt->execute(ctxt);
  4534. if (rc != X86EMUL_CONTINUE)
  4535. goto done;
  4536. goto writeback;
  4537. }
  4538. if (ctxt->opcode_len == 2)
  4539. goto twobyte_insn;
  4540. else if (ctxt->opcode_len == 3)
  4541. goto threebyte_insn;
  4542. switch (ctxt->b) {
  4543. case 0x70 ... 0x7f: /* jcc (short) */
  4544. if (test_cc(ctxt->b, ctxt->eflags))
  4545. rc = jmp_rel(ctxt, ctxt->src.val);
  4546. break;
  4547. case 0x8d: /* lea r16/r32, m */
  4548. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4549. break;
  4550. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4551. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4552. ctxt->dst.type = OP_NONE;
  4553. else
  4554. rc = em_xchg(ctxt);
  4555. break;
  4556. case 0x98: /* cbw/cwde/cdqe */
  4557. switch (ctxt->op_bytes) {
  4558. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4559. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4560. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4561. }
  4562. break;
  4563. case 0xcc: /* int3 */
  4564. rc = emulate_int(ctxt, 3);
  4565. break;
  4566. case 0xcd: /* int n */
  4567. rc = emulate_int(ctxt, ctxt->src.val);
  4568. break;
  4569. case 0xce: /* into */
  4570. if (ctxt->eflags & X86_EFLAGS_OF)
  4571. rc = emulate_int(ctxt, 4);
  4572. break;
  4573. case 0xe9: /* jmp rel */
  4574. case 0xeb: /* jmp rel short */
  4575. rc = jmp_rel(ctxt, ctxt->src.val);
  4576. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4577. break;
  4578. case 0xf4: /* hlt */
  4579. ctxt->ops->halt(ctxt);
  4580. break;
  4581. case 0xf5: /* cmc */
  4582. /* complement carry flag from eflags reg */
  4583. ctxt->eflags ^= X86_EFLAGS_CF;
  4584. break;
  4585. case 0xf8: /* clc */
  4586. ctxt->eflags &= ~X86_EFLAGS_CF;
  4587. break;
  4588. case 0xf9: /* stc */
  4589. ctxt->eflags |= X86_EFLAGS_CF;
  4590. break;
  4591. case 0xfc: /* cld */
  4592. ctxt->eflags &= ~X86_EFLAGS_DF;
  4593. break;
  4594. case 0xfd: /* std */
  4595. ctxt->eflags |= X86_EFLAGS_DF;
  4596. break;
  4597. default:
  4598. goto cannot_emulate;
  4599. }
  4600. if (rc != X86EMUL_CONTINUE)
  4601. goto done;
  4602. writeback:
  4603. if (ctxt->d & SrcWrite) {
  4604. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4605. rc = writeback(ctxt, &ctxt->src);
  4606. if (rc != X86EMUL_CONTINUE)
  4607. goto done;
  4608. }
  4609. if (!(ctxt->d & NoWrite)) {
  4610. rc = writeback(ctxt, &ctxt->dst);
  4611. if (rc != X86EMUL_CONTINUE)
  4612. goto done;
  4613. }
  4614. /*
  4615. * restore dst type in case the decoding will be reused
  4616. * (happens for string instruction )
  4617. */
  4618. ctxt->dst.type = saved_dst_type;
  4619. if ((ctxt->d & SrcMask) == SrcSI)
  4620. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4621. if ((ctxt->d & DstMask) == DstDI)
  4622. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4623. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4624. unsigned int count;
  4625. struct read_cache *r = &ctxt->io_read;
  4626. if ((ctxt->d & SrcMask) == SrcSI)
  4627. count = ctxt->src.count;
  4628. else
  4629. count = ctxt->dst.count;
  4630. register_address_increment(ctxt, VCPU_REGS_RCX, -count);
  4631. if (!string_insn_completed(ctxt)) {
  4632. /*
  4633. * Re-enter guest when pio read ahead buffer is empty
  4634. * or, if it is not used, after each 1024 iteration.
  4635. */
  4636. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4637. (r->end == 0 || r->end != r->pos)) {
  4638. /*
  4639. * Reset read cache. Usually happens before
  4640. * decode, but since instruction is restarted
  4641. * we have to do it here.
  4642. */
  4643. ctxt->mem_read.end = 0;
  4644. writeback_registers(ctxt);
  4645. return EMULATION_RESTART;
  4646. }
  4647. goto done; /* skip rip writeback */
  4648. }
  4649. ctxt->eflags &= ~X86_EFLAGS_RF;
  4650. }
  4651. ctxt->eip = ctxt->_eip;
  4652. done:
  4653. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4654. WARN_ON(ctxt->exception.vector > 0x1f);
  4655. ctxt->have_exception = true;
  4656. }
  4657. if (rc == X86EMUL_INTERCEPTED)
  4658. return EMULATION_INTERCEPTED;
  4659. if (rc == X86EMUL_CONTINUE)
  4660. writeback_registers(ctxt);
  4661. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4662. twobyte_insn:
  4663. switch (ctxt->b) {
  4664. case 0x09: /* wbinvd */
  4665. (ctxt->ops->wbinvd)(ctxt);
  4666. break;
  4667. case 0x08: /* invd */
  4668. case 0x0d: /* GrpP (prefetch) */
  4669. case 0x18: /* Grp16 (prefetch/nop) */
  4670. case 0x1f: /* nop */
  4671. break;
  4672. case 0x20: /* mov cr, reg */
  4673. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4674. break;
  4675. case 0x21: /* mov from dr to reg */
  4676. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4677. break;
  4678. case 0x40 ... 0x4f: /* cmov */
  4679. if (test_cc(ctxt->b, ctxt->eflags))
  4680. ctxt->dst.val = ctxt->src.val;
  4681. else if (ctxt->op_bytes != 4)
  4682. ctxt->dst.type = OP_NONE; /* no writeback */
  4683. break;
  4684. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4685. if (test_cc(ctxt->b, ctxt->eflags))
  4686. rc = jmp_rel(ctxt, ctxt->src.val);
  4687. break;
  4688. case 0x90 ... 0x9f: /* setcc r/m8 */
  4689. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4690. break;
  4691. case 0xb6 ... 0xb7: /* movzx */
  4692. ctxt->dst.bytes = ctxt->op_bytes;
  4693. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4694. : (u16) ctxt->src.val;
  4695. break;
  4696. case 0xbe ... 0xbf: /* movsx */
  4697. ctxt->dst.bytes = ctxt->op_bytes;
  4698. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4699. (s16) ctxt->src.val;
  4700. break;
  4701. default:
  4702. goto cannot_emulate;
  4703. }
  4704. threebyte_insn:
  4705. if (rc != X86EMUL_CONTINUE)
  4706. goto done;
  4707. goto writeback;
  4708. cannot_emulate:
  4709. return EMULATION_FAILED;
  4710. }
  4711. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4712. {
  4713. invalidate_registers(ctxt);
  4714. }
  4715. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4716. {
  4717. writeback_registers(ctxt);
  4718. }