generic.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910
  1. /*
  2. * This only handles 32bit MTRR on 32bit hosts. This is strictly wrong
  3. * because MTRRs can span up to 40 bits (36bits on most modern x86)
  4. */
  5. #define DEBUG
  6. #include <linux/module.h>
  7. #include <linux/init.h>
  8. #include <linux/io.h>
  9. #include <linux/mm.h>
  10. #include <asm/processor-flags.h>
  11. #include <asm/cpufeature.h>
  12. #include <asm/tlbflush.h>
  13. #include <asm/mtrr.h>
  14. #include <asm/msr.h>
  15. #include <asm/pat.h>
  16. #include "mtrr.h"
  17. struct fixed_range_block {
  18. int base_msr; /* start address of an MTRR block */
  19. int ranges; /* number of MTRRs in this block */
  20. };
  21. static struct fixed_range_block fixed_range_blocks[] = {
  22. { MSR_MTRRfix64K_00000, 1 }, /* one 64k MTRR */
  23. { MSR_MTRRfix16K_80000, 2 }, /* two 16k MTRRs */
  24. { MSR_MTRRfix4K_C0000, 8 }, /* eight 4k MTRRs */
  25. {}
  26. };
  27. static unsigned long smp_changes_mask;
  28. static int mtrr_state_set;
  29. u64 mtrr_tom2;
  30. struct mtrr_state_type mtrr_state;
  31. EXPORT_SYMBOL_GPL(mtrr_state);
  32. /*
  33. * BIOS is expected to clear MtrrFixDramModEn bit, see for example
  34. * "BIOS and Kernel Developer's Guide for the AMD Athlon 64 and AMD
  35. * Opteron Processors" (26094 Rev. 3.30 February 2006), section
  36. * "13.2.1.2 SYSCFG Register": "The MtrrFixDramModEn bit should be set
  37. * to 1 during BIOS initalization of the fixed MTRRs, then cleared to
  38. * 0 for operation."
  39. */
  40. static inline void k8_check_syscfg_dram_mod_en(void)
  41. {
  42. u32 lo, hi;
  43. if (!((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) &&
  44. (boot_cpu_data.x86 >= 0x0f)))
  45. return;
  46. rdmsr(MSR_K8_SYSCFG, lo, hi);
  47. if (lo & K8_MTRRFIXRANGE_DRAM_MODIFY) {
  48. printk(KERN_ERR FW_WARN "MTRR: CPU %u: SYSCFG[MtrrFixDramModEn]"
  49. " not cleared by BIOS, clearing this bit\n",
  50. smp_processor_id());
  51. lo &= ~K8_MTRRFIXRANGE_DRAM_MODIFY;
  52. mtrr_wrmsr(MSR_K8_SYSCFG, lo, hi);
  53. }
  54. }
  55. /* Get the size of contiguous MTRR range */
  56. static u64 get_mtrr_size(u64 mask)
  57. {
  58. u64 size;
  59. mask >>= PAGE_SHIFT;
  60. mask |= size_or_mask;
  61. size = -mask;
  62. size <<= PAGE_SHIFT;
  63. return size;
  64. }
  65. /*
  66. * Check and return the effective type for MTRR-MTRR type overlap.
  67. * Returns 1 if the effective type is UNCACHEABLE, else returns 0
  68. */
  69. static int check_type_overlap(u8 *prev, u8 *curr)
  70. {
  71. if (*prev == MTRR_TYPE_UNCACHABLE || *curr == MTRR_TYPE_UNCACHABLE) {
  72. *prev = MTRR_TYPE_UNCACHABLE;
  73. *curr = MTRR_TYPE_UNCACHABLE;
  74. return 1;
  75. }
  76. if ((*prev == MTRR_TYPE_WRBACK && *curr == MTRR_TYPE_WRTHROUGH) ||
  77. (*prev == MTRR_TYPE_WRTHROUGH && *curr == MTRR_TYPE_WRBACK)) {
  78. *prev = MTRR_TYPE_WRTHROUGH;
  79. *curr = MTRR_TYPE_WRTHROUGH;
  80. }
  81. if (*prev != *curr) {
  82. *prev = MTRR_TYPE_UNCACHABLE;
  83. *curr = MTRR_TYPE_UNCACHABLE;
  84. return 1;
  85. }
  86. return 0;
  87. }
  88. /**
  89. * mtrr_type_lookup_fixed - look up memory type in MTRR fixed entries
  90. *
  91. * Return the MTRR fixed memory type of 'start'.
  92. *
  93. * MTRR fixed entries are divided into the following ways:
  94. * 0x00000 - 0x7FFFF : This range is divided into eight 64KB sub-ranges
  95. * 0x80000 - 0xBFFFF : This range is divided into sixteen 16KB sub-ranges
  96. * 0xC0000 - 0xFFFFF : This range is divided into sixty-four 4KB sub-ranges
  97. *
  98. * Return Values:
  99. * MTRR_TYPE_(type) - Matched memory type
  100. * MTRR_TYPE_INVALID - Unmatched
  101. */
  102. static u8 mtrr_type_lookup_fixed(u64 start, u64 end)
  103. {
  104. int idx;
  105. if (start >= 0x100000)
  106. return MTRR_TYPE_INVALID;
  107. /* 0x0 - 0x7FFFF */
  108. if (start < 0x80000) {
  109. idx = 0;
  110. idx += (start >> 16);
  111. return mtrr_state.fixed_ranges[idx];
  112. /* 0x80000 - 0xBFFFF */
  113. } else if (start < 0xC0000) {
  114. idx = 1 * 8;
  115. idx += ((start - 0x80000) >> 14);
  116. return mtrr_state.fixed_ranges[idx];
  117. }
  118. /* 0xC0000 - 0xFFFFF */
  119. idx = 3 * 8;
  120. idx += ((start - 0xC0000) >> 12);
  121. return mtrr_state.fixed_ranges[idx];
  122. }
  123. /**
  124. * mtrr_type_lookup_variable - look up memory type in MTRR variable entries
  125. *
  126. * Return Value:
  127. * MTRR_TYPE_(type) - Matched memory type or default memory type (unmatched)
  128. *
  129. * Output Arguments:
  130. * repeat - Set to 1 when [start:end] spanned across MTRR range and type
  131. * returned corresponds only to [start:*partial_end]. Caller has
  132. * to lookup again for [*partial_end:end].
  133. *
  134. * uniform - Set to 1 when an MTRR covers the region uniformly, i.e. the
  135. * region is fully covered by a single MTRR entry or the default
  136. * type.
  137. */
  138. static u8 mtrr_type_lookup_variable(u64 start, u64 end, u64 *partial_end,
  139. int *repeat, u8 *uniform)
  140. {
  141. int i;
  142. u64 base, mask;
  143. u8 prev_match, curr_match;
  144. *repeat = 0;
  145. *uniform = 1;
  146. /* Make end inclusive instead of exclusive */
  147. end--;
  148. prev_match = MTRR_TYPE_INVALID;
  149. for (i = 0; i < num_var_ranges; ++i) {
  150. unsigned short start_state, end_state, inclusive;
  151. if (!(mtrr_state.var_ranges[i].mask_lo & (1 << 11)))
  152. continue;
  153. base = (((u64)mtrr_state.var_ranges[i].base_hi) << 32) +
  154. (mtrr_state.var_ranges[i].base_lo & PAGE_MASK);
  155. mask = (((u64)mtrr_state.var_ranges[i].mask_hi) << 32) +
  156. (mtrr_state.var_ranges[i].mask_lo & PAGE_MASK);
  157. start_state = ((start & mask) == (base & mask));
  158. end_state = ((end & mask) == (base & mask));
  159. inclusive = ((start < base) && (end > base));
  160. if ((start_state != end_state) || inclusive) {
  161. /*
  162. * We have start:end spanning across an MTRR.
  163. * We split the region into either
  164. *
  165. * - start_state:1
  166. * (start:mtrr_end)(mtrr_end:end)
  167. * - end_state:1
  168. * (start:mtrr_start)(mtrr_start:end)
  169. * - inclusive:1
  170. * (start:mtrr_start)(mtrr_start:mtrr_end)(mtrr_end:end)
  171. *
  172. * depending on kind of overlap.
  173. *
  174. * Return the type of the first region and a pointer
  175. * to the start of next region so that caller will be
  176. * advised to lookup again after having adjusted start
  177. * and end.
  178. *
  179. * Note: This way we handle overlaps with multiple
  180. * entries and the default type properly.
  181. */
  182. if (start_state)
  183. *partial_end = base + get_mtrr_size(mask);
  184. else
  185. *partial_end = base;
  186. if (unlikely(*partial_end <= start)) {
  187. WARN_ON(1);
  188. *partial_end = start + PAGE_SIZE;
  189. }
  190. end = *partial_end - 1; /* end is inclusive */
  191. *repeat = 1;
  192. *uniform = 0;
  193. }
  194. if ((start & mask) != (base & mask))
  195. continue;
  196. curr_match = mtrr_state.var_ranges[i].base_lo & 0xff;
  197. if (prev_match == MTRR_TYPE_INVALID) {
  198. prev_match = curr_match;
  199. continue;
  200. }
  201. *uniform = 0;
  202. if (check_type_overlap(&prev_match, &curr_match))
  203. return curr_match;
  204. }
  205. if (prev_match != MTRR_TYPE_INVALID)
  206. return prev_match;
  207. return mtrr_state.def_type;
  208. }
  209. /**
  210. * mtrr_type_lookup - look up memory type in MTRR
  211. *
  212. * Return Values:
  213. * MTRR_TYPE_(type) - The effective MTRR type for the region
  214. * MTRR_TYPE_INVALID - MTRR is disabled
  215. *
  216. * Output Argument:
  217. * uniform - Set to 1 when an MTRR covers the region uniformly, i.e. the
  218. * region is fully covered by a single MTRR entry or the default
  219. * type.
  220. */
  221. u8 mtrr_type_lookup(u64 start, u64 end, u8 *uniform)
  222. {
  223. u8 type, prev_type, is_uniform = 1, dummy;
  224. int repeat;
  225. u64 partial_end;
  226. if (!mtrr_state_set)
  227. return MTRR_TYPE_INVALID;
  228. if (!(mtrr_state.enabled & MTRR_STATE_MTRR_ENABLED))
  229. return MTRR_TYPE_INVALID;
  230. /*
  231. * Look up the fixed ranges first, which take priority over
  232. * the variable ranges.
  233. */
  234. if ((start < 0x100000) &&
  235. (mtrr_state.have_fixed) &&
  236. (mtrr_state.enabled & MTRR_STATE_MTRR_FIXED_ENABLED)) {
  237. is_uniform = 0;
  238. type = mtrr_type_lookup_fixed(start, end);
  239. goto out;
  240. }
  241. /*
  242. * Look up the variable ranges. Look of multiple ranges matching
  243. * this address and pick type as per MTRR precedence.
  244. */
  245. type = mtrr_type_lookup_variable(start, end, &partial_end,
  246. &repeat, &is_uniform);
  247. /*
  248. * Common path is with repeat = 0.
  249. * However, we can have cases where [start:end] spans across some
  250. * MTRR ranges and/or the default type. Do repeated lookups for
  251. * that case here.
  252. */
  253. while (repeat) {
  254. prev_type = type;
  255. start = partial_end;
  256. is_uniform = 0;
  257. type = mtrr_type_lookup_variable(start, end, &partial_end,
  258. &repeat, &dummy);
  259. if (check_type_overlap(&prev_type, &type))
  260. goto out;
  261. }
  262. if (mtrr_tom2 && (start >= (1ULL<<32)) && (end < mtrr_tom2))
  263. type = MTRR_TYPE_WRBACK;
  264. out:
  265. *uniform = is_uniform;
  266. return type;
  267. }
  268. /* Get the MSR pair relating to a var range */
  269. static void
  270. get_mtrr_var_range(unsigned int index, struct mtrr_var_range *vr)
  271. {
  272. rdmsr(MTRRphysBase_MSR(index), vr->base_lo, vr->base_hi);
  273. rdmsr(MTRRphysMask_MSR(index), vr->mask_lo, vr->mask_hi);
  274. }
  275. /* Fill the MSR pair relating to a var range */
  276. void fill_mtrr_var_range(unsigned int index,
  277. u32 base_lo, u32 base_hi, u32 mask_lo, u32 mask_hi)
  278. {
  279. struct mtrr_var_range *vr;
  280. vr = mtrr_state.var_ranges;
  281. vr[index].base_lo = base_lo;
  282. vr[index].base_hi = base_hi;
  283. vr[index].mask_lo = mask_lo;
  284. vr[index].mask_hi = mask_hi;
  285. }
  286. static void get_fixed_ranges(mtrr_type *frs)
  287. {
  288. unsigned int *p = (unsigned int *)frs;
  289. int i;
  290. k8_check_syscfg_dram_mod_en();
  291. rdmsr(MSR_MTRRfix64K_00000, p[0], p[1]);
  292. for (i = 0; i < 2; i++)
  293. rdmsr(MSR_MTRRfix16K_80000 + i, p[2 + i * 2], p[3 + i * 2]);
  294. for (i = 0; i < 8; i++)
  295. rdmsr(MSR_MTRRfix4K_C0000 + i, p[6 + i * 2], p[7 + i * 2]);
  296. }
  297. void mtrr_save_fixed_ranges(void *info)
  298. {
  299. if (cpu_has_mtrr)
  300. get_fixed_ranges(mtrr_state.fixed_ranges);
  301. }
  302. static unsigned __initdata last_fixed_start;
  303. static unsigned __initdata last_fixed_end;
  304. static mtrr_type __initdata last_fixed_type;
  305. static void __init print_fixed_last(void)
  306. {
  307. if (!last_fixed_end)
  308. return;
  309. pr_debug(" %05X-%05X %s\n", last_fixed_start,
  310. last_fixed_end - 1, mtrr_attrib_to_str(last_fixed_type));
  311. last_fixed_end = 0;
  312. }
  313. static void __init update_fixed_last(unsigned base, unsigned end,
  314. mtrr_type type)
  315. {
  316. last_fixed_start = base;
  317. last_fixed_end = end;
  318. last_fixed_type = type;
  319. }
  320. static void __init
  321. print_fixed(unsigned base, unsigned step, const mtrr_type *types)
  322. {
  323. unsigned i;
  324. for (i = 0; i < 8; ++i, ++types, base += step) {
  325. if (last_fixed_end == 0) {
  326. update_fixed_last(base, base + step, *types);
  327. continue;
  328. }
  329. if (last_fixed_end == base && last_fixed_type == *types) {
  330. last_fixed_end = base + step;
  331. continue;
  332. }
  333. /* new segments: gap or different type */
  334. print_fixed_last();
  335. update_fixed_last(base, base + step, *types);
  336. }
  337. }
  338. static void prepare_set(void);
  339. static void post_set(void);
  340. static void __init print_mtrr_state(void)
  341. {
  342. unsigned int i;
  343. int high_width;
  344. pr_debug("MTRR default type: %s\n",
  345. mtrr_attrib_to_str(mtrr_state.def_type));
  346. if (mtrr_state.have_fixed) {
  347. pr_debug("MTRR fixed ranges %sabled:\n",
  348. ((mtrr_state.enabled & MTRR_STATE_MTRR_ENABLED) &&
  349. (mtrr_state.enabled & MTRR_STATE_MTRR_FIXED_ENABLED)) ?
  350. "en" : "dis");
  351. print_fixed(0x00000, 0x10000, mtrr_state.fixed_ranges + 0);
  352. for (i = 0; i < 2; ++i)
  353. print_fixed(0x80000 + i * 0x20000, 0x04000,
  354. mtrr_state.fixed_ranges + (i + 1) * 8);
  355. for (i = 0; i < 8; ++i)
  356. print_fixed(0xC0000 + i * 0x08000, 0x01000,
  357. mtrr_state.fixed_ranges + (i + 3) * 8);
  358. /* tail */
  359. print_fixed_last();
  360. }
  361. pr_debug("MTRR variable ranges %sabled:\n",
  362. mtrr_state.enabled & MTRR_STATE_MTRR_ENABLED ? "en" : "dis");
  363. high_width = (__ffs64(size_or_mask) - (32 - PAGE_SHIFT) + 3) / 4;
  364. for (i = 0; i < num_var_ranges; ++i) {
  365. if (mtrr_state.var_ranges[i].mask_lo & (1 << 11))
  366. pr_debug(" %u base %0*X%05X000 mask %0*X%05X000 %s\n",
  367. i,
  368. high_width,
  369. mtrr_state.var_ranges[i].base_hi,
  370. mtrr_state.var_ranges[i].base_lo >> 12,
  371. high_width,
  372. mtrr_state.var_ranges[i].mask_hi,
  373. mtrr_state.var_ranges[i].mask_lo >> 12,
  374. mtrr_attrib_to_str(mtrr_state.var_ranges[i].base_lo & 0xff));
  375. else
  376. pr_debug(" %u disabled\n", i);
  377. }
  378. if (mtrr_tom2)
  379. pr_debug("TOM2: %016llx aka %lldM\n", mtrr_tom2, mtrr_tom2>>20);
  380. }
  381. /* Grab all of the MTRR state for this CPU into *state */
  382. bool __init get_mtrr_state(void)
  383. {
  384. struct mtrr_var_range *vrs;
  385. unsigned long flags;
  386. unsigned lo, dummy;
  387. unsigned int i;
  388. vrs = mtrr_state.var_ranges;
  389. rdmsr(MSR_MTRRcap, lo, dummy);
  390. mtrr_state.have_fixed = (lo >> 8) & 1;
  391. for (i = 0; i < num_var_ranges; i++)
  392. get_mtrr_var_range(i, &vrs[i]);
  393. if (mtrr_state.have_fixed)
  394. get_fixed_ranges(mtrr_state.fixed_ranges);
  395. rdmsr(MSR_MTRRdefType, lo, dummy);
  396. mtrr_state.def_type = (lo & 0xff);
  397. mtrr_state.enabled = (lo & 0xc00) >> 10;
  398. if (amd_special_default_mtrr()) {
  399. unsigned low, high;
  400. /* TOP_MEM2 */
  401. rdmsr(MSR_K8_TOP_MEM2, low, high);
  402. mtrr_tom2 = high;
  403. mtrr_tom2 <<= 32;
  404. mtrr_tom2 |= low;
  405. mtrr_tom2 &= 0xffffff800000ULL;
  406. }
  407. print_mtrr_state();
  408. mtrr_state_set = 1;
  409. /* PAT setup for BP. We need to go through sync steps here */
  410. local_irq_save(flags);
  411. prepare_set();
  412. pat_init();
  413. post_set();
  414. local_irq_restore(flags);
  415. return !!(mtrr_state.enabled & MTRR_STATE_MTRR_ENABLED);
  416. }
  417. /* Some BIOS's are messed up and don't set all MTRRs the same! */
  418. void __init mtrr_state_warn(void)
  419. {
  420. unsigned long mask = smp_changes_mask;
  421. if (!mask)
  422. return;
  423. if (mask & MTRR_CHANGE_MASK_FIXED)
  424. pr_warning("mtrr: your CPUs had inconsistent fixed MTRR settings\n");
  425. if (mask & MTRR_CHANGE_MASK_VARIABLE)
  426. pr_warning("mtrr: your CPUs had inconsistent variable MTRR settings\n");
  427. if (mask & MTRR_CHANGE_MASK_DEFTYPE)
  428. pr_warning("mtrr: your CPUs had inconsistent MTRRdefType settings\n");
  429. printk(KERN_INFO "mtrr: probably your BIOS does not setup all CPUs.\n");
  430. printk(KERN_INFO "mtrr: corrected configuration.\n");
  431. }
  432. /*
  433. * Doesn't attempt to pass an error out to MTRR users
  434. * because it's quite complicated in some cases and probably not
  435. * worth it because the best error handling is to ignore it.
  436. */
  437. void mtrr_wrmsr(unsigned msr, unsigned a, unsigned b)
  438. {
  439. if (wrmsr_safe(msr, a, b) < 0) {
  440. printk(KERN_ERR
  441. "MTRR: CPU %u: Writing MSR %x to %x:%x failed\n",
  442. smp_processor_id(), msr, a, b);
  443. }
  444. }
  445. /**
  446. * set_fixed_range - checks & updates a fixed-range MTRR if it
  447. * differs from the value it should have
  448. * @msr: MSR address of the MTTR which should be checked and updated
  449. * @changed: pointer which indicates whether the MTRR needed to be changed
  450. * @msrwords: pointer to the MSR values which the MSR should have
  451. */
  452. static void set_fixed_range(int msr, bool *changed, unsigned int *msrwords)
  453. {
  454. unsigned lo, hi;
  455. rdmsr(msr, lo, hi);
  456. if (lo != msrwords[0] || hi != msrwords[1]) {
  457. mtrr_wrmsr(msr, msrwords[0], msrwords[1]);
  458. *changed = true;
  459. }
  460. }
  461. /**
  462. * generic_get_free_region - Get a free MTRR.
  463. * @base: The starting (base) address of the region.
  464. * @size: The size (in bytes) of the region.
  465. * @replace_reg: mtrr index to be replaced; set to invalid value if none.
  466. *
  467. * Returns: The index of the region on success, else negative on error.
  468. */
  469. int
  470. generic_get_free_region(unsigned long base, unsigned long size, int replace_reg)
  471. {
  472. unsigned long lbase, lsize;
  473. mtrr_type ltype;
  474. int i, max;
  475. max = num_var_ranges;
  476. if (replace_reg >= 0 && replace_reg < max)
  477. return replace_reg;
  478. for (i = 0; i < max; ++i) {
  479. mtrr_if->get(i, &lbase, &lsize, &ltype);
  480. if (lsize == 0)
  481. return i;
  482. }
  483. return -ENOSPC;
  484. }
  485. static void generic_get_mtrr(unsigned int reg, unsigned long *base,
  486. unsigned long *size, mtrr_type *type)
  487. {
  488. u32 mask_lo, mask_hi, base_lo, base_hi;
  489. unsigned int hi;
  490. u64 tmp, mask;
  491. /*
  492. * get_mtrr doesn't need to update mtrr_state, also it could be called
  493. * from any cpu, so try to print it out directly.
  494. */
  495. get_cpu();
  496. rdmsr(MTRRphysMask_MSR(reg), mask_lo, mask_hi);
  497. if ((mask_lo & 0x800) == 0) {
  498. /* Invalid (i.e. free) range */
  499. *base = 0;
  500. *size = 0;
  501. *type = 0;
  502. goto out_put_cpu;
  503. }
  504. rdmsr(MTRRphysBase_MSR(reg), base_lo, base_hi);
  505. /* Work out the shifted address mask: */
  506. tmp = (u64)mask_hi << (32 - PAGE_SHIFT) | mask_lo >> PAGE_SHIFT;
  507. mask = size_or_mask | tmp;
  508. /* Expand tmp with high bits to all 1s: */
  509. hi = fls64(tmp);
  510. if (hi > 0) {
  511. tmp |= ~((1ULL<<(hi - 1)) - 1);
  512. if (tmp != mask) {
  513. printk(KERN_WARNING "mtrr: your BIOS has configured an incorrect mask, fixing it.\n");
  514. add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK);
  515. mask = tmp;
  516. }
  517. }
  518. /*
  519. * This works correctly if size is a power of two, i.e. a
  520. * contiguous range:
  521. */
  522. *size = -mask;
  523. *base = (u64)base_hi << (32 - PAGE_SHIFT) | base_lo >> PAGE_SHIFT;
  524. *type = base_lo & 0xff;
  525. out_put_cpu:
  526. put_cpu();
  527. }
  528. /**
  529. * set_fixed_ranges - checks & updates the fixed-range MTRRs if they
  530. * differ from the saved set
  531. * @frs: pointer to fixed-range MTRR values, saved by get_fixed_ranges()
  532. */
  533. static int set_fixed_ranges(mtrr_type *frs)
  534. {
  535. unsigned long long *saved = (unsigned long long *)frs;
  536. bool changed = false;
  537. int block = -1, range;
  538. k8_check_syscfg_dram_mod_en();
  539. while (fixed_range_blocks[++block].ranges) {
  540. for (range = 0; range < fixed_range_blocks[block].ranges; range++)
  541. set_fixed_range(fixed_range_blocks[block].base_msr + range,
  542. &changed, (unsigned int *)saved++);
  543. }
  544. return changed;
  545. }
  546. /*
  547. * Set the MSR pair relating to a var range.
  548. * Returns true if changes are made.
  549. */
  550. static bool set_mtrr_var_ranges(unsigned int index, struct mtrr_var_range *vr)
  551. {
  552. unsigned int lo, hi;
  553. bool changed = false;
  554. rdmsr(MTRRphysBase_MSR(index), lo, hi);
  555. if ((vr->base_lo & 0xfffff0ffUL) != (lo & 0xfffff0ffUL)
  556. || (vr->base_hi & (size_and_mask >> (32 - PAGE_SHIFT))) !=
  557. (hi & (size_and_mask >> (32 - PAGE_SHIFT)))) {
  558. mtrr_wrmsr(MTRRphysBase_MSR(index), vr->base_lo, vr->base_hi);
  559. changed = true;
  560. }
  561. rdmsr(MTRRphysMask_MSR(index), lo, hi);
  562. if ((vr->mask_lo & 0xfffff800UL) != (lo & 0xfffff800UL)
  563. || (vr->mask_hi & (size_and_mask >> (32 - PAGE_SHIFT))) !=
  564. (hi & (size_and_mask >> (32 - PAGE_SHIFT)))) {
  565. mtrr_wrmsr(MTRRphysMask_MSR(index), vr->mask_lo, vr->mask_hi);
  566. changed = true;
  567. }
  568. return changed;
  569. }
  570. static u32 deftype_lo, deftype_hi;
  571. /**
  572. * set_mtrr_state - Set the MTRR state for this CPU.
  573. *
  574. * NOTE: The CPU must already be in a safe state for MTRR changes.
  575. * RETURNS: 0 if no changes made, else a mask indicating what was changed.
  576. */
  577. static unsigned long set_mtrr_state(void)
  578. {
  579. unsigned long change_mask = 0;
  580. unsigned int i;
  581. for (i = 0; i < num_var_ranges; i++) {
  582. if (set_mtrr_var_ranges(i, &mtrr_state.var_ranges[i]))
  583. change_mask |= MTRR_CHANGE_MASK_VARIABLE;
  584. }
  585. if (mtrr_state.have_fixed && set_fixed_ranges(mtrr_state.fixed_ranges))
  586. change_mask |= MTRR_CHANGE_MASK_FIXED;
  587. /*
  588. * Set_mtrr_restore restores the old value of MTRRdefType,
  589. * so to set it we fiddle with the saved value:
  590. */
  591. if ((deftype_lo & 0xff) != mtrr_state.def_type
  592. || ((deftype_lo & 0xc00) >> 10) != mtrr_state.enabled) {
  593. deftype_lo = (deftype_lo & ~0xcff) | mtrr_state.def_type |
  594. (mtrr_state.enabled << 10);
  595. change_mask |= MTRR_CHANGE_MASK_DEFTYPE;
  596. }
  597. return change_mask;
  598. }
  599. static unsigned long cr4;
  600. static DEFINE_RAW_SPINLOCK(set_atomicity_lock);
  601. /*
  602. * Since we are disabling the cache don't allow any interrupts,
  603. * they would run extremely slow and would only increase the pain.
  604. *
  605. * The caller must ensure that local interrupts are disabled and
  606. * are reenabled after post_set() has been called.
  607. */
  608. static void prepare_set(void) __acquires(set_atomicity_lock)
  609. {
  610. unsigned long cr0;
  611. /*
  612. * Note that this is not ideal
  613. * since the cache is only flushed/disabled for this CPU while the
  614. * MTRRs are changed, but changing this requires more invasive
  615. * changes to the way the kernel boots
  616. */
  617. raw_spin_lock(&set_atomicity_lock);
  618. /* Enter the no-fill (CD=1, NW=0) cache mode and flush caches. */
  619. cr0 = read_cr0() | X86_CR0_CD;
  620. write_cr0(cr0);
  621. wbinvd();
  622. /* Save value of CR4 and clear Page Global Enable (bit 7) */
  623. if (cpu_has_pge) {
  624. cr4 = __read_cr4();
  625. __write_cr4(cr4 & ~X86_CR4_PGE);
  626. }
  627. /* Flush all TLBs via a mov %cr3, %reg; mov %reg, %cr3 */
  628. count_vm_tlb_event(NR_TLB_LOCAL_FLUSH_ALL);
  629. __flush_tlb();
  630. /* Save MTRR state */
  631. rdmsr(MSR_MTRRdefType, deftype_lo, deftype_hi);
  632. /* Disable MTRRs, and set the default type to uncached */
  633. mtrr_wrmsr(MSR_MTRRdefType, deftype_lo & ~0xcff, deftype_hi);
  634. wbinvd();
  635. }
  636. static void post_set(void) __releases(set_atomicity_lock)
  637. {
  638. /* Flush TLBs (no need to flush caches - they are disabled) */
  639. count_vm_tlb_event(NR_TLB_LOCAL_FLUSH_ALL);
  640. __flush_tlb();
  641. /* Intel (P6) standard MTRRs */
  642. mtrr_wrmsr(MSR_MTRRdefType, deftype_lo, deftype_hi);
  643. /* Enable caches */
  644. write_cr0(read_cr0() & ~X86_CR0_CD);
  645. /* Restore value of CR4 */
  646. if (cpu_has_pge)
  647. __write_cr4(cr4);
  648. raw_spin_unlock(&set_atomicity_lock);
  649. }
  650. static void generic_set_all(void)
  651. {
  652. unsigned long mask, count;
  653. unsigned long flags;
  654. local_irq_save(flags);
  655. prepare_set();
  656. /* Actually set the state */
  657. mask = set_mtrr_state();
  658. /* also set PAT */
  659. pat_init();
  660. post_set();
  661. local_irq_restore(flags);
  662. /* Use the atomic bitops to update the global mask */
  663. for (count = 0; count < sizeof mask * 8; ++count) {
  664. if (mask & 0x01)
  665. set_bit(count, &smp_changes_mask);
  666. mask >>= 1;
  667. }
  668. }
  669. /**
  670. * generic_set_mtrr - set variable MTRR register on the local CPU.
  671. *
  672. * @reg: The register to set.
  673. * @base: The base address of the region.
  674. * @size: The size of the region. If this is 0 the region is disabled.
  675. * @type: The type of the region.
  676. *
  677. * Returns nothing.
  678. */
  679. static void generic_set_mtrr(unsigned int reg, unsigned long base,
  680. unsigned long size, mtrr_type type)
  681. {
  682. unsigned long flags;
  683. struct mtrr_var_range *vr;
  684. vr = &mtrr_state.var_ranges[reg];
  685. local_irq_save(flags);
  686. prepare_set();
  687. if (size == 0) {
  688. /*
  689. * The invalid bit is kept in the mask, so we simply
  690. * clear the relevant mask register to disable a range.
  691. */
  692. mtrr_wrmsr(MTRRphysMask_MSR(reg), 0, 0);
  693. memset(vr, 0, sizeof(struct mtrr_var_range));
  694. } else {
  695. vr->base_lo = base << PAGE_SHIFT | type;
  696. vr->base_hi = (base & size_and_mask) >> (32 - PAGE_SHIFT);
  697. vr->mask_lo = -size << PAGE_SHIFT | 0x800;
  698. vr->mask_hi = (-size & size_and_mask) >> (32 - PAGE_SHIFT);
  699. mtrr_wrmsr(MTRRphysBase_MSR(reg), vr->base_lo, vr->base_hi);
  700. mtrr_wrmsr(MTRRphysMask_MSR(reg), vr->mask_lo, vr->mask_hi);
  701. }
  702. post_set();
  703. local_irq_restore(flags);
  704. }
  705. int generic_validate_add_page(unsigned long base, unsigned long size,
  706. unsigned int type)
  707. {
  708. unsigned long lbase, last;
  709. /*
  710. * For Intel PPro stepping <= 7
  711. * must be 4 MiB aligned and not touch 0x70000000 -> 0x7003FFFF
  712. */
  713. if (is_cpu(INTEL) && boot_cpu_data.x86 == 6 &&
  714. boot_cpu_data.x86_model == 1 &&
  715. boot_cpu_data.x86_mask <= 7) {
  716. if (base & ((1 << (22 - PAGE_SHIFT)) - 1)) {
  717. pr_warning("mtrr: base(0x%lx000) is not 4 MiB aligned\n", base);
  718. return -EINVAL;
  719. }
  720. if (!(base + size < 0x70000 || base > 0x7003F) &&
  721. (type == MTRR_TYPE_WRCOMB
  722. || type == MTRR_TYPE_WRBACK)) {
  723. pr_warning("mtrr: writable mtrr between 0x70000000 and 0x7003FFFF may hang the CPU.\n");
  724. return -EINVAL;
  725. }
  726. }
  727. /*
  728. * Check upper bits of base and last are equal and lower bits are 0
  729. * for base and 1 for last
  730. */
  731. last = base + size - 1;
  732. for (lbase = base; !(lbase & 1) && (last & 1);
  733. lbase = lbase >> 1, last = last >> 1)
  734. ;
  735. if (lbase != last) {
  736. pr_warning("mtrr: base(0x%lx000) is not aligned on a size(0x%lx000) boundary\n", base, size);
  737. return -EINVAL;
  738. }
  739. return 0;
  740. }
  741. static int generic_have_wrcomb(void)
  742. {
  743. unsigned long config, dummy;
  744. rdmsr(MSR_MTRRcap, config, dummy);
  745. return config & (1 << 10);
  746. }
  747. int positive_have_wrcomb(void)
  748. {
  749. return 1;
  750. }
  751. /*
  752. * Generic structure...
  753. */
  754. const struct mtrr_ops generic_mtrr_ops = {
  755. .use_intel_if = 1,
  756. .set_all = generic_set_all,
  757. .get = generic_get_mtrr,
  758. .get_free_region = generic_get_free_region,
  759. .set = generic_set_mtrr,
  760. .validate_add_page = generic_validate_add_page,
  761. .have_wrcomb = generic_have_wrcomb,
  762. };