intvec_32.S 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921
  1. /*
  2. * Copyright 2010 Tilera Corporation. All Rights Reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation, version 2.
  7. *
  8. * This program is distributed in the hope that it will be useful, but
  9. * WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  11. * NON INFRINGEMENT. See the GNU General Public License for
  12. * more details.
  13. *
  14. * Linux interrupt vectors.
  15. */
  16. #include <linux/linkage.h>
  17. #include <linux/errno.h>
  18. #include <linux/init.h>
  19. #include <linux/unistd.h>
  20. #include <asm/ptrace.h>
  21. #include <asm/thread_info.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/atomic_32.h>
  24. #include <asm/asm-offsets.h>
  25. #include <hv/hypervisor.h>
  26. #include <arch/abi.h>
  27. #include <arch/interrupts.h>
  28. #include <arch/spr_def.h>
  29. #define PTREGS_PTR(reg, ptreg) addli reg, sp, C_ABI_SAVE_AREA_SIZE + (ptreg)
  30. #define PTREGS_OFFSET_SYSCALL PTREGS_OFFSET_REG(TREG_SYSCALL_NR)
  31. .macro push_reg reg, ptr=sp, delta=-4
  32. {
  33. sw \ptr, \reg
  34. addli \ptr, \ptr, \delta
  35. }
  36. .endm
  37. .macro pop_reg reg, ptr=sp, delta=4
  38. {
  39. lw \reg, \ptr
  40. addli \ptr, \ptr, \delta
  41. }
  42. .endm
  43. .macro pop_reg_zero reg, zreg, ptr=sp, delta=4
  44. {
  45. move \zreg, zero
  46. lw \reg, \ptr
  47. addi \ptr, \ptr, \delta
  48. }
  49. .endm
  50. .macro push_extra_callee_saves reg
  51. PTREGS_PTR(\reg, PTREGS_OFFSET_REG(51))
  52. push_reg r51, \reg
  53. push_reg r50, \reg
  54. push_reg r49, \reg
  55. push_reg r48, \reg
  56. push_reg r47, \reg
  57. push_reg r46, \reg
  58. push_reg r45, \reg
  59. push_reg r44, \reg
  60. push_reg r43, \reg
  61. push_reg r42, \reg
  62. push_reg r41, \reg
  63. push_reg r40, \reg
  64. push_reg r39, \reg
  65. push_reg r38, \reg
  66. push_reg r37, \reg
  67. push_reg r36, \reg
  68. push_reg r35, \reg
  69. push_reg r34, \reg, PTREGS_OFFSET_BASE - PTREGS_OFFSET_REG(34)
  70. .endm
  71. .macro panic str
  72. .pushsection .rodata, "a"
  73. 1:
  74. .asciz "\str"
  75. .popsection
  76. {
  77. moveli r0, lo16(1b)
  78. }
  79. {
  80. auli r0, r0, ha16(1b)
  81. jal panic
  82. }
  83. .endm
  84. #ifdef __COLLECT_LINKER_FEEDBACK__
  85. .pushsection .text.intvec_feedback,"ax"
  86. intvec_feedback:
  87. .popsection
  88. #endif
  89. /*
  90. * Default interrupt handler.
  91. *
  92. * vecnum is where we'll put this code.
  93. * c_routine is the C routine we'll call.
  94. *
  95. * The C routine is passed two arguments:
  96. * - A pointer to the pt_regs state.
  97. * - The interrupt vector number.
  98. *
  99. * The "processing" argument specifies the code for processing
  100. * the interrupt. Defaults to "handle_interrupt".
  101. */
  102. .macro int_hand vecnum, vecname, c_routine, processing=handle_interrupt
  103. .org (\vecnum << 8)
  104. intvec_\vecname:
  105. .ifc \vecnum, INT_SWINT_1
  106. blz TREG_SYSCALL_NR_NAME, sys_cmpxchg
  107. .endif
  108. /* Temporarily save a register so we have somewhere to work. */
  109. mtspr SPR_SYSTEM_SAVE_K_1, r0
  110. mfspr r0, SPR_EX_CONTEXT_K_1
  111. /* The cmpxchg code clears sp to force us to reset it here on fault. */
  112. {
  113. bz sp, 2f
  114. andi r0, r0, SPR_EX_CONTEXT_1_1__PL_MASK /* mask off ICS */
  115. }
  116. .ifc \vecnum, INT_DOUBLE_FAULT
  117. /*
  118. * For double-faults from user-space, fall through to the normal
  119. * register save and stack setup path. Otherwise, it's the
  120. * hypervisor giving us one last chance to dump diagnostics, and we
  121. * branch to the kernel_double_fault routine to do so.
  122. */
  123. bz r0, 1f
  124. j _kernel_double_fault
  125. 1:
  126. .else
  127. /*
  128. * If we're coming from user-space, then set sp to the top of
  129. * the kernel stack. Otherwise, assume sp is already valid.
  130. */
  131. {
  132. bnz r0, 0f
  133. move r0, sp
  134. }
  135. .endif
  136. .ifc \c_routine, do_page_fault
  137. /*
  138. * The page_fault handler may be downcalled directly by the
  139. * hypervisor even when Linux is running and has ICS set.
  140. *
  141. * In this case the contents of EX_CONTEXT_K_1 reflect the
  142. * previous fault and can't be relied on to choose whether or
  143. * not to reinitialize the stack pointer. So we add a test
  144. * to see whether SYSTEM_SAVE_K_2 has the high bit set,
  145. * and if so we don't reinitialize sp, since we must be coming
  146. * from Linux. (In fact the precise case is !(val & ~1),
  147. * but any Linux PC has to have the high bit set.)
  148. *
  149. * Note that the hypervisor *always* sets SYSTEM_SAVE_K_2 for
  150. * any path that turns into a downcall to one of our TLB handlers.
  151. */
  152. mfspr r0, SPR_SYSTEM_SAVE_K_2
  153. {
  154. blz r0, 0f /* high bit in S_S_1_2 is for a PC to use */
  155. move r0, sp
  156. }
  157. .endif
  158. 2:
  159. /*
  160. * SYSTEM_SAVE_K_0 holds the cpu number in the low bits, and
  161. * the current stack top in the higher bits. So we recover
  162. * our stack top by just masking off the low bits, then
  163. * point sp at the top aligned address on the actual stack page.
  164. */
  165. mfspr r0, SPR_SYSTEM_SAVE_K_0
  166. mm r0, r0, zero, LOG2_NR_CPU_IDS, 31
  167. 0:
  168. /*
  169. * Align the stack mod 64 so we can properly predict what
  170. * cache lines we need to write-hint to reduce memory fetch
  171. * latency as we enter the kernel. The layout of memory is
  172. * as follows, with cache line 0 at the lowest VA, and cache
  173. * line 4 just below the r0 value this "andi" computes.
  174. * Note that we never write to cache line 4, and we skip
  175. * cache line 1 for syscalls.
  176. *
  177. * cache line 4: ptregs padding (two words)
  178. * cache line 3: r46...lr, pc, ex1, faultnum, orig_r0, flags, pad
  179. * cache line 2: r30...r45
  180. * cache line 1: r14...r29
  181. * cache line 0: 2 x frame, r0..r13
  182. */
  183. #if STACK_TOP_DELTA != 64
  184. #error STACK_TOP_DELTA must be 64 for assumptions here and in task_pt_regs()
  185. #endif
  186. andi r0, r0, -64
  187. /*
  188. * Push the first four registers on the stack, so that we can set
  189. * them to vector-unique values before we jump to the common code.
  190. *
  191. * Registers are pushed on the stack as a struct pt_regs,
  192. * with the sp initially just above the struct, and when we're
  193. * done, sp points to the base of the struct, minus
  194. * C_ABI_SAVE_AREA_SIZE, so we can directly jal to C code.
  195. *
  196. * This routine saves just the first four registers, plus the
  197. * stack context so we can do proper backtracing right away,
  198. * and defers to handle_interrupt to save the rest.
  199. * The backtracer needs pc, ex1, lr, sp, r52, and faultnum.
  200. */
  201. addli r0, r0, PTREGS_OFFSET_LR - (PTREGS_SIZE + KSTK_PTREGS_GAP)
  202. wh64 r0 /* cache line 3 */
  203. {
  204. sw r0, lr
  205. addli r0, r0, PTREGS_OFFSET_SP - PTREGS_OFFSET_LR
  206. }
  207. {
  208. sw r0, sp
  209. addli sp, r0, PTREGS_OFFSET_REG(52) - PTREGS_OFFSET_SP
  210. }
  211. {
  212. sw sp, r52
  213. addli sp, sp, PTREGS_OFFSET_REG(1) - PTREGS_OFFSET_REG(52)
  214. }
  215. wh64 sp /* cache line 0 */
  216. {
  217. sw sp, r1
  218. addli sp, sp, PTREGS_OFFSET_REG(2) - PTREGS_OFFSET_REG(1)
  219. }
  220. {
  221. sw sp, r2
  222. addli sp, sp, PTREGS_OFFSET_REG(3) - PTREGS_OFFSET_REG(2)
  223. }
  224. {
  225. sw sp, r3
  226. addli sp, sp, PTREGS_OFFSET_PC - PTREGS_OFFSET_REG(3)
  227. }
  228. mfspr r0, SPR_EX_CONTEXT_K_0
  229. .ifc \processing,handle_syscall
  230. /*
  231. * Bump the saved PC by one bundle so that when we return, we won't
  232. * execute the same swint instruction again. We need to do this while
  233. * we're in the critical section.
  234. */
  235. addi r0, r0, 8
  236. .endif
  237. {
  238. sw sp, r0
  239. addli sp, sp, PTREGS_OFFSET_EX1 - PTREGS_OFFSET_PC
  240. }
  241. mfspr r0, SPR_EX_CONTEXT_K_1
  242. {
  243. sw sp, r0
  244. addi sp, sp, PTREGS_OFFSET_FAULTNUM - PTREGS_OFFSET_EX1
  245. /*
  246. * Use r0 for syscalls so it's a temporary; use r1 for interrupts
  247. * so that it gets passed through unchanged to the handler routine.
  248. * Note that the .if conditional confusingly spans bundles.
  249. */
  250. .ifc \processing,handle_syscall
  251. movei r0, \vecnum
  252. }
  253. {
  254. sw sp, r0
  255. .else
  256. movei r1, \vecnum
  257. }
  258. {
  259. sw sp, r1
  260. .endif
  261. addli sp, sp, PTREGS_OFFSET_REG(0) - PTREGS_OFFSET_FAULTNUM
  262. }
  263. mfspr r0, SPR_SYSTEM_SAVE_K_1 /* Original r0 */
  264. {
  265. sw sp, r0
  266. addi sp, sp, -PTREGS_OFFSET_REG(0) - 4
  267. }
  268. {
  269. sw sp, zero /* write zero into "Next SP" frame pointer */
  270. addi sp, sp, -4 /* leave SP pointing at bottom of frame */
  271. }
  272. .ifc \processing,handle_syscall
  273. j handle_syscall
  274. .else
  275. /*
  276. * Capture per-interrupt SPR context to registers.
  277. * We overload the meaning of r3 on this path such that if its bit 31
  278. * is set, we have to mask all interrupts including NMIs before
  279. * clearing the interrupt critical section bit.
  280. * See discussion below at "finish_interrupt_save".
  281. */
  282. .ifc \c_routine, do_page_fault
  283. mfspr r2, SPR_SYSTEM_SAVE_K_3 /* address of page fault */
  284. mfspr r3, SPR_SYSTEM_SAVE_K_2 /* info about page fault */
  285. .else
  286. .ifc \vecnum, INT_DOUBLE_FAULT
  287. {
  288. mfspr r2, SPR_SYSTEM_SAVE_K_2 /* double fault info from HV */
  289. movei r3, 0
  290. }
  291. .else
  292. .ifc \c_routine, do_trap
  293. {
  294. mfspr r2, GPV_REASON
  295. movei r3, 0
  296. }
  297. .else
  298. .ifc \c_routine, handle_perf_interrupt
  299. {
  300. mfspr r2, PERF_COUNT_STS
  301. movei r3, -1 /* not used, but set for consistency */
  302. }
  303. .else
  304. .ifc \c_routine, handle_perf_interrupt
  305. {
  306. mfspr r2, AUX_PERF_COUNT_STS
  307. movei r3, -1 /* not used, but set for consistency */
  308. }
  309. .else
  310. movei r3, 0
  311. .endif
  312. .endif
  313. .endif
  314. .endif
  315. .endif
  316. /* Put function pointer in r0 */
  317. moveli r0, lo16(\c_routine)
  318. {
  319. auli r0, r0, ha16(\c_routine)
  320. j \processing
  321. }
  322. .endif
  323. ENDPROC(intvec_\vecname)
  324. #ifdef __COLLECT_LINKER_FEEDBACK__
  325. .pushsection .text.intvec_feedback,"ax"
  326. .org (\vecnum << 5)
  327. FEEDBACK_ENTER_EXPLICIT(intvec_\vecname, .intrpt, 1 << 8)
  328. jrp lr
  329. .popsection
  330. #endif
  331. .endm
  332. /*
  333. * Save the rest of the registers that we didn't save in the actual
  334. * vector itself. We can't use r0-r10 inclusive here.
  335. */
  336. .macro finish_interrupt_save, function
  337. /* If it's a syscall, save a proper orig_r0, otherwise just zero. */
  338. PTREGS_PTR(r52, PTREGS_OFFSET_ORIG_R0)
  339. {
  340. .ifc \function,handle_syscall
  341. sw r52, r0
  342. .else
  343. sw r52, zero
  344. .endif
  345. PTREGS_PTR(r52, PTREGS_OFFSET_TP)
  346. }
  347. /*
  348. * For ordinary syscalls, we save neither caller- nor callee-
  349. * save registers, since the syscall invoker doesn't expect the
  350. * caller-saves to be saved, and the called kernel functions will
  351. * take care of saving the callee-saves for us.
  352. *
  353. * For interrupts we save just the caller-save registers. Saving
  354. * them is required (since the "caller" can't save them). Again,
  355. * the called kernel functions will restore the callee-save
  356. * registers for us appropriately.
  357. *
  358. * On return, we normally restore nothing special for syscalls,
  359. * and just the caller-save registers for interrupts.
  360. *
  361. * However, there are some important caveats to all this:
  362. *
  363. * - We always save a few callee-save registers to give us
  364. * some scratchpad registers to carry across function calls.
  365. *
  366. * - fork/vfork/etc require us to save all the callee-save
  367. * registers, which we do in PTREGS_SYSCALL_ALL_REGS, below.
  368. *
  369. * - We always save r0..r5 and r10 for syscalls, since we need
  370. * to reload them a bit later for the actual kernel call, and
  371. * since we might need them for -ERESTARTNOINTR, etc.
  372. *
  373. * - Before invoking a signal handler, we save the unsaved
  374. * callee-save registers so they are visible to the
  375. * signal handler or any ptracer.
  376. *
  377. * - If the unsaved callee-save registers are modified, we set
  378. * a bit in pt_regs so we know to reload them from pt_regs
  379. * and not just rely on the kernel function unwinding.
  380. * (Done for ptrace register writes and SA_SIGINFO handler.)
  381. */
  382. {
  383. sw r52, tp
  384. PTREGS_PTR(r52, PTREGS_OFFSET_REG(33))
  385. }
  386. wh64 r52 /* cache line 2 */
  387. push_reg r33, r52
  388. push_reg r32, r52
  389. push_reg r31, r52
  390. .ifc \function,handle_syscall
  391. push_reg r30, r52, PTREGS_OFFSET_SYSCALL - PTREGS_OFFSET_REG(30)
  392. push_reg TREG_SYSCALL_NR_NAME, r52, \
  393. PTREGS_OFFSET_REG(5) - PTREGS_OFFSET_SYSCALL
  394. .else
  395. push_reg r30, r52, PTREGS_OFFSET_REG(29) - PTREGS_OFFSET_REG(30)
  396. wh64 r52 /* cache line 1 */
  397. push_reg r29, r52
  398. push_reg r28, r52
  399. push_reg r27, r52
  400. push_reg r26, r52
  401. push_reg r25, r52
  402. push_reg r24, r52
  403. push_reg r23, r52
  404. push_reg r22, r52
  405. push_reg r21, r52
  406. push_reg r20, r52
  407. push_reg r19, r52
  408. push_reg r18, r52
  409. push_reg r17, r52
  410. push_reg r16, r52
  411. push_reg r15, r52
  412. push_reg r14, r52
  413. push_reg r13, r52
  414. push_reg r12, r52
  415. push_reg r11, r52
  416. push_reg r10, r52
  417. push_reg r9, r52
  418. push_reg r8, r52
  419. push_reg r7, r52
  420. push_reg r6, r52
  421. .endif
  422. push_reg r5, r52
  423. sw r52, r4
  424. /* Load tp with our per-cpu offset. */
  425. #ifdef CONFIG_SMP
  426. {
  427. mfspr r20, SPR_SYSTEM_SAVE_K_0
  428. moveli r21, lo16(__per_cpu_offset)
  429. }
  430. {
  431. auli r21, r21, ha16(__per_cpu_offset)
  432. mm r20, r20, zero, 0, LOG2_NR_CPU_IDS-1
  433. }
  434. s2a r20, r20, r21
  435. lw tp, r20
  436. #else
  437. move tp, zero
  438. #endif
  439. /*
  440. * If we will be returning to the kernel, we will need to
  441. * reset the interrupt masks to the state they had before.
  442. * Set DISABLE_IRQ in flags iff we came from PL1 with irqs disabled.
  443. * We load flags in r32 here so we can jump to .Lrestore_regs
  444. * directly after do_page_fault_ics() if necessary.
  445. */
  446. mfspr r32, SPR_EX_CONTEXT_K_1
  447. {
  448. andi r32, r32, SPR_EX_CONTEXT_1_1__PL_MASK /* mask off ICS */
  449. PTREGS_PTR(r21, PTREGS_OFFSET_FLAGS)
  450. }
  451. bzt r32, 1f /* zero if from user space */
  452. IRQS_DISABLED(r32) /* zero if irqs enabled */
  453. #if PT_FLAGS_DISABLE_IRQ != 1
  454. # error Value of IRQS_DISABLED used to set PT_FLAGS_DISABLE_IRQ; fix
  455. #endif
  456. 1:
  457. .ifnc \function,handle_syscall
  458. /* Record the fact that we saved the caller-save registers above. */
  459. ori r32, r32, PT_FLAGS_CALLER_SAVES
  460. .endif
  461. sw r21, r32
  462. #ifdef __COLLECT_LINKER_FEEDBACK__
  463. /*
  464. * Notify the feedback routines that we were in the
  465. * appropriate fixed interrupt vector area. Note that we
  466. * still have ICS set at this point, so we can't invoke any
  467. * atomic operations or we will panic. The feedback
  468. * routines internally preserve r0..r10 and r30 up.
  469. */
  470. .ifnc \function,handle_syscall
  471. shli r20, r1, 5
  472. .else
  473. moveli r20, INT_SWINT_1 << 5
  474. .endif
  475. addli r20, r20, lo16(intvec_feedback)
  476. auli r20, r20, ha16(intvec_feedback)
  477. jalr r20
  478. /* And now notify the feedback routines that we are here. */
  479. FEEDBACK_ENTER(\function)
  480. #endif
  481. /*
  482. * we've captured enough state to the stack (including in
  483. * particular our EX_CONTEXT state) that we can now release
  484. * the interrupt critical section and replace it with our
  485. * standard "interrupts disabled" mask value. This allows
  486. * synchronous interrupts (and profile interrupts) to punch
  487. * through from this point onwards.
  488. *
  489. * If bit 31 of r3 is set during a non-NMI interrupt, we know we
  490. * are on the path where the hypervisor has punched through our
  491. * ICS with a page fault, so we call out to do_page_fault_ics()
  492. * to figure out what to do with it. If the fault was in
  493. * an atomic op, we unlock the atomic lock, adjust the
  494. * saved register state a little, and return "zero" in r4,
  495. * falling through into the normal page-fault interrupt code.
  496. * If the fault was in a kernel-space atomic operation, then
  497. * do_page_fault_ics() resolves it itself, returns "one" in r4,
  498. * and as a result goes directly to restoring registers and iret,
  499. * without trying to adjust the interrupt masks at all.
  500. * The do_page_fault_ics() API involves passing and returning
  501. * a five-word struct (in registers) to avoid writing the
  502. * save and restore code here.
  503. */
  504. .ifc \function,handle_nmi
  505. IRQ_DISABLE_ALL(r20)
  506. .else
  507. .ifnc \function,handle_syscall
  508. bgezt r3, 1f
  509. {
  510. PTREGS_PTR(r0, PTREGS_OFFSET_BASE)
  511. jal do_page_fault_ics
  512. }
  513. FEEDBACK_REENTER(\function)
  514. bzt r4, 1f
  515. j .Lrestore_regs
  516. 1:
  517. .endif
  518. IRQ_DISABLE(r20, r21)
  519. .endif
  520. mtspr INTERRUPT_CRITICAL_SECTION, zero
  521. /*
  522. * Prepare the first 256 stack bytes to be rapidly accessible
  523. * without having to fetch the background data. We don't really
  524. * know how far to write-hint, but kernel stacks generally
  525. * aren't that big, and write-hinting here does take some time.
  526. */
  527. addi r52, sp, -64
  528. {
  529. wh64 r52
  530. addi r52, r52, -64
  531. }
  532. {
  533. wh64 r52
  534. addi r52, r52, -64
  535. }
  536. {
  537. wh64 r52
  538. addi r52, r52, -64
  539. }
  540. wh64 r52
  541. #ifdef CONFIG_TRACE_IRQFLAGS
  542. .ifnc \function,handle_nmi
  543. /*
  544. * We finally have enough state set up to notify the irq
  545. * tracing code that irqs were disabled on entry to the handler.
  546. * The TRACE_IRQS_OFF call clobbers registers r0-r29.
  547. * For syscalls, we already have the register state saved away
  548. * on the stack, so we don't bother to do any register saves here,
  549. * and later we pop the registers back off the kernel stack.
  550. * For interrupt handlers, save r0-r3 in callee-saved registers.
  551. */
  552. .ifnc \function,handle_syscall
  553. { move r30, r0; move r31, r1 }
  554. { move r32, r2; move r33, r3 }
  555. .endif
  556. TRACE_IRQS_OFF
  557. .ifnc \function,handle_syscall
  558. { move r0, r30; move r1, r31 }
  559. { move r2, r32; move r3, r33 }
  560. .endif
  561. .endif
  562. #endif
  563. .endm
  564. .macro check_single_stepping, kind, not_single_stepping
  565. /*
  566. * Check for single stepping in user-level priv
  567. * kind can be "normal", "ill", or "syscall"
  568. * At end, if fall-thru
  569. * r29: thread_info->step_state
  570. * r28: &pt_regs->pc
  571. * r27: pt_regs->pc
  572. * r26: thread_info->step_state->buffer
  573. */
  574. /* Check for single stepping */
  575. GET_THREAD_INFO(r29)
  576. {
  577. /* Get pointer to field holding step state */
  578. addi r29, r29, THREAD_INFO_STEP_STATE_OFFSET
  579. /* Get pointer to EX1 in register state */
  580. PTREGS_PTR(r27, PTREGS_OFFSET_EX1)
  581. }
  582. {
  583. /* Get pointer to field holding PC */
  584. PTREGS_PTR(r28, PTREGS_OFFSET_PC)
  585. /* Load the pointer to the step state */
  586. lw r29, r29
  587. }
  588. /* Load EX1 */
  589. lw r27, r27
  590. {
  591. /* Points to flags */
  592. addi r23, r29, SINGLESTEP_STATE_FLAGS_OFFSET
  593. /* No single stepping if there is no step state structure */
  594. bzt r29, \not_single_stepping
  595. }
  596. {
  597. /* mask off ICS and any other high bits */
  598. andi r27, r27, SPR_EX_CONTEXT_1_1__PL_MASK
  599. /* Load pointer to single step instruction buffer */
  600. lw r26, r29
  601. }
  602. /* Check priv state */
  603. bnz r27, \not_single_stepping
  604. /* Get flags */
  605. lw r22, r23
  606. {
  607. /* Branch if single-step mode not enabled */
  608. bbnst r22, \not_single_stepping
  609. /* Clear enabled flag */
  610. andi r22, r22, ~SINGLESTEP_STATE_MASK_IS_ENABLED
  611. }
  612. .ifc \kind,normal
  613. {
  614. /* Load PC */
  615. lw r27, r28
  616. /* Point to the entry containing the original PC */
  617. addi r24, r29, SINGLESTEP_STATE_ORIG_PC_OFFSET
  618. }
  619. {
  620. /* Disable single stepping flag */
  621. sw r23, r22
  622. }
  623. {
  624. /* Get the original pc */
  625. lw r24, r24
  626. /* See if the PC is at the start of the single step buffer */
  627. seq r25, r26, r27
  628. }
  629. /*
  630. * NOTE: it is really expected that the PC be in the single step buffer
  631. * at this point
  632. */
  633. bzt r25, \not_single_stepping
  634. /* Restore the original PC */
  635. sw r28, r24
  636. .else
  637. .ifc \kind,syscall
  638. {
  639. /* Load PC */
  640. lw r27, r28
  641. /* Point to the entry containing the next PC */
  642. addi r24, r29, SINGLESTEP_STATE_NEXT_PC_OFFSET
  643. }
  644. {
  645. /* Increment the stopped PC by the bundle size */
  646. addi r26, r26, 8
  647. /* Disable single stepping flag */
  648. sw r23, r22
  649. }
  650. {
  651. /* Get the next pc */
  652. lw r24, r24
  653. /*
  654. * See if the PC is one bundle past the start of the
  655. * single step buffer
  656. */
  657. seq r25, r26, r27
  658. }
  659. {
  660. /*
  661. * NOTE: it is really expected that the PC be in the
  662. * single step buffer at this point
  663. */
  664. bzt r25, \not_single_stepping
  665. }
  666. /* Set to the next PC */
  667. sw r28, r24
  668. .else
  669. {
  670. /* Point to 3rd bundle in buffer */
  671. addi r25, r26, 16
  672. /* Load PC */
  673. lw r27, r28
  674. }
  675. {
  676. /* Disable single stepping flag */
  677. sw r23, r22
  678. /* See if the PC is in the single step buffer */
  679. slte_u r24, r26, r27
  680. }
  681. {
  682. slte_u r25, r27, r25
  683. /*
  684. * NOTE: it is really expected that the PC be in the
  685. * single step buffer at this point
  686. */
  687. bzt r24, \not_single_stepping
  688. }
  689. bzt r25, \not_single_stepping
  690. .endif
  691. .endif
  692. .endm
  693. /*
  694. * Redispatch a downcall.
  695. */
  696. .macro dc_dispatch vecnum, vecname
  697. .org (\vecnum << 8)
  698. intvec_\vecname:
  699. j _hv_downcall_dispatch
  700. ENDPROC(intvec_\vecname)
  701. .endm
  702. /*
  703. * Common code for most interrupts. The C function we're eventually
  704. * going to is in r0, and the faultnum is in r1; the original
  705. * values for those registers are on the stack.
  706. */
  707. .pushsection .text.handle_interrupt,"ax"
  708. handle_interrupt:
  709. finish_interrupt_save handle_interrupt
  710. /*
  711. * Check for if we are single stepping in user level. If so, then
  712. * we need to restore the PC.
  713. */
  714. check_single_stepping normal, .Ldispatch_interrupt
  715. .Ldispatch_interrupt:
  716. /* Jump to the C routine; it should enable irqs as soon as possible. */
  717. {
  718. jalr r0
  719. PTREGS_PTR(r0, PTREGS_OFFSET_BASE)
  720. }
  721. FEEDBACK_REENTER(handle_interrupt)
  722. {
  723. movei r30, 0 /* not an NMI */
  724. j interrupt_return
  725. }
  726. STD_ENDPROC(handle_interrupt)
  727. /*
  728. * This routine takes a boolean in r30 indicating if this is an NMI.
  729. * If so, we also expect a boolean in r31 indicating whether to
  730. * re-enable the oprofile interrupts.
  731. *
  732. * Note that .Lresume_userspace is jumped to directly in several
  733. * places, and we need to make sure r30 is set correctly in those
  734. * callers as well.
  735. */
  736. STD_ENTRY(interrupt_return)
  737. /* If we're resuming to kernel space, don't check thread flags. */
  738. {
  739. bnz r30, .Lrestore_all /* NMIs don't special-case user-space */
  740. PTREGS_PTR(r29, PTREGS_OFFSET_EX1)
  741. }
  742. lw r29, r29
  743. andi r29, r29, SPR_EX_CONTEXT_1_1__PL_MASK /* mask off ICS */
  744. bzt r29, .Lresume_userspace
  745. #ifdef CONFIG_PREEMPT
  746. /* Returning to kernel space. Check if we need preemption. */
  747. GET_THREAD_INFO(r29)
  748. addli r28, r29, THREAD_INFO_FLAGS_OFFSET
  749. {
  750. lw r28, r28
  751. addli r29, r29, THREAD_INFO_PREEMPT_COUNT_OFFSET
  752. }
  753. {
  754. andi r28, r28, _TIF_NEED_RESCHED
  755. lw r29, r29
  756. }
  757. bzt r28, 1f
  758. bnz r29, 1f
  759. /* Disable interrupts explicitly for preemption. */
  760. IRQ_DISABLE(r20,r21)
  761. TRACE_IRQS_OFF
  762. jal preempt_schedule_irq
  763. FEEDBACK_REENTER(interrupt_return)
  764. 1:
  765. #endif
  766. /* If we're resuming to _cpu_idle_nap, bump PC forward by 8. */
  767. {
  768. PTREGS_PTR(r29, PTREGS_OFFSET_PC)
  769. moveli r27, lo16(_cpu_idle_nap)
  770. }
  771. {
  772. lw r28, r29
  773. auli r27, r27, ha16(_cpu_idle_nap)
  774. }
  775. {
  776. seq r27, r27, r28
  777. }
  778. {
  779. bbns r27, .Lrestore_all
  780. addi r28, r28, 8
  781. }
  782. sw r29, r28
  783. j .Lrestore_all
  784. .Lresume_userspace:
  785. FEEDBACK_REENTER(interrupt_return)
  786. /*
  787. * Use r33 to hold whether we have already loaded the callee-saves
  788. * into ptregs. We don't want to do it twice in this loop, since
  789. * then we'd clobber whatever changes are made by ptrace, etc.
  790. * Get base of stack in r32.
  791. */
  792. {
  793. GET_THREAD_INFO(r32)
  794. movei r33, 0
  795. }
  796. .Lretry_work_pending:
  797. /*
  798. * Disable interrupts so as to make sure we don't
  799. * miss an interrupt that sets any of the thread flags (like
  800. * need_resched or sigpending) between sampling and the iret.
  801. * Routines like schedule() or do_signal() may re-enable
  802. * interrupts before returning.
  803. */
  804. IRQ_DISABLE(r20, r21)
  805. TRACE_IRQS_OFF /* Note: clobbers registers r0-r29 */
  806. /* Check to see if there is any work to do before returning to user. */
  807. {
  808. addi r29, r32, THREAD_INFO_FLAGS_OFFSET
  809. moveli r1, lo16(_TIF_ALLWORK_MASK)
  810. }
  811. {
  812. lw r29, r29
  813. auli r1, r1, ha16(_TIF_ALLWORK_MASK)
  814. }
  815. and r1, r29, r1
  816. bzt r1, .Lrestore_all
  817. /*
  818. * Make sure we have all the registers saved for signal
  819. * handling, notify-resume, or single-step. Call out to C
  820. * code to figure out exactly what we need to do for each flag bit,
  821. * then if necessary, reload the flags and recheck.
  822. */
  823. {
  824. PTREGS_PTR(r0, PTREGS_OFFSET_BASE)
  825. bnz r33, 1f
  826. }
  827. push_extra_callee_saves r0
  828. movei r33, 1
  829. 1: jal do_work_pending
  830. bnz r0, .Lretry_work_pending
  831. /*
  832. * In the NMI case we
  833. * omit the call to single_process_check_nohz, which normally checks
  834. * to see if we should start or stop the scheduler tick, because
  835. * we can't call arbitrary Linux code from an NMI context.
  836. * We always call the homecache TLB deferral code to re-trigger
  837. * the deferral mechanism.
  838. *
  839. * The other chunk of responsibility this code has is to reset the
  840. * interrupt masks appropriately to reset irqs and NMIs. We have
  841. * to call TRACE_IRQS_OFF and TRACE_IRQS_ON to support all the
  842. * lockdep-type stuff, but we can't set ICS until afterwards, since
  843. * ICS can only be used in very tight chunks of code to avoid
  844. * tripping over various assertions that it is off.
  845. *
  846. * (There is what looks like a window of vulnerability here since
  847. * we might take a profile interrupt between the two SPR writes
  848. * that set the mask, but since we write the low SPR word first,
  849. * and our interrupt entry code checks the low SPR word, any
  850. * profile interrupt will actually disable interrupts in both SPRs
  851. * before returning, which is OK.)
  852. */
  853. .Lrestore_all:
  854. PTREGS_PTR(r0, PTREGS_OFFSET_EX1)
  855. {
  856. lw r0, r0
  857. PTREGS_PTR(r32, PTREGS_OFFSET_FLAGS)
  858. }
  859. {
  860. andi r0, r0, SPR_EX_CONTEXT_1_1__PL_MASK
  861. lw r32, r32
  862. }
  863. bnz r0, 1f
  864. j 2f
  865. #if PT_FLAGS_DISABLE_IRQ != 1
  866. # error Assuming PT_FLAGS_DISABLE_IRQ == 1 so we can use bbnst below
  867. #endif
  868. 1: bbnst r32, 2f
  869. IRQ_DISABLE(r20,r21)
  870. TRACE_IRQS_OFF
  871. movei r0, 1
  872. mtspr INTERRUPT_CRITICAL_SECTION, r0
  873. bzt r30, .Lrestore_regs
  874. j 3f
  875. 2: TRACE_IRQS_ON
  876. movei r0, 1
  877. mtspr INTERRUPT_CRITICAL_SECTION, r0
  878. IRQ_ENABLE(r20, r21)
  879. bzt r30, .Lrestore_regs
  880. 3:
  881. /* We are relying on INT_PERF_COUNT at 33, and AUX_PERF_COUNT at 48 */
  882. {
  883. moveli r0, lo16(1 << (INT_PERF_COUNT - 32))
  884. bz r31, .Lrestore_regs
  885. }
  886. auli r0, r0, ha16(1 << (INT_AUX_PERF_COUNT - 32))
  887. mtspr SPR_INTERRUPT_MASK_RESET_K_1, r0
  888. /*
  889. * We now commit to returning from this interrupt, since we will be
  890. * doing things like setting EX_CONTEXT SPRs and unwinding the stack
  891. * frame. No calls should be made to any other code after this point.
  892. * This code should only be entered with ICS set.
  893. * r32 must still be set to ptregs.flags.
  894. * We launch loads to each cache line separately first, so we can
  895. * get some parallelism out of the memory subsystem.
  896. * We start zeroing caller-saved registers throughout, since
  897. * that will save some cycles if this turns out to be a syscall.
  898. */
  899. .Lrestore_regs:
  900. FEEDBACK_REENTER(interrupt_return) /* called from elsewhere */
  901. /*
  902. * Rotate so we have one high bit and one low bit to test.
  903. * - low bit says whether to restore all the callee-saved registers,
  904. * or just r30-r33, and r52 up.
  905. * - high bit (i.e. sign bit) says whether to restore all the
  906. * caller-saved registers, or just r0.
  907. */
  908. #if PT_FLAGS_CALLER_SAVES != 2 || PT_FLAGS_RESTORE_REGS != 4
  909. # error Rotate trick does not work :-)
  910. #endif
  911. {
  912. rli r20, r32, 30
  913. PTREGS_PTR(sp, PTREGS_OFFSET_REG(0))
  914. }
  915. /*
  916. * Load cache lines 0, 2, and 3 in that order, then use
  917. * the last loaded value, which makes it likely that the other
  918. * cache lines have also loaded, at which point we should be
  919. * able to safely read all the remaining words on those cache
  920. * lines without waiting for the memory subsystem.
  921. */
  922. pop_reg_zero r0, r28, sp, PTREGS_OFFSET_REG(30) - PTREGS_OFFSET_REG(0)
  923. pop_reg_zero r30, r2, sp, PTREGS_OFFSET_PC - PTREGS_OFFSET_REG(30)
  924. pop_reg_zero r21, r3, sp, PTREGS_OFFSET_EX1 - PTREGS_OFFSET_PC
  925. pop_reg_zero lr, r4, sp, PTREGS_OFFSET_REG(52) - PTREGS_OFFSET_EX1
  926. {
  927. mtspr SPR_EX_CONTEXT_K_0, r21
  928. move r5, zero
  929. }
  930. {
  931. mtspr SPR_EX_CONTEXT_K_1, lr
  932. andi lr, lr, SPR_EX_CONTEXT_1_1__PL_MASK /* mask off ICS */
  933. }
  934. /* Restore callee-saveds that we actually use. */
  935. pop_reg_zero r52, r6, sp, PTREGS_OFFSET_REG(31) - PTREGS_OFFSET_REG(52)
  936. pop_reg_zero r31, r7
  937. pop_reg_zero r32, r8
  938. pop_reg_zero r33, r9, sp, PTREGS_OFFSET_REG(29) - PTREGS_OFFSET_REG(33)
  939. /*
  940. * If we modified other callee-saveds, restore them now.
  941. * This is rare, but could be via ptrace or signal handler.
  942. */
  943. {
  944. move r10, zero
  945. bbs r20, .Lrestore_callees
  946. }
  947. .Lcontinue_restore_regs:
  948. /* Check if we're returning from a syscall. */
  949. {
  950. move r11, zero
  951. blzt r20, 1f /* no, so go restore callee-save registers */
  952. }
  953. /*
  954. * Check if we're returning to userspace.
  955. * Note that if we're not, we don't worry about zeroing everything.
  956. */
  957. {
  958. addli sp, sp, PTREGS_OFFSET_LR - PTREGS_OFFSET_REG(29)
  959. bnz lr, .Lkernel_return
  960. }
  961. /*
  962. * On return from syscall, we've restored r0 from pt_regs, but we
  963. * clear the remainder of the caller-saved registers. We could
  964. * restore the syscall arguments, but there's not much point,
  965. * and it ensures user programs aren't trying to use the
  966. * caller-saves if we clear them, as well as avoiding leaking
  967. * kernel pointers into userspace.
  968. */
  969. pop_reg_zero lr, r12, sp, PTREGS_OFFSET_TP - PTREGS_OFFSET_LR
  970. pop_reg_zero tp, r13, sp, PTREGS_OFFSET_SP - PTREGS_OFFSET_TP
  971. {
  972. lw sp, sp
  973. move r14, zero
  974. move r15, zero
  975. }
  976. { move r16, zero; move r17, zero }
  977. { move r18, zero; move r19, zero }
  978. { move r20, zero; move r21, zero }
  979. { move r22, zero; move r23, zero }
  980. { move r24, zero; move r25, zero }
  981. { move r26, zero; move r27, zero }
  982. /* Set r1 to errno if we are returning an error, otherwise zero. */
  983. {
  984. moveli r29, 4096
  985. sub r1, zero, r0
  986. }
  987. slt_u r29, r1, r29
  988. {
  989. mnz r1, r29, r1
  990. move r29, zero
  991. }
  992. iret
  993. /*
  994. * Not a syscall, so restore caller-saved registers.
  995. * First kick off a load for cache line 1, which we're touching
  996. * for the first time here.
  997. */
  998. .align 64
  999. 1: pop_reg r29, sp, PTREGS_OFFSET_REG(1) - PTREGS_OFFSET_REG(29)
  1000. pop_reg r1
  1001. pop_reg r2
  1002. pop_reg r3
  1003. pop_reg r4
  1004. pop_reg r5
  1005. pop_reg r6
  1006. pop_reg r7
  1007. pop_reg r8
  1008. pop_reg r9
  1009. pop_reg r10
  1010. pop_reg r11
  1011. pop_reg r12
  1012. pop_reg r13
  1013. pop_reg r14
  1014. pop_reg r15
  1015. pop_reg r16
  1016. pop_reg r17
  1017. pop_reg r18
  1018. pop_reg r19
  1019. pop_reg r20
  1020. pop_reg r21
  1021. pop_reg r22
  1022. pop_reg r23
  1023. pop_reg r24
  1024. pop_reg r25
  1025. pop_reg r26
  1026. pop_reg r27
  1027. pop_reg r28, sp, PTREGS_OFFSET_LR - PTREGS_OFFSET_REG(28)
  1028. /* r29 already restored above */
  1029. bnz lr, .Lkernel_return
  1030. pop_reg lr, sp, PTREGS_OFFSET_TP - PTREGS_OFFSET_LR
  1031. pop_reg tp, sp, PTREGS_OFFSET_SP - PTREGS_OFFSET_TP
  1032. lw sp, sp
  1033. iret
  1034. /*
  1035. * We can't restore tp when in kernel mode, since a thread might
  1036. * have migrated from another cpu and brought a stale tp value.
  1037. */
  1038. .Lkernel_return:
  1039. pop_reg lr, sp, PTREGS_OFFSET_SP - PTREGS_OFFSET_LR
  1040. lw sp, sp
  1041. iret
  1042. /* Restore callee-saved registers from r34 to r51. */
  1043. .Lrestore_callees:
  1044. addli sp, sp, PTREGS_OFFSET_REG(34) - PTREGS_OFFSET_REG(29)
  1045. pop_reg r34
  1046. pop_reg r35
  1047. pop_reg r36
  1048. pop_reg r37
  1049. pop_reg r38
  1050. pop_reg r39
  1051. pop_reg r40
  1052. pop_reg r41
  1053. pop_reg r42
  1054. pop_reg r43
  1055. pop_reg r44
  1056. pop_reg r45
  1057. pop_reg r46
  1058. pop_reg r47
  1059. pop_reg r48
  1060. pop_reg r49
  1061. pop_reg r50
  1062. pop_reg r51, sp, PTREGS_OFFSET_REG(29) - PTREGS_OFFSET_REG(51)
  1063. j .Lcontinue_restore_regs
  1064. STD_ENDPROC(interrupt_return)
  1065. /*
  1066. * Some interrupts don't check for single stepping
  1067. */
  1068. .pushsection .text.handle_interrupt_no_single_step,"ax"
  1069. handle_interrupt_no_single_step:
  1070. finish_interrupt_save handle_interrupt_no_single_step
  1071. {
  1072. jalr r0
  1073. PTREGS_PTR(r0, PTREGS_OFFSET_BASE)
  1074. }
  1075. FEEDBACK_REENTER(handle_interrupt_no_single_step)
  1076. {
  1077. movei r30, 0 /* not an NMI */
  1078. j interrupt_return
  1079. }
  1080. STD_ENDPROC(handle_interrupt_no_single_step)
  1081. /*
  1082. * "NMI" interrupts mask ALL interrupts before calling the
  1083. * handler, and don't check thread flags, etc., on the way
  1084. * back out. In general, the only things we do here for NMIs
  1085. * are the register save/restore, fixing the PC if we were
  1086. * doing single step, and the dataplane kernel-TLB management.
  1087. * We don't (for example) deal with start/stop of the sched tick.
  1088. */
  1089. .pushsection .text.handle_nmi,"ax"
  1090. handle_nmi:
  1091. finish_interrupt_save handle_nmi
  1092. check_single_stepping normal, .Ldispatch_nmi
  1093. .Ldispatch_nmi:
  1094. {
  1095. jalr r0
  1096. PTREGS_PTR(r0, PTREGS_OFFSET_BASE)
  1097. }
  1098. FEEDBACK_REENTER(handle_nmi)
  1099. {
  1100. movei r30, 1
  1101. seq r31, r0, zero
  1102. }
  1103. j interrupt_return
  1104. STD_ENDPROC(handle_nmi)
  1105. /*
  1106. * Parallel code for syscalls to handle_interrupt.
  1107. */
  1108. .pushsection .text.handle_syscall,"ax"
  1109. handle_syscall:
  1110. finish_interrupt_save handle_syscall
  1111. /*
  1112. * Check for if we are single stepping in user level. If so, then
  1113. * we need to restore the PC.
  1114. */
  1115. check_single_stepping syscall, .Ldispatch_syscall
  1116. .Ldispatch_syscall:
  1117. /* Enable irqs. */
  1118. TRACE_IRQS_ON
  1119. IRQ_ENABLE(r20, r21)
  1120. /* Bump the counter for syscalls made on this tile. */
  1121. moveli r20, lo16(irq_stat + IRQ_CPUSTAT_SYSCALL_COUNT_OFFSET)
  1122. auli r20, r20, ha16(irq_stat + IRQ_CPUSTAT_SYSCALL_COUNT_OFFSET)
  1123. add r20, r20, tp
  1124. lw r21, r20
  1125. addi r21, r21, 1
  1126. {
  1127. sw r20, r21
  1128. GET_THREAD_INFO(r31)
  1129. }
  1130. /* Trace syscalls, if requested. */
  1131. addi r31, r31, THREAD_INFO_FLAGS_OFFSET
  1132. lw r30, r31
  1133. andi r30, r30, _TIF_SYSCALL_TRACE
  1134. bzt r30, .Lrestore_syscall_regs
  1135. {
  1136. PTREGS_PTR(r0, PTREGS_OFFSET_BASE)
  1137. jal do_syscall_trace_enter
  1138. }
  1139. FEEDBACK_REENTER(handle_syscall)
  1140. blz r0, .Lsyscall_sigreturn_skip
  1141. /*
  1142. * We always reload our registers from the stack at this
  1143. * point. They might be valid, if we didn't build with
  1144. * TRACE_IRQFLAGS, and this isn't a dataplane tile, and we're not
  1145. * doing syscall tracing, but there are enough cases now that it
  1146. * seems simplest just to do the reload unconditionally.
  1147. */
  1148. .Lrestore_syscall_regs:
  1149. PTREGS_PTR(r11, PTREGS_OFFSET_REG(0))
  1150. pop_reg r0, r11
  1151. pop_reg r1, r11
  1152. pop_reg r2, r11
  1153. pop_reg r3, r11
  1154. pop_reg r4, r11
  1155. pop_reg r5, r11, PTREGS_OFFSET_SYSCALL - PTREGS_OFFSET_REG(5)
  1156. pop_reg TREG_SYSCALL_NR_NAME, r11
  1157. /* Ensure that the syscall number is within the legal range. */
  1158. moveli r21, __NR_syscalls
  1159. {
  1160. slt_u r21, TREG_SYSCALL_NR_NAME, r21
  1161. moveli r20, lo16(sys_call_table)
  1162. }
  1163. {
  1164. bbns r21, .Linvalid_syscall
  1165. auli r20, r20, ha16(sys_call_table)
  1166. }
  1167. s2a r20, TREG_SYSCALL_NR_NAME, r20
  1168. lw r20, r20
  1169. /* Jump to syscall handler. */
  1170. jalr r20
  1171. .Lhandle_syscall_link: /* value of "lr" after "jalr r20" above */
  1172. /*
  1173. * Write our r0 onto the stack so it gets restored instead
  1174. * of whatever the user had there before.
  1175. */
  1176. PTREGS_PTR(r29, PTREGS_OFFSET_REG(0))
  1177. sw r29, r0
  1178. .Lsyscall_sigreturn_skip:
  1179. FEEDBACK_REENTER(handle_syscall)
  1180. /* Do syscall trace again, if requested. */
  1181. lw r30, r31
  1182. andi r30, r30, _TIF_SYSCALL_TRACE
  1183. bzt r30, 1f
  1184. {
  1185. PTREGS_PTR(r0, PTREGS_OFFSET_BASE)
  1186. jal do_syscall_trace_exit
  1187. }
  1188. FEEDBACK_REENTER(handle_syscall)
  1189. 1: {
  1190. movei r30, 0 /* not an NMI */
  1191. j .Lresume_userspace /* jump into middle of interrupt_return */
  1192. }
  1193. .Linvalid_syscall:
  1194. /* Report an invalid syscall back to the user program */
  1195. {
  1196. PTREGS_PTR(r29, PTREGS_OFFSET_REG(0))
  1197. movei r28, -ENOSYS
  1198. }
  1199. sw r29, r28
  1200. {
  1201. movei r30, 0 /* not an NMI */
  1202. j .Lresume_userspace /* jump into middle of interrupt_return */
  1203. }
  1204. STD_ENDPROC(handle_syscall)
  1205. /* Return the address for oprofile to suppress in backtraces. */
  1206. STD_ENTRY_SECTION(handle_syscall_link_address, .text.handle_syscall)
  1207. lnk r0
  1208. {
  1209. addli r0, r0, .Lhandle_syscall_link - .
  1210. jrp lr
  1211. }
  1212. STD_ENDPROC(handle_syscall_link_address)
  1213. STD_ENTRY(ret_from_fork)
  1214. jal sim_notify_fork
  1215. jal schedule_tail
  1216. FEEDBACK_REENTER(ret_from_fork)
  1217. {
  1218. movei r30, 0 /* not an NMI */
  1219. j .Lresume_userspace /* jump into middle of interrupt_return */
  1220. }
  1221. STD_ENDPROC(ret_from_fork)
  1222. STD_ENTRY(ret_from_kernel_thread)
  1223. jal sim_notify_fork
  1224. jal schedule_tail
  1225. FEEDBACK_REENTER(ret_from_fork)
  1226. {
  1227. move r0, r31
  1228. jalr r30
  1229. }
  1230. FEEDBACK_REENTER(ret_from_kernel_thread)
  1231. {
  1232. movei r30, 0 /* not an NMI */
  1233. j .Lresume_userspace /* jump into middle of interrupt_return */
  1234. }
  1235. STD_ENDPROC(ret_from_kernel_thread)
  1236. /*
  1237. * Code for ill interrupt.
  1238. */
  1239. .pushsection .text.handle_ill,"ax"
  1240. handle_ill:
  1241. finish_interrupt_save handle_ill
  1242. /*
  1243. * Check for if we are single stepping in user level. If so, then
  1244. * we need to restore the PC.
  1245. */
  1246. check_single_stepping ill, .Ldispatch_normal_ill
  1247. {
  1248. /* See if the PC is the 1st bundle in the buffer */
  1249. seq r25, r27, r26
  1250. /* Point to the 2nd bundle in the buffer */
  1251. addi r26, r26, 8
  1252. }
  1253. {
  1254. /* Point to the original pc */
  1255. addi r24, r29, SINGLESTEP_STATE_ORIG_PC_OFFSET
  1256. /* Branch if the PC is the 1st bundle in the buffer */
  1257. bnz r25, 3f
  1258. }
  1259. {
  1260. /* See if the PC is the 2nd bundle of the buffer */
  1261. seq r25, r27, r26
  1262. /* Set PC to next instruction */
  1263. addi r24, r29, SINGLESTEP_STATE_NEXT_PC_OFFSET
  1264. }
  1265. {
  1266. /* Point to flags */
  1267. addi r25, r29, SINGLESTEP_STATE_FLAGS_OFFSET
  1268. /* Branch if PC is in the second bundle */
  1269. bz r25, 2f
  1270. }
  1271. /* Load flags */
  1272. lw r25, r25
  1273. {
  1274. /*
  1275. * Get the offset for the register to restore
  1276. * Note: the lower bound is 2, so we have implicit scaling by 4.
  1277. * No multiplication of the register number by the size of a register
  1278. * is needed.
  1279. */
  1280. mm r27, r25, zero, SINGLESTEP_STATE_TARGET_LB, \
  1281. SINGLESTEP_STATE_TARGET_UB
  1282. /* Mask Rewrite_LR */
  1283. andi r25, r25, SINGLESTEP_STATE_MASK_UPDATE
  1284. }
  1285. {
  1286. addi r29, r29, SINGLESTEP_STATE_UPDATE_VALUE_OFFSET
  1287. /* Don't rewrite temp register */
  1288. bz r25, 3f
  1289. }
  1290. {
  1291. /* Get the temp value */
  1292. lw r29, r29
  1293. /* Point to where the register is stored */
  1294. add r27, r27, sp
  1295. }
  1296. /* Add in the C ABI save area size to the register offset */
  1297. addi r27, r27, C_ABI_SAVE_AREA_SIZE
  1298. /* Restore the user's register with the temp value */
  1299. sw r27, r29
  1300. j 3f
  1301. 2:
  1302. /* Must be in the third bundle */
  1303. addi r24, r29, SINGLESTEP_STATE_BRANCH_NEXT_PC_OFFSET
  1304. 3:
  1305. /* set PC and continue */
  1306. lw r26, r24
  1307. {
  1308. sw r28, r26
  1309. GET_THREAD_INFO(r0)
  1310. }
  1311. /*
  1312. * Clear TIF_SINGLESTEP to prevent recursion if we execute an ill.
  1313. * The normal non-arch flow redundantly clears TIF_SINGLESTEP, but we
  1314. * need to clear it here and can't really impose on all other arches.
  1315. * So what's another write between friends?
  1316. */
  1317. addi r1, r0, THREAD_INFO_FLAGS_OFFSET
  1318. {
  1319. lw r2, r1
  1320. addi r0, r0, THREAD_INFO_TASK_OFFSET /* currently a no-op */
  1321. }
  1322. andi r2, r2, ~_TIF_SINGLESTEP
  1323. sw r1, r2
  1324. /* Issue a sigtrap */
  1325. {
  1326. lw r0, r0 /* indirect thru thread_info to get task_info*/
  1327. addi r1, sp, C_ABI_SAVE_AREA_SIZE /* put ptregs pointer into r1 */
  1328. }
  1329. jal send_sigtrap /* issue a SIGTRAP */
  1330. FEEDBACK_REENTER(handle_ill)
  1331. {
  1332. movei r30, 0 /* not an NMI */
  1333. j .Lresume_userspace /* jump into middle of interrupt_return */
  1334. }
  1335. .Ldispatch_normal_ill:
  1336. {
  1337. jalr r0
  1338. PTREGS_PTR(r0, PTREGS_OFFSET_BASE)
  1339. }
  1340. FEEDBACK_REENTER(handle_ill)
  1341. {
  1342. movei r30, 0 /* not an NMI */
  1343. j interrupt_return
  1344. }
  1345. STD_ENDPROC(handle_ill)
  1346. /* Various stub interrupt handlers and syscall handlers */
  1347. STD_ENTRY_LOCAL(_kernel_double_fault)
  1348. mfspr r1, SPR_EX_CONTEXT_K_0
  1349. move r2, lr
  1350. move r3, sp
  1351. move r4, r52
  1352. addi sp, sp, -C_ABI_SAVE_AREA_SIZE
  1353. j kernel_double_fault
  1354. STD_ENDPROC(_kernel_double_fault)
  1355. STD_ENTRY_LOCAL(bad_intr)
  1356. mfspr r2, SPR_EX_CONTEXT_K_0
  1357. panic "Unhandled interrupt %#x: PC %#lx"
  1358. STD_ENDPROC(bad_intr)
  1359. /*
  1360. * Special-case sigreturn to not write r0 to the stack on return.
  1361. * This is technically more efficient, but it also avoids difficulties
  1362. * in the 64-bit OS when handling 32-bit compat code, since we must not
  1363. * sign-extend r0 for the sigreturn return-value case.
  1364. */
  1365. #define PTREGS_SYSCALL_SIGRETURN(x, reg) \
  1366. STD_ENTRY(_##x); \
  1367. addli lr, lr, .Lsyscall_sigreturn_skip - .Lhandle_syscall_link; \
  1368. { \
  1369. PTREGS_PTR(reg, PTREGS_OFFSET_BASE); \
  1370. j x \
  1371. }; \
  1372. STD_ENDPROC(_##x)
  1373. PTREGS_SYSCALL_SIGRETURN(sys_rt_sigreturn, r0)
  1374. /* Save additional callee-saves to pt_regs and jump to standard function. */
  1375. STD_ENTRY(_sys_clone)
  1376. push_extra_callee_saves r4
  1377. j sys_clone
  1378. STD_ENDPROC(_sys_clone)
  1379. /*
  1380. * This entrypoint is taken for the cmpxchg and atomic_update fast
  1381. * swints. We may wish to generalize it to other fast swints at some
  1382. * point, but for now there are just two very similar ones, which
  1383. * makes it faster.
  1384. *
  1385. * The fast swint code is designed to have a small footprint. It does
  1386. * not save or restore any GPRs, counting on the caller-save registers
  1387. * to be available to it on entry. It does not modify any callee-save
  1388. * registers (including "lr"). It does not check what PL it is being
  1389. * called at, so you'd better not call it other than at PL0.
  1390. * The <atomic.h> wrapper assumes it only clobbers r20-r29, so if
  1391. * it ever is necessary to use more registers, be aware.
  1392. *
  1393. * It does not use the stack, but since it might be re-interrupted by
  1394. * a page fault which would assume the stack was valid, it does
  1395. * save/restore the stack pointer and zero it out to make sure it gets reset.
  1396. * Since we always keep interrupts disabled, the hypervisor won't
  1397. * clobber our EX_CONTEXT_K_x registers, so we don't save/restore them
  1398. * (other than to advance the PC on return).
  1399. *
  1400. * We have to manually validate the user vs kernel address range
  1401. * (since at PL1 we can read/write both), and for performance reasons
  1402. * we don't allow cmpxchg on the fc000000 memory region, since we only
  1403. * validate that the user address is below PAGE_OFFSET.
  1404. *
  1405. * We place it in the __HEAD section to ensure it is relatively
  1406. * near to the intvec_SWINT_1 code (reachable by a conditional branch).
  1407. *
  1408. * Our use of ATOMIC_LOCK_REG here must match do_page_fault_ics().
  1409. *
  1410. * As we do in lib/atomic_asm_32.S, we bypass a store if the value we
  1411. * would store is the same as the value we just loaded.
  1412. */
  1413. __HEAD
  1414. .align 64
  1415. /* Align much later jump on the start of a cache line. */
  1416. nop
  1417. #if PAGE_SIZE >= 0x10000
  1418. nop
  1419. #endif
  1420. ENTRY(sys_cmpxchg)
  1421. /*
  1422. * Save "sp" and set it zero for any possible page fault.
  1423. *
  1424. * HACK: We want to both zero sp and check r0's alignment,
  1425. * so we do both at once. If "sp" becomes nonzero we
  1426. * know r0 is unaligned and branch to the error handler that
  1427. * restores sp, so this is OK.
  1428. *
  1429. * ICS is disabled right now so having a garbage but nonzero
  1430. * sp is OK, since we won't execute any faulting instructions
  1431. * when it is nonzero.
  1432. */
  1433. {
  1434. move r27, sp
  1435. andi sp, r0, 3
  1436. }
  1437. /*
  1438. * Get the lock address in ATOMIC_LOCK_REG, and also validate that the
  1439. * address is less than PAGE_OFFSET, since that won't trap at PL1.
  1440. * We only use bits less than PAGE_SHIFT to avoid having to worry
  1441. * about aliasing among multiple mappings of the same physical page,
  1442. * and we ignore the low 3 bits so we have one lock that covers
  1443. * both a cmpxchg64() and a cmpxchg() on either its low or high word.
  1444. * NOTE: this must match __atomic_hashed_lock() in lib/atomic_32.c.
  1445. */
  1446. #if (PAGE_OFFSET & 0xffff) != 0
  1447. # error Code here assumes PAGE_OFFSET can be loaded with just hi16()
  1448. #endif
  1449. {
  1450. /* Check for unaligned input. */
  1451. bnz sp, .Lcmpxchg_badaddr
  1452. auli r23, zero, hi16(PAGE_OFFSET) /* hugepage-aligned */
  1453. }
  1454. {
  1455. /*
  1456. * Slide bits into position for 'mm'. We want to ignore
  1457. * the low 3 bits of r0, and consider only the next
  1458. * ATOMIC_HASH_SHIFT bits.
  1459. * Because of C pointer arithmetic, we want to compute this:
  1460. *
  1461. * ((char*)atomic_locks +
  1462. * (((r0 >> 3) & ((1 << ATOMIC_HASH_SHIFT) - 1)) << 2))
  1463. *
  1464. * Instead of two shifts we just ">> 1", and use 'mm'
  1465. * to ignore the low and high bits we don't want.
  1466. */
  1467. shri r25, r0, 1
  1468. slt_u r23, r0, r23
  1469. /*
  1470. * Ensure that the TLB is loaded before we take out the lock.
  1471. * This will start fetching the value all the way into our L1
  1472. * as well (and if it gets modified before we grab the lock,
  1473. * it will be invalidated from our cache before we reload it).
  1474. */
  1475. lw r26, r0
  1476. }
  1477. {
  1478. auli r21, zero, ha16(atomic_locks)
  1479. bbns r23, .Lcmpxchg_badaddr
  1480. }
  1481. #if PAGE_SIZE < 0x10000
  1482. /* atomic_locks is page-aligned so for big pages we don't need this. */
  1483. addli r21, r21, lo16(atomic_locks)
  1484. #endif
  1485. {
  1486. /*
  1487. * Insert the hash bits into the page-aligned pointer.
  1488. * ATOMIC_HASH_SHIFT is so big that we don't actually hash
  1489. * the unmasked address bits, as that may cause unnecessary
  1490. * collisions.
  1491. */
  1492. mm ATOMIC_LOCK_REG_NAME, r25, r21, 2, (ATOMIC_HASH_SHIFT + 2) - 1
  1493. seqi r23, TREG_SYSCALL_NR_NAME, __NR_FAST_cmpxchg64
  1494. }
  1495. {
  1496. /* Branch away at this point if we're doing a 64-bit cmpxchg. */
  1497. bbs r23, .Lcmpxchg64
  1498. andi r23, r0, 7 /* Precompute alignment for cmpxchg64. */
  1499. }
  1500. {
  1501. /*
  1502. * We very carefully align the code that actually runs with
  1503. * the lock held (twelve bundles) so that we know it is all in
  1504. * the icache when we start. This instruction (the jump) is
  1505. * at the start of the first cache line, address zero mod 64;
  1506. * we jump to the very end of the second cache line to get that
  1507. * line loaded in the icache, then fall through to issue the tns
  1508. * in the third cache line, at which point it's all cached.
  1509. * Note that is for performance, not correctness.
  1510. */
  1511. j .Lcmpxchg32_tns
  1512. }
  1513. /* Symbol for do_page_fault_ics() to use to compare against the PC. */
  1514. .global __sys_cmpxchg_grab_lock
  1515. __sys_cmpxchg_grab_lock:
  1516. /*
  1517. * Perform the actual cmpxchg or atomic_update.
  1518. */
  1519. .Ldo_cmpxchg32:
  1520. {
  1521. lw r21, r0
  1522. seqi r23, TREG_SYSCALL_NR_NAME, __NR_FAST_atomic_update
  1523. move r24, r2
  1524. }
  1525. {
  1526. seq r22, r21, r1 /* See if cmpxchg matches. */
  1527. and r25, r21, r1 /* If atomic_update, compute (*mem & mask) */
  1528. }
  1529. {
  1530. or r22, r22, r23 /* Skip compare branch for atomic_update. */
  1531. add r25, r25, r2 /* Compute (*mem & mask) + addend. */
  1532. }
  1533. {
  1534. mvnz r24, r23, r25 /* Use atomic_update value if appropriate. */
  1535. bbns r22, .Lcmpxchg32_nostore
  1536. }
  1537. seq r22, r24, r21 /* Are we storing the value we loaded? */
  1538. bbs r22, .Lcmpxchg32_nostore
  1539. sw r0, r24
  1540. /* The following instruction is the start of the second cache line. */
  1541. /* Do slow mtspr here so the following "mf" waits less. */
  1542. {
  1543. move sp, r27
  1544. mtspr SPR_EX_CONTEXT_K_0, r28
  1545. }
  1546. mf
  1547. {
  1548. move r0, r21
  1549. sw ATOMIC_LOCK_REG_NAME, zero
  1550. }
  1551. iret
  1552. /* Duplicated code here in the case where we don't overlap "mf" */
  1553. .Lcmpxchg32_nostore:
  1554. {
  1555. move r0, r21
  1556. sw ATOMIC_LOCK_REG_NAME, zero
  1557. }
  1558. {
  1559. move sp, r27
  1560. mtspr SPR_EX_CONTEXT_K_0, r28
  1561. }
  1562. iret
  1563. /*
  1564. * The locking code is the same for 32-bit cmpxchg/atomic_update,
  1565. * and for 64-bit cmpxchg. We provide it as a macro and put
  1566. * it into both versions. We can't share the code literally
  1567. * since it depends on having the right branch-back address.
  1568. */
  1569. .macro cmpxchg_lock, bitwidth
  1570. /* Lock; if we succeed, jump back up to the read-modify-write. */
  1571. #ifdef CONFIG_SMP
  1572. tns r21, ATOMIC_LOCK_REG_NAME
  1573. #else
  1574. /*
  1575. * Non-SMP preserves all the lock infrastructure, to keep the
  1576. * code simpler for the interesting (SMP) case. However, we do
  1577. * one small optimization here and in atomic_asm.S, which is
  1578. * to fake out acquiring the actual lock in the atomic_lock table.
  1579. */
  1580. movei r21, 0
  1581. #endif
  1582. /* Issue the slow SPR here while the tns result is in flight. */
  1583. mfspr r28, SPR_EX_CONTEXT_K_0
  1584. {
  1585. addi r28, r28, 8 /* return to the instruction after the swint1 */
  1586. bzt r21, .Ldo_cmpxchg\bitwidth
  1587. }
  1588. /*
  1589. * The preceding instruction is the last thing that must be
  1590. * hot in the icache before we do the "tns" above.
  1591. */
  1592. #ifdef CONFIG_SMP
  1593. /*
  1594. * We failed to acquire the tns lock on our first try. Now use
  1595. * bounded exponential backoff to retry, like __atomic_spinlock().
  1596. */
  1597. {
  1598. moveli r23, 2048 /* maximum backoff time in cycles */
  1599. moveli r25, 32 /* starting backoff time in cycles */
  1600. }
  1601. 1: mfspr r26, CYCLE_LOW /* get start point for this backoff */
  1602. 2: mfspr r22, CYCLE_LOW /* test to see if we've backed off enough */
  1603. sub r22, r22, r26
  1604. slt r22, r22, r25
  1605. bbst r22, 2b
  1606. {
  1607. shli r25, r25, 1 /* double the backoff; retry the tns */
  1608. tns r21, ATOMIC_LOCK_REG_NAME
  1609. }
  1610. slt r26, r23, r25 /* is the proposed backoff too big? */
  1611. {
  1612. mvnz r25, r26, r23
  1613. bzt r21, .Ldo_cmpxchg\bitwidth
  1614. }
  1615. j 1b
  1616. #endif /* CONFIG_SMP */
  1617. .endm
  1618. .Lcmpxchg32_tns:
  1619. /*
  1620. * This is the last instruction on the second cache line.
  1621. * The nop here loads the second line, then we fall through
  1622. * to the tns to load the third line before we take the lock.
  1623. */
  1624. nop
  1625. cmpxchg_lock 32
  1626. /*
  1627. * This code is invoked from sys_cmpxchg after most of the
  1628. * preconditions have been checked. We still need to check
  1629. * that r0 is 8-byte aligned, since if it's not we won't
  1630. * actually be atomic. However, ATOMIC_LOCK_REG has the atomic
  1631. * lock pointer and r27/r28 have the saved SP/PC.
  1632. * r23 is holding "r0 & 7" so we can test for alignment.
  1633. * The compare value is in r2/r3; the new value is in r4/r5.
  1634. * On return, we must put the old value in r0/r1.
  1635. */
  1636. .align 64
  1637. .Lcmpxchg64:
  1638. {
  1639. bzt r23, .Lcmpxchg64_tns
  1640. }
  1641. j .Lcmpxchg_badaddr
  1642. .Ldo_cmpxchg64:
  1643. {
  1644. lw r21, r0
  1645. addi r25, r0, 4
  1646. }
  1647. {
  1648. lw r1, r25
  1649. }
  1650. seq r26, r21, r2
  1651. {
  1652. bz r26, .Lcmpxchg64_mismatch
  1653. seq r26, r1, r3
  1654. }
  1655. {
  1656. bz r26, .Lcmpxchg64_mismatch
  1657. }
  1658. sw r0, r4
  1659. sw r25, r5
  1660. /*
  1661. * The 32-bit path provides optimized "match" and "mismatch"
  1662. * iret paths, but we don't have enough bundles in this cache line
  1663. * to do that, so we just make even the "mismatch" path do an "mf".
  1664. */
  1665. .Lcmpxchg64_mismatch:
  1666. {
  1667. move sp, r27
  1668. mtspr SPR_EX_CONTEXT_K_0, r28
  1669. }
  1670. mf
  1671. {
  1672. move r0, r21
  1673. sw ATOMIC_LOCK_REG_NAME, zero
  1674. }
  1675. iret
  1676. .Lcmpxchg64_tns:
  1677. cmpxchg_lock 64
  1678. /*
  1679. * Reset sp and revector to sys_cmpxchg_badaddr(), which will
  1680. * just raise the appropriate signal and exit. Doing it this
  1681. * way means we don't have to duplicate the code in intvec.S's
  1682. * int_hand macro that locates the top of the stack.
  1683. */
  1684. .Lcmpxchg_badaddr:
  1685. {
  1686. moveli TREG_SYSCALL_NR_NAME, __NR_cmpxchg_badaddr
  1687. move sp, r27
  1688. }
  1689. j intvec_SWINT_1
  1690. ENDPROC(sys_cmpxchg)
  1691. ENTRY(__sys_cmpxchg_end)
  1692. /* The single-step support may need to read all the registers. */
  1693. int_unalign:
  1694. push_extra_callee_saves r0
  1695. j do_trap
  1696. /* Include .intrpt array of interrupt vectors */
  1697. .section ".intrpt", "ax"
  1698. #ifndef CONFIG_USE_PMC
  1699. #define handle_perf_interrupt bad_intr
  1700. #endif
  1701. #ifndef CONFIG_HARDWALL
  1702. #define do_hardwall_trap bad_intr
  1703. #endif
  1704. int_hand INT_ITLB_MISS, ITLB_MISS, \
  1705. do_page_fault, handle_interrupt_no_single_step
  1706. int_hand INT_MEM_ERROR, MEM_ERROR, bad_intr
  1707. int_hand INT_ILL, ILL, do_trap, handle_ill
  1708. int_hand INT_GPV, GPV, do_trap
  1709. int_hand INT_SN_ACCESS, SN_ACCESS, do_trap
  1710. int_hand INT_IDN_ACCESS, IDN_ACCESS, do_trap
  1711. int_hand INT_UDN_ACCESS, UDN_ACCESS, do_trap
  1712. int_hand INT_IDN_REFILL, IDN_REFILL, bad_intr
  1713. int_hand INT_UDN_REFILL, UDN_REFILL, bad_intr
  1714. int_hand INT_IDN_COMPLETE, IDN_COMPLETE, bad_intr
  1715. int_hand INT_UDN_COMPLETE, UDN_COMPLETE, bad_intr
  1716. int_hand INT_SWINT_3, SWINT_3, do_trap
  1717. int_hand INT_SWINT_2, SWINT_2, do_trap
  1718. int_hand INT_SWINT_1, SWINT_1, SYSCALL, handle_syscall
  1719. int_hand INT_SWINT_0, SWINT_0, do_trap
  1720. int_hand INT_UNALIGN_DATA, UNALIGN_DATA, int_unalign
  1721. int_hand INT_DTLB_MISS, DTLB_MISS, do_page_fault
  1722. int_hand INT_DTLB_ACCESS, DTLB_ACCESS, do_page_fault
  1723. int_hand INT_DMATLB_MISS, DMATLB_MISS, do_page_fault
  1724. int_hand INT_DMATLB_ACCESS, DMATLB_ACCESS, do_page_fault
  1725. int_hand INT_SNITLB_MISS, SNITLB_MISS, do_page_fault
  1726. int_hand INT_SN_NOTIFY, SN_NOTIFY, bad_intr
  1727. int_hand INT_SN_FIREWALL, SN_FIREWALL, do_hardwall_trap
  1728. int_hand INT_IDN_FIREWALL, IDN_FIREWALL, bad_intr
  1729. int_hand INT_UDN_FIREWALL, UDN_FIREWALL, do_hardwall_trap
  1730. int_hand INT_TILE_TIMER, TILE_TIMER, do_timer_interrupt
  1731. int_hand INT_IDN_TIMER, IDN_TIMER, bad_intr
  1732. int_hand INT_UDN_TIMER, UDN_TIMER, bad_intr
  1733. int_hand INT_DMA_NOTIFY, DMA_NOTIFY, bad_intr
  1734. int_hand INT_IDN_CA, IDN_CA, bad_intr
  1735. int_hand INT_UDN_CA, UDN_CA, bad_intr
  1736. int_hand INT_IDN_AVAIL, IDN_AVAIL, bad_intr
  1737. int_hand INT_UDN_AVAIL, UDN_AVAIL, bad_intr
  1738. int_hand INT_PERF_COUNT, PERF_COUNT, \
  1739. handle_perf_interrupt, handle_nmi
  1740. int_hand INT_INTCTRL_3, INTCTRL_3, bad_intr
  1741. #if CONFIG_KERNEL_PL == 2
  1742. dc_dispatch INT_INTCTRL_2, INTCTRL_2
  1743. int_hand INT_INTCTRL_1, INTCTRL_1, bad_intr
  1744. #else
  1745. int_hand INT_INTCTRL_2, INTCTRL_2, bad_intr
  1746. dc_dispatch INT_INTCTRL_1, INTCTRL_1
  1747. #endif
  1748. int_hand INT_INTCTRL_0, INTCTRL_0, bad_intr
  1749. int_hand INT_MESSAGE_RCV_DWNCL, MESSAGE_RCV_DWNCL, \
  1750. hv_message_intr
  1751. int_hand INT_DEV_INTR_DWNCL, DEV_INTR_DWNCL, \
  1752. tile_dev_intr
  1753. int_hand INT_I_ASID, I_ASID, bad_intr
  1754. int_hand INT_D_ASID, D_ASID, bad_intr
  1755. int_hand INT_DMATLB_MISS_DWNCL, DMATLB_MISS_DWNCL, \
  1756. do_page_fault
  1757. int_hand INT_SNITLB_MISS_DWNCL, SNITLB_MISS_DWNCL, \
  1758. do_page_fault
  1759. int_hand INT_DMATLB_ACCESS_DWNCL, DMATLB_ACCESS_DWNCL, \
  1760. do_page_fault
  1761. int_hand INT_SN_CPL, SN_CPL, bad_intr
  1762. int_hand INT_DOUBLE_FAULT, DOUBLE_FAULT, do_trap
  1763. int_hand INT_AUX_PERF_COUNT, AUX_PERF_COUNT, \
  1764. handle_perf_interrupt, handle_nmi
  1765. /* Synthetic interrupt delivered only by the simulator */
  1766. int_hand INT_BREAKPOINT, BREAKPOINT, do_breakpoint