setup.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786
  1. /*
  2. * System-specific setup, especially interrupts.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1998 Harald Koerfgen
  9. * Copyright (C) 2000, 2001, 2002, 2003, 2005 Maciej W. Rozycki
  10. */
  11. #include <linux/console.h>
  12. #include <linux/init.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/ioport.h>
  15. #include <linux/irq.h>
  16. #include <linux/irqnr.h>
  17. #include <linux/module.h>
  18. #include <linux/param.h>
  19. #include <linux/percpu-defs.h>
  20. #include <linux/sched.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/types.h>
  23. #include <linux/pm.h>
  24. #include <asm/bootinfo.h>
  25. #include <asm/cpu.h>
  26. #include <asm/cpu-features.h>
  27. #include <asm/cpu-type.h>
  28. #include <asm/irq.h>
  29. #include <asm/irq_cpu.h>
  30. #include <asm/mipsregs.h>
  31. #include <asm/reboot.h>
  32. #include <asm/time.h>
  33. #include <asm/traps.h>
  34. #include <asm/wbflush.h>
  35. #include <asm/dec/interrupts.h>
  36. #include <asm/dec/ioasic.h>
  37. #include <asm/dec/ioasic_addrs.h>
  38. #include <asm/dec/ioasic_ints.h>
  39. #include <asm/dec/kn01.h>
  40. #include <asm/dec/kn02.h>
  41. #include <asm/dec/kn02ba.h>
  42. #include <asm/dec/kn02ca.h>
  43. #include <asm/dec/kn03.h>
  44. #include <asm/dec/kn230.h>
  45. #include <asm/dec/system.h>
  46. extern void dec_machine_restart(char *command);
  47. extern void dec_machine_halt(void);
  48. extern void dec_machine_power_off(void);
  49. extern irqreturn_t dec_intr_halt(int irq, void *dev_id);
  50. unsigned long dec_kn_slot_base, dec_kn_slot_size;
  51. EXPORT_SYMBOL(dec_kn_slot_base);
  52. EXPORT_SYMBOL(dec_kn_slot_size);
  53. int dec_tc_bus;
  54. DEFINE_SPINLOCK(ioasic_ssr_lock);
  55. volatile u32 *ioasic_base;
  56. EXPORT_SYMBOL(ioasic_base);
  57. /*
  58. * IRQ routing and priority tables. Priorites are set as follows:
  59. *
  60. * KN01 KN230 KN02 KN02-BA KN02-CA KN03
  61. *
  62. * MEMORY CPU CPU CPU ASIC CPU CPU
  63. * RTC CPU CPU CPU ASIC CPU CPU
  64. * DMA - - - ASIC ASIC ASIC
  65. * SERIAL0 CPU CPU CSR ASIC ASIC ASIC
  66. * SERIAL1 - - - ASIC - ASIC
  67. * SCSI CPU CPU CSR ASIC ASIC ASIC
  68. * ETHERNET CPU * CSR ASIC ASIC ASIC
  69. * other - - - ASIC - -
  70. * TC2 - - CSR CPU ASIC ASIC
  71. * TC1 - - CSR CPU ASIC ASIC
  72. * TC0 - - CSR CPU ASIC ASIC
  73. * other - CPU - CPU ASIC ASIC
  74. * other - - - - CPU CPU
  75. *
  76. * * -- shared with SCSI
  77. */
  78. int dec_interrupt[DEC_NR_INTS] = {
  79. [0 ... DEC_NR_INTS - 1] = -1
  80. };
  81. EXPORT_SYMBOL(dec_interrupt);
  82. int_ptr cpu_mask_nr_tbl[DEC_MAX_CPU_INTS][2] = {
  83. { { .i = ~0 }, { .p = dec_intr_unimplemented } },
  84. };
  85. int_ptr asic_mask_nr_tbl[DEC_MAX_ASIC_INTS][2] = {
  86. { { .i = ~0 }, { .p = asic_intr_unimplemented } },
  87. };
  88. int cpu_fpu_mask = DEC_CPU_IRQ_MASK(DEC_CPU_INR_FPU);
  89. int *fpu_kstat_irq;
  90. static struct irqaction ioirq = {
  91. .handler = no_action,
  92. .name = "cascade",
  93. .flags = IRQF_NO_THREAD,
  94. };
  95. static struct irqaction fpuirq = {
  96. .handler = no_action,
  97. .name = "fpu",
  98. .flags = IRQF_NO_THREAD,
  99. };
  100. static struct irqaction busirq = {
  101. .name = "bus error",
  102. .flags = IRQF_NO_THREAD,
  103. };
  104. static struct irqaction haltirq = {
  105. .handler = dec_intr_halt,
  106. .name = "halt",
  107. .flags = IRQF_NO_THREAD,
  108. };
  109. /*
  110. * Bus error (DBE/IBE exceptions and bus interrupts) handling setup.
  111. */
  112. static void __init dec_be_init(void)
  113. {
  114. switch (mips_machtype) {
  115. case MACH_DS23100: /* DS2100/DS3100 Pmin/Pmax */
  116. board_be_handler = dec_kn01_be_handler;
  117. busirq.handler = dec_kn01_be_interrupt;
  118. busirq.flags |= IRQF_SHARED;
  119. dec_kn01_be_init();
  120. break;
  121. case MACH_DS5000_1XX: /* DS5000/1xx 3min */
  122. case MACH_DS5000_XX: /* DS5000/xx Maxine */
  123. board_be_handler = dec_kn02xa_be_handler;
  124. busirq.handler = dec_kn02xa_be_interrupt;
  125. dec_kn02xa_be_init();
  126. break;
  127. case MACH_DS5000_200: /* DS5000/200 3max */
  128. case MACH_DS5000_2X0: /* DS5000/240 3max+ */
  129. case MACH_DS5900: /* DS5900 bigmax */
  130. board_be_handler = dec_ecc_be_handler;
  131. busirq.handler = dec_ecc_be_interrupt;
  132. dec_ecc_be_init();
  133. break;
  134. }
  135. }
  136. void __init plat_mem_setup(void)
  137. {
  138. board_be_init = dec_be_init;
  139. wbflush_setup();
  140. _machine_restart = dec_machine_restart;
  141. _machine_halt = dec_machine_halt;
  142. pm_power_off = dec_machine_power_off;
  143. ioport_resource.start = ~0UL;
  144. ioport_resource.end = 0UL;
  145. }
  146. /*
  147. * Machine-specific initialisation for KN01, aka DS2100 (aka Pmin)
  148. * or DS3100 (aka Pmax).
  149. */
  150. static int kn01_interrupt[DEC_NR_INTS] __initdata = {
  151. [DEC_IRQ_CASCADE] = -1,
  152. [DEC_IRQ_AB_RECV] = -1,
  153. [DEC_IRQ_AB_XMIT] = -1,
  154. [DEC_IRQ_DZ11] = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11),
  155. [DEC_IRQ_ASC] = -1,
  156. [DEC_IRQ_FLOPPY] = -1,
  157. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  158. [DEC_IRQ_HALT] = -1,
  159. [DEC_IRQ_ISDN] = -1,
  160. [DEC_IRQ_LANCE] = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE),
  161. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS),
  162. [DEC_IRQ_PSU] = -1,
  163. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC),
  164. [DEC_IRQ_SCC0] = -1,
  165. [DEC_IRQ_SCC1] = -1,
  166. [DEC_IRQ_SII] = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII),
  167. [DEC_IRQ_TC0] = -1,
  168. [DEC_IRQ_TC1] = -1,
  169. [DEC_IRQ_TC2] = -1,
  170. [DEC_IRQ_TIMER] = -1,
  171. [DEC_IRQ_VIDEO] = DEC_CPU_IRQ_NR(KN01_CPU_INR_VIDEO),
  172. [DEC_IRQ_ASC_MERR] = -1,
  173. [DEC_IRQ_ASC_ERR] = -1,
  174. [DEC_IRQ_ASC_DMA] = -1,
  175. [DEC_IRQ_FLOPPY_ERR] = -1,
  176. [DEC_IRQ_ISDN_ERR] = -1,
  177. [DEC_IRQ_ISDN_RXDMA] = -1,
  178. [DEC_IRQ_ISDN_TXDMA] = -1,
  179. [DEC_IRQ_LANCE_MERR] = -1,
  180. [DEC_IRQ_SCC0A_RXERR] = -1,
  181. [DEC_IRQ_SCC0A_RXDMA] = -1,
  182. [DEC_IRQ_SCC0A_TXERR] = -1,
  183. [DEC_IRQ_SCC0A_TXDMA] = -1,
  184. [DEC_IRQ_AB_RXERR] = -1,
  185. [DEC_IRQ_AB_RXDMA] = -1,
  186. [DEC_IRQ_AB_TXERR] = -1,
  187. [DEC_IRQ_AB_TXDMA] = -1,
  188. [DEC_IRQ_SCC1A_RXERR] = -1,
  189. [DEC_IRQ_SCC1A_RXDMA] = -1,
  190. [DEC_IRQ_SCC1A_TXERR] = -1,
  191. [DEC_IRQ_SCC1A_TXDMA] = -1,
  192. };
  193. static int_ptr kn01_cpu_mask_nr_tbl[][2] __initdata = {
  194. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_BUS) },
  195. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_BUS) } },
  196. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_RTC) },
  197. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_RTC) } },
  198. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_DZ11) },
  199. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_DZ11) } },
  200. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_SII) },
  201. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_SII) } },
  202. { { .i = DEC_CPU_IRQ_MASK(KN01_CPU_INR_LANCE) },
  203. { .i = DEC_CPU_IRQ_NR(KN01_CPU_INR_LANCE) } },
  204. { { .i = DEC_CPU_IRQ_ALL },
  205. { .p = cpu_all_int } },
  206. };
  207. static void __init dec_init_kn01(void)
  208. {
  209. /* IRQ routing. */
  210. memcpy(&dec_interrupt, &kn01_interrupt,
  211. sizeof(kn01_interrupt));
  212. /* CPU IRQ priorities. */
  213. memcpy(&cpu_mask_nr_tbl, &kn01_cpu_mask_nr_tbl,
  214. sizeof(kn01_cpu_mask_nr_tbl));
  215. mips_cpu_irq_init();
  216. } /* dec_init_kn01 */
  217. /*
  218. * Machine-specific initialisation for KN230, aka DS5100, aka MIPSmate.
  219. */
  220. static int kn230_interrupt[DEC_NR_INTS] __initdata = {
  221. [DEC_IRQ_CASCADE] = -1,
  222. [DEC_IRQ_AB_RECV] = -1,
  223. [DEC_IRQ_AB_XMIT] = -1,
  224. [DEC_IRQ_DZ11] = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11),
  225. [DEC_IRQ_ASC] = -1,
  226. [DEC_IRQ_FLOPPY] = -1,
  227. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  228. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN230_CPU_INR_HALT),
  229. [DEC_IRQ_ISDN] = -1,
  230. [DEC_IRQ_LANCE] = DEC_CPU_IRQ_NR(KN230_CPU_INR_LANCE),
  231. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS),
  232. [DEC_IRQ_PSU] = -1,
  233. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC),
  234. [DEC_IRQ_SCC0] = -1,
  235. [DEC_IRQ_SCC1] = -1,
  236. [DEC_IRQ_SII] = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII),
  237. [DEC_IRQ_TC0] = -1,
  238. [DEC_IRQ_TC1] = -1,
  239. [DEC_IRQ_TC2] = -1,
  240. [DEC_IRQ_TIMER] = -1,
  241. [DEC_IRQ_VIDEO] = -1,
  242. [DEC_IRQ_ASC_MERR] = -1,
  243. [DEC_IRQ_ASC_ERR] = -1,
  244. [DEC_IRQ_ASC_DMA] = -1,
  245. [DEC_IRQ_FLOPPY_ERR] = -1,
  246. [DEC_IRQ_ISDN_ERR] = -1,
  247. [DEC_IRQ_ISDN_RXDMA] = -1,
  248. [DEC_IRQ_ISDN_TXDMA] = -1,
  249. [DEC_IRQ_LANCE_MERR] = -1,
  250. [DEC_IRQ_SCC0A_RXERR] = -1,
  251. [DEC_IRQ_SCC0A_RXDMA] = -1,
  252. [DEC_IRQ_SCC0A_TXERR] = -1,
  253. [DEC_IRQ_SCC0A_TXDMA] = -1,
  254. [DEC_IRQ_AB_RXERR] = -1,
  255. [DEC_IRQ_AB_RXDMA] = -1,
  256. [DEC_IRQ_AB_TXERR] = -1,
  257. [DEC_IRQ_AB_TXDMA] = -1,
  258. [DEC_IRQ_SCC1A_RXERR] = -1,
  259. [DEC_IRQ_SCC1A_RXDMA] = -1,
  260. [DEC_IRQ_SCC1A_TXERR] = -1,
  261. [DEC_IRQ_SCC1A_TXDMA] = -1,
  262. };
  263. static int_ptr kn230_cpu_mask_nr_tbl[][2] __initdata = {
  264. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_BUS) },
  265. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_BUS) } },
  266. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_RTC) },
  267. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_RTC) } },
  268. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_DZ11) },
  269. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_DZ11) } },
  270. { { .i = DEC_CPU_IRQ_MASK(KN230_CPU_INR_SII) },
  271. { .i = DEC_CPU_IRQ_NR(KN230_CPU_INR_SII) } },
  272. { { .i = DEC_CPU_IRQ_ALL },
  273. { .p = cpu_all_int } },
  274. };
  275. static void __init dec_init_kn230(void)
  276. {
  277. /* IRQ routing. */
  278. memcpy(&dec_interrupt, &kn230_interrupt,
  279. sizeof(kn230_interrupt));
  280. /* CPU IRQ priorities. */
  281. memcpy(&cpu_mask_nr_tbl, &kn230_cpu_mask_nr_tbl,
  282. sizeof(kn230_cpu_mask_nr_tbl));
  283. mips_cpu_irq_init();
  284. } /* dec_init_kn230 */
  285. /*
  286. * Machine-specific initialisation for KN02, aka DS5000/200, aka 3max.
  287. */
  288. static int kn02_interrupt[DEC_NR_INTS] __initdata = {
  289. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02_CPU_INR_CASCADE),
  290. [DEC_IRQ_AB_RECV] = -1,
  291. [DEC_IRQ_AB_XMIT] = -1,
  292. [DEC_IRQ_DZ11] = KN02_IRQ_NR(KN02_CSR_INR_DZ11),
  293. [DEC_IRQ_ASC] = KN02_IRQ_NR(KN02_CSR_INR_ASC),
  294. [DEC_IRQ_FLOPPY] = -1,
  295. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  296. [DEC_IRQ_HALT] = -1,
  297. [DEC_IRQ_ISDN] = -1,
  298. [DEC_IRQ_LANCE] = KN02_IRQ_NR(KN02_CSR_INR_LANCE),
  299. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS),
  300. [DEC_IRQ_PSU] = -1,
  301. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC),
  302. [DEC_IRQ_SCC0] = -1,
  303. [DEC_IRQ_SCC1] = -1,
  304. [DEC_IRQ_SII] = -1,
  305. [DEC_IRQ_TC0] = KN02_IRQ_NR(KN02_CSR_INR_TC0),
  306. [DEC_IRQ_TC1] = KN02_IRQ_NR(KN02_CSR_INR_TC1),
  307. [DEC_IRQ_TC2] = KN02_IRQ_NR(KN02_CSR_INR_TC2),
  308. [DEC_IRQ_TIMER] = -1,
  309. [DEC_IRQ_VIDEO] = -1,
  310. [DEC_IRQ_ASC_MERR] = -1,
  311. [DEC_IRQ_ASC_ERR] = -1,
  312. [DEC_IRQ_ASC_DMA] = -1,
  313. [DEC_IRQ_FLOPPY_ERR] = -1,
  314. [DEC_IRQ_ISDN_ERR] = -1,
  315. [DEC_IRQ_ISDN_RXDMA] = -1,
  316. [DEC_IRQ_ISDN_TXDMA] = -1,
  317. [DEC_IRQ_LANCE_MERR] = -1,
  318. [DEC_IRQ_SCC0A_RXERR] = -1,
  319. [DEC_IRQ_SCC0A_RXDMA] = -1,
  320. [DEC_IRQ_SCC0A_TXERR] = -1,
  321. [DEC_IRQ_SCC0A_TXDMA] = -1,
  322. [DEC_IRQ_AB_RXERR] = -1,
  323. [DEC_IRQ_AB_RXDMA] = -1,
  324. [DEC_IRQ_AB_TXERR] = -1,
  325. [DEC_IRQ_AB_TXDMA] = -1,
  326. [DEC_IRQ_SCC1A_RXERR] = -1,
  327. [DEC_IRQ_SCC1A_RXDMA] = -1,
  328. [DEC_IRQ_SCC1A_TXERR] = -1,
  329. [DEC_IRQ_SCC1A_TXDMA] = -1,
  330. };
  331. static int_ptr kn02_cpu_mask_nr_tbl[][2] __initdata = {
  332. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_BUS) },
  333. { .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_BUS) } },
  334. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_RTC) },
  335. { .i = DEC_CPU_IRQ_NR(KN02_CPU_INR_RTC) } },
  336. { { .i = DEC_CPU_IRQ_MASK(KN02_CPU_INR_CASCADE) },
  337. { .p = kn02_io_int } },
  338. { { .i = DEC_CPU_IRQ_ALL },
  339. { .p = cpu_all_int } },
  340. };
  341. static int_ptr kn02_asic_mask_nr_tbl[][2] __initdata = {
  342. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_DZ11) },
  343. { .i = KN02_IRQ_NR(KN02_CSR_INR_DZ11) } },
  344. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_ASC) },
  345. { .i = KN02_IRQ_NR(KN02_CSR_INR_ASC) } },
  346. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_LANCE) },
  347. { .i = KN02_IRQ_NR(KN02_CSR_INR_LANCE) } },
  348. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC2) },
  349. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC2) } },
  350. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC1) },
  351. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC1) } },
  352. { { .i = KN02_IRQ_MASK(KN02_CSR_INR_TC0) },
  353. { .i = KN02_IRQ_NR(KN02_CSR_INR_TC0) } },
  354. { { .i = KN02_IRQ_ALL },
  355. { .p = kn02_all_int } },
  356. };
  357. static void __init dec_init_kn02(void)
  358. {
  359. /* IRQ routing. */
  360. memcpy(&dec_interrupt, &kn02_interrupt,
  361. sizeof(kn02_interrupt));
  362. /* CPU IRQ priorities. */
  363. memcpy(&cpu_mask_nr_tbl, &kn02_cpu_mask_nr_tbl,
  364. sizeof(kn02_cpu_mask_nr_tbl));
  365. /* KN02 CSR IRQ priorities. */
  366. memcpy(&asic_mask_nr_tbl, &kn02_asic_mask_nr_tbl,
  367. sizeof(kn02_asic_mask_nr_tbl));
  368. mips_cpu_irq_init();
  369. init_kn02_irqs(KN02_IRQ_BASE);
  370. } /* dec_init_kn02 */
  371. /*
  372. * Machine-specific initialisation for KN02-BA, aka DS5000/1xx
  373. * (xx = 20, 25, 33), aka 3min. Also applies to KN04(-BA), aka
  374. * DS5000/150, aka 4min.
  375. */
  376. static int kn02ba_interrupt[DEC_NR_INTS] __initdata = {
  377. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_CASCADE),
  378. [DEC_IRQ_AB_RECV] = -1,
  379. [DEC_IRQ_AB_XMIT] = -1,
  380. [DEC_IRQ_DZ11] = -1,
  381. [DEC_IRQ_ASC] = IO_IRQ_NR(KN02BA_IO_INR_ASC),
  382. [DEC_IRQ_FLOPPY] = -1,
  383. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  384. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_HALT),
  385. [DEC_IRQ_ISDN] = -1,
  386. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN02BA_IO_INR_LANCE),
  387. [DEC_IRQ_BUS] = IO_IRQ_NR(KN02BA_IO_INR_BUS),
  388. [DEC_IRQ_PSU] = IO_IRQ_NR(KN02BA_IO_INR_PSU),
  389. [DEC_IRQ_RTC] = IO_IRQ_NR(KN02BA_IO_INR_RTC),
  390. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN02BA_IO_INR_SCC0),
  391. [DEC_IRQ_SCC1] = IO_IRQ_NR(KN02BA_IO_INR_SCC1),
  392. [DEC_IRQ_SII] = -1,
  393. [DEC_IRQ_TC0] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0),
  394. [DEC_IRQ_TC1] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1),
  395. [DEC_IRQ_TC2] = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2),
  396. [DEC_IRQ_TIMER] = -1,
  397. [DEC_IRQ_VIDEO] = -1,
  398. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  399. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  400. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  401. [DEC_IRQ_FLOPPY_ERR] = -1,
  402. [DEC_IRQ_ISDN_ERR] = -1,
  403. [DEC_IRQ_ISDN_RXDMA] = -1,
  404. [DEC_IRQ_ISDN_TXDMA] = -1,
  405. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  406. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  407. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  408. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  409. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  410. [DEC_IRQ_AB_RXERR] = -1,
  411. [DEC_IRQ_AB_RXDMA] = -1,
  412. [DEC_IRQ_AB_TXERR] = -1,
  413. [DEC_IRQ_AB_TXDMA] = -1,
  414. [DEC_IRQ_SCC1A_RXERR] = IO_IRQ_NR(IO_INR_SCC1A_RXERR),
  415. [DEC_IRQ_SCC1A_RXDMA] = IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
  416. [DEC_IRQ_SCC1A_TXERR] = IO_IRQ_NR(IO_INR_SCC1A_TXERR),
  417. [DEC_IRQ_SCC1A_TXDMA] = IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
  418. };
  419. static int_ptr kn02ba_cpu_mask_nr_tbl[][2] __initdata = {
  420. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_CASCADE) },
  421. { .p = kn02xa_io_int } },
  422. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC2) },
  423. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC2) } },
  424. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC1) },
  425. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC1) } },
  426. { { .i = DEC_CPU_IRQ_MASK(KN02BA_CPU_INR_TC0) },
  427. { .i = DEC_CPU_IRQ_NR(KN02BA_CPU_INR_TC0) } },
  428. { { .i = DEC_CPU_IRQ_ALL },
  429. { .p = cpu_all_int } },
  430. };
  431. static int_ptr kn02ba_asic_mask_nr_tbl[][2] __initdata = {
  432. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_BUS) },
  433. { .i = IO_IRQ_NR(KN02BA_IO_INR_BUS) } },
  434. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_RTC) },
  435. { .i = IO_IRQ_NR(KN02BA_IO_INR_RTC) } },
  436. { { .i = IO_IRQ_DMA },
  437. { .p = asic_dma_int } },
  438. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC0) },
  439. { .i = IO_IRQ_NR(KN02BA_IO_INR_SCC0) } },
  440. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_SCC1) },
  441. { .i = IO_IRQ_NR(KN02BA_IO_INR_SCC1) } },
  442. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_ASC) },
  443. { .i = IO_IRQ_NR(KN02BA_IO_INR_ASC) } },
  444. { { .i = IO_IRQ_MASK(KN02BA_IO_INR_LANCE) },
  445. { .i = IO_IRQ_NR(KN02BA_IO_INR_LANCE) } },
  446. { { .i = IO_IRQ_ALL },
  447. { .p = asic_all_int } },
  448. };
  449. static void __init dec_init_kn02ba(void)
  450. {
  451. /* IRQ routing. */
  452. memcpy(&dec_interrupt, &kn02ba_interrupt,
  453. sizeof(kn02ba_interrupt));
  454. /* CPU IRQ priorities. */
  455. memcpy(&cpu_mask_nr_tbl, &kn02ba_cpu_mask_nr_tbl,
  456. sizeof(kn02ba_cpu_mask_nr_tbl));
  457. /* I/O ASIC IRQ priorities. */
  458. memcpy(&asic_mask_nr_tbl, &kn02ba_asic_mask_nr_tbl,
  459. sizeof(kn02ba_asic_mask_nr_tbl));
  460. mips_cpu_irq_init();
  461. init_ioasic_irqs(IO_IRQ_BASE);
  462. } /* dec_init_kn02ba */
  463. /*
  464. * Machine-specific initialisation for KN02-CA, aka DS5000/xx,
  465. * (xx = 20, 25, 33), aka MAXine. Also applies to KN04(-CA), aka
  466. * DS5000/50, aka 4MAXine.
  467. */
  468. static int kn02ca_interrupt[DEC_NR_INTS] __initdata = {
  469. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_CASCADE),
  470. [DEC_IRQ_AB_RECV] = IO_IRQ_NR(KN02CA_IO_INR_AB_RECV),
  471. [DEC_IRQ_AB_XMIT] = IO_IRQ_NR(KN02CA_IO_INR_AB_XMIT),
  472. [DEC_IRQ_DZ11] = -1,
  473. [DEC_IRQ_ASC] = IO_IRQ_NR(KN02CA_IO_INR_ASC),
  474. [DEC_IRQ_FLOPPY] = IO_IRQ_NR(KN02CA_IO_INR_FLOPPY),
  475. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  476. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_HALT),
  477. [DEC_IRQ_ISDN] = IO_IRQ_NR(KN02CA_IO_INR_ISDN),
  478. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN02CA_IO_INR_LANCE),
  479. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS),
  480. [DEC_IRQ_PSU] = -1,
  481. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC),
  482. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN02CA_IO_INR_SCC0),
  483. [DEC_IRQ_SCC1] = -1,
  484. [DEC_IRQ_SII] = -1,
  485. [DEC_IRQ_TC0] = IO_IRQ_NR(KN02CA_IO_INR_TC0),
  486. [DEC_IRQ_TC1] = IO_IRQ_NR(KN02CA_IO_INR_TC1),
  487. [DEC_IRQ_TC2] = -1,
  488. [DEC_IRQ_TIMER] = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_TIMER),
  489. [DEC_IRQ_VIDEO] = IO_IRQ_NR(KN02CA_IO_INR_VIDEO),
  490. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  491. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  492. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  493. [DEC_IRQ_FLOPPY_ERR] = IO_IRQ_NR(IO_INR_FLOPPY_ERR),
  494. [DEC_IRQ_ISDN_ERR] = IO_IRQ_NR(IO_INR_ISDN_ERR),
  495. [DEC_IRQ_ISDN_RXDMA] = IO_IRQ_NR(IO_INR_ISDN_RXDMA),
  496. [DEC_IRQ_ISDN_TXDMA] = IO_IRQ_NR(IO_INR_ISDN_TXDMA),
  497. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  498. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  499. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  500. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  501. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  502. [DEC_IRQ_AB_RXERR] = IO_IRQ_NR(IO_INR_AB_RXERR),
  503. [DEC_IRQ_AB_RXDMA] = IO_IRQ_NR(IO_INR_AB_RXDMA),
  504. [DEC_IRQ_AB_TXERR] = IO_IRQ_NR(IO_INR_AB_TXERR),
  505. [DEC_IRQ_AB_TXDMA] = IO_IRQ_NR(IO_INR_AB_TXDMA),
  506. [DEC_IRQ_SCC1A_RXERR] = -1,
  507. [DEC_IRQ_SCC1A_RXDMA] = -1,
  508. [DEC_IRQ_SCC1A_TXERR] = -1,
  509. [DEC_IRQ_SCC1A_TXDMA] = -1,
  510. };
  511. static int_ptr kn02ca_cpu_mask_nr_tbl[][2] __initdata = {
  512. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_BUS) },
  513. { .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_BUS) } },
  514. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_RTC) },
  515. { .i = DEC_CPU_IRQ_NR(KN02CA_CPU_INR_RTC) } },
  516. { { .i = DEC_CPU_IRQ_MASK(KN02CA_CPU_INR_CASCADE) },
  517. { .p = kn02xa_io_int } },
  518. { { .i = DEC_CPU_IRQ_ALL },
  519. { .p = cpu_all_int } },
  520. };
  521. static int_ptr kn02ca_asic_mask_nr_tbl[][2] __initdata = {
  522. { { .i = IO_IRQ_DMA },
  523. { .p = asic_dma_int } },
  524. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_SCC0) },
  525. { .i = IO_IRQ_NR(KN02CA_IO_INR_SCC0) } },
  526. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_ASC) },
  527. { .i = IO_IRQ_NR(KN02CA_IO_INR_ASC) } },
  528. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_LANCE) },
  529. { .i = IO_IRQ_NR(KN02CA_IO_INR_LANCE) } },
  530. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC1) },
  531. { .i = IO_IRQ_NR(KN02CA_IO_INR_TC1) } },
  532. { { .i = IO_IRQ_MASK(KN02CA_IO_INR_TC0) },
  533. { .i = IO_IRQ_NR(KN02CA_IO_INR_TC0) } },
  534. { { .i = IO_IRQ_ALL },
  535. { .p = asic_all_int } },
  536. };
  537. static void __init dec_init_kn02ca(void)
  538. {
  539. /* IRQ routing. */
  540. memcpy(&dec_interrupt, &kn02ca_interrupt,
  541. sizeof(kn02ca_interrupt));
  542. /* CPU IRQ priorities. */
  543. memcpy(&cpu_mask_nr_tbl, &kn02ca_cpu_mask_nr_tbl,
  544. sizeof(kn02ca_cpu_mask_nr_tbl));
  545. /* I/O ASIC IRQ priorities. */
  546. memcpy(&asic_mask_nr_tbl, &kn02ca_asic_mask_nr_tbl,
  547. sizeof(kn02ca_asic_mask_nr_tbl));
  548. mips_cpu_irq_init();
  549. init_ioasic_irqs(IO_IRQ_BASE);
  550. } /* dec_init_kn02ca */
  551. /*
  552. * Machine-specific initialisation for KN03, aka DS5000/240,
  553. * aka 3max+ and DS5900, aka BIGmax. Also applies to KN05, aka
  554. * DS5000/260, aka 4max+ and DS5900/260.
  555. */
  556. static int kn03_interrupt[DEC_NR_INTS] __initdata = {
  557. [DEC_IRQ_CASCADE] = DEC_CPU_IRQ_NR(KN03_CPU_INR_CASCADE),
  558. [DEC_IRQ_AB_RECV] = -1,
  559. [DEC_IRQ_AB_XMIT] = -1,
  560. [DEC_IRQ_DZ11] = -1,
  561. [DEC_IRQ_ASC] = IO_IRQ_NR(KN03_IO_INR_ASC),
  562. [DEC_IRQ_FLOPPY] = -1,
  563. [DEC_IRQ_FPU] = DEC_CPU_IRQ_NR(DEC_CPU_INR_FPU),
  564. [DEC_IRQ_HALT] = DEC_CPU_IRQ_NR(KN03_CPU_INR_HALT),
  565. [DEC_IRQ_ISDN] = -1,
  566. [DEC_IRQ_LANCE] = IO_IRQ_NR(KN03_IO_INR_LANCE),
  567. [DEC_IRQ_BUS] = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS),
  568. [DEC_IRQ_PSU] = IO_IRQ_NR(KN03_IO_INR_PSU),
  569. [DEC_IRQ_RTC] = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC),
  570. [DEC_IRQ_SCC0] = IO_IRQ_NR(KN03_IO_INR_SCC0),
  571. [DEC_IRQ_SCC1] = IO_IRQ_NR(KN03_IO_INR_SCC1),
  572. [DEC_IRQ_SII] = -1,
  573. [DEC_IRQ_TC0] = IO_IRQ_NR(KN03_IO_INR_TC0),
  574. [DEC_IRQ_TC1] = IO_IRQ_NR(KN03_IO_INR_TC1),
  575. [DEC_IRQ_TC2] = IO_IRQ_NR(KN03_IO_INR_TC2),
  576. [DEC_IRQ_TIMER] = -1,
  577. [DEC_IRQ_VIDEO] = -1,
  578. [DEC_IRQ_ASC_MERR] = IO_IRQ_NR(IO_INR_ASC_MERR),
  579. [DEC_IRQ_ASC_ERR] = IO_IRQ_NR(IO_INR_ASC_ERR),
  580. [DEC_IRQ_ASC_DMA] = IO_IRQ_NR(IO_INR_ASC_DMA),
  581. [DEC_IRQ_FLOPPY_ERR] = -1,
  582. [DEC_IRQ_ISDN_ERR] = -1,
  583. [DEC_IRQ_ISDN_RXDMA] = -1,
  584. [DEC_IRQ_ISDN_TXDMA] = -1,
  585. [DEC_IRQ_LANCE_MERR] = IO_IRQ_NR(IO_INR_LANCE_MERR),
  586. [DEC_IRQ_SCC0A_RXERR] = IO_IRQ_NR(IO_INR_SCC0A_RXERR),
  587. [DEC_IRQ_SCC0A_RXDMA] = IO_IRQ_NR(IO_INR_SCC0A_RXDMA),
  588. [DEC_IRQ_SCC0A_TXERR] = IO_IRQ_NR(IO_INR_SCC0A_TXERR),
  589. [DEC_IRQ_SCC0A_TXDMA] = IO_IRQ_NR(IO_INR_SCC0A_TXDMA),
  590. [DEC_IRQ_AB_RXERR] = -1,
  591. [DEC_IRQ_AB_RXDMA] = -1,
  592. [DEC_IRQ_AB_TXERR] = -1,
  593. [DEC_IRQ_AB_TXDMA] = -1,
  594. [DEC_IRQ_SCC1A_RXERR] = IO_IRQ_NR(IO_INR_SCC1A_RXERR),
  595. [DEC_IRQ_SCC1A_RXDMA] = IO_IRQ_NR(IO_INR_SCC1A_RXDMA),
  596. [DEC_IRQ_SCC1A_TXERR] = IO_IRQ_NR(IO_INR_SCC1A_TXERR),
  597. [DEC_IRQ_SCC1A_TXDMA] = IO_IRQ_NR(IO_INR_SCC1A_TXDMA),
  598. };
  599. static int_ptr kn03_cpu_mask_nr_tbl[][2] __initdata = {
  600. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_BUS) },
  601. { .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_BUS) } },
  602. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_RTC) },
  603. { .i = DEC_CPU_IRQ_NR(KN03_CPU_INR_RTC) } },
  604. { { .i = DEC_CPU_IRQ_MASK(KN03_CPU_INR_CASCADE) },
  605. { .p = kn03_io_int } },
  606. { { .i = DEC_CPU_IRQ_ALL },
  607. { .p = cpu_all_int } },
  608. };
  609. static int_ptr kn03_asic_mask_nr_tbl[][2] __initdata = {
  610. { { .i = IO_IRQ_DMA },
  611. { .p = asic_dma_int } },
  612. { { .i = IO_IRQ_MASK(KN03_IO_INR_SCC0) },
  613. { .i = IO_IRQ_NR(KN03_IO_INR_SCC0) } },
  614. { { .i = IO_IRQ_MASK(KN03_IO_INR_SCC1) },
  615. { .i = IO_IRQ_NR(KN03_IO_INR_SCC1) } },
  616. { { .i = IO_IRQ_MASK(KN03_IO_INR_ASC) },
  617. { .i = IO_IRQ_NR(KN03_IO_INR_ASC) } },
  618. { { .i = IO_IRQ_MASK(KN03_IO_INR_LANCE) },
  619. { .i = IO_IRQ_NR(KN03_IO_INR_LANCE) } },
  620. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC2) },
  621. { .i = IO_IRQ_NR(KN03_IO_INR_TC2) } },
  622. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC1) },
  623. { .i = IO_IRQ_NR(KN03_IO_INR_TC1) } },
  624. { { .i = IO_IRQ_MASK(KN03_IO_INR_TC0) },
  625. { .i = IO_IRQ_NR(KN03_IO_INR_TC0) } },
  626. { { .i = IO_IRQ_ALL },
  627. { .p = asic_all_int } },
  628. };
  629. static void __init dec_init_kn03(void)
  630. {
  631. /* IRQ routing. */
  632. memcpy(&dec_interrupt, &kn03_interrupt,
  633. sizeof(kn03_interrupt));
  634. /* CPU IRQ priorities. */
  635. memcpy(&cpu_mask_nr_tbl, &kn03_cpu_mask_nr_tbl,
  636. sizeof(kn03_cpu_mask_nr_tbl));
  637. /* I/O ASIC IRQ priorities. */
  638. memcpy(&asic_mask_nr_tbl, &kn03_asic_mask_nr_tbl,
  639. sizeof(kn03_asic_mask_nr_tbl));
  640. mips_cpu_irq_init();
  641. init_ioasic_irqs(IO_IRQ_BASE);
  642. } /* dec_init_kn03 */
  643. void __init arch_init_irq(void)
  644. {
  645. switch (mips_machtype) {
  646. case MACH_DS23100: /* DS2100/DS3100 Pmin/Pmax */
  647. dec_init_kn01();
  648. break;
  649. case MACH_DS5100: /* DS5100 MIPSmate */
  650. dec_init_kn230();
  651. break;
  652. case MACH_DS5000_200: /* DS5000/200 3max */
  653. dec_init_kn02();
  654. break;
  655. case MACH_DS5000_1XX: /* DS5000/1xx 3min */
  656. dec_init_kn02ba();
  657. break;
  658. case MACH_DS5000_2X0: /* DS5000/240 3max+ */
  659. case MACH_DS5900: /* DS5900 bigmax */
  660. dec_init_kn03();
  661. break;
  662. case MACH_DS5000_XX: /* Personal DS5000/xx */
  663. dec_init_kn02ca();
  664. break;
  665. case MACH_DS5800: /* DS5800 Isis */
  666. panic("Don't know how to set this up!");
  667. break;
  668. case MACH_DS5400: /* DS5400 MIPSfair */
  669. panic("Don't know how to set this up!");
  670. break;
  671. case MACH_DS5500: /* DS5500 MIPSfair-2 */
  672. panic("Don't know how to set this up!");
  673. break;
  674. }
  675. /* Free the FPU interrupt if the exception is present. */
  676. if (!cpu_has_nofpuex) {
  677. cpu_fpu_mask = 0;
  678. dec_interrupt[DEC_IRQ_FPU] = -1;
  679. }
  680. /* Free the halt interrupt unused on R4k systems. */
  681. if (current_cpu_type() == CPU_R4000SC ||
  682. current_cpu_type() == CPU_R4400SC)
  683. dec_interrupt[DEC_IRQ_HALT] = -1;
  684. /* Register board interrupts: FPU and cascade. */
  685. if (dec_interrupt[DEC_IRQ_FPU] >= 0 && cpu_has_fpu) {
  686. struct irq_desc *desc_fpu;
  687. int irq_fpu;
  688. irq_fpu = dec_interrupt[DEC_IRQ_FPU];
  689. setup_irq(irq_fpu, &fpuirq);
  690. desc_fpu = irq_to_desc(irq_fpu);
  691. fpu_kstat_irq = this_cpu_ptr(desc_fpu->kstat_irqs);
  692. }
  693. if (dec_interrupt[DEC_IRQ_CASCADE] >= 0)
  694. setup_irq(dec_interrupt[DEC_IRQ_CASCADE], &ioirq);
  695. /* Register the bus error interrupt. */
  696. if (dec_interrupt[DEC_IRQ_BUS] >= 0 && busirq.handler)
  697. setup_irq(dec_interrupt[DEC_IRQ_BUS], &busirq);
  698. /* Register the HALT interrupt. */
  699. if (dec_interrupt[DEC_IRQ_HALT] >= 0)
  700. setup_irq(dec_interrupt[DEC_IRQ_HALT], &haltirq);
  701. }
  702. asmlinkage unsigned int dec_irq_dispatch(unsigned int irq)
  703. {
  704. do_IRQ(irq);
  705. return 0;
  706. }