timer.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <linux/sched_clock.h>
  45. #include <asm/mach/time.h>
  46. #include <asm/smp_twd.h>
  47. #include "omap_hwmod.h"
  48. #include "omap_device.h"
  49. #include <plat/counter-32k.h>
  50. #include <plat/dmtimer.h>
  51. #include "omap-pm.h"
  52. #include "soc.h"
  53. #include "common.h"
  54. #include "control.h"
  55. #include "powerdomain.h"
  56. #include "omap-secure.h"
  57. #define REALTIME_COUNTER_BASE 0x48243200
  58. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  59. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  60. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  61. /* Clockevent code */
  62. static struct omap_dm_timer clkev;
  63. static struct clock_event_device clockevent_gpt;
  64. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  65. static unsigned long arch_timer_freq;
  66. void set_cntfreq(void)
  67. {
  68. omap_smc1(OMAP5_DRA7_MON_SET_CNTFRQ_INDEX, arch_timer_freq);
  69. }
  70. #endif
  71. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  72. {
  73. struct clock_event_device *evt = &clockevent_gpt;
  74. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  75. evt->event_handler(evt);
  76. return IRQ_HANDLED;
  77. }
  78. static struct irqaction omap2_gp_timer_irq = {
  79. .name = "gp_timer",
  80. .flags = IRQF_TIMER | IRQF_IRQPOLL,
  81. .handler = omap2_gp_timer_interrupt,
  82. };
  83. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  84. struct clock_event_device *evt)
  85. {
  86. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  87. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  88. return 0;
  89. }
  90. static int omap2_gp_timer_shutdown(struct clock_event_device *evt)
  91. {
  92. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  93. return 0;
  94. }
  95. static int omap2_gp_timer_set_periodic(struct clock_event_device *evt)
  96. {
  97. u32 period;
  98. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  99. period = clkev.rate / HZ;
  100. period -= 1;
  101. /* Looks like we need to first set the load value separately */
  102. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG, 0xffffffff - period,
  103. OMAP_TIMER_POSTED);
  104. __omap_dm_timer_load_start(&clkev,
  105. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  106. 0xffffffff - period, OMAP_TIMER_POSTED);
  107. return 0;
  108. }
  109. static struct clock_event_device clockevent_gpt = {
  110. .features = CLOCK_EVT_FEAT_PERIODIC |
  111. CLOCK_EVT_FEAT_ONESHOT,
  112. .rating = 300,
  113. .set_next_event = omap2_gp_timer_set_next_event,
  114. .set_state_shutdown = omap2_gp_timer_shutdown,
  115. .set_state_periodic = omap2_gp_timer_set_periodic,
  116. .set_state_oneshot = omap2_gp_timer_shutdown,
  117. .tick_resume = omap2_gp_timer_shutdown,
  118. };
  119. static struct property device_disabled = {
  120. .name = "status",
  121. .length = sizeof("disabled"),
  122. .value = "disabled",
  123. };
  124. static const struct of_device_id omap_timer_match[] __initconst = {
  125. { .compatible = "ti,omap2420-timer", },
  126. { .compatible = "ti,omap3430-timer", },
  127. { .compatible = "ti,omap4430-timer", },
  128. { .compatible = "ti,omap5430-timer", },
  129. { .compatible = "ti,dm814-timer", },
  130. { .compatible = "ti,dm816-timer", },
  131. { .compatible = "ti,am335x-timer", },
  132. { .compatible = "ti,am335x-timer-1ms", },
  133. { }
  134. };
  135. /**
  136. * omap_get_timer_dt - get a timer using device-tree
  137. * @match - device-tree match structure for matching a device type
  138. * @property - optional timer property to match
  139. *
  140. * Helper function to get a timer during early boot using device-tree for use
  141. * as kernel system timer. Optionally, the property argument can be used to
  142. * select a timer with a specific property. Once a timer is found then mark
  143. * the timer node in device-tree as disabled, to prevent the kernel from
  144. * registering this timer as a platform device and so no one else can use it.
  145. */
  146. static struct device_node * __init omap_get_timer_dt(const struct of_device_id *match,
  147. const char *property)
  148. {
  149. struct device_node *np;
  150. for_each_matching_node(np, match) {
  151. if (!of_device_is_available(np))
  152. continue;
  153. if (property && !of_get_property(np, property, NULL))
  154. continue;
  155. if (!property && (of_get_property(np, "ti,timer-alwon", NULL) ||
  156. of_get_property(np, "ti,timer-dsp", NULL) ||
  157. of_get_property(np, "ti,timer-pwm", NULL) ||
  158. of_get_property(np, "ti,timer-secure", NULL)))
  159. continue;
  160. of_add_property(np, &device_disabled);
  161. return np;
  162. }
  163. return NULL;
  164. }
  165. /**
  166. * omap_dmtimer_init - initialisation function when device tree is used
  167. *
  168. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  169. * be used by the kernel as they are reserved. Therefore, to prevent the
  170. * kernel registering these devices remove them dynamically from the device
  171. * tree on boot.
  172. */
  173. static void __init omap_dmtimer_init(void)
  174. {
  175. struct device_node *np;
  176. if (!cpu_is_omap34xx())
  177. return;
  178. /* If we are a secure device, remove any secure timer nodes */
  179. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  180. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  181. of_node_put(np);
  182. }
  183. }
  184. /**
  185. * omap_dm_timer_get_errata - get errata flags for a timer
  186. *
  187. * Get the timer errata flags that are specific to the OMAP device being used.
  188. */
  189. static u32 __init omap_dm_timer_get_errata(void)
  190. {
  191. if (cpu_is_omap24xx())
  192. return 0;
  193. return OMAP_TIMER_ERRATA_I103_I767;
  194. }
  195. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  196. const char *fck_source,
  197. const char *property,
  198. const char **timer_name,
  199. int posted)
  200. {
  201. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  202. const char *oh_name = NULL;
  203. struct device_node *np;
  204. struct omap_hwmod *oh;
  205. struct resource irq, mem;
  206. struct clk *src;
  207. int r = 0;
  208. if (of_have_populated_dt()) {
  209. np = omap_get_timer_dt(omap_timer_match, property);
  210. if (!np)
  211. return -ENODEV;
  212. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  213. if (!oh_name)
  214. return -ENODEV;
  215. timer->irq = irq_of_parse_and_map(np, 0);
  216. if (!timer->irq)
  217. return -ENXIO;
  218. timer->io_base = of_iomap(np, 0);
  219. of_node_put(np);
  220. } else {
  221. if (omap_dm_timer_reserve_systimer(timer->id))
  222. return -ENODEV;
  223. sprintf(name, "timer%d", timer->id);
  224. oh_name = name;
  225. }
  226. oh = omap_hwmod_lookup(oh_name);
  227. if (!oh)
  228. return -ENODEV;
  229. *timer_name = oh->name;
  230. if (!of_have_populated_dt()) {
  231. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  232. &irq);
  233. if (r)
  234. return -ENXIO;
  235. timer->irq = irq.start;
  236. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  237. &mem);
  238. if (r)
  239. return -ENXIO;
  240. /* Static mapping, never released */
  241. timer->io_base = ioremap(mem.start, mem.end - mem.start);
  242. }
  243. if (!timer->io_base)
  244. return -ENXIO;
  245. /* After the dmtimer is using hwmod these clocks won't be needed */
  246. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  247. if (IS_ERR(timer->fclk))
  248. return PTR_ERR(timer->fclk);
  249. src = clk_get(NULL, fck_source);
  250. if (IS_ERR(src))
  251. return PTR_ERR(src);
  252. WARN(clk_set_parent(timer->fclk, src) < 0,
  253. "Cannot set timer parent clock, no PLL clock driver?");
  254. clk_put(src);
  255. omap_hwmod_setup_one(oh_name);
  256. omap_hwmod_enable(oh);
  257. __omap_dm_timer_init_regs(timer);
  258. if (posted)
  259. __omap_dm_timer_enable_posted(timer);
  260. /* Check that the intended posted configuration matches the actual */
  261. if (posted != timer->posted)
  262. return -EINVAL;
  263. timer->rate = clk_get_rate(timer->fclk);
  264. timer->reserved = 1;
  265. return r;
  266. }
  267. static void __init omap2_gp_clockevent_init(int gptimer_id,
  268. const char *fck_source,
  269. const char *property)
  270. {
  271. int res;
  272. clkev.id = gptimer_id;
  273. clkev.errata = omap_dm_timer_get_errata();
  274. /*
  275. * For clock-event timers we never read the timer counter and
  276. * so we are not impacted by errata i103 and i767. Therefore,
  277. * we can safely ignore this errata for clock-event timers.
  278. */
  279. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  280. res = omap_dm_timer_init_one(&clkev, fck_source, property,
  281. &clockevent_gpt.name, OMAP_TIMER_POSTED);
  282. BUG_ON(res);
  283. omap2_gp_timer_irq.dev_id = &clkev;
  284. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  285. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  286. clockevent_gpt.cpumask = cpu_possible_mask;
  287. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  288. clockevents_config_and_register(&clockevent_gpt, clkev.rate,
  289. 3, /* Timer internal resynch latency */
  290. 0xffffffff);
  291. pr_info("OMAP clockevent source: %s at %lu Hz\n", clockevent_gpt.name,
  292. clkev.rate);
  293. }
  294. /* Clocksource code */
  295. static struct omap_dm_timer clksrc;
  296. static bool use_gptimer_clksrc __initdata;
  297. /*
  298. * clocksource
  299. */
  300. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  301. {
  302. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  303. OMAP_TIMER_NONPOSTED);
  304. }
  305. static struct clocksource clocksource_gpt = {
  306. .rating = 300,
  307. .read = clocksource_read_cycles,
  308. .mask = CLOCKSOURCE_MASK(32),
  309. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  310. };
  311. static u64 notrace dmtimer_read_sched_clock(void)
  312. {
  313. if (clksrc.reserved)
  314. return __omap_dm_timer_read_counter(&clksrc,
  315. OMAP_TIMER_NONPOSTED);
  316. return 0;
  317. }
  318. static const struct of_device_id omap_counter_match[] __initconst = {
  319. { .compatible = "ti,omap-counter32k", },
  320. { }
  321. };
  322. /* Setup free-running counter for clocksource */
  323. static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
  324. {
  325. int ret;
  326. struct device_node *np = NULL;
  327. struct omap_hwmod *oh;
  328. void __iomem *vbase;
  329. const char *oh_name = "counter_32k";
  330. /*
  331. * If device-tree is present, then search the DT blob
  332. * to see if the 32kHz counter is supported.
  333. */
  334. if (of_have_populated_dt()) {
  335. np = omap_get_timer_dt(omap_counter_match, NULL);
  336. if (!np)
  337. return -ENODEV;
  338. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  339. if (!oh_name)
  340. return -ENODEV;
  341. }
  342. /*
  343. * First check hwmod data is available for sync32k counter
  344. */
  345. oh = omap_hwmod_lookup(oh_name);
  346. if (!oh || oh->slaves_cnt == 0)
  347. return -ENODEV;
  348. omap_hwmod_setup_one(oh_name);
  349. if (np) {
  350. vbase = of_iomap(np, 0);
  351. of_node_put(np);
  352. } else {
  353. vbase = omap_hwmod_get_mpu_rt_va(oh);
  354. }
  355. if (!vbase) {
  356. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  357. return -ENXIO;
  358. }
  359. ret = omap_hwmod_enable(oh);
  360. if (ret) {
  361. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  362. __func__, ret);
  363. return ret;
  364. }
  365. ret = omap_init_clocksource_32k(vbase);
  366. if (ret) {
  367. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  368. __func__, ret);
  369. omap_hwmod_idle(oh);
  370. }
  371. return ret;
  372. }
  373. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  374. const char *fck_source,
  375. const char *property)
  376. {
  377. int res;
  378. clksrc.id = gptimer_id;
  379. clksrc.errata = omap_dm_timer_get_errata();
  380. res = omap_dm_timer_init_one(&clksrc, fck_source, property,
  381. &clocksource_gpt.name,
  382. OMAP_TIMER_NONPOSTED);
  383. BUG_ON(res);
  384. __omap_dm_timer_load_start(&clksrc,
  385. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  386. OMAP_TIMER_NONPOSTED);
  387. sched_clock_register(dmtimer_read_sched_clock, 32, clksrc.rate);
  388. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  389. pr_err("Could not register clocksource %s\n",
  390. clocksource_gpt.name);
  391. else
  392. pr_info("OMAP clocksource: %s at %lu Hz\n",
  393. clocksource_gpt.name, clksrc.rate);
  394. }
  395. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  396. /*
  397. * The realtime counter also called master counter, is a free-running
  398. * counter, which is related to real time. It produces the count used
  399. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  400. * at a rate of 6.144 MHz. Because the device operates on different clocks
  401. * in different power modes, the master counter shifts operation between
  402. * clocks, adjusting the increment per clock in hardware accordingly to
  403. * maintain a constant count rate.
  404. */
  405. static void __init realtime_counter_init(void)
  406. {
  407. void __iomem *base;
  408. static struct clk *sys_clk;
  409. unsigned long rate;
  410. unsigned int reg;
  411. unsigned long long num, den;
  412. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  413. if (!base) {
  414. pr_err("%s: ioremap failed\n", __func__);
  415. return;
  416. }
  417. sys_clk = clk_get(NULL, "sys_clkin");
  418. if (IS_ERR(sys_clk)) {
  419. pr_err("%s: failed to get system clock handle\n", __func__);
  420. iounmap(base);
  421. return;
  422. }
  423. rate = clk_get_rate(sys_clk);
  424. if (soc_is_dra7xx()) {
  425. /*
  426. * Errata i856 says the 32.768KHz crystal does not start at
  427. * power on, so the CPU falls back to an emulated 32KHz clock
  428. * based on sysclk / 610 instead. This causes the master counter
  429. * frequency to not be 6.144MHz but at sysclk / 610 * 375 / 2
  430. * (OR sysclk * 75 / 244)
  431. *
  432. * This affects at least the DRA7/AM572x 1.0, 1.1 revisions.
  433. * Of course any board built without a populated 32.768KHz
  434. * crystal would also need this fix even if the CPU is fixed
  435. * later.
  436. *
  437. * Either case can be detected by using the two speedselect bits
  438. * If they are not 0, then the 32.768KHz clock driving the
  439. * coarse counter that corrects the fine counter every time it
  440. * ticks is actually rate/610 rather than 32.768KHz and we
  441. * should compensate to avoid the 570ppm (at 20MHz, much worse
  442. * at other rates) too fast system time.
  443. */
  444. reg = omap_ctrl_readl(DRA7_CTRL_CORE_BOOTSTRAP);
  445. if (reg & DRA7_SPEEDSELECT_MASK) {
  446. num = 75;
  447. den = 244;
  448. goto sysclk1_based;
  449. }
  450. }
  451. /* Numerator/denumerator values refer TRM Realtime Counter section */
  452. switch (rate) {
  453. case 12000000:
  454. num = 64;
  455. den = 125;
  456. break;
  457. case 13000000:
  458. num = 768;
  459. den = 1625;
  460. break;
  461. case 19200000:
  462. num = 8;
  463. den = 25;
  464. break;
  465. case 20000000:
  466. num = 192;
  467. den = 625;
  468. break;
  469. case 26000000:
  470. num = 384;
  471. den = 1625;
  472. break;
  473. case 27000000:
  474. num = 256;
  475. den = 1125;
  476. break;
  477. case 38400000:
  478. default:
  479. /* Program it for 38.4 MHz */
  480. num = 4;
  481. den = 25;
  482. break;
  483. }
  484. sysclk1_based:
  485. /* Program numerator and denumerator registers */
  486. reg = readl_relaxed(base + INCREMENTER_NUMERATOR_OFFSET) &
  487. NUMERATOR_DENUMERATOR_MASK;
  488. reg |= num;
  489. writel_relaxed(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  490. reg = readl_relaxed(base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET) &
  491. NUMERATOR_DENUMERATOR_MASK;
  492. reg |= den;
  493. writel_relaxed(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  494. arch_timer_freq = DIV_ROUND_UP_ULL(rate * num, den);
  495. set_cntfreq();
  496. iounmap(base);
  497. }
  498. #else
  499. static inline void __init realtime_counter_init(void)
  500. {}
  501. #endif
  502. #define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  503. clksrc_nr, clksrc_src, clksrc_prop) \
  504. void __init omap##name##_gptimer_timer_init(void) \
  505. { \
  506. omap_clk_init(); \
  507. omap_dmtimer_init(); \
  508. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  509. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \
  510. clksrc_prop); \
  511. }
  512. #define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  513. clksrc_nr, clksrc_src, clksrc_prop) \
  514. void __init omap##name##_sync32k_timer_init(void) \
  515. { \
  516. omap_clk_init(); \
  517. omap_dmtimer_init(); \
  518. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  519. /* Enable the use of clocksource="gp_timer" kernel parameter */ \
  520. if (use_gptimer_clksrc) \
  521. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \
  522. clksrc_prop); \
  523. else \
  524. omap2_sync32k_clocksource_init(); \
  525. }
  526. #ifdef CONFIG_ARCH_OMAP2
  527. OMAP_SYS_32K_TIMER_INIT(2, 1, "timer_32k_ck", "ti,timer-alwon",
  528. 2, "timer_sys_ck", NULL);
  529. #endif /* CONFIG_ARCH_OMAP2 */
  530. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM43XX)
  531. OMAP_SYS_32K_TIMER_INIT(3, 1, "timer_32k_ck", "ti,timer-alwon",
  532. 2, "timer_sys_ck", NULL);
  533. OMAP_SYS_32K_TIMER_INIT(3_secure, 12, "secure_32k_fck", "ti,timer-secure",
  534. 2, "timer_sys_ck", NULL);
  535. #endif /* CONFIG_ARCH_OMAP3 */
  536. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX) || \
  537. defined(CONFIG_SOC_AM43XX)
  538. OMAP_SYS_GP_TIMER_INIT(3, 2, "timer_sys_ck", NULL,
  539. 1, "timer_sys_ck", "ti,timer-alwon");
  540. #endif
  541. #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
  542. defined(CONFIG_SOC_DRA7XX)
  543. static OMAP_SYS_32K_TIMER_INIT(4, 1, "timer_32k_ck", "ti,timer-alwon",
  544. 2, "sys_clkin_ck", NULL);
  545. #endif
  546. #ifdef CONFIG_ARCH_OMAP4
  547. #ifdef CONFIG_HAVE_ARM_TWD
  548. void __init omap4_local_timer_init(void)
  549. {
  550. omap4_sync32k_timer_init();
  551. clocksource_of_init();
  552. }
  553. #else
  554. void __init omap4_local_timer_init(void)
  555. {
  556. omap4_sync32k_timer_init();
  557. }
  558. #endif /* CONFIG_HAVE_ARM_TWD */
  559. #endif /* CONFIG_ARCH_OMAP4 */
  560. #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
  561. void __init omap5_realtime_timer_init(void)
  562. {
  563. omap4_sync32k_timer_init();
  564. realtime_counter_init();
  565. clocksource_of_init();
  566. }
  567. #endif /* CONFIG_SOC_OMAP5 || CONFIG_SOC_DRA7XX */
  568. /**
  569. * omap_timer_init - build and register timer device with an
  570. * associated timer hwmod
  571. * @oh: timer hwmod pointer to be used to build timer device
  572. * @user: parameter that can be passed from calling hwmod API
  573. *
  574. * Called by omap_hwmod_for_each_by_class to register each of the timer
  575. * devices present in the system. The number of timer devices is known
  576. * by parsing through the hwmod database for a given class name. At the
  577. * end of function call memory is allocated for timer device and it is
  578. * registered to the framework ready to be proved by the driver.
  579. */
  580. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  581. {
  582. int id;
  583. int ret = 0;
  584. char *name = "omap_timer";
  585. struct dmtimer_platform_data *pdata;
  586. struct platform_device *pdev;
  587. struct omap_timer_capability_dev_attr *timer_dev_attr;
  588. pr_debug("%s: %s\n", __func__, oh->name);
  589. /* on secure device, do not register secure timer */
  590. timer_dev_attr = oh->dev_attr;
  591. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  592. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  593. return ret;
  594. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  595. if (!pdata) {
  596. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  597. return -ENOMEM;
  598. }
  599. /*
  600. * Extract the IDs from name field in hwmod database
  601. * and use the same for constructing ids' for the
  602. * timer devices. In a way, we are avoiding usage of
  603. * static variable witin the function to do the same.
  604. * CAUTION: We have to be careful and make sure the
  605. * name in hwmod database does not change in which case
  606. * we might either make corresponding change here or
  607. * switch back static variable mechanism.
  608. */
  609. sscanf(oh->name, "timer%2d", &id);
  610. if (timer_dev_attr)
  611. pdata->timer_capability = timer_dev_attr->timer_capability;
  612. pdata->timer_errata = omap_dm_timer_get_errata();
  613. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  614. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata));
  615. if (IS_ERR(pdev)) {
  616. pr_err("%s: Can't build omap_device for %s: %s.\n",
  617. __func__, name, oh->name);
  618. ret = -EINVAL;
  619. }
  620. kfree(pdata);
  621. return ret;
  622. }
  623. /**
  624. * omap2_dm_timer_init - top level regular device initialization
  625. *
  626. * Uses dedicated hwmod api to parse through hwmod database for
  627. * given class name and then build and register the timer device.
  628. */
  629. static int __init omap2_dm_timer_init(void)
  630. {
  631. int ret;
  632. /* If dtb is there, the devices will be created dynamically */
  633. if (of_have_populated_dt())
  634. return -ENODEV;
  635. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  636. if (unlikely(ret)) {
  637. pr_err("%s: device registration failed.\n", __func__);
  638. return -EINVAL;
  639. }
  640. return 0;
  641. }
  642. omap_arch_initcall(omap2_dm_timer_init);
  643. /**
  644. * omap2_override_clocksource - clocksource override with user configuration
  645. *
  646. * Allows user to override default clocksource, using kernel parameter
  647. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  648. *
  649. * Note that, here we are using same standard kernel parameter "clocksource=",
  650. * and not introducing any OMAP specific interface.
  651. */
  652. static int __init omap2_override_clocksource(char *str)
  653. {
  654. if (!str)
  655. return 0;
  656. /*
  657. * For OMAP architecture, we only have two options
  658. * - sync_32k (default)
  659. * - gp_timer (sys_clk based)
  660. */
  661. if (!strcmp(str, "gp_timer"))
  662. use_gptimer_clksrc = true;
  663. return 0;
  664. }
  665. early_param("clocksource", omap2_override_clocksource);