omap_hwmod_81xx_data.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319
  1. /*
  2. * DM81xx hwmod data.
  3. *
  4. * Copyright (C) 2010 Texas Instruments, Inc. - http://www.ti.com/
  5. * Copyright (C) 2013 SKTB SKiT, http://www.skitlab.ru/
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation version 2.
  10. *
  11. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12. * kind, whether express or implied; without even the implied warranty
  13. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. */
  17. #include <linux/platform_data/gpio-omap.h>
  18. #include <linux/platform_data/hsmmc-omap.h>
  19. #include <linux/platform_data/spi-omap2-mcspi.h>
  20. #include <plat/dmtimer.h>
  21. #include "omap_hwmod_common_data.h"
  22. #include "cm81xx.h"
  23. #include "ti81xx.h"
  24. #include "wd_timer.h"
  25. /*
  26. * DM816X hardware modules integration data
  27. *
  28. * Note: This is incomplete and at present, not generated from h/w database.
  29. */
  30. /*
  31. * Common alwon .clkctrl_offs from dm814x TRM "Table 2-278. CM_ALWON REGISTERS"
  32. * also dm816x TRM 18.7.17 CM_ALWON device register values minus 0x1400.
  33. */
  34. #define DM81XX_CM_ALWON_MCASP0_CLKCTRL 0x140
  35. #define DM81XX_CM_ALWON_MCASP1_CLKCTRL 0x144
  36. #define DM81XX_CM_ALWON_MCASP2_CLKCTRL 0x148
  37. #define DM81XX_CM_ALWON_MCBSP_CLKCTRL 0x14c
  38. #define DM81XX_CM_ALWON_UART_0_CLKCTRL 0x150
  39. #define DM81XX_CM_ALWON_UART_1_CLKCTRL 0x154
  40. #define DM81XX_CM_ALWON_UART_2_CLKCTRL 0x158
  41. #define DM81XX_CM_ALWON_GPIO_0_CLKCTRL 0x15c
  42. #define DM81XX_CM_ALWON_GPIO_1_CLKCTRL 0x160
  43. #define DM81XX_CM_ALWON_I2C_0_CLKCTRL 0x164
  44. #define DM81XX_CM_ALWON_I2C_1_CLKCTRL 0x168
  45. #define DM81XX_CM_ALWON_WDTIMER_CLKCTRL 0x18c
  46. #define DM81XX_CM_ALWON_SPI_CLKCTRL 0x190
  47. #define DM81XX_CM_ALWON_MAILBOX_CLKCTRL 0x194
  48. #define DM81XX_CM_ALWON_SPINBOX_CLKCTRL 0x198
  49. #define DM81XX_CM_ALWON_MMUDATA_CLKCTRL 0x19c
  50. #define DM81XX_CM_ALWON_MMUCFG_CLKCTRL 0x1a8
  51. #define DM81XX_CM_ALWON_CONTROL_CLKCTRL 0x1c4
  52. #define DM81XX_CM_ALWON_GPMC_CLKCTRL 0x1d0
  53. #define DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL 0x1d4
  54. #define DM81XX_CM_ALWON_L3_CLKCTRL 0x1e4
  55. #define DM81XX_CM_ALWON_L4HS_CLKCTRL 0x1e8
  56. #define DM81XX_CM_ALWON_L4LS_CLKCTRL 0x1ec
  57. #define DM81XX_CM_ALWON_RTC_CLKCTRL 0x1f0
  58. #define DM81XX_CM_ALWON_TPCC_CLKCTRL 0x1f4
  59. #define DM81XX_CM_ALWON_TPTC0_CLKCTRL 0x1f8
  60. #define DM81XX_CM_ALWON_TPTC1_CLKCTRL 0x1fc
  61. #define DM81XX_CM_ALWON_TPTC2_CLKCTRL 0x200
  62. #define DM81XX_CM_ALWON_TPTC3_CLKCTRL 0x204
  63. /* Registers specific to dm814x */
  64. #define DM814X_CM_ALWON_MCASP_3_4_5_CLKCTRL 0x16c
  65. #define DM814X_CM_ALWON_ATL_CLKCTRL 0x170
  66. #define DM814X_CM_ALWON_MLB_CLKCTRL 0x174
  67. #define DM814X_CM_ALWON_PATA_CLKCTRL 0x178
  68. #define DM814X_CM_ALWON_UART_3_CLKCTRL 0x180
  69. #define DM814X_CM_ALWON_UART_4_CLKCTRL 0x184
  70. #define DM814X_CM_ALWON_UART_5_CLKCTRL 0x188
  71. #define DM814X_CM_ALWON_OCM_0_CLKCTRL 0x1b4
  72. #define DM814X_CM_ALWON_VCP_CLKCTRL 0x1b8
  73. #define DM814X_CM_ALWON_MPU_CLKCTRL 0x1dc
  74. #define DM814X_CM_ALWON_DEBUGSS_CLKCTRL 0x1e0
  75. #define DM814X_CM_ALWON_DCAN_0_1_CLKCTRL 0x218
  76. #define DM814X_CM_ALWON_MMCHS_0_CLKCTRL 0x21c
  77. #define DM814X_CM_ALWON_MMCHS_1_CLKCTRL 0x220
  78. #define DM814X_CM_ALWON_MMCHS_2_CLKCTRL 0x224
  79. #define DM814X_CM_ALWON_CUST_EFUSE_CLKCTRL 0x228
  80. /* Registers specific to dm816x */
  81. #define DM816X_DM_ALWON_BASE 0x1400
  82. #define DM816X_CM_ALWON_TIMER_1_CLKCTRL (0x1570 - DM816X_DM_ALWON_BASE)
  83. #define DM816X_CM_ALWON_TIMER_2_CLKCTRL (0x1574 - DM816X_DM_ALWON_BASE)
  84. #define DM816X_CM_ALWON_TIMER_3_CLKCTRL (0x1578 - DM816X_DM_ALWON_BASE)
  85. #define DM816X_CM_ALWON_TIMER_4_CLKCTRL (0x157c - DM816X_DM_ALWON_BASE)
  86. #define DM816X_CM_ALWON_TIMER_5_CLKCTRL (0x1580 - DM816X_DM_ALWON_BASE)
  87. #define DM816X_CM_ALWON_TIMER_6_CLKCTRL (0x1584 - DM816X_DM_ALWON_BASE)
  88. #define DM816X_CM_ALWON_TIMER_7_CLKCTRL (0x1588 - DM816X_DM_ALWON_BASE)
  89. #define DM816X_CM_ALWON_SDIO_CLKCTRL (0x15b0 - DM816X_DM_ALWON_BASE)
  90. #define DM816X_CM_ALWON_OCMC_0_CLKCTRL (0x15b4 - DM816X_DM_ALWON_BASE)
  91. #define DM816X_CM_ALWON_OCMC_1_CLKCTRL (0x15b8 - DM816X_DM_ALWON_BASE)
  92. #define DM816X_CM_ALWON_ETHERNET_1_CLKCTRL (0x15d8 - DM816X_DM_ALWON_BASE)
  93. #define DM816X_CM_ALWON_MPU_CLKCTRL (0x15dc - DM816X_DM_ALWON_BASE)
  94. #define DM816X_CM_ALWON_SR_0_CLKCTRL (0x1608 - DM816X_DM_ALWON_BASE)
  95. #define DM816X_CM_ALWON_SR_1_CLKCTRL (0x160c - DM816X_DM_ALWON_BASE)
  96. /*
  97. * The default .clkctrl_offs field is offset from CM_DEFAULT, that's
  98. * TRM 18.7.6 CM_DEFAULT device register values minus 0x500
  99. */
  100. #define DM816X_CM_DEFAULT_OFFSET 0x500
  101. #define DM816X_CM_DEFAULT_USB_CLKCTRL (0x558 - DM816X_CM_DEFAULT_OFFSET)
  102. /* L3 Interconnect entries clocked at 125, 250 and 500MHz */
  103. static struct omap_hwmod dm81xx_alwon_l3_slow_hwmod = {
  104. .name = "alwon_l3_slow",
  105. .clkdm_name = "alwon_l3s_clkdm",
  106. .class = &l3_hwmod_class,
  107. .flags = HWMOD_NO_IDLEST,
  108. };
  109. static struct omap_hwmod dm81xx_default_l3_slow_hwmod = {
  110. .name = "default_l3_slow",
  111. .clkdm_name = "default_l3_slow_clkdm",
  112. .class = &l3_hwmod_class,
  113. .flags = HWMOD_NO_IDLEST,
  114. };
  115. static struct omap_hwmod dm81xx_alwon_l3_med_hwmod = {
  116. .name = "l3_med",
  117. .clkdm_name = "alwon_l3_med_clkdm",
  118. .class = &l3_hwmod_class,
  119. .flags = HWMOD_NO_IDLEST,
  120. };
  121. static struct omap_hwmod dm81xx_alwon_l3_fast_hwmod = {
  122. .name = "l3_fast",
  123. .clkdm_name = "alwon_l3_fast_clkdm",
  124. .class = &l3_hwmod_class,
  125. .flags = HWMOD_NO_IDLEST,
  126. };
  127. /*
  128. * L4 standard peripherals, see TRM table 1-12 for devices using this.
  129. * See TRM table 1-73 for devices using the 125MHz SYSCLK6 clock.
  130. */
  131. static struct omap_hwmod dm81xx_l4_ls_hwmod = {
  132. .name = "l4_ls",
  133. .clkdm_name = "alwon_l3s_clkdm",
  134. .class = &l4_hwmod_class,
  135. };
  136. /*
  137. * L4 high-speed peripherals. For devices using this, please see the TRM
  138. * table 1-13. On dm816x, only EMAC, MDIO and SATA use this. See also TRM
  139. * table 1-73 for devices using 250MHz SYSCLK5 clock.
  140. */
  141. static struct omap_hwmod dm81xx_l4_hs_hwmod = {
  142. .name = "l4_hs",
  143. .clkdm_name = "alwon_l3_med_clkdm",
  144. .class = &l4_hwmod_class,
  145. };
  146. /* L3 slow -> L4 ls peripheral interface running at 125MHz */
  147. static struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__l4_ls = {
  148. .master = &dm81xx_alwon_l3_slow_hwmod,
  149. .slave = &dm81xx_l4_ls_hwmod,
  150. .user = OCP_USER_MPU,
  151. };
  152. /* L3 med -> L4 fast peripheral interface running at 250MHz */
  153. static struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__l4_hs = {
  154. .master = &dm81xx_alwon_l3_med_hwmod,
  155. .slave = &dm81xx_l4_hs_hwmod,
  156. .user = OCP_USER_MPU,
  157. };
  158. /* MPU */
  159. static struct omap_hwmod dm814x_mpu_hwmod = {
  160. .name = "mpu",
  161. .clkdm_name = "alwon_l3s_clkdm",
  162. .class = &mpu_hwmod_class,
  163. .flags = HWMOD_INIT_NO_IDLE,
  164. .main_clk = "mpu_ck",
  165. .prcm = {
  166. .omap4 = {
  167. .clkctrl_offs = DM814X_CM_ALWON_MPU_CLKCTRL,
  168. .modulemode = MODULEMODE_SWCTRL,
  169. },
  170. },
  171. };
  172. static struct omap_hwmod_ocp_if dm814x_mpu__alwon_l3_slow = {
  173. .master = &dm814x_mpu_hwmod,
  174. .slave = &dm81xx_alwon_l3_slow_hwmod,
  175. .user = OCP_USER_MPU,
  176. };
  177. /* L3 med peripheral interface running at 200MHz */
  178. static struct omap_hwmod_ocp_if dm814x_mpu__alwon_l3_med = {
  179. .master = &dm814x_mpu_hwmod,
  180. .slave = &dm81xx_alwon_l3_med_hwmod,
  181. .user = OCP_USER_MPU,
  182. };
  183. static struct omap_hwmod dm816x_mpu_hwmod = {
  184. .name = "mpu",
  185. .clkdm_name = "alwon_mpu_clkdm",
  186. .class = &mpu_hwmod_class,
  187. .flags = HWMOD_INIT_NO_IDLE,
  188. .main_clk = "mpu_ck",
  189. .prcm = {
  190. .omap4 = {
  191. .clkctrl_offs = DM816X_CM_ALWON_MPU_CLKCTRL,
  192. .modulemode = MODULEMODE_SWCTRL,
  193. },
  194. },
  195. };
  196. static struct omap_hwmod_ocp_if dm816x_mpu__alwon_l3_slow = {
  197. .master = &dm816x_mpu_hwmod,
  198. .slave = &dm81xx_alwon_l3_slow_hwmod,
  199. .user = OCP_USER_MPU,
  200. };
  201. /* L3 med peripheral interface running at 250MHz */
  202. static struct omap_hwmod_ocp_if dm816x_mpu__alwon_l3_med = {
  203. .master = &dm816x_mpu_hwmod,
  204. .slave = &dm81xx_alwon_l3_med_hwmod,
  205. .user = OCP_USER_MPU,
  206. };
  207. /* UART common */
  208. static struct omap_hwmod_class_sysconfig uart_sysc = {
  209. .rev_offs = 0x50,
  210. .sysc_offs = 0x54,
  211. .syss_offs = 0x58,
  212. .sysc_flags = SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  213. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  214. SYSS_HAS_RESET_STATUS,
  215. .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  216. MSTANDBY_SMART_WKUP,
  217. .sysc_fields = &omap_hwmod_sysc_type1,
  218. };
  219. static struct omap_hwmod_class uart_class = {
  220. .name = "uart",
  221. .sysc = &uart_sysc,
  222. };
  223. static struct omap_hwmod dm81xx_uart1_hwmod = {
  224. .name = "uart1",
  225. .clkdm_name = "alwon_l3s_clkdm",
  226. .main_clk = "sysclk10_ck",
  227. .prcm = {
  228. .omap4 = {
  229. .clkctrl_offs = DM81XX_CM_ALWON_UART_0_CLKCTRL,
  230. .modulemode = MODULEMODE_SWCTRL,
  231. },
  232. },
  233. .class = &uart_class,
  234. .flags = DEBUG_TI81XXUART1_FLAGS,
  235. };
  236. static struct omap_hwmod_ocp_if dm81xx_l4_ls__uart1 = {
  237. .master = &dm81xx_l4_ls_hwmod,
  238. .slave = &dm81xx_uart1_hwmod,
  239. .clk = "sysclk6_ck",
  240. .user = OCP_USER_MPU,
  241. };
  242. static struct omap_hwmod dm81xx_uart2_hwmod = {
  243. .name = "uart2",
  244. .clkdm_name = "alwon_l3s_clkdm",
  245. .main_clk = "sysclk10_ck",
  246. .prcm = {
  247. .omap4 = {
  248. .clkctrl_offs = DM81XX_CM_ALWON_UART_1_CLKCTRL,
  249. .modulemode = MODULEMODE_SWCTRL,
  250. },
  251. },
  252. .class = &uart_class,
  253. .flags = DEBUG_TI81XXUART2_FLAGS,
  254. };
  255. static struct omap_hwmod_ocp_if dm81xx_l4_ls__uart2 = {
  256. .master = &dm81xx_l4_ls_hwmod,
  257. .slave = &dm81xx_uart2_hwmod,
  258. .clk = "sysclk6_ck",
  259. .user = OCP_USER_MPU,
  260. };
  261. static struct omap_hwmod dm81xx_uart3_hwmod = {
  262. .name = "uart3",
  263. .clkdm_name = "alwon_l3s_clkdm",
  264. .main_clk = "sysclk10_ck",
  265. .prcm = {
  266. .omap4 = {
  267. .clkctrl_offs = DM81XX_CM_ALWON_UART_2_CLKCTRL,
  268. .modulemode = MODULEMODE_SWCTRL,
  269. },
  270. },
  271. .class = &uart_class,
  272. .flags = DEBUG_TI81XXUART3_FLAGS,
  273. };
  274. static struct omap_hwmod_ocp_if dm81xx_l4_ls__uart3 = {
  275. .master = &dm81xx_l4_ls_hwmod,
  276. .slave = &dm81xx_uart3_hwmod,
  277. .clk = "sysclk6_ck",
  278. .user = OCP_USER_MPU,
  279. };
  280. static struct omap_hwmod_class_sysconfig wd_timer_sysc = {
  281. .rev_offs = 0x0,
  282. .sysc_offs = 0x10,
  283. .syss_offs = 0x14,
  284. .sysc_flags = SYSC_HAS_EMUFREE | SYSC_HAS_SOFTRESET |
  285. SYSS_HAS_RESET_STATUS,
  286. .sysc_fields = &omap_hwmod_sysc_type1,
  287. };
  288. static struct omap_hwmod_class wd_timer_class = {
  289. .name = "wd_timer",
  290. .sysc = &wd_timer_sysc,
  291. .pre_shutdown = &omap2_wd_timer_disable,
  292. .reset = &omap2_wd_timer_reset,
  293. };
  294. static struct omap_hwmod dm81xx_wd_timer_hwmod = {
  295. .name = "wd_timer",
  296. .clkdm_name = "alwon_l3s_clkdm",
  297. .main_clk = "sysclk18_ck",
  298. .flags = HWMOD_NO_IDLEST,
  299. .prcm = {
  300. .omap4 = {
  301. .clkctrl_offs = DM81XX_CM_ALWON_WDTIMER_CLKCTRL,
  302. .modulemode = MODULEMODE_SWCTRL,
  303. },
  304. },
  305. .class = &wd_timer_class,
  306. };
  307. static struct omap_hwmod_ocp_if dm81xx_l4_ls__wd_timer1 = {
  308. .master = &dm81xx_l4_ls_hwmod,
  309. .slave = &dm81xx_wd_timer_hwmod,
  310. .clk = "sysclk6_ck",
  311. .user = OCP_USER_MPU,
  312. };
  313. /* I2C common */
  314. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  315. .rev_offs = 0x0,
  316. .sysc_offs = 0x10,
  317. .syss_offs = 0x90,
  318. .sysc_flags = SYSC_HAS_SIDLEMODE |
  319. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  320. SYSC_HAS_AUTOIDLE,
  321. .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
  322. .sysc_fields = &omap_hwmod_sysc_type1,
  323. };
  324. static struct omap_hwmod_class i2c_class = {
  325. .name = "i2c",
  326. .sysc = &i2c_sysc,
  327. };
  328. static struct omap_hwmod dm81xx_i2c1_hwmod = {
  329. .name = "i2c1",
  330. .clkdm_name = "alwon_l3s_clkdm",
  331. .main_clk = "sysclk10_ck",
  332. .prcm = {
  333. .omap4 = {
  334. .clkctrl_offs = DM81XX_CM_ALWON_I2C_0_CLKCTRL,
  335. .modulemode = MODULEMODE_SWCTRL,
  336. },
  337. },
  338. .class = &i2c_class,
  339. };
  340. static struct omap_hwmod_ocp_if dm81xx_l4_ls__i2c1 = {
  341. .master = &dm81xx_l4_ls_hwmod,
  342. .slave = &dm81xx_i2c1_hwmod,
  343. .clk = "sysclk6_ck",
  344. .user = OCP_USER_MPU,
  345. };
  346. static struct omap_hwmod dm81xx_i2c2_hwmod = {
  347. .name = "i2c2",
  348. .clkdm_name = "alwon_l3s_clkdm",
  349. .main_clk = "sysclk10_ck",
  350. .prcm = {
  351. .omap4 = {
  352. .clkctrl_offs = DM81XX_CM_ALWON_I2C_1_CLKCTRL,
  353. .modulemode = MODULEMODE_SWCTRL,
  354. },
  355. },
  356. .class = &i2c_class,
  357. };
  358. static struct omap_hwmod_class_sysconfig dm81xx_elm_sysc = {
  359. .rev_offs = 0x0000,
  360. .sysc_offs = 0x0010,
  361. .syss_offs = 0x0014,
  362. .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  363. SYSC_HAS_SOFTRESET |
  364. SYSS_HAS_RESET_STATUS,
  365. .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
  366. .sysc_fields = &omap_hwmod_sysc_type1,
  367. };
  368. static struct omap_hwmod_ocp_if dm81xx_l4_ls__i2c2 = {
  369. .master = &dm81xx_l4_ls_hwmod,
  370. .slave = &dm81xx_i2c2_hwmod,
  371. .clk = "sysclk6_ck",
  372. .user = OCP_USER_MPU,
  373. };
  374. static struct omap_hwmod_class dm81xx_elm_hwmod_class = {
  375. .name = "elm",
  376. .sysc = &dm81xx_elm_sysc,
  377. };
  378. static struct omap_hwmod dm81xx_elm_hwmod = {
  379. .name = "elm",
  380. .clkdm_name = "alwon_l3s_clkdm",
  381. .class = &dm81xx_elm_hwmod_class,
  382. .main_clk = "sysclk6_ck",
  383. };
  384. static struct omap_hwmod_ocp_if dm81xx_l4_ls__elm = {
  385. .master = &dm81xx_l4_ls_hwmod,
  386. .slave = &dm81xx_elm_hwmod,
  387. .user = OCP_USER_MPU,
  388. };
  389. static struct omap_hwmod_class_sysconfig dm81xx_gpio_sysc = {
  390. .rev_offs = 0x0000,
  391. .sysc_offs = 0x0010,
  392. .syss_offs = 0x0114,
  393. .sysc_flags = SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  394. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  395. SYSS_HAS_RESET_STATUS,
  396. .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  397. SIDLE_SMART_WKUP,
  398. .sysc_fields = &omap_hwmod_sysc_type1,
  399. };
  400. static struct omap_hwmod_class dm81xx_gpio_hwmod_class = {
  401. .name = "gpio",
  402. .sysc = &dm81xx_gpio_sysc,
  403. .rev = 2,
  404. };
  405. static struct omap_gpio_dev_attr gpio_dev_attr = {
  406. .bank_width = 32,
  407. .dbck_flag = true,
  408. };
  409. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  410. { .role = "dbclk", .clk = "sysclk18_ck" },
  411. };
  412. static struct omap_hwmod dm81xx_gpio1_hwmod = {
  413. .name = "gpio1",
  414. .clkdm_name = "alwon_l3s_clkdm",
  415. .class = &dm81xx_gpio_hwmod_class,
  416. .main_clk = "sysclk6_ck",
  417. .prcm = {
  418. .omap4 = {
  419. .clkctrl_offs = DM81XX_CM_ALWON_GPIO_0_CLKCTRL,
  420. .modulemode = MODULEMODE_SWCTRL,
  421. },
  422. },
  423. .opt_clks = gpio1_opt_clks,
  424. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  425. .dev_attr = &gpio_dev_attr,
  426. };
  427. static struct omap_hwmod_ocp_if dm81xx_l4_ls__gpio1 = {
  428. .master = &dm81xx_l4_ls_hwmod,
  429. .slave = &dm81xx_gpio1_hwmod,
  430. .user = OCP_USER_MPU,
  431. };
  432. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  433. { .role = "dbclk", .clk = "sysclk18_ck" },
  434. };
  435. static struct omap_hwmod dm81xx_gpio2_hwmod = {
  436. .name = "gpio2",
  437. .clkdm_name = "alwon_l3s_clkdm",
  438. .class = &dm81xx_gpio_hwmod_class,
  439. .main_clk = "sysclk6_ck",
  440. .prcm = {
  441. .omap4 = {
  442. .clkctrl_offs = DM81XX_CM_ALWON_GPIO_1_CLKCTRL,
  443. .modulemode = MODULEMODE_SWCTRL,
  444. },
  445. },
  446. .opt_clks = gpio2_opt_clks,
  447. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  448. .dev_attr = &gpio_dev_attr,
  449. };
  450. static struct omap_hwmod_ocp_if dm81xx_l4_ls__gpio2 = {
  451. .master = &dm81xx_l4_ls_hwmod,
  452. .slave = &dm81xx_gpio2_hwmod,
  453. .user = OCP_USER_MPU,
  454. };
  455. static struct omap_hwmod_class_sysconfig dm81xx_gpmc_sysc = {
  456. .rev_offs = 0x0,
  457. .sysc_offs = 0x10,
  458. .syss_offs = 0x14,
  459. .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  460. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS,
  461. .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
  462. .sysc_fields = &omap_hwmod_sysc_type1,
  463. };
  464. static struct omap_hwmod_class dm81xx_gpmc_hwmod_class = {
  465. .name = "gpmc",
  466. .sysc = &dm81xx_gpmc_sysc,
  467. };
  468. static struct omap_hwmod dm81xx_gpmc_hwmod = {
  469. .name = "gpmc",
  470. .clkdm_name = "alwon_l3s_clkdm",
  471. .class = &dm81xx_gpmc_hwmod_class,
  472. .main_clk = "sysclk6_ck",
  473. /* Skip reset for CONFIG_OMAP_GPMC_DEBUG for bootloader timings */
  474. .flags = DEBUG_OMAP_GPMC_HWMOD_FLAGS,
  475. .prcm = {
  476. .omap4 = {
  477. .clkctrl_offs = DM81XX_CM_ALWON_GPMC_CLKCTRL,
  478. .modulemode = MODULEMODE_SWCTRL,
  479. },
  480. },
  481. };
  482. static struct omap_hwmod_ocp_if dm81xx_alwon_l3_slow__gpmc = {
  483. .master = &dm81xx_alwon_l3_slow_hwmod,
  484. .slave = &dm81xx_gpmc_hwmod,
  485. .user = OCP_USER_MPU,
  486. };
  487. static struct omap_hwmod_class_sysconfig dm81xx_usbhsotg_sysc = {
  488. .rev_offs = 0x0,
  489. .sysc_offs = 0x10,
  490. .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
  491. SYSC_HAS_SOFTRESET,
  492. .idlemodes = SIDLE_SMART | MSTANDBY_FORCE | MSTANDBY_SMART,
  493. .sysc_fields = &omap_hwmod_sysc_type2,
  494. };
  495. static struct omap_hwmod_class dm81xx_usbotg_class = {
  496. .name = "usbotg",
  497. .sysc = &dm81xx_usbhsotg_sysc,
  498. };
  499. static struct omap_hwmod dm81xx_usbss_hwmod = {
  500. .name = "usb_otg_hs",
  501. .clkdm_name = "default_l3_slow_clkdm",
  502. .main_clk = "sysclk6_ck",
  503. .prcm = {
  504. .omap4 = {
  505. .clkctrl_offs = DM816X_CM_DEFAULT_USB_CLKCTRL,
  506. .modulemode = MODULEMODE_SWCTRL,
  507. },
  508. },
  509. .class = &dm81xx_usbotg_class,
  510. };
  511. static struct omap_hwmod_ocp_if dm81xx_default_l3_slow__usbss = {
  512. .master = &dm81xx_default_l3_slow_hwmod,
  513. .slave = &dm81xx_usbss_hwmod,
  514. .clk = "sysclk6_ck",
  515. .user = OCP_USER_MPU,
  516. };
  517. static struct omap_hwmod_class_sysconfig dm816x_timer_sysc = {
  518. .rev_offs = 0x0000,
  519. .sysc_offs = 0x0010,
  520. .syss_offs = 0x0014,
  521. .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET,
  522. .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  523. SIDLE_SMART_WKUP,
  524. .sysc_fields = &omap_hwmod_sysc_type2,
  525. };
  526. static struct omap_hwmod_class dm816x_timer_hwmod_class = {
  527. .name = "timer",
  528. .sysc = &dm816x_timer_sysc,
  529. };
  530. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  531. .timer_capability = OMAP_TIMER_ALWON,
  532. };
  533. static struct omap_hwmod dm814x_timer1_hwmod = {
  534. .name = "timer1",
  535. .clkdm_name = "alwon_l3s_clkdm",
  536. .main_clk = "timer_sys_ck",
  537. .dev_attr = &capability_alwon_dev_attr,
  538. .class = &dm816x_timer_hwmod_class,
  539. .flags = HWMOD_NO_IDLEST,
  540. };
  541. static struct omap_hwmod_ocp_if dm814x_l4_ls__timer1 = {
  542. .master = &dm81xx_l4_ls_hwmod,
  543. .slave = &dm814x_timer1_hwmod,
  544. .clk = "timer_sys_ck",
  545. .user = OCP_USER_MPU,
  546. };
  547. static struct omap_hwmod dm816x_timer1_hwmod = {
  548. .name = "timer1",
  549. .clkdm_name = "alwon_l3s_clkdm",
  550. .main_clk = "timer1_fck",
  551. .prcm = {
  552. .omap4 = {
  553. .clkctrl_offs = DM816X_CM_ALWON_TIMER_1_CLKCTRL,
  554. .modulemode = MODULEMODE_SWCTRL,
  555. },
  556. },
  557. .dev_attr = &capability_alwon_dev_attr,
  558. .class = &dm816x_timer_hwmod_class,
  559. };
  560. static struct omap_hwmod_ocp_if dm816x_l4_ls__timer1 = {
  561. .master = &dm81xx_l4_ls_hwmod,
  562. .slave = &dm816x_timer1_hwmod,
  563. .clk = "sysclk6_ck",
  564. .user = OCP_USER_MPU,
  565. };
  566. static struct omap_hwmod dm814x_timer2_hwmod = {
  567. .name = "timer2",
  568. .clkdm_name = "alwon_l3s_clkdm",
  569. .main_clk = "timer_sys_ck",
  570. .dev_attr = &capability_alwon_dev_attr,
  571. .class = &dm816x_timer_hwmod_class,
  572. .flags = HWMOD_NO_IDLEST,
  573. };
  574. static struct omap_hwmod_ocp_if dm814x_l4_ls__timer2 = {
  575. .master = &dm81xx_l4_ls_hwmod,
  576. .slave = &dm814x_timer2_hwmod,
  577. .clk = "timer_sys_ck",
  578. .user = OCP_USER_MPU,
  579. };
  580. static struct omap_hwmod dm816x_timer2_hwmod = {
  581. .name = "timer2",
  582. .clkdm_name = "alwon_l3s_clkdm",
  583. .main_clk = "timer2_fck",
  584. .prcm = {
  585. .omap4 = {
  586. .clkctrl_offs = DM816X_CM_ALWON_TIMER_2_CLKCTRL,
  587. .modulemode = MODULEMODE_SWCTRL,
  588. },
  589. },
  590. .dev_attr = &capability_alwon_dev_attr,
  591. .class = &dm816x_timer_hwmod_class,
  592. };
  593. static struct omap_hwmod_ocp_if dm816x_l4_ls__timer2 = {
  594. .master = &dm81xx_l4_ls_hwmod,
  595. .slave = &dm816x_timer2_hwmod,
  596. .clk = "sysclk6_ck",
  597. .user = OCP_USER_MPU,
  598. };
  599. static struct omap_hwmod dm816x_timer3_hwmod = {
  600. .name = "timer3",
  601. .clkdm_name = "alwon_l3s_clkdm",
  602. .main_clk = "timer3_fck",
  603. .prcm = {
  604. .omap4 = {
  605. .clkctrl_offs = DM816X_CM_ALWON_TIMER_3_CLKCTRL,
  606. .modulemode = MODULEMODE_SWCTRL,
  607. },
  608. },
  609. .dev_attr = &capability_alwon_dev_attr,
  610. .class = &dm816x_timer_hwmod_class,
  611. };
  612. static struct omap_hwmod_ocp_if dm816x_l4_ls__timer3 = {
  613. .master = &dm81xx_l4_ls_hwmod,
  614. .slave = &dm816x_timer3_hwmod,
  615. .clk = "sysclk6_ck",
  616. .user = OCP_USER_MPU,
  617. };
  618. static struct omap_hwmod dm816x_timer4_hwmod = {
  619. .name = "timer4",
  620. .clkdm_name = "alwon_l3s_clkdm",
  621. .main_clk = "timer4_fck",
  622. .prcm = {
  623. .omap4 = {
  624. .clkctrl_offs = DM816X_CM_ALWON_TIMER_4_CLKCTRL,
  625. .modulemode = MODULEMODE_SWCTRL,
  626. },
  627. },
  628. .dev_attr = &capability_alwon_dev_attr,
  629. .class = &dm816x_timer_hwmod_class,
  630. };
  631. static struct omap_hwmod_ocp_if dm816x_l4_ls__timer4 = {
  632. .master = &dm81xx_l4_ls_hwmod,
  633. .slave = &dm816x_timer4_hwmod,
  634. .clk = "sysclk6_ck",
  635. .user = OCP_USER_MPU,
  636. };
  637. static struct omap_hwmod dm816x_timer5_hwmod = {
  638. .name = "timer5",
  639. .clkdm_name = "alwon_l3s_clkdm",
  640. .main_clk = "timer5_fck",
  641. .prcm = {
  642. .omap4 = {
  643. .clkctrl_offs = DM816X_CM_ALWON_TIMER_5_CLKCTRL,
  644. .modulemode = MODULEMODE_SWCTRL,
  645. },
  646. },
  647. .dev_attr = &capability_alwon_dev_attr,
  648. .class = &dm816x_timer_hwmod_class,
  649. };
  650. static struct omap_hwmod_ocp_if dm816x_l4_ls__timer5 = {
  651. .master = &dm81xx_l4_ls_hwmod,
  652. .slave = &dm816x_timer5_hwmod,
  653. .clk = "sysclk6_ck",
  654. .user = OCP_USER_MPU,
  655. };
  656. static struct omap_hwmod dm816x_timer6_hwmod = {
  657. .name = "timer6",
  658. .clkdm_name = "alwon_l3s_clkdm",
  659. .main_clk = "timer6_fck",
  660. .prcm = {
  661. .omap4 = {
  662. .clkctrl_offs = DM816X_CM_ALWON_TIMER_6_CLKCTRL,
  663. .modulemode = MODULEMODE_SWCTRL,
  664. },
  665. },
  666. .dev_attr = &capability_alwon_dev_attr,
  667. .class = &dm816x_timer_hwmod_class,
  668. };
  669. static struct omap_hwmod_ocp_if dm816x_l4_ls__timer6 = {
  670. .master = &dm81xx_l4_ls_hwmod,
  671. .slave = &dm816x_timer6_hwmod,
  672. .clk = "sysclk6_ck",
  673. .user = OCP_USER_MPU,
  674. };
  675. static struct omap_hwmod dm816x_timer7_hwmod = {
  676. .name = "timer7",
  677. .clkdm_name = "alwon_l3s_clkdm",
  678. .main_clk = "timer7_fck",
  679. .prcm = {
  680. .omap4 = {
  681. .clkctrl_offs = DM816X_CM_ALWON_TIMER_7_CLKCTRL,
  682. .modulemode = MODULEMODE_SWCTRL,
  683. },
  684. },
  685. .dev_attr = &capability_alwon_dev_attr,
  686. .class = &dm816x_timer_hwmod_class,
  687. };
  688. static struct omap_hwmod_ocp_if dm816x_l4_ls__timer7 = {
  689. .master = &dm81xx_l4_ls_hwmod,
  690. .slave = &dm816x_timer7_hwmod,
  691. .clk = "sysclk6_ck",
  692. .user = OCP_USER_MPU,
  693. };
  694. /* CPSW on dm814x */
  695. static struct omap_hwmod_class_sysconfig dm814x_cpgmac_sysc = {
  696. .rev_offs = 0x0,
  697. .sysc_offs = 0x8,
  698. .syss_offs = 0x4,
  699. .sysc_flags = SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
  700. SYSS_HAS_RESET_STATUS,
  701. .idlemodes = SIDLE_FORCE | SIDLE_NO | MSTANDBY_FORCE |
  702. MSTANDBY_NO,
  703. .sysc_fields = &omap_hwmod_sysc_type3,
  704. };
  705. static struct omap_hwmod_class dm814x_cpgmac0_hwmod_class = {
  706. .name = "cpgmac0",
  707. .sysc = &dm814x_cpgmac_sysc,
  708. };
  709. static struct omap_hwmod dm814x_cpgmac0_hwmod = {
  710. .name = "cpgmac0",
  711. .class = &dm814x_cpgmac0_hwmod_class,
  712. .clkdm_name = "alwon_ethernet_clkdm",
  713. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  714. .main_clk = "cpsw_125mhz_gclk",
  715. .prcm = {
  716. .omap4 = {
  717. .clkctrl_offs = DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL,
  718. .modulemode = MODULEMODE_SWCTRL,
  719. },
  720. },
  721. };
  722. static struct omap_hwmod_class dm814x_mdio_hwmod_class = {
  723. .name = "davinci_mdio",
  724. };
  725. static struct omap_hwmod dm814x_mdio_hwmod = {
  726. .name = "davinci_mdio",
  727. .class = &dm814x_mdio_hwmod_class,
  728. .clkdm_name = "alwon_ethernet_clkdm",
  729. .main_clk = "cpsw_125mhz_gclk",
  730. };
  731. static struct omap_hwmod_ocp_if dm814x_l4_hs__cpgmac0 = {
  732. .master = &dm81xx_l4_hs_hwmod,
  733. .slave = &dm814x_cpgmac0_hwmod,
  734. .clk = "cpsw_125mhz_gclk",
  735. .user = OCP_USER_MPU,
  736. };
  737. static struct omap_hwmod_ocp_if dm814x_cpgmac0__mdio = {
  738. .master = &dm814x_cpgmac0_hwmod,
  739. .slave = &dm814x_mdio_hwmod,
  740. .user = OCP_USER_MPU,
  741. .flags = HWMOD_NO_IDLEST,
  742. };
  743. /* EMAC Ethernet */
  744. static struct omap_hwmod_class_sysconfig dm816x_emac_sysc = {
  745. .rev_offs = 0x0,
  746. .sysc_offs = 0x4,
  747. .sysc_flags = SYSC_HAS_SOFTRESET,
  748. .sysc_fields = &omap_hwmod_sysc_type2,
  749. };
  750. static struct omap_hwmod_class dm816x_emac_hwmod_class = {
  751. .name = "emac",
  752. .sysc = &dm816x_emac_sysc,
  753. };
  754. /*
  755. * On dm816x the MDIO is within EMAC0. As the MDIO driver is a separate
  756. * driver probed before EMAC0, we let MDIO do the clock idling.
  757. */
  758. static struct omap_hwmod dm816x_emac0_hwmod = {
  759. .name = "emac0",
  760. .clkdm_name = "alwon_ethernet_clkdm",
  761. .class = &dm816x_emac_hwmod_class,
  762. };
  763. static struct omap_hwmod_ocp_if dm81xx_l4_hs__emac0 = {
  764. .master = &dm81xx_l4_hs_hwmod,
  765. .slave = &dm816x_emac0_hwmod,
  766. .clk = "sysclk5_ck",
  767. .user = OCP_USER_MPU,
  768. };
  769. static struct omap_hwmod_class dm81xx_mdio_hwmod_class = {
  770. .name = "davinci_mdio",
  771. .sysc = &dm816x_emac_sysc,
  772. };
  773. static struct omap_hwmod dm81xx_emac0_mdio_hwmod = {
  774. .name = "davinci_mdio",
  775. .class = &dm81xx_mdio_hwmod_class,
  776. .clkdm_name = "alwon_ethernet_clkdm",
  777. .main_clk = "sysclk24_ck",
  778. .flags = HWMOD_NO_IDLEST,
  779. /*
  780. * REVISIT: This should be moved to the emac0_hwmod
  781. * once we have a better way to handle device slaves.
  782. */
  783. .prcm = {
  784. .omap4 = {
  785. .clkctrl_offs = DM81XX_CM_ALWON_ETHERNET_0_CLKCTRL,
  786. .modulemode = MODULEMODE_SWCTRL,
  787. },
  788. },
  789. };
  790. static struct omap_hwmod_ocp_if dm81xx_emac0__mdio = {
  791. .master = &dm81xx_l4_hs_hwmod,
  792. .slave = &dm81xx_emac0_mdio_hwmod,
  793. .user = OCP_USER_MPU,
  794. };
  795. static struct omap_hwmod dm816x_emac1_hwmod = {
  796. .name = "emac1",
  797. .clkdm_name = "alwon_ethernet_clkdm",
  798. .main_clk = "sysclk24_ck",
  799. .flags = HWMOD_NO_IDLEST,
  800. .prcm = {
  801. .omap4 = {
  802. .clkctrl_offs = DM816X_CM_ALWON_ETHERNET_1_CLKCTRL,
  803. .modulemode = MODULEMODE_SWCTRL,
  804. },
  805. },
  806. .class = &dm816x_emac_hwmod_class,
  807. };
  808. static struct omap_hwmod_ocp_if dm816x_l4_hs__emac1 = {
  809. .master = &dm81xx_l4_hs_hwmod,
  810. .slave = &dm816x_emac1_hwmod,
  811. .clk = "sysclk5_ck",
  812. .user = OCP_USER_MPU,
  813. };
  814. static struct omap_hwmod_class_sysconfig dm816x_mmc_sysc = {
  815. .rev_offs = 0x0,
  816. .sysc_offs = 0x110,
  817. .syss_offs = 0x114,
  818. .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  819. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  820. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS,
  821. .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
  822. .sysc_fields = &omap_hwmod_sysc_type1,
  823. };
  824. static struct omap_hwmod_class dm816x_mmc_class = {
  825. .name = "mmc",
  826. .sysc = &dm816x_mmc_sysc,
  827. };
  828. static struct omap_hwmod_opt_clk dm816x_mmc1_opt_clks[] = {
  829. { .role = "dbck", .clk = "sysclk18_ck", },
  830. };
  831. static struct omap_hsmmc_dev_attr mmc1_dev_attr = {
  832. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  833. };
  834. static struct omap_hwmod dm816x_mmc1_hwmod = {
  835. .name = "mmc1",
  836. .clkdm_name = "alwon_l3s_clkdm",
  837. .opt_clks = dm816x_mmc1_opt_clks,
  838. .opt_clks_cnt = ARRAY_SIZE(dm816x_mmc1_opt_clks),
  839. .main_clk = "sysclk10_ck",
  840. .prcm = {
  841. .omap4 = {
  842. .clkctrl_offs = DM816X_CM_ALWON_SDIO_CLKCTRL,
  843. .modulemode = MODULEMODE_SWCTRL,
  844. },
  845. },
  846. .dev_attr = &mmc1_dev_attr,
  847. .class = &dm816x_mmc_class,
  848. };
  849. static struct omap_hwmod_ocp_if dm816x_l4_ls__mmc1 = {
  850. .master = &dm81xx_l4_ls_hwmod,
  851. .slave = &dm816x_mmc1_hwmod,
  852. .clk = "sysclk6_ck",
  853. .user = OCP_USER_MPU,
  854. .flags = OMAP_FIREWALL_L4
  855. };
  856. static struct omap_hwmod_class_sysconfig dm816x_mcspi_sysc = {
  857. .rev_offs = 0x0,
  858. .sysc_offs = 0x110,
  859. .syss_offs = 0x114,
  860. .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  861. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  862. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS,
  863. .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
  864. .sysc_fields = &omap_hwmod_sysc_type1,
  865. };
  866. static struct omap_hwmod_class dm816x_mcspi_class = {
  867. .name = "mcspi",
  868. .sysc = &dm816x_mcspi_sysc,
  869. .rev = OMAP3_MCSPI_REV,
  870. };
  871. static struct omap2_mcspi_dev_attr dm816x_mcspi1_dev_attr = {
  872. .num_chipselect = 4,
  873. };
  874. static struct omap_hwmod dm81xx_mcspi1_hwmod = {
  875. .name = "mcspi1",
  876. .clkdm_name = "alwon_l3s_clkdm",
  877. .main_clk = "sysclk10_ck",
  878. .prcm = {
  879. .omap4 = {
  880. .clkctrl_offs = DM81XX_CM_ALWON_SPI_CLKCTRL,
  881. .modulemode = MODULEMODE_SWCTRL,
  882. },
  883. },
  884. .class = &dm816x_mcspi_class,
  885. .dev_attr = &dm816x_mcspi1_dev_attr,
  886. };
  887. static struct omap_hwmod_ocp_if dm81xx_l4_ls__mcspi1 = {
  888. .master = &dm81xx_l4_ls_hwmod,
  889. .slave = &dm81xx_mcspi1_hwmod,
  890. .clk = "sysclk6_ck",
  891. .user = OCP_USER_MPU,
  892. };
  893. static struct omap_hwmod_class_sysconfig dm81xx_mailbox_sysc = {
  894. .rev_offs = 0x000,
  895. .sysc_offs = 0x010,
  896. .syss_offs = 0x014,
  897. .sysc_flags = SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  898. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE,
  899. .idlemodes = SIDLE_FORCE | SIDLE_NO | SIDLE_SMART,
  900. .sysc_fields = &omap_hwmod_sysc_type1,
  901. };
  902. static struct omap_hwmod_class dm81xx_mailbox_hwmod_class = {
  903. .name = "mailbox",
  904. .sysc = &dm81xx_mailbox_sysc,
  905. };
  906. static struct omap_hwmod dm81xx_mailbox_hwmod = {
  907. .name = "mailbox",
  908. .clkdm_name = "alwon_l3s_clkdm",
  909. .class = &dm81xx_mailbox_hwmod_class,
  910. .main_clk = "sysclk6_ck",
  911. .prcm = {
  912. .omap4 = {
  913. .clkctrl_offs = DM81XX_CM_ALWON_MAILBOX_CLKCTRL,
  914. .modulemode = MODULEMODE_SWCTRL,
  915. },
  916. },
  917. };
  918. static struct omap_hwmod_ocp_if dm81xx_l4_ls__mailbox = {
  919. .master = &dm81xx_l4_ls_hwmod,
  920. .slave = &dm81xx_mailbox_hwmod,
  921. .user = OCP_USER_MPU,
  922. };
  923. static struct omap_hwmod_class dm81xx_tpcc_hwmod_class = {
  924. .name = "tpcc",
  925. };
  926. static struct omap_hwmod dm81xx_tpcc_hwmod = {
  927. .name = "tpcc",
  928. .class = &dm81xx_tpcc_hwmod_class,
  929. .clkdm_name = "alwon_l3s_clkdm",
  930. .main_clk = "sysclk4_ck",
  931. .prcm = {
  932. .omap4 = {
  933. .clkctrl_offs = DM81XX_CM_ALWON_TPCC_CLKCTRL,
  934. .modulemode = MODULEMODE_SWCTRL,
  935. },
  936. },
  937. };
  938. static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tpcc = {
  939. .master = &dm81xx_alwon_l3_fast_hwmod,
  940. .slave = &dm81xx_tpcc_hwmod,
  941. .clk = "sysclk4_ck",
  942. .user = OCP_USER_MPU,
  943. };
  944. static struct omap_hwmod_addr_space dm81xx_tptc0_addr_space[] = {
  945. {
  946. .pa_start = 0x49800000,
  947. .pa_end = 0x49800000 + SZ_8K - 1,
  948. .flags = ADDR_TYPE_RT,
  949. },
  950. { },
  951. };
  952. static struct omap_hwmod_class dm81xx_tptc0_hwmod_class = {
  953. .name = "tptc0",
  954. };
  955. static struct omap_hwmod dm81xx_tptc0_hwmod = {
  956. .name = "tptc0",
  957. .class = &dm81xx_tptc0_hwmod_class,
  958. .clkdm_name = "alwon_l3s_clkdm",
  959. .main_clk = "sysclk4_ck",
  960. .prcm = {
  961. .omap4 = {
  962. .clkctrl_offs = DM81XX_CM_ALWON_TPTC0_CLKCTRL,
  963. .modulemode = MODULEMODE_SWCTRL,
  964. },
  965. },
  966. };
  967. static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc0 = {
  968. .master = &dm81xx_alwon_l3_fast_hwmod,
  969. .slave = &dm81xx_tptc0_hwmod,
  970. .clk = "sysclk4_ck",
  971. .addr = dm81xx_tptc0_addr_space,
  972. .user = OCP_USER_MPU,
  973. };
  974. static struct omap_hwmod_ocp_if dm81xx_tptc0__alwon_l3_fast = {
  975. .master = &dm81xx_tptc0_hwmod,
  976. .slave = &dm81xx_alwon_l3_fast_hwmod,
  977. .clk = "sysclk4_ck",
  978. .addr = dm81xx_tptc0_addr_space,
  979. .user = OCP_USER_MPU,
  980. };
  981. static struct omap_hwmod_addr_space dm81xx_tptc1_addr_space[] = {
  982. {
  983. .pa_start = 0x49900000,
  984. .pa_end = 0x49900000 + SZ_8K - 1,
  985. .flags = ADDR_TYPE_RT,
  986. },
  987. { },
  988. };
  989. static struct omap_hwmod_class dm81xx_tptc1_hwmod_class = {
  990. .name = "tptc1",
  991. };
  992. static struct omap_hwmod dm81xx_tptc1_hwmod = {
  993. .name = "tptc1",
  994. .class = &dm81xx_tptc1_hwmod_class,
  995. .clkdm_name = "alwon_l3s_clkdm",
  996. .main_clk = "sysclk4_ck",
  997. .prcm = {
  998. .omap4 = {
  999. .clkctrl_offs = DM81XX_CM_ALWON_TPTC1_CLKCTRL,
  1000. .modulemode = MODULEMODE_SWCTRL,
  1001. },
  1002. },
  1003. };
  1004. static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc1 = {
  1005. .master = &dm81xx_alwon_l3_fast_hwmod,
  1006. .slave = &dm81xx_tptc1_hwmod,
  1007. .clk = "sysclk4_ck",
  1008. .addr = dm81xx_tptc1_addr_space,
  1009. .user = OCP_USER_MPU,
  1010. };
  1011. static struct omap_hwmod_ocp_if dm81xx_tptc1__alwon_l3_fast = {
  1012. .master = &dm81xx_tptc1_hwmod,
  1013. .slave = &dm81xx_alwon_l3_fast_hwmod,
  1014. .clk = "sysclk4_ck",
  1015. .addr = dm81xx_tptc1_addr_space,
  1016. .user = OCP_USER_MPU,
  1017. };
  1018. static struct omap_hwmod_addr_space dm81xx_tptc2_addr_space[] = {
  1019. {
  1020. .pa_start = 0x49a00000,
  1021. .pa_end = 0x49a00000 + SZ_8K - 1,
  1022. .flags = ADDR_TYPE_RT,
  1023. },
  1024. { },
  1025. };
  1026. static struct omap_hwmod_class dm81xx_tptc2_hwmod_class = {
  1027. .name = "tptc2",
  1028. };
  1029. static struct omap_hwmod dm81xx_tptc2_hwmod = {
  1030. .name = "tptc2",
  1031. .class = &dm81xx_tptc2_hwmod_class,
  1032. .clkdm_name = "alwon_l3s_clkdm",
  1033. .main_clk = "sysclk4_ck",
  1034. .prcm = {
  1035. .omap4 = {
  1036. .clkctrl_offs = DM81XX_CM_ALWON_TPTC2_CLKCTRL,
  1037. .modulemode = MODULEMODE_SWCTRL,
  1038. },
  1039. },
  1040. };
  1041. static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc2 = {
  1042. .master = &dm81xx_alwon_l3_fast_hwmod,
  1043. .slave = &dm81xx_tptc2_hwmod,
  1044. .clk = "sysclk4_ck",
  1045. .addr = dm81xx_tptc2_addr_space,
  1046. .user = OCP_USER_MPU,
  1047. };
  1048. static struct omap_hwmod_ocp_if dm81xx_tptc2__alwon_l3_fast = {
  1049. .master = &dm81xx_tptc2_hwmod,
  1050. .slave = &dm81xx_alwon_l3_fast_hwmod,
  1051. .clk = "sysclk4_ck",
  1052. .addr = dm81xx_tptc2_addr_space,
  1053. .user = OCP_USER_MPU,
  1054. };
  1055. static struct omap_hwmod_addr_space dm81xx_tptc3_addr_space[] = {
  1056. {
  1057. .pa_start = 0x49b00000,
  1058. .pa_end = 0x49b00000 + SZ_8K - 1,
  1059. .flags = ADDR_TYPE_RT,
  1060. },
  1061. { },
  1062. };
  1063. static struct omap_hwmod_class dm81xx_tptc3_hwmod_class = {
  1064. .name = "tptc3",
  1065. };
  1066. static struct omap_hwmod dm81xx_tptc3_hwmod = {
  1067. .name = "tptc3",
  1068. .class = &dm81xx_tptc3_hwmod_class,
  1069. .clkdm_name = "alwon_l3s_clkdm",
  1070. .main_clk = "sysclk4_ck",
  1071. .prcm = {
  1072. .omap4 = {
  1073. .clkctrl_offs = DM81XX_CM_ALWON_TPTC3_CLKCTRL,
  1074. .modulemode = MODULEMODE_SWCTRL,
  1075. },
  1076. },
  1077. };
  1078. static struct omap_hwmod_ocp_if dm81xx_alwon_l3_fast__tptc3 = {
  1079. .master = &dm81xx_alwon_l3_fast_hwmod,
  1080. .slave = &dm81xx_tptc3_hwmod,
  1081. .clk = "sysclk4_ck",
  1082. .addr = dm81xx_tptc3_addr_space,
  1083. .user = OCP_USER_MPU,
  1084. };
  1085. static struct omap_hwmod_ocp_if dm81xx_tptc3__alwon_l3_fast = {
  1086. .master = &dm81xx_tptc3_hwmod,
  1087. .slave = &dm81xx_alwon_l3_fast_hwmod,
  1088. .clk = "sysclk4_ck",
  1089. .addr = dm81xx_tptc3_addr_space,
  1090. .user = OCP_USER_MPU,
  1091. };
  1092. /*
  1093. * REVISIT: Test and enable the following once clocks work:
  1094. * dm81xx_l4_ls__gpio1
  1095. * dm81xx_l4_ls__gpio2
  1096. * dm81xx_l4_ls__mailbox
  1097. * dm81xx_alwon_l3_slow__gpmc
  1098. * dm81xx_default_l3_slow__usbss
  1099. *
  1100. * Also note that some devices share a single clkctrl_offs..
  1101. * For example, i2c1 and 3 share one, and i2c2 and 4 share one.
  1102. */
  1103. static struct omap_hwmod_ocp_if *dm814x_hwmod_ocp_ifs[] __initdata = {
  1104. &dm814x_mpu__alwon_l3_slow,
  1105. &dm814x_mpu__alwon_l3_med,
  1106. &dm81xx_alwon_l3_slow__l4_ls,
  1107. &dm81xx_alwon_l3_slow__l4_hs,
  1108. &dm81xx_l4_ls__uart1,
  1109. &dm81xx_l4_ls__uart2,
  1110. &dm81xx_l4_ls__uart3,
  1111. &dm81xx_l4_ls__wd_timer1,
  1112. &dm81xx_l4_ls__i2c1,
  1113. &dm81xx_l4_ls__i2c2,
  1114. &dm81xx_l4_ls__elm,
  1115. &dm81xx_l4_ls__mcspi1,
  1116. &dm81xx_alwon_l3_fast__tpcc,
  1117. &dm81xx_alwon_l3_fast__tptc0,
  1118. &dm81xx_alwon_l3_fast__tptc1,
  1119. &dm81xx_alwon_l3_fast__tptc2,
  1120. &dm81xx_alwon_l3_fast__tptc3,
  1121. &dm81xx_tptc0__alwon_l3_fast,
  1122. &dm81xx_tptc1__alwon_l3_fast,
  1123. &dm81xx_tptc2__alwon_l3_fast,
  1124. &dm81xx_tptc3__alwon_l3_fast,
  1125. &dm814x_l4_ls__timer1,
  1126. &dm814x_l4_ls__timer2,
  1127. &dm814x_l4_hs__cpgmac0,
  1128. &dm814x_cpgmac0__mdio,
  1129. NULL,
  1130. };
  1131. int __init dm814x_hwmod_init(void)
  1132. {
  1133. omap_hwmod_init();
  1134. return omap_hwmod_register_links(dm814x_hwmod_ocp_ifs);
  1135. }
  1136. static struct omap_hwmod_ocp_if *dm816x_hwmod_ocp_ifs[] __initdata = {
  1137. &dm816x_mpu__alwon_l3_slow,
  1138. &dm816x_mpu__alwon_l3_med,
  1139. &dm81xx_alwon_l3_slow__l4_ls,
  1140. &dm81xx_alwon_l3_slow__l4_hs,
  1141. &dm81xx_l4_ls__uart1,
  1142. &dm81xx_l4_ls__uart2,
  1143. &dm81xx_l4_ls__uart3,
  1144. &dm81xx_l4_ls__wd_timer1,
  1145. &dm81xx_l4_ls__i2c1,
  1146. &dm81xx_l4_ls__i2c2,
  1147. &dm81xx_l4_ls__gpio1,
  1148. &dm81xx_l4_ls__gpio2,
  1149. &dm81xx_l4_ls__elm,
  1150. &dm816x_l4_ls__mmc1,
  1151. &dm816x_l4_ls__timer1,
  1152. &dm816x_l4_ls__timer2,
  1153. &dm816x_l4_ls__timer3,
  1154. &dm816x_l4_ls__timer4,
  1155. &dm816x_l4_ls__timer5,
  1156. &dm816x_l4_ls__timer6,
  1157. &dm816x_l4_ls__timer7,
  1158. &dm81xx_l4_ls__mcspi1,
  1159. &dm81xx_l4_ls__mailbox,
  1160. &dm81xx_l4_hs__emac0,
  1161. &dm81xx_emac0__mdio,
  1162. &dm816x_l4_hs__emac1,
  1163. &dm81xx_alwon_l3_fast__tpcc,
  1164. &dm81xx_alwon_l3_fast__tptc0,
  1165. &dm81xx_alwon_l3_fast__tptc1,
  1166. &dm81xx_alwon_l3_fast__tptc2,
  1167. &dm81xx_alwon_l3_fast__tptc3,
  1168. &dm81xx_tptc0__alwon_l3_fast,
  1169. &dm81xx_tptc1__alwon_l3_fast,
  1170. &dm81xx_tptc2__alwon_l3_fast,
  1171. &dm81xx_tptc3__alwon_l3_fast,
  1172. &dm81xx_alwon_l3_slow__gpmc,
  1173. &dm81xx_default_l3_slow__usbss,
  1174. NULL,
  1175. };
  1176. int __init dm816x_hwmod_init(void)
  1177. {
  1178. omap_hwmod_init();
  1179. return omap_hwmod_register_links(dm816x_hwmod_ocp_ifs);
  1180. }