omap_hwmod_33xx_43xx_ipblock_data.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484
  1. /*
  2. *
  3. * Copyright (C) 2013 Texas Instruments Incorporated
  4. *
  5. * Hwmod common for AM335x and AM43x
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation version 2.
  10. *
  11. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12. * kind, whether express or implied; without even the implied warranty
  13. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/platform_data/gpio-omap.h>
  17. #include <linux/platform_data/hsmmc-omap.h>
  18. #include <linux/platform_data/spi-omap2-mcspi.h>
  19. #include "omap_hwmod.h"
  20. #include "i2c.h"
  21. #include "wd_timer.h"
  22. #include "cm33xx.h"
  23. #include "prm33xx.h"
  24. #include "omap_hwmod_33xx_43xx_common_data.h"
  25. #include "prcm43xx.h"
  26. #include "common.h"
  27. #define CLKCTRL(oh, clkctrl) ((oh).prcm.omap4.clkctrl_offs = (clkctrl))
  28. #define RSTCTRL(oh, rstctrl) ((oh).prcm.omap4.rstctrl_offs = (rstctrl))
  29. #define RSTST(oh, rstst) ((oh).prcm.omap4.rstst_offs = (rstst))
  30. /*
  31. * 'l3' class
  32. * instance(s): l3_main, l3_s, l3_instr
  33. */
  34. static struct omap_hwmod_class am33xx_l3_hwmod_class = {
  35. .name = "l3",
  36. };
  37. struct omap_hwmod am33xx_l3_main_hwmod = {
  38. .name = "l3_main",
  39. .class = &am33xx_l3_hwmod_class,
  40. .clkdm_name = "l3_clkdm",
  41. .flags = HWMOD_INIT_NO_IDLE,
  42. .main_clk = "l3_gclk",
  43. .prcm = {
  44. .omap4 = {
  45. .modulemode = MODULEMODE_SWCTRL,
  46. },
  47. },
  48. };
  49. /* l3_s */
  50. struct omap_hwmod am33xx_l3_s_hwmod = {
  51. .name = "l3_s",
  52. .class = &am33xx_l3_hwmod_class,
  53. .clkdm_name = "l3s_clkdm",
  54. };
  55. /* l3_instr */
  56. struct omap_hwmod am33xx_l3_instr_hwmod = {
  57. .name = "l3_instr",
  58. .class = &am33xx_l3_hwmod_class,
  59. .clkdm_name = "l3_clkdm",
  60. .flags = HWMOD_INIT_NO_IDLE,
  61. .main_clk = "l3_gclk",
  62. .prcm = {
  63. .omap4 = {
  64. .modulemode = MODULEMODE_SWCTRL,
  65. },
  66. },
  67. };
  68. /*
  69. * 'l4' class
  70. * instance(s): l4_ls, l4_hs, l4_wkup, l4_fw
  71. */
  72. struct omap_hwmod_class am33xx_l4_hwmod_class = {
  73. .name = "l4",
  74. };
  75. /* l4_ls */
  76. struct omap_hwmod am33xx_l4_ls_hwmod = {
  77. .name = "l4_ls",
  78. .class = &am33xx_l4_hwmod_class,
  79. .clkdm_name = "l4ls_clkdm",
  80. .flags = HWMOD_INIT_NO_IDLE,
  81. .main_clk = "l4ls_gclk",
  82. .prcm = {
  83. .omap4 = {
  84. .modulemode = MODULEMODE_SWCTRL,
  85. },
  86. },
  87. };
  88. /* l4_wkup */
  89. struct omap_hwmod am33xx_l4_wkup_hwmod = {
  90. .name = "l4_wkup",
  91. .class = &am33xx_l4_hwmod_class,
  92. .clkdm_name = "l4_wkup_clkdm",
  93. .flags = HWMOD_INIT_NO_IDLE,
  94. .prcm = {
  95. .omap4 = {
  96. .modulemode = MODULEMODE_SWCTRL,
  97. },
  98. },
  99. };
  100. /*
  101. * 'mpu' class
  102. */
  103. static struct omap_hwmod_class am33xx_mpu_hwmod_class = {
  104. .name = "mpu",
  105. };
  106. struct omap_hwmod am33xx_mpu_hwmod = {
  107. .name = "mpu",
  108. .class = &am33xx_mpu_hwmod_class,
  109. .clkdm_name = "mpu_clkdm",
  110. .flags = HWMOD_INIT_NO_IDLE,
  111. .main_clk = "dpll_mpu_m2_ck",
  112. .prcm = {
  113. .omap4 = {
  114. .modulemode = MODULEMODE_SWCTRL,
  115. },
  116. },
  117. };
  118. /*
  119. * 'wakeup m3' class
  120. * Wakeup controller sub-system under wakeup domain
  121. */
  122. struct omap_hwmod_class am33xx_wkup_m3_hwmod_class = {
  123. .name = "wkup_m3",
  124. };
  125. /*
  126. * 'pru-icss' class
  127. * Programmable Real-Time Unit and Industrial Communication Subsystem
  128. */
  129. static struct omap_hwmod_class am33xx_pruss_hwmod_class = {
  130. .name = "pruss",
  131. };
  132. static struct omap_hwmod_rst_info am33xx_pruss_resets[] = {
  133. { .name = "pruss", .rst_shift = 1 },
  134. };
  135. /* pru-icss */
  136. /* Pseudo hwmod for reset control purpose only */
  137. struct omap_hwmod am33xx_pruss_hwmod = {
  138. .name = "pruss",
  139. .class = &am33xx_pruss_hwmod_class,
  140. .clkdm_name = "pruss_ocp_clkdm",
  141. .main_clk = "pruss_ocp_gclk",
  142. .prcm = {
  143. .omap4 = {
  144. .modulemode = MODULEMODE_SWCTRL,
  145. },
  146. },
  147. .rst_lines = am33xx_pruss_resets,
  148. .rst_lines_cnt = ARRAY_SIZE(am33xx_pruss_resets),
  149. };
  150. /* gfx */
  151. /* Pseudo hwmod for reset control purpose only */
  152. static struct omap_hwmod_class am33xx_gfx_hwmod_class = {
  153. .name = "gfx",
  154. };
  155. static struct omap_hwmod_rst_info am33xx_gfx_resets[] = {
  156. { .name = "gfx", .rst_shift = 0, .st_shift = 0},
  157. };
  158. struct omap_hwmod am33xx_gfx_hwmod = {
  159. .name = "gfx",
  160. .class = &am33xx_gfx_hwmod_class,
  161. .clkdm_name = "gfx_l3_clkdm",
  162. .main_clk = "gfx_fck_div_ck",
  163. .prcm = {
  164. .omap4 = {
  165. .modulemode = MODULEMODE_SWCTRL,
  166. },
  167. },
  168. .rst_lines = am33xx_gfx_resets,
  169. .rst_lines_cnt = ARRAY_SIZE(am33xx_gfx_resets),
  170. };
  171. /*
  172. * 'prcm' class
  173. * power and reset manager (whole prcm infrastructure)
  174. */
  175. static struct omap_hwmod_class am33xx_prcm_hwmod_class = {
  176. .name = "prcm",
  177. };
  178. /* prcm */
  179. struct omap_hwmod am33xx_prcm_hwmod = {
  180. .name = "prcm",
  181. .class = &am33xx_prcm_hwmod_class,
  182. .clkdm_name = "l4_wkup_clkdm",
  183. };
  184. /*
  185. * 'emif' class
  186. * instance(s): emif
  187. */
  188. static struct omap_hwmod_class_sysconfig am33xx_emif_sysc = {
  189. .rev_offs = 0x0000,
  190. };
  191. struct omap_hwmod_class am33xx_emif_hwmod_class = {
  192. .name = "emif",
  193. .sysc = &am33xx_emif_sysc,
  194. };
  195. /*
  196. * 'aes0' class
  197. */
  198. static struct omap_hwmod_class_sysconfig am33xx_aes0_sysc = {
  199. .rev_offs = 0x80,
  200. .sysc_offs = 0x84,
  201. .syss_offs = 0x88,
  202. .sysc_flags = SYSS_HAS_RESET_STATUS,
  203. };
  204. static struct omap_hwmod_class am33xx_aes0_hwmod_class = {
  205. .name = "aes0",
  206. .sysc = &am33xx_aes0_sysc,
  207. };
  208. struct omap_hwmod am33xx_aes0_hwmod = {
  209. .name = "aes",
  210. .class = &am33xx_aes0_hwmod_class,
  211. .clkdm_name = "l3_clkdm",
  212. .main_clk = "aes0_fck",
  213. .prcm = {
  214. .omap4 = {
  215. .modulemode = MODULEMODE_SWCTRL,
  216. },
  217. },
  218. };
  219. /* sha0 HIB2 (the 'P' (public) device) */
  220. static struct omap_hwmod_class_sysconfig am33xx_sha0_sysc = {
  221. .rev_offs = 0x100,
  222. .sysc_offs = 0x110,
  223. .syss_offs = 0x114,
  224. .sysc_flags = SYSS_HAS_RESET_STATUS,
  225. };
  226. static struct omap_hwmod_class am33xx_sha0_hwmod_class = {
  227. .name = "sha0",
  228. .sysc = &am33xx_sha0_sysc,
  229. };
  230. struct omap_hwmod am33xx_sha0_hwmod = {
  231. .name = "sham",
  232. .class = &am33xx_sha0_hwmod_class,
  233. .clkdm_name = "l3_clkdm",
  234. .main_clk = "l3_gclk",
  235. .prcm = {
  236. .omap4 = {
  237. .modulemode = MODULEMODE_SWCTRL,
  238. },
  239. },
  240. };
  241. /* ocmcram */
  242. static struct omap_hwmod_class am33xx_ocmcram_hwmod_class = {
  243. .name = "ocmcram",
  244. };
  245. struct omap_hwmod am33xx_ocmcram_hwmod = {
  246. .name = "ocmcram",
  247. .class = &am33xx_ocmcram_hwmod_class,
  248. .clkdm_name = "l3_clkdm",
  249. .flags = HWMOD_INIT_NO_IDLE,
  250. .main_clk = "l3_gclk",
  251. .prcm = {
  252. .omap4 = {
  253. .modulemode = MODULEMODE_SWCTRL,
  254. },
  255. },
  256. };
  257. /* 'smartreflex' class */
  258. static struct omap_hwmod_class am33xx_smartreflex_hwmod_class = {
  259. .name = "smartreflex",
  260. };
  261. /* smartreflex0 */
  262. struct omap_hwmod am33xx_smartreflex0_hwmod = {
  263. .name = "smartreflex0",
  264. .class = &am33xx_smartreflex_hwmod_class,
  265. .clkdm_name = "l4_wkup_clkdm",
  266. .main_clk = "smartreflex0_fck",
  267. .prcm = {
  268. .omap4 = {
  269. .modulemode = MODULEMODE_SWCTRL,
  270. },
  271. },
  272. };
  273. /* smartreflex1 */
  274. struct omap_hwmod am33xx_smartreflex1_hwmod = {
  275. .name = "smartreflex1",
  276. .class = &am33xx_smartreflex_hwmod_class,
  277. .clkdm_name = "l4_wkup_clkdm",
  278. .main_clk = "smartreflex1_fck",
  279. .prcm = {
  280. .omap4 = {
  281. .modulemode = MODULEMODE_SWCTRL,
  282. },
  283. },
  284. };
  285. /*
  286. * 'control' module class
  287. */
  288. struct omap_hwmod_class am33xx_control_hwmod_class = {
  289. .name = "control",
  290. };
  291. /*
  292. * 'cpgmac' class
  293. * cpsw/cpgmac sub system
  294. */
  295. static struct omap_hwmod_class_sysconfig am33xx_cpgmac_sysc = {
  296. .rev_offs = 0x0,
  297. .sysc_offs = 0x8,
  298. .syss_offs = 0x4,
  299. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
  300. SYSS_HAS_RESET_STATUS),
  301. .idlemodes = (SIDLE_FORCE | SIDLE_NO | MSTANDBY_FORCE |
  302. MSTANDBY_NO),
  303. .sysc_fields = &omap_hwmod_sysc_type3,
  304. };
  305. static struct omap_hwmod_class am33xx_cpgmac0_hwmod_class = {
  306. .name = "cpgmac0",
  307. .sysc = &am33xx_cpgmac_sysc,
  308. };
  309. struct omap_hwmod am33xx_cpgmac0_hwmod = {
  310. .name = "cpgmac0",
  311. .class = &am33xx_cpgmac0_hwmod_class,
  312. .clkdm_name = "cpsw_125mhz_clkdm",
  313. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  314. .main_clk = "cpsw_125mhz_gclk",
  315. .mpu_rt_idx = 1,
  316. .prcm = {
  317. .omap4 = {
  318. .modulemode = MODULEMODE_SWCTRL,
  319. },
  320. },
  321. };
  322. /*
  323. * mdio class
  324. */
  325. static struct omap_hwmod_class am33xx_mdio_hwmod_class = {
  326. .name = "davinci_mdio",
  327. };
  328. struct omap_hwmod am33xx_mdio_hwmod = {
  329. .name = "davinci_mdio",
  330. .class = &am33xx_mdio_hwmod_class,
  331. .clkdm_name = "cpsw_125mhz_clkdm",
  332. .main_clk = "cpsw_125mhz_gclk",
  333. };
  334. /*
  335. * dcan class
  336. */
  337. static struct omap_hwmod_class am33xx_dcan_hwmod_class = {
  338. .name = "d_can",
  339. };
  340. /* dcan0 */
  341. struct omap_hwmod am33xx_dcan0_hwmod = {
  342. .name = "d_can0",
  343. .class = &am33xx_dcan_hwmod_class,
  344. .clkdm_name = "l4ls_clkdm",
  345. .main_clk = "dcan0_fck",
  346. .prcm = {
  347. .omap4 = {
  348. .modulemode = MODULEMODE_SWCTRL,
  349. },
  350. },
  351. };
  352. /* dcan1 */
  353. struct omap_hwmod am33xx_dcan1_hwmod = {
  354. .name = "d_can1",
  355. .class = &am33xx_dcan_hwmod_class,
  356. .clkdm_name = "l4ls_clkdm",
  357. .main_clk = "dcan1_fck",
  358. .prcm = {
  359. .omap4 = {
  360. .modulemode = MODULEMODE_SWCTRL,
  361. },
  362. },
  363. };
  364. /* elm */
  365. static struct omap_hwmod_class_sysconfig am33xx_elm_sysc = {
  366. .rev_offs = 0x0000,
  367. .sysc_offs = 0x0010,
  368. .syss_offs = 0x0014,
  369. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  370. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  371. SYSS_HAS_RESET_STATUS),
  372. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  373. .sysc_fields = &omap_hwmod_sysc_type1,
  374. };
  375. static struct omap_hwmod_class am33xx_elm_hwmod_class = {
  376. .name = "elm",
  377. .sysc = &am33xx_elm_sysc,
  378. };
  379. struct omap_hwmod am33xx_elm_hwmod = {
  380. .name = "elm",
  381. .class = &am33xx_elm_hwmod_class,
  382. .clkdm_name = "l4ls_clkdm",
  383. .main_clk = "l4ls_gclk",
  384. .prcm = {
  385. .omap4 = {
  386. .modulemode = MODULEMODE_SWCTRL,
  387. },
  388. },
  389. };
  390. /* pwmss */
  391. static struct omap_hwmod_class_sysconfig am33xx_epwmss_sysc = {
  392. .rev_offs = 0x0,
  393. .sysc_offs = 0x4,
  394. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),
  395. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  396. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  397. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  398. .sysc_fields = &omap_hwmod_sysc_type2,
  399. };
  400. struct omap_hwmod_class am33xx_epwmss_hwmod_class = {
  401. .name = "epwmss",
  402. .sysc = &am33xx_epwmss_sysc,
  403. };
  404. static struct omap_hwmod_class am33xx_ecap_hwmod_class = {
  405. .name = "ecap",
  406. };
  407. static struct omap_hwmod_class am33xx_eqep_hwmod_class = {
  408. .name = "eqep",
  409. };
  410. struct omap_hwmod_class am33xx_ehrpwm_hwmod_class = {
  411. .name = "ehrpwm",
  412. };
  413. /* epwmss0 */
  414. struct omap_hwmod am33xx_epwmss0_hwmod = {
  415. .name = "epwmss0",
  416. .class = &am33xx_epwmss_hwmod_class,
  417. .clkdm_name = "l4ls_clkdm",
  418. .main_clk = "l4ls_gclk",
  419. .prcm = {
  420. .omap4 = {
  421. .modulemode = MODULEMODE_SWCTRL,
  422. },
  423. },
  424. };
  425. /* ecap0 */
  426. struct omap_hwmod am33xx_ecap0_hwmod = {
  427. .name = "ecap0",
  428. .class = &am33xx_ecap_hwmod_class,
  429. .clkdm_name = "l4ls_clkdm",
  430. .main_clk = "l4ls_gclk",
  431. };
  432. /* eqep0 */
  433. struct omap_hwmod am33xx_eqep0_hwmod = {
  434. .name = "eqep0",
  435. .class = &am33xx_eqep_hwmod_class,
  436. .clkdm_name = "l4ls_clkdm",
  437. .main_clk = "l4ls_gclk",
  438. };
  439. /* ehrpwm0 */
  440. struct omap_hwmod am33xx_ehrpwm0_hwmod = {
  441. .name = "ehrpwm0",
  442. .class = &am33xx_ehrpwm_hwmod_class,
  443. .clkdm_name = "l4ls_clkdm",
  444. .main_clk = "l4ls_gclk",
  445. };
  446. /* epwmss1 */
  447. struct omap_hwmod am33xx_epwmss1_hwmod = {
  448. .name = "epwmss1",
  449. .class = &am33xx_epwmss_hwmod_class,
  450. .clkdm_name = "l4ls_clkdm",
  451. .main_clk = "l4ls_gclk",
  452. .prcm = {
  453. .omap4 = {
  454. .modulemode = MODULEMODE_SWCTRL,
  455. },
  456. },
  457. };
  458. /* ecap1 */
  459. struct omap_hwmod am33xx_ecap1_hwmod = {
  460. .name = "ecap1",
  461. .class = &am33xx_ecap_hwmod_class,
  462. .clkdm_name = "l4ls_clkdm",
  463. .main_clk = "l4ls_gclk",
  464. };
  465. /* eqep1 */
  466. struct omap_hwmod am33xx_eqep1_hwmod = {
  467. .name = "eqep1",
  468. .class = &am33xx_eqep_hwmod_class,
  469. .clkdm_name = "l4ls_clkdm",
  470. .main_clk = "l4ls_gclk",
  471. };
  472. /* ehrpwm1 */
  473. struct omap_hwmod am33xx_ehrpwm1_hwmod = {
  474. .name = "ehrpwm1",
  475. .class = &am33xx_ehrpwm_hwmod_class,
  476. .clkdm_name = "l4ls_clkdm",
  477. .main_clk = "l4ls_gclk",
  478. };
  479. /* epwmss2 */
  480. struct omap_hwmod am33xx_epwmss2_hwmod = {
  481. .name = "epwmss2",
  482. .class = &am33xx_epwmss_hwmod_class,
  483. .clkdm_name = "l4ls_clkdm",
  484. .main_clk = "l4ls_gclk",
  485. .prcm = {
  486. .omap4 = {
  487. .modulemode = MODULEMODE_SWCTRL,
  488. },
  489. },
  490. };
  491. /* ecap2 */
  492. struct omap_hwmod am33xx_ecap2_hwmod = {
  493. .name = "ecap2",
  494. .class = &am33xx_ecap_hwmod_class,
  495. .clkdm_name = "l4ls_clkdm",
  496. .main_clk = "l4ls_gclk",
  497. };
  498. /* eqep2 */
  499. struct omap_hwmod am33xx_eqep2_hwmod = {
  500. .name = "eqep2",
  501. .class = &am33xx_eqep_hwmod_class,
  502. .clkdm_name = "l4ls_clkdm",
  503. .main_clk = "l4ls_gclk",
  504. };
  505. /* ehrpwm2 */
  506. struct omap_hwmod am33xx_ehrpwm2_hwmod = {
  507. .name = "ehrpwm2",
  508. .class = &am33xx_ehrpwm_hwmod_class,
  509. .clkdm_name = "l4ls_clkdm",
  510. .main_clk = "l4ls_gclk",
  511. };
  512. /*
  513. * 'gpio' class: for gpio 0,1,2,3
  514. */
  515. static struct omap_hwmod_class_sysconfig am33xx_gpio_sysc = {
  516. .rev_offs = 0x0000,
  517. .sysc_offs = 0x0010,
  518. .syss_offs = 0x0114,
  519. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  520. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  521. SYSS_HAS_RESET_STATUS),
  522. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  523. SIDLE_SMART_WKUP),
  524. .sysc_fields = &omap_hwmod_sysc_type1,
  525. };
  526. struct omap_hwmod_class am33xx_gpio_hwmod_class = {
  527. .name = "gpio",
  528. .sysc = &am33xx_gpio_sysc,
  529. .rev = 2,
  530. };
  531. struct omap_gpio_dev_attr gpio_dev_attr = {
  532. .bank_width = 32,
  533. .dbck_flag = true,
  534. };
  535. /* gpio1 */
  536. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  537. { .role = "dbclk", .clk = "gpio1_dbclk" },
  538. };
  539. struct omap_hwmod am33xx_gpio1_hwmod = {
  540. .name = "gpio2",
  541. .class = &am33xx_gpio_hwmod_class,
  542. .clkdm_name = "l4ls_clkdm",
  543. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  544. .main_clk = "l4ls_gclk",
  545. .prcm = {
  546. .omap4 = {
  547. .modulemode = MODULEMODE_SWCTRL,
  548. },
  549. },
  550. .opt_clks = gpio1_opt_clks,
  551. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  552. .dev_attr = &gpio_dev_attr,
  553. };
  554. /* gpio2 */
  555. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  556. { .role = "dbclk", .clk = "gpio2_dbclk" },
  557. };
  558. struct omap_hwmod am33xx_gpio2_hwmod = {
  559. .name = "gpio3",
  560. .class = &am33xx_gpio_hwmod_class,
  561. .clkdm_name = "l4ls_clkdm",
  562. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  563. .main_clk = "l4ls_gclk",
  564. .prcm = {
  565. .omap4 = {
  566. .modulemode = MODULEMODE_SWCTRL,
  567. },
  568. },
  569. .opt_clks = gpio2_opt_clks,
  570. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  571. .dev_attr = &gpio_dev_attr,
  572. };
  573. /* gpio3 */
  574. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  575. { .role = "dbclk", .clk = "gpio3_dbclk" },
  576. };
  577. struct omap_hwmod am33xx_gpio3_hwmod = {
  578. .name = "gpio4",
  579. .class = &am33xx_gpio_hwmod_class,
  580. .clkdm_name = "l4ls_clkdm",
  581. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  582. .main_clk = "l4ls_gclk",
  583. .prcm = {
  584. .omap4 = {
  585. .modulemode = MODULEMODE_SWCTRL,
  586. },
  587. },
  588. .opt_clks = gpio3_opt_clks,
  589. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  590. .dev_attr = &gpio_dev_attr,
  591. };
  592. /* gpmc */
  593. static struct omap_hwmod_class_sysconfig gpmc_sysc = {
  594. .rev_offs = 0x0,
  595. .sysc_offs = 0x10,
  596. .syss_offs = 0x14,
  597. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  598. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  599. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  600. .sysc_fields = &omap_hwmod_sysc_type1,
  601. };
  602. static struct omap_hwmod_class am33xx_gpmc_hwmod_class = {
  603. .name = "gpmc",
  604. .sysc = &gpmc_sysc,
  605. };
  606. struct omap_hwmod am33xx_gpmc_hwmod = {
  607. .name = "gpmc",
  608. .class = &am33xx_gpmc_hwmod_class,
  609. .clkdm_name = "l3s_clkdm",
  610. /* Skip reset for CONFIG_OMAP_GPMC_DEBUG for bootloader timings */
  611. .flags = DEBUG_OMAP_GPMC_HWMOD_FLAGS,
  612. .main_clk = "l3s_gclk",
  613. .prcm = {
  614. .omap4 = {
  615. .modulemode = MODULEMODE_SWCTRL,
  616. },
  617. },
  618. };
  619. /* 'i2c' class */
  620. static struct omap_hwmod_class_sysconfig am33xx_i2c_sysc = {
  621. .sysc_offs = 0x0010,
  622. .syss_offs = 0x0090,
  623. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  624. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  625. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  626. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  627. SIDLE_SMART_WKUP),
  628. .sysc_fields = &omap_hwmod_sysc_type1,
  629. };
  630. static struct omap_hwmod_class i2c_class = {
  631. .name = "i2c",
  632. .sysc = &am33xx_i2c_sysc,
  633. .rev = OMAP_I2C_IP_VERSION_2,
  634. .reset = &omap_i2c_reset,
  635. };
  636. static struct omap_i2c_dev_attr i2c_dev_attr = {
  637. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  638. };
  639. /* i2c1 */
  640. struct omap_hwmod am33xx_i2c1_hwmod = {
  641. .name = "i2c1",
  642. .class = &i2c_class,
  643. .clkdm_name = "l4_wkup_clkdm",
  644. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  645. .main_clk = "dpll_per_m2_div4_wkupdm_ck",
  646. .prcm = {
  647. .omap4 = {
  648. .modulemode = MODULEMODE_SWCTRL,
  649. },
  650. },
  651. .dev_attr = &i2c_dev_attr,
  652. };
  653. /* i2c1 */
  654. struct omap_hwmod am33xx_i2c2_hwmod = {
  655. .name = "i2c2",
  656. .class = &i2c_class,
  657. .clkdm_name = "l4ls_clkdm",
  658. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  659. .main_clk = "dpll_per_m2_div4_ck",
  660. .prcm = {
  661. .omap4 = {
  662. .modulemode = MODULEMODE_SWCTRL,
  663. },
  664. },
  665. .dev_attr = &i2c_dev_attr,
  666. };
  667. /* i2c3 */
  668. struct omap_hwmod am33xx_i2c3_hwmod = {
  669. .name = "i2c3",
  670. .class = &i2c_class,
  671. .clkdm_name = "l4ls_clkdm",
  672. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  673. .main_clk = "dpll_per_m2_div4_ck",
  674. .prcm = {
  675. .omap4 = {
  676. .modulemode = MODULEMODE_SWCTRL,
  677. },
  678. },
  679. .dev_attr = &i2c_dev_attr,
  680. };
  681. /*
  682. * 'mailbox' class
  683. * mailbox module allowing communication between the on-chip processors using a
  684. * queued mailbox-interrupt mechanism.
  685. */
  686. static struct omap_hwmod_class_sysconfig am33xx_mailbox_sysc = {
  687. .rev_offs = 0x0000,
  688. .sysc_offs = 0x0010,
  689. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  690. SYSC_HAS_SOFTRESET),
  691. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  692. .sysc_fields = &omap_hwmod_sysc_type2,
  693. };
  694. static struct omap_hwmod_class am33xx_mailbox_hwmod_class = {
  695. .name = "mailbox",
  696. .sysc = &am33xx_mailbox_sysc,
  697. };
  698. struct omap_hwmod am33xx_mailbox_hwmod = {
  699. .name = "mailbox",
  700. .class = &am33xx_mailbox_hwmod_class,
  701. .clkdm_name = "l4ls_clkdm",
  702. .main_clk = "l4ls_gclk",
  703. .prcm = {
  704. .omap4 = {
  705. .modulemode = MODULEMODE_SWCTRL,
  706. },
  707. },
  708. };
  709. /*
  710. * 'mcasp' class
  711. */
  712. static struct omap_hwmod_class_sysconfig am33xx_mcasp_sysc = {
  713. .rev_offs = 0x0,
  714. .sysc_offs = 0x4,
  715. .sysc_flags = SYSC_HAS_SIDLEMODE,
  716. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  717. .sysc_fields = &omap_hwmod_sysc_type3,
  718. };
  719. static struct omap_hwmod_class am33xx_mcasp_hwmod_class = {
  720. .name = "mcasp",
  721. .sysc = &am33xx_mcasp_sysc,
  722. };
  723. /* mcasp0 */
  724. struct omap_hwmod am33xx_mcasp0_hwmod = {
  725. .name = "mcasp0",
  726. .class = &am33xx_mcasp_hwmod_class,
  727. .clkdm_name = "l3s_clkdm",
  728. .main_clk = "mcasp0_fck",
  729. .prcm = {
  730. .omap4 = {
  731. .modulemode = MODULEMODE_SWCTRL,
  732. },
  733. },
  734. };
  735. /* mcasp1 */
  736. struct omap_hwmod am33xx_mcasp1_hwmod = {
  737. .name = "mcasp1",
  738. .class = &am33xx_mcasp_hwmod_class,
  739. .clkdm_name = "l3s_clkdm",
  740. .main_clk = "mcasp1_fck",
  741. .prcm = {
  742. .omap4 = {
  743. .modulemode = MODULEMODE_SWCTRL,
  744. },
  745. },
  746. };
  747. /* 'mmc' class */
  748. static struct omap_hwmod_class_sysconfig am33xx_mmc_sysc = {
  749. .rev_offs = 0x1fc,
  750. .sysc_offs = 0x10,
  751. .syss_offs = 0x14,
  752. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  753. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  754. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  755. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  756. .sysc_fields = &omap_hwmod_sysc_type1,
  757. };
  758. static struct omap_hwmod_class am33xx_mmc_hwmod_class = {
  759. .name = "mmc",
  760. .sysc = &am33xx_mmc_sysc,
  761. };
  762. /* mmc0 */
  763. static struct omap_hsmmc_dev_attr am33xx_mmc0_dev_attr = {
  764. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  765. };
  766. struct omap_hwmod am33xx_mmc0_hwmod = {
  767. .name = "mmc1",
  768. .class = &am33xx_mmc_hwmod_class,
  769. .clkdm_name = "l4ls_clkdm",
  770. .main_clk = "mmc_clk",
  771. .prcm = {
  772. .omap4 = {
  773. .modulemode = MODULEMODE_SWCTRL,
  774. },
  775. },
  776. .dev_attr = &am33xx_mmc0_dev_attr,
  777. };
  778. /* mmc1 */
  779. static struct omap_hsmmc_dev_attr am33xx_mmc1_dev_attr = {
  780. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  781. };
  782. struct omap_hwmod am33xx_mmc1_hwmod = {
  783. .name = "mmc2",
  784. .class = &am33xx_mmc_hwmod_class,
  785. .clkdm_name = "l4ls_clkdm",
  786. .main_clk = "mmc_clk",
  787. .prcm = {
  788. .omap4 = {
  789. .modulemode = MODULEMODE_SWCTRL,
  790. },
  791. },
  792. .dev_attr = &am33xx_mmc1_dev_attr,
  793. };
  794. /* mmc2 */
  795. static struct omap_hsmmc_dev_attr am33xx_mmc2_dev_attr = {
  796. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  797. };
  798. struct omap_hwmod am33xx_mmc2_hwmod = {
  799. .name = "mmc3",
  800. .class = &am33xx_mmc_hwmod_class,
  801. .clkdm_name = "l3s_clkdm",
  802. .main_clk = "mmc_clk",
  803. .prcm = {
  804. .omap4 = {
  805. .modulemode = MODULEMODE_SWCTRL,
  806. },
  807. },
  808. .dev_attr = &am33xx_mmc2_dev_attr,
  809. };
  810. /*
  811. * 'rtc' class
  812. * rtc subsystem
  813. */
  814. static struct omap_hwmod_class_sysconfig am33xx_rtc_sysc = {
  815. .rev_offs = 0x0074,
  816. .sysc_offs = 0x0078,
  817. .sysc_flags = SYSC_HAS_SIDLEMODE,
  818. .idlemodes = (SIDLE_FORCE | SIDLE_NO |
  819. SIDLE_SMART | SIDLE_SMART_WKUP),
  820. .sysc_fields = &omap_hwmod_sysc_type3,
  821. };
  822. static struct omap_hwmod_class am33xx_rtc_hwmod_class = {
  823. .name = "rtc",
  824. .sysc = &am33xx_rtc_sysc,
  825. };
  826. struct omap_hwmod am33xx_rtc_hwmod = {
  827. .name = "rtc",
  828. .class = &am33xx_rtc_hwmod_class,
  829. .clkdm_name = "l4_rtc_clkdm",
  830. .main_clk = "clk_32768_ck",
  831. .prcm = {
  832. .omap4 = {
  833. .modulemode = MODULEMODE_SWCTRL,
  834. },
  835. },
  836. };
  837. /* 'spi' class */
  838. static struct omap_hwmod_class_sysconfig am33xx_mcspi_sysc = {
  839. .rev_offs = 0x0000,
  840. .sysc_offs = 0x0110,
  841. .syss_offs = 0x0114,
  842. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  843. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  844. SYSS_HAS_RESET_STATUS),
  845. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  846. .sysc_fields = &omap_hwmod_sysc_type1,
  847. };
  848. struct omap_hwmod_class am33xx_spi_hwmod_class = {
  849. .name = "mcspi",
  850. .sysc = &am33xx_mcspi_sysc,
  851. .rev = OMAP4_MCSPI_REV,
  852. };
  853. /* spi0 */
  854. struct omap2_mcspi_dev_attr mcspi_attrib = {
  855. .num_chipselect = 2,
  856. };
  857. struct omap_hwmod am33xx_spi0_hwmod = {
  858. .name = "spi0",
  859. .class = &am33xx_spi_hwmod_class,
  860. .clkdm_name = "l4ls_clkdm",
  861. .main_clk = "dpll_per_m2_div4_ck",
  862. .prcm = {
  863. .omap4 = {
  864. .modulemode = MODULEMODE_SWCTRL,
  865. },
  866. },
  867. .dev_attr = &mcspi_attrib,
  868. };
  869. /* spi1 */
  870. struct omap_hwmod am33xx_spi1_hwmod = {
  871. .name = "spi1",
  872. .class = &am33xx_spi_hwmod_class,
  873. .clkdm_name = "l4ls_clkdm",
  874. .main_clk = "dpll_per_m2_div4_ck",
  875. .prcm = {
  876. .omap4 = {
  877. .modulemode = MODULEMODE_SWCTRL,
  878. },
  879. },
  880. .dev_attr = &mcspi_attrib,
  881. };
  882. /*
  883. * 'spinlock' class
  884. * spinlock provides hardware assistance for synchronizing the
  885. * processes running on multiple processors
  886. */
  887. static struct omap_hwmod_class_sysconfig am33xx_spinlock_sysc = {
  888. .rev_offs = 0x0000,
  889. .sysc_offs = 0x0010,
  890. .syss_offs = 0x0014,
  891. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  892. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  893. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  894. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  895. .sysc_fields = &omap_hwmod_sysc_type1,
  896. };
  897. static struct omap_hwmod_class am33xx_spinlock_hwmod_class = {
  898. .name = "spinlock",
  899. .sysc = &am33xx_spinlock_sysc,
  900. };
  901. struct omap_hwmod am33xx_spinlock_hwmod = {
  902. .name = "spinlock",
  903. .class = &am33xx_spinlock_hwmod_class,
  904. .clkdm_name = "l4ls_clkdm",
  905. .main_clk = "l4ls_gclk",
  906. .prcm = {
  907. .omap4 = {
  908. .modulemode = MODULEMODE_SWCTRL,
  909. },
  910. },
  911. };
  912. /* 'timer 2-7' class */
  913. static struct omap_hwmod_class_sysconfig am33xx_timer_sysc = {
  914. .rev_offs = 0x0000,
  915. .sysc_offs = 0x0010,
  916. .syss_offs = 0x0014,
  917. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  918. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  919. SIDLE_SMART_WKUP),
  920. .sysc_fields = &omap_hwmod_sysc_type2,
  921. };
  922. struct omap_hwmod_class am33xx_timer_hwmod_class = {
  923. .name = "timer",
  924. .sysc = &am33xx_timer_sysc,
  925. };
  926. /* timer1 1ms */
  927. static struct omap_hwmod_class_sysconfig am33xx_timer1ms_sysc = {
  928. .rev_offs = 0x0000,
  929. .sysc_offs = 0x0010,
  930. .syss_offs = 0x0014,
  931. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  932. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  933. SYSS_HAS_RESET_STATUS),
  934. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  935. .sysc_fields = &omap_hwmod_sysc_type1,
  936. };
  937. static struct omap_hwmod_class am33xx_timer1ms_hwmod_class = {
  938. .name = "timer",
  939. .sysc = &am33xx_timer1ms_sysc,
  940. };
  941. struct omap_hwmod am33xx_timer1_hwmod = {
  942. .name = "timer1",
  943. .class = &am33xx_timer1ms_hwmod_class,
  944. .clkdm_name = "l4_wkup_clkdm",
  945. .main_clk = "timer1_fck",
  946. .prcm = {
  947. .omap4 = {
  948. .modulemode = MODULEMODE_SWCTRL,
  949. },
  950. },
  951. };
  952. struct omap_hwmod am33xx_timer2_hwmod = {
  953. .name = "timer2",
  954. .class = &am33xx_timer_hwmod_class,
  955. .clkdm_name = "l4ls_clkdm",
  956. .main_clk = "timer2_fck",
  957. .prcm = {
  958. .omap4 = {
  959. .modulemode = MODULEMODE_SWCTRL,
  960. },
  961. },
  962. };
  963. struct omap_hwmod am33xx_timer3_hwmod = {
  964. .name = "timer3",
  965. .class = &am33xx_timer_hwmod_class,
  966. .clkdm_name = "l4ls_clkdm",
  967. .main_clk = "timer3_fck",
  968. .prcm = {
  969. .omap4 = {
  970. .modulemode = MODULEMODE_SWCTRL,
  971. },
  972. },
  973. };
  974. struct omap_hwmod am33xx_timer4_hwmod = {
  975. .name = "timer4",
  976. .class = &am33xx_timer_hwmod_class,
  977. .clkdm_name = "l4ls_clkdm",
  978. .main_clk = "timer4_fck",
  979. .prcm = {
  980. .omap4 = {
  981. .modulemode = MODULEMODE_SWCTRL,
  982. },
  983. },
  984. };
  985. struct omap_hwmod am33xx_timer5_hwmod = {
  986. .name = "timer5",
  987. .class = &am33xx_timer_hwmod_class,
  988. .clkdm_name = "l4ls_clkdm",
  989. .main_clk = "timer5_fck",
  990. .prcm = {
  991. .omap4 = {
  992. .modulemode = MODULEMODE_SWCTRL,
  993. },
  994. },
  995. };
  996. struct omap_hwmod am33xx_timer6_hwmod = {
  997. .name = "timer6",
  998. .class = &am33xx_timer_hwmod_class,
  999. .clkdm_name = "l4ls_clkdm",
  1000. .main_clk = "timer6_fck",
  1001. .prcm = {
  1002. .omap4 = {
  1003. .modulemode = MODULEMODE_SWCTRL,
  1004. },
  1005. },
  1006. };
  1007. struct omap_hwmod am33xx_timer7_hwmod = {
  1008. .name = "timer7",
  1009. .class = &am33xx_timer_hwmod_class,
  1010. .clkdm_name = "l4ls_clkdm",
  1011. .main_clk = "timer7_fck",
  1012. .prcm = {
  1013. .omap4 = {
  1014. .modulemode = MODULEMODE_SWCTRL,
  1015. },
  1016. },
  1017. };
  1018. /* tpcc */
  1019. static struct omap_hwmod_class am33xx_tpcc_hwmod_class = {
  1020. .name = "tpcc",
  1021. };
  1022. struct omap_hwmod am33xx_tpcc_hwmod = {
  1023. .name = "tpcc",
  1024. .class = &am33xx_tpcc_hwmod_class,
  1025. .clkdm_name = "l3_clkdm",
  1026. .main_clk = "l3_gclk",
  1027. .prcm = {
  1028. .omap4 = {
  1029. .modulemode = MODULEMODE_SWCTRL,
  1030. },
  1031. },
  1032. };
  1033. static struct omap_hwmod_class_sysconfig am33xx_tptc_sysc = {
  1034. .rev_offs = 0x0,
  1035. .sysc_offs = 0x10,
  1036. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1037. SYSC_HAS_MIDLEMODE),
  1038. .idlemodes = (SIDLE_FORCE | SIDLE_SMART | MSTANDBY_FORCE),
  1039. .sysc_fields = &omap_hwmod_sysc_type2,
  1040. };
  1041. /* 'tptc' class */
  1042. static struct omap_hwmod_class am33xx_tptc_hwmod_class = {
  1043. .name = "tptc",
  1044. .sysc = &am33xx_tptc_sysc,
  1045. };
  1046. /* tptc0 */
  1047. struct omap_hwmod am33xx_tptc0_hwmod = {
  1048. .name = "tptc0",
  1049. .class = &am33xx_tptc_hwmod_class,
  1050. .clkdm_name = "l3_clkdm",
  1051. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  1052. .main_clk = "l3_gclk",
  1053. .prcm = {
  1054. .omap4 = {
  1055. .modulemode = MODULEMODE_SWCTRL,
  1056. },
  1057. },
  1058. };
  1059. /* tptc1 */
  1060. struct omap_hwmod am33xx_tptc1_hwmod = {
  1061. .name = "tptc1",
  1062. .class = &am33xx_tptc_hwmod_class,
  1063. .clkdm_name = "l3_clkdm",
  1064. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  1065. .main_clk = "l3_gclk",
  1066. .prcm = {
  1067. .omap4 = {
  1068. .modulemode = MODULEMODE_SWCTRL,
  1069. },
  1070. },
  1071. };
  1072. /* tptc2 */
  1073. struct omap_hwmod am33xx_tptc2_hwmod = {
  1074. .name = "tptc2",
  1075. .class = &am33xx_tptc_hwmod_class,
  1076. .clkdm_name = "l3_clkdm",
  1077. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  1078. .main_clk = "l3_gclk",
  1079. .prcm = {
  1080. .omap4 = {
  1081. .modulemode = MODULEMODE_SWCTRL,
  1082. },
  1083. },
  1084. };
  1085. /* 'uart' class */
  1086. static struct omap_hwmod_class_sysconfig uart_sysc = {
  1087. .rev_offs = 0x50,
  1088. .sysc_offs = 0x54,
  1089. .syss_offs = 0x58,
  1090. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
  1091. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1092. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1093. SIDLE_SMART_WKUP),
  1094. .sysc_fields = &omap_hwmod_sysc_type1,
  1095. };
  1096. static struct omap_hwmod_class uart_class = {
  1097. .name = "uart",
  1098. .sysc = &uart_sysc,
  1099. };
  1100. struct omap_hwmod am33xx_uart1_hwmod = {
  1101. .name = "uart1",
  1102. .class = &uart_class,
  1103. .clkdm_name = "l4_wkup_clkdm",
  1104. .flags = DEBUG_AM33XXUART1_FLAGS | HWMOD_SWSUP_SIDLE_ACT,
  1105. .main_clk = "dpll_per_m2_div4_wkupdm_ck",
  1106. .prcm = {
  1107. .omap4 = {
  1108. .modulemode = MODULEMODE_SWCTRL,
  1109. },
  1110. },
  1111. };
  1112. struct omap_hwmod am33xx_uart2_hwmod = {
  1113. .name = "uart2",
  1114. .class = &uart_class,
  1115. .clkdm_name = "l4ls_clkdm",
  1116. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1117. .main_clk = "dpll_per_m2_div4_ck",
  1118. .prcm = {
  1119. .omap4 = {
  1120. .modulemode = MODULEMODE_SWCTRL,
  1121. },
  1122. },
  1123. };
  1124. /* uart3 */
  1125. struct omap_hwmod am33xx_uart3_hwmod = {
  1126. .name = "uart3",
  1127. .class = &uart_class,
  1128. .clkdm_name = "l4ls_clkdm",
  1129. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1130. .main_clk = "dpll_per_m2_div4_ck",
  1131. .prcm = {
  1132. .omap4 = {
  1133. .modulemode = MODULEMODE_SWCTRL,
  1134. },
  1135. },
  1136. };
  1137. struct omap_hwmod am33xx_uart4_hwmod = {
  1138. .name = "uart4",
  1139. .class = &uart_class,
  1140. .clkdm_name = "l4ls_clkdm",
  1141. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1142. .main_clk = "dpll_per_m2_div4_ck",
  1143. .prcm = {
  1144. .omap4 = {
  1145. .modulemode = MODULEMODE_SWCTRL,
  1146. },
  1147. },
  1148. };
  1149. struct omap_hwmod am33xx_uart5_hwmod = {
  1150. .name = "uart5",
  1151. .class = &uart_class,
  1152. .clkdm_name = "l4ls_clkdm",
  1153. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1154. .main_clk = "dpll_per_m2_div4_ck",
  1155. .prcm = {
  1156. .omap4 = {
  1157. .modulemode = MODULEMODE_SWCTRL,
  1158. },
  1159. },
  1160. };
  1161. struct omap_hwmod am33xx_uart6_hwmod = {
  1162. .name = "uart6",
  1163. .class = &uart_class,
  1164. .clkdm_name = "l4ls_clkdm",
  1165. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1166. .main_clk = "dpll_per_m2_div4_ck",
  1167. .prcm = {
  1168. .omap4 = {
  1169. .modulemode = MODULEMODE_SWCTRL,
  1170. },
  1171. },
  1172. };
  1173. /* 'wd_timer' class */
  1174. static struct omap_hwmod_class_sysconfig wdt_sysc = {
  1175. .rev_offs = 0x0,
  1176. .sysc_offs = 0x10,
  1177. .syss_offs = 0x14,
  1178. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  1179. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1180. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1181. SIDLE_SMART_WKUP),
  1182. .sysc_fields = &omap_hwmod_sysc_type1,
  1183. };
  1184. static struct omap_hwmod_class am33xx_wd_timer_hwmod_class = {
  1185. .name = "wd_timer",
  1186. .sysc = &wdt_sysc,
  1187. .pre_shutdown = &omap2_wd_timer_disable,
  1188. };
  1189. /*
  1190. * XXX: device.c file uses hardcoded name for watchdog timer
  1191. * driver "wd_timer2, so we are also using same name as of now...
  1192. */
  1193. struct omap_hwmod am33xx_wd_timer1_hwmod = {
  1194. .name = "wd_timer2",
  1195. .class = &am33xx_wd_timer_hwmod_class,
  1196. .clkdm_name = "l4_wkup_clkdm",
  1197. .flags = HWMOD_SWSUP_SIDLE,
  1198. .main_clk = "wdt1_fck",
  1199. .prcm = {
  1200. .omap4 = {
  1201. .modulemode = MODULEMODE_SWCTRL,
  1202. },
  1203. },
  1204. };
  1205. static void omap_hwmod_am33xx_clkctrl(void)
  1206. {
  1207. CLKCTRL(am33xx_uart2_hwmod, AM33XX_CM_PER_UART1_CLKCTRL_OFFSET);
  1208. CLKCTRL(am33xx_uart3_hwmod, AM33XX_CM_PER_UART2_CLKCTRL_OFFSET);
  1209. CLKCTRL(am33xx_uart4_hwmod, AM33XX_CM_PER_UART3_CLKCTRL_OFFSET);
  1210. CLKCTRL(am33xx_uart5_hwmod, AM33XX_CM_PER_UART4_CLKCTRL_OFFSET);
  1211. CLKCTRL(am33xx_uart6_hwmod, AM33XX_CM_PER_UART5_CLKCTRL_OFFSET);
  1212. CLKCTRL(am33xx_dcan0_hwmod, AM33XX_CM_PER_DCAN0_CLKCTRL_OFFSET);
  1213. CLKCTRL(am33xx_dcan1_hwmod, AM33XX_CM_PER_DCAN1_CLKCTRL_OFFSET);
  1214. CLKCTRL(am33xx_elm_hwmod, AM33XX_CM_PER_ELM_CLKCTRL_OFFSET);
  1215. CLKCTRL(am33xx_epwmss0_hwmod, AM33XX_CM_PER_EPWMSS0_CLKCTRL_OFFSET);
  1216. CLKCTRL(am33xx_epwmss1_hwmod, AM33XX_CM_PER_EPWMSS1_CLKCTRL_OFFSET);
  1217. CLKCTRL(am33xx_epwmss2_hwmod, AM33XX_CM_PER_EPWMSS2_CLKCTRL_OFFSET);
  1218. CLKCTRL(am33xx_gpio1_hwmod, AM33XX_CM_PER_GPIO1_CLKCTRL_OFFSET);
  1219. CLKCTRL(am33xx_gpio2_hwmod, AM33XX_CM_PER_GPIO2_CLKCTRL_OFFSET);
  1220. CLKCTRL(am33xx_gpio3_hwmod, AM33XX_CM_PER_GPIO3_CLKCTRL_OFFSET);
  1221. CLKCTRL(am33xx_i2c2_hwmod, AM33XX_CM_PER_I2C1_CLKCTRL_OFFSET);
  1222. CLKCTRL(am33xx_i2c3_hwmod, AM33XX_CM_PER_I2C2_CLKCTRL_OFFSET);
  1223. CLKCTRL(am33xx_mailbox_hwmod, AM33XX_CM_PER_MAILBOX0_CLKCTRL_OFFSET);
  1224. CLKCTRL(am33xx_mcasp0_hwmod, AM33XX_CM_PER_MCASP0_CLKCTRL_OFFSET);
  1225. CLKCTRL(am33xx_mcasp1_hwmod, AM33XX_CM_PER_MCASP1_CLKCTRL_OFFSET);
  1226. CLKCTRL(am33xx_mmc0_hwmod, AM33XX_CM_PER_MMC0_CLKCTRL_OFFSET);
  1227. CLKCTRL(am33xx_mmc1_hwmod, AM33XX_CM_PER_MMC1_CLKCTRL_OFFSET);
  1228. CLKCTRL(am33xx_spi0_hwmod, AM33XX_CM_PER_SPI0_CLKCTRL_OFFSET);
  1229. CLKCTRL(am33xx_spi1_hwmod, AM33XX_CM_PER_SPI1_CLKCTRL_OFFSET);
  1230. CLKCTRL(am33xx_spinlock_hwmod, AM33XX_CM_PER_SPINLOCK_CLKCTRL_OFFSET);
  1231. CLKCTRL(am33xx_timer2_hwmod, AM33XX_CM_PER_TIMER2_CLKCTRL_OFFSET);
  1232. CLKCTRL(am33xx_timer3_hwmod, AM33XX_CM_PER_TIMER3_CLKCTRL_OFFSET);
  1233. CLKCTRL(am33xx_timer4_hwmod, AM33XX_CM_PER_TIMER4_CLKCTRL_OFFSET);
  1234. CLKCTRL(am33xx_timer5_hwmod, AM33XX_CM_PER_TIMER5_CLKCTRL_OFFSET);
  1235. CLKCTRL(am33xx_timer6_hwmod, AM33XX_CM_PER_TIMER6_CLKCTRL_OFFSET);
  1236. CLKCTRL(am33xx_timer7_hwmod, AM33XX_CM_PER_TIMER7_CLKCTRL_OFFSET);
  1237. CLKCTRL(am33xx_smartreflex0_hwmod,
  1238. AM33XX_CM_WKUP_SMARTREFLEX0_CLKCTRL_OFFSET);
  1239. CLKCTRL(am33xx_smartreflex1_hwmod,
  1240. AM33XX_CM_WKUP_SMARTREFLEX1_CLKCTRL_OFFSET);
  1241. CLKCTRL(am33xx_uart1_hwmod, AM33XX_CM_WKUP_UART0_CLKCTRL_OFFSET);
  1242. CLKCTRL(am33xx_timer1_hwmod, AM33XX_CM_WKUP_TIMER1_CLKCTRL_OFFSET);
  1243. CLKCTRL(am33xx_i2c1_hwmod, AM33XX_CM_WKUP_I2C0_CLKCTRL_OFFSET);
  1244. CLKCTRL(am33xx_wd_timer1_hwmod, AM33XX_CM_WKUP_WDT1_CLKCTRL_OFFSET);
  1245. CLKCTRL(am33xx_rtc_hwmod, AM33XX_CM_RTC_RTC_CLKCTRL_OFFSET);
  1246. CLKCTRL(am33xx_mmc2_hwmod, AM33XX_CM_PER_MMC2_CLKCTRL_OFFSET);
  1247. CLKCTRL(am33xx_gpmc_hwmod, AM33XX_CM_PER_GPMC_CLKCTRL_OFFSET);
  1248. CLKCTRL(am33xx_l4_ls_hwmod, AM33XX_CM_PER_L4LS_CLKCTRL_OFFSET);
  1249. CLKCTRL(am33xx_l4_wkup_hwmod, AM33XX_CM_WKUP_L4WKUP_CLKCTRL_OFFSET);
  1250. CLKCTRL(am33xx_l3_main_hwmod, AM33XX_CM_PER_L3_CLKCTRL_OFFSET);
  1251. CLKCTRL(am33xx_tpcc_hwmod, AM33XX_CM_PER_TPCC_CLKCTRL_OFFSET);
  1252. CLKCTRL(am33xx_tptc0_hwmod, AM33XX_CM_PER_TPTC0_CLKCTRL_OFFSET);
  1253. CLKCTRL(am33xx_tptc1_hwmod, AM33XX_CM_PER_TPTC1_CLKCTRL_OFFSET);
  1254. CLKCTRL(am33xx_tptc2_hwmod, AM33XX_CM_PER_TPTC2_CLKCTRL_OFFSET);
  1255. CLKCTRL(am33xx_gfx_hwmod, AM33XX_CM_GFX_GFX_CLKCTRL_OFFSET);
  1256. CLKCTRL(am33xx_cpgmac0_hwmod, AM33XX_CM_PER_CPGMAC0_CLKCTRL_OFFSET);
  1257. CLKCTRL(am33xx_pruss_hwmod, AM33XX_CM_PER_PRUSS_CLKCTRL_OFFSET);
  1258. CLKCTRL(am33xx_mpu_hwmod , AM33XX_CM_MPU_MPU_CLKCTRL_OFFSET);
  1259. CLKCTRL(am33xx_l3_instr_hwmod , AM33XX_CM_PER_L3_INSTR_CLKCTRL_OFFSET);
  1260. CLKCTRL(am33xx_ocmcram_hwmod , AM33XX_CM_PER_OCMCRAM_CLKCTRL_OFFSET);
  1261. CLKCTRL(am33xx_sha0_hwmod , AM33XX_CM_PER_SHA0_CLKCTRL_OFFSET);
  1262. CLKCTRL(am33xx_aes0_hwmod , AM33XX_CM_PER_AES0_CLKCTRL_OFFSET);
  1263. }
  1264. static void omap_hwmod_am33xx_rst(void)
  1265. {
  1266. RSTCTRL(am33xx_pruss_hwmod, AM33XX_RM_PER_RSTCTRL_OFFSET);
  1267. RSTCTRL(am33xx_gfx_hwmod, AM33XX_RM_GFX_RSTCTRL_OFFSET);
  1268. RSTST(am33xx_gfx_hwmod, AM33XX_RM_GFX_RSTST_OFFSET);
  1269. }
  1270. void omap_hwmod_am33xx_reg(void)
  1271. {
  1272. omap_hwmod_am33xx_clkctrl();
  1273. omap_hwmod_am33xx_rst();
  1274. }
  1275. static void omap_hwmod_am43xx_clkctrl(void)
  1276. {
  1277. CLKCTRL(am33xx_uart2_hwmod, AM43XX_CM_PER_UART1_CLKCTRL_OFFSET);
  1278. CLKCTRL(am33xx_uart3_hwmod, AM43XX_CM_PER_UART2_CLKCTRL_OFFSET);
  1279. CLKCTRL(am33xx_uart4_hwmod, AM43XX_CM_PER_UART3_CLKCTRL_OFFSET);
  1280. CLKCTRL(am33xx_uart5_hwmod, AM43XX_CM_PER_UART4_CLKCTRL_OFFSET);
  1281. CLKCTRL(am33xx_uart6_hwmod, AM43XX_CM_PER_UART5_CLKCTRL_OFFSET);
  1282. CLKCTRL(am33xx_dcan0_hwmod, AM43XX_CM_PER_DCAN0_CLKCTRL_OFFSET);
  1283. CLKCTRL(am33xx_dcan1_hwmod, AM43XX_CM_PER_DCAN1_CLKCTRL_OFFSET);
  1284. CLKCTRL(am33xx_elm_hwmod, AM43XX_CM_PER_ELM_CLKCTRL_OFFSET);
  1285. CLKCTRL(am33xx_epwmss0_hwmod, AM43XX_CM_PER_EPWMSS0_CLKCTRL_OFFSET);
  1286. CLKCTRL(am33xx_epwmss1_hwmod, AM43XX_CM_PER_EPWMSS1_CLKCTRL_OFFSET);
  1287. CLKCTRL(am33xx_epwmss2_hwmod, AM43XX_CM_PER_EPWMSS2_CLKCTRL_OFFSET);
  1288. CLKCTRL(am33xx_gpio1_hwmod, AM43XX_CM_PER_GPIO1_CLKCTRL_OFFSET);
  1289. CLKCTRL(am33xx_gpio2_hwmod, AM43XX_CM_PER_GPIO2_CLKCTRL_OFFSET);
  1290. CLKCTRL(am33xx_gpio3_hwmod, AM43XX_CM_PER_GPIO3_CLKCTRL_OFFSET);
  1291. CLKCTRL(am33xx_i2c2_hwmod, AM43XX_CM_PER_I2C1_CLKCTRL_OFFSET);
  1292. CLKCTRL(am33xx_i2c3_hwmod, AM43XX_CM_PER_I2C2_CLKCTRL_OFFSET);
  1293. CLKCTRL(am33xx_mailbox_hwmod, AM43XX_CM_PER_MAILBOX0_CLKCTRL_OFFSET);
  1294. CLKCTRL(am33xx_mcasp0_hwmod, AM43XX_CM_PER_MCASP0_CLKCTRL_OFFSET);
  1295. CLKCTRL(am33xx_mcasp1_hwmod, AM43XX_CM_PER_MCASP1_CLKCTRL_OFFSET);
  1296. CLKCTRL(am33xx_mmc0_hwmod, AM43XX_CM_PER_MMC0_CLKCTRL_OFFSET);
  1297. CLKCTRL(am33xx_mmc1_hwmod, AM43XX_CM_PER_MMC1_CLKCTRL_OFFSET);
  1298. CLKCTRL(am33xx_spi0_hwmod, AM43XX_CM_PER_SPI0_CLKCTRL_OFFSET);
  1299. CLKCTRL(am33xx_spi1_hwmod, AM43XX_CM_PER_SPI1_CLKCTRL_OFFSET);
  1300. CLKCTRL(am33xx_spinlock_hwmod, AM43XX_CM_PER_SPINLOCK_CLKCTRL_OFFSET);
  1301. CLKCTRL(am33xx_timer2_hwmod, AM43XX_CM_PER_TIMER2_CLKCTRL_OFFSET);
  1302. CLKCTRL(am33xx_timer3_hwmod, AM43XX_CM_PER_TIMER3_CLKCTRL_OFFSET);
  1303. CLKCTRL(am33xx_timer4_hwmod, AM43XX_CM_PER_TIMER4_CLKCTRL_OFFSET);
  1304. CLKCTRL(am33xx_timer5_hwmod, AM43XX_CM_PER_TIMER5_CLKCTRL_OFFSET);
  1305. CLKCTRL(am33xx_timer6_hwmod, AM43XX_CM_PER_TIMER6_CLKCTRL_OFFSET);
  1306. CLKCTRL(am33xx_timer7_hwmod, AM43XX_CM_PER_TIMER7_CLKCTRL_OFFSET);
  1307. CLKCTRL(am33xx_smartreflex0_hwmod,
  1308. AM43XX_CM_WKUP_SMARTREFLEX0_CLKCTRL_OFFSET);
  1309. CLKCTRL(am33xx_smartreflex1_hwmod,
  1310. AM43XX_CM_WKUP_SMARTREFLEX1_CLKCTRL_OFFSET);
  1311. CLKCTRL(am33xx_uart1_hwmod, AM43XX_CM_WKUP_UART0_CLKCTRL_OFFSET);
  1312. CLKCTRL(am33xx_timer1_hwmod, AM43XX_CM_WKUP_TIMER1_CLKCTRL_OFFSET);
  1313. CLKCTRL(am33xx_i2c1_hwmod, AM43XX_CM_WKUP_I2C0_CLKCTRL_OFFSET);
  1314. CLKCTRL(am33xx_wd_timer1_hwmod, AM43XX_CM_WKUP_WDT1_CLKCTRL_OFFSET);
  1315. CLKCTRL(am33xx_rtc_hwmod, AM43XX_CM_RTC_RTC_CLKCTRL_OFFSET);
  1316. CLKCTRL(am33xx_mmc2_hwmod, AM43XX_CM_PER_MMC2_CLKCTRL_OFFSET);
  1317. CLKCTRL(am33xx_gpmc_hwmod, AM43XX_CM_PER_GPMC_CLKCTRL_OFFSET);
  1318. CLKCTRL(am33xx_l4_ls_hwmod, AM43XX_CM_PER_L4LS_CLKCTRL_OFFSET);
  1319. CLKCTRL(am33xx_l4_wkup_hwmod, AM43XX_CM_WKUP_L4WKUP_CLKCTRL_OFFSET);
  1320. CLKCTRL(am33xx_l3_main_hwmod, AM43XX_CM_PER_L3_CLKCTRL_OFFSET);
  1321. CLKCTRL(am33xx_tpcc_hwmod, AM43XX_CM_PER_TPCC_CLKCTRL_OFFSET);
  1322. CLKCTRL(am33xx_tptc0_hwmod, AM43XX_CM_PER_TPTC0_CLKCTRL_OFFSET);
  1323. CLKCTRL(am33xx_tptc1_hwmod, AM43XX_CM_PER_TPTC1_CLKCTRL_OFFSET);
  1324. CLKCTRL(am33xx_tptc2_hwmod, AM43XX_CM_PER_TPTC2_CLKCTRL_OFFSET);
  1325. CLKCTRL(am33xx_gfx_hwmod, AM43XX_CM_GFX_GFX_CLKCTRL_OFFSET);
  1326. CLKCTRL(am33xx_cpgmac0_hwmod, AM43XX_CM_PER_CPGMAC0_CLKCTRL_OFFSET);
  1327. CLKCTRL(am33xx_pruss_hwmod, AM43XX_CM_PER_PRUSS_CLKCTRL_OFFSET);
  1328. CLKCTRL(am33xx_mpu_hwmod , AM43XX_CM_MPU_MPU_CLKCTRL_OFFSET);
  1329. CLKCTRL(am33xx_l3_instr_hwmod , AM43XX_CM_PER_L3_INSTR_CLKCTRL_OFFSET);
  1330. CLKCTRL(am33xx_ocmcram_hwmod , AM43XX_CM_PER_OCMCRAM_CLKCTRL_OFFSET);
  1331. CLKCTRL(am33xx_sha0_hwmod , AM43XX_CM_PER_SHA0_CLKCTRL_OFFSET);
  1332. CLKCTRL(am33xx_aes0_hwmod , AM43XX_CM_PER_AES0_CLKCTRL_OFFSET);
  1333. }
  1334. static void omap_hwmod_am43xx_rst(void)
  1335. {
  1336. RSTCTRL(am33xx_pruss_hwmod, AM43XX_RM_PER_RSTCTRL_OFFSET);
  1337. RSTCTRL(am33xx_gfx_hwmod, AM43XX_RM_GFX_RSTCTRL_OFFSET);
  1338. RSTST(am33xx_gfx_hwmod, AM43XX_RM_GFX_RSTST_OFFSET);
  1339. }
  1340. void omap_hwmod_am43xx_reg(void)
  1341. {
  1342. omap_hwmod_am43xx_clkctrl();
  1343. omap_hwmod_am43xx_rst();
  1344. }