omap_hwmod.c 111 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk.h>
  133. #include <linux/clk-provider.h>
  134. #include <linux/delay.h>
  135. #include <linux/err.h>
  136. #include <linux/list.h>
  137. #include <linux/mutex.h>
  138. #include <linux/spinlock.h>
  139. #include <linux/slab.h>
  140. #include <linux/bootmem.h>
  141. #include <linux/cpu.h>
  142. #include <linux/of.h>
  143. #include <linux/of_address.h>
  144. #include <asm/system_misc.h>
  145. #include "clock.h"
  146. #include "omap_hwmod.h"
  147. #include "soc.h"
  148. #include "common.h"
  149. #include "clockdomain.h"
  150. #include "powerdomain.h"
  151. #include "cm2xxx.h"
  152. #include "cm3xxx.h"
  153. #include "cm33xx.h"
  154. #include "prm.h"
  155. #include "prm3xxx.h"
  156. #include "prm44xx.h"
  157. #include "prm33xx.h"
  158. #include "prminst44xx.h"
  159. #include "mux.h"
  160. #include "pm.h"
  161. /* Name of the OMAP hwmod for the MPU */
  162. #define MPU_INITIATOR_NAME "mpu"
  163. /*
  164. * Number of struct omap_hwmod_link records per struct
  165. * omap_hwmod_ocp_if record (master->slave and slave->master)
  166. */
  167. #define LINKS_PER_OCP_IF 2
  168. /*
  169. * Address offset (in bytes) between the reset control and the reset
  170. * status registers: 4 bytes on OMAP4
  171. */
  172. #define OMAP4_RST_CTRL_ST_OFFSET 4
  173. /**
  174. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  175. * @enable_module: function to enable a module (via MODULEMODE)
  176. * @disable_module: function to disable a module (via MODULEMODE)
  177. *
  178. * XXX Eventually this functionality will be hidden inside the PRM/CM
  179. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  180. * conditionals in this code.
  181. */
  182. struct omap_hwmod_soc_ops {
  183. void (*enable_module)(struct omap_hwmod *oh);
  184. int (*disable_module)(struct omap_hwmod *oh);
  185. int (*wait_target_ready)(struct omap_hwmod *oh);
  186. int (*assert_hardreset)(struct omap_hwmod *oh,
  187. struct omap_hwmod_rst_info *ohri);
  188. int (*deassert_hardreset)(struct omap_hwmod *oh,
  189. struct omap_hwmod_rst_info *ohri);
  190. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  191. struct omap_hwmod_rst_info *ohri);
  192. int (*init_clkdm)(struct omap_hwmod *oh);
  193. void (*update_context_lost)(struct omap_hwmod *oh);
  194. int (*get_context_lost)(struct omap_hwmod *oh);
  195. };
  196. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  197. static struct omap_hwmod_soc_ops soc_ops;
  198. /* omap_hwmod_list contains all registered struct omap_hwmods */
  199. static LIST_HEAD(omap_hwmod_list);
  200. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  201. static struct omap_hwmod *mpu_oh;
  202. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  203. static DEFINE_SPINLOCK(io_chain_lock);
  204. /*
  205. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  206. * allocated from - used to reduce the number of small memory
  207. * allocations, which has a significant impact on performance
  208. */
  209. static struct omap_hwmod_link *linkspace;
  210. /*
  211. * free_ls, max_ls: array indexes into linkspace; representing the
  212. * next free struct omap_hwmod_link index, and the maximum number of
  213. * struct omap_hwmod_link records allocated (respectively)
  214. */
  215. static unsigned short free_ls, max_ls, ls_supp;
  216. /* inited: set to true once the hwmod code is initialized */
  217. static bool inited;
  218. /* Private functions */
  219. /**
  220. * _fetch_next_ocp_if - return the next OCP interface in a list
  221. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  222. * @i: pointer to the index of the element pointed to by @p in the list
  223. *
  224. * Return a pointer to the struct omap_hwmod_ocp_if record
  225. * containing the struct list_head pointed to by @p, and increment
  226. * @p such that a future call to this routine will return the next
  227. * record.
  228. */
  229. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  230. int *i)
  231. {
  232. struct omap_hwmod_ocp_if *oi;
  233. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  234. *p = (*p)->next;
  235. *i = *i + 1;
  236. return oi;
  237. }
  238. /**
  239. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  240. * @oh: struct omap_hwmod *
  241. *
  242. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  243. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  244. * OCP_SYSCONFIG register or 0 upon success.
  245. */
  246. static int _update_sysc_cache(struct omap_hwmod *oh)
  247. {
  248. if (!oh->class->sysc) {
  249. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  250. return -EINVAL;
  251. }
  252. /* XXX ensure module interface clock is up */
  253. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  254. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  255. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  256. return 0;
  257. }
  258. /**
  259. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  260. * @v: OCP_SYSCONFIG value to write
  261. * @oh: struct omap_hwmod *
  262. *
  263. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  264. * one. No return value.
  265. */
  266. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  267. {
  268. if (!oh->class->sysc) {
  269. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  270. return;
  271. }
  272. /* XXX ensure module interface clock is up */
  273. /* Module might have lost context, always update cache and register */
  274. oh->_sysc_cache = v;
  275. /*
  276. * Some IP blocks (such as RTC) require unlocking of IP before
  277. * accessing its registers. If a function pointer is present
  278. * to unlock, then call it before accessing sysconfig and
  279. * call lock after writing sysconfig.
  280. */
  281. if (oh->class->unlock)
  282. oh->class->unlock(oh);
  283. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  284. if (oh->class->lock)
  285. oh->class->lock(oh);
  286. }
  287. /**
  288. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  289. * @oh: struct omap_hwmod *
  290. * @standbymode: MIDLEMODE field bits
  291. * @v: pointer to register contents to modify
  292. *
  293. * Update the master standby mode bits in @v to be @standbymode for
  294. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  295. * upon error or 0 upon success.
  296. */
  297. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  298. u32 *v)
  299. {
  300. u32 mstandby_mask;
  301. u8 mstandby_shift;
  302. if (!oh->class->sysc ||
  303. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  304. return -EINVAL;
  305. if (!oh->class->sysc->sysc_fields) {
  306. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  307. return -EINVAL;
  308. }
  309. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  310. mstandby_mask = (0x3 << mstandby_shift);
  311. *v &= ~mstandby_mask;
  312. *v |= __ffs(standbymode) << mstandby_shift;
  313. return 0;
  314. }
  315. /**
  316. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  317. * @oh: struct omap_hwmod *
  318. * @idlemode: SIDLEMODE field bits
  319. * @v: pointer to register contents to modify
  320. *
  321. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  322. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  323. * or 0 upon success.
  324. */
  325. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  326. {
  327. u32 sidle_mask;
  328. u8 sidle_shift;
  329. if (!oh->class->sysc ||
  330. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  331. return -EINVAL;
  332. if (!oh->class->sysc->sysc_fields) {
  333. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  334. return -EINVAL;
  335. }
  336. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  337. sidle_mask = (0x3 << sidle_shift);
  338. *v &= ~sidle_mask;
  339. *v |= __ffs(idlemode) << sidle_shift;
  340. return 0;
  341. }
  342. /**
  343. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  344. * @oh: struct omap_hwmod *
  345. * @clockact: CLOCKACTIVITY field bits
  346. * @v: pointer to register contents to modify
  347. *
  348. * Update the clockactivity mode bits in @v to be @clockact for the
  349. * @oh hwmod. Used for additional powersaving on some modules. Does
  350. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  351. * success.
  352. */
  353. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  354. {
  355. u32 clkact_mask;
  356. u8 clkact_shift;
  357. if (!oh->class->sysc ||
  358. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  359. return -EINVAL;
  360. if (!oh->class->sysc->sysc_fields) {
  361. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  362. return -EINVAL;
  363. }
  364. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  365. clkact_mask = (0x3 << clkact_shift);
  366. *v &= ~clkact_mask;
  367. *v |= clockact << clkact_shift;
  368. return 0;
  369. }
  370. /**
  371. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  372. * @oh: struct omap_hwmod *
  373. * @v: pointer to register contents to modify
  374. *
  375. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  376. * error or 0 upon success.
  377. */
  378. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  379. {
  380. u32 softrst_mask;
  381. if (!oh->class->sysc ||
  382. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  383. return -EINVAL;
  384. if (!oh->class->sysc->sysc_fields) {
  385. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  386. return -EINVAL;
  387. }
  388. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  389. *v |= softrst_mask;
  390. return 0;
  391. }
  392. /**
  393. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  394. * @oh: struct omap_hwmod *
  395. * @v: pointer to register contents to modify
  396. *
  397. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  398. * error or 0 upon success.
  399. */
  400. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  401. {
  402. u32 softrst_mask;
  403. if (!oh->class->sysc ||
  404. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  405. return -EINVAL;
  406. if (!oh->class->sysc->sysc_fields) {
  407. WARN(1,
  408. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  409. oh->name);
  410. return -EINVAL;
  411. }
  412. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  413. *v &= ~softrst_mask;
  414. return 0;
  415. }
  416. /**
  417. * _wait_softreset_complete - wait for an OCP softreset to complete
  418. * @oh: struct omap_hwmod * to wait on
  419. *
  420. * Wait until the IP block represented by @oh reports that its OCP
  421. * softreset is complete. This can be triggered by software (see
  422. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  423. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  424. * microseconds. Returns the number of microseconds waited.
  425. */
  426. static int _wait_softreset_complete(struct omap_hwmod *oh)
  427. {
  428. struct omap_hwmod_class_sysconfig *sysc;
  429. u32 softrst_mask;
  430. int c = 0;
  431. sysc = oh->class->sysc;
  432. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  433. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  434. & SYSS_RESETDONE_MASK),
  435. MAX_MODULE_SOFTRESET_WAIT, c);
  436. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  437. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  438. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  439. & softrst_mask),
  440. MAX_MODULE_SOFTRESET_WAIT, c);
  441. }
  442. return c;
  443. }
  444. /**
  445. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  446. * @oh: struct omap_hwmod *
  447. *
  448. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  449. * of some modules. When the DMA must perform read/write accesses, the
  450. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  451. * for power management, software must set the DMADISABLE bit back to 1.
  452. *
  453. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  454. * error or 0 upon success.
  455. */
  456. static int _set_dmadisable(struct omap_hwmod *oh)
  457. {
  458. u32 v;
  459. u32 dmadisable_mask;
  460. if (!oh->class->sysc ||
  461. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  462. return -EINVAL;
  463. if (!oh->class->sysc->sysc_fields) {
  464. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  465. return -EINVAL;
  466. }
  467. /* clocks must be on for this operation */
  468. if (oh->_state != _HWMOD_STATE_ENABLED) {
  469. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  470. return -EINVAL;
  471. }
  472. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  473. v = oh->_sysc_cache;
  474. dmadisable_mask =
  475. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  476. v |= dmadisable_mask;
  477. _write_sysconfig(v, oh);
  478. return 0;
  479. }
  480. /**
  481. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  482. * @oh: struct omap_hwmod *
  483. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  484. * @v: pointer to register contents to modify
  485. *
  486. * Update the module autoidle bit in @v to be @autoidle for the @oh
  487. * hwmod. The autoidle bit controls whether the module can gate
  488. * internal clocks automatically when it isn't doing anything; the
  489. * exact function of this bit varies on a per-module basis. This
  490. * function does not write to the hardware. Returns -EINVAL upon
  491. * error or 0 upon success.
  492. */
  493. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  494. u32 *v)
  495. {
  496. u32 autoidle_mask;
  497. u8 autoidle_shift;
  498. if (!oh->class->sysc ||
  499. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  500. return -EINVAL;
  501. if (!oh->class->sysc->sysc_fields) {
  502. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  503. return -EINVAL;
  504. }
  505. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  506. autoidle_mask = (0x1 << autoidle_shift);
  507. *v &= ~autoidle_mask;
  508. *v |= autoidle << autoidle_shift;
  509. return 0;
  510. }
  511. /**
  512. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  513. * @oh: struct omap_hwmod *
  514. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  515. *
  516. * Set or clear the I/O pad wakeup flag in the mux entries for the
  517. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  518. * in memory. If the hwmod is currently idled, and the new idle
  519. * values don't match the previous ones, this function will also
  520. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  521. * currently idled, this function won't touch the hardware: the new
  522. * mux settings are written to the SCM PADCTRL registers when the
  523. * hwmod is idled. No return value.
  524. */
  525. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  526. {
  527. struct omap_device_pad *pad;
  528. bool change = false;
  529. u16 prev_idle;
  530. int j;
  531. if (!oh->mux || !oh->mux->enabled)
  532. return;
  533. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  534. pad = oh->mux->pads_dynamic[j];
  535. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  536. continue;
  537. prev_idle = pad->idle;
  538. if (set_wake)
  539. pad->idle |= OMAP_WAKEUP_EN;
  540. else
  541. pad->idle &= ~OMAP_WAKEUP_EN;
  542. if (prev_idle != pad->idle)
  543. change = true;
  544. }
  545. if (change && oh->_state == _HWMOD_STATE_IDLE)
  546. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  547. }
  548. /**
  549. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  550. * @oh: struct omap_hwmod *
  551. *
  552. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  553. * upon error or 0 upon success.
  554. */
  555. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  556. {
  557. if (!oh->class->sysc ||
  558. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  559. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  560. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  561. return -EINVAL;
  562. if (!oh->class->sysc->sysc_fields) {
  563. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  564. return -EINVAL;
  565. }
  566. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  567. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  568. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  569. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  570. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  571. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  572. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  573. return 0;
  574. }
  575. /**
  576. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  577. * @oh: struct omap_hwmod *
  578. *
  579. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  580. * upon error or 0 upon success.
  581. */
  582. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  583. {
  584. if (!oh->class->sysc ||
  585. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  586. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  587. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  588. return -EINVAL;
  589. if (!oh->class->sysc->sysc_fields) {
  590. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  591. return -EINVAL;
  592. }
  593. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  594. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  595. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  596. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  597. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  598. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  599. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  600. return 0;
  601. }
  602. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  603. {
  604. struct clk_hw_omap *clk;
  605. if (oh->clkdm) {
  606. return oh->clkdm;
  607. } else if (oh->_clk) {
  608. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  609. return NULL;
  610. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  611. return clk->clkdm;
  612. }
  613. return NULL;
  614. }
  615. /**
  616. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  617. * @oh: struct omap_hwmod *
  618. *
  619. * Prevent the hardware module @oh from entering idle while the
  620. * hardare module initiator @init_oh is active. Useful when a module
  621. * will be accessed by a particular initiator (e.g., if a module will
  622. * be accessed by the IVA, there should be a sleepdep between the IVA
  623. * initiator and the module). Only applies to modules in smart-idle
  624. * mode. If the clockdomain is marked as not needing autodeps, return
  625. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  626. * passes along clkdm_add_sleepdep() value upon success.
  627. */
  628. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  629. {
  630. struct clockdomain *clkdm, *init_clkdm;
  631. clkdm = _get_clkdm(oh);
  632. init_clkdm = _get_clkdm(init_oh);
  633. if (!clkdm || !init_clkdm)
  634. return -EINVAL;
  635. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  636. return 0;
  637. return clkdm_add_sleepdep(clkdm, init_clkdm);
  638. }
  639. /**
  640. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  641. * @oh: struct omap_hwmod *
  642. *
  643. * Allow the hardware module @oh to enter idle while the hardare
  644. * module initiator @init_oh is active. Useful when a module will not
  645. * be accessed by a particular initiator (e.g., if a module will not
  646. * be accessed by the IVA, there should be no sleepdep between the IVA
  647. * initiator and the module). Only applies to modules in smart-idle
  648. * mode. If the clockdomain is marked as not needing autodeps, return
  649. * 0 without doing anything. Returns -EINVAL upon error or passes
  650. * along clkdm_del_sleepdep() value upon success.
  651. */
  652. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  653. {
  654. struct clockdomain *clkdm, *init_clkdm;
  655. clkdm = _get_clkdm(oh);
  656. init_clkdm = _get_clkdm(init_oh);
  657. if (!clkdm || !init_clkdm)
  658. return -EINVAL;
  659. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  660. return 0;
  661. return clkdm_del_sleepdep(clkdm, init_clkdm);
  662. }
  663. /**
  664. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  665. * @oh: struct omap_hwmod *
  666. *
  667. * Called from _init_clocks(). Populates the @oh _clk (main
  668. * functional clock pointer) if a main_clk is present. Returns 0 on
  669. * success or -EINVAL on error.
  670. */
  671. static int _init_main_clk(struct omap_hwmod *oh)
  672. {
  673. int ret = 0;
  674. if (!oh->main_clk)
  675. return 0;
  676. oh->_clk = clk_get(NULL, oh->main_clk);
  677. if (IS_ERR(oh->_clk)) {
  678. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  679. oh->name, oh->main_clk);
  680. return -EINVAL;
  681. }
  682. /*
  683. * HACK: This needs a re-visit once clk_prepare() is implemented
  684. * to do something meaningful. Today its just a no-op.
  685. * If clk_prepare() is used at some point to do things like
  686. * voltage scaling etc, then this would have to be moved to
  687. * some point where subsystems like i2c and pmic become
  688. * available.
  689. */
  690. clk_prepare(oh->_clk);
  691. if (!_get_clkdm(oh))
  692. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  693. oh->name, oh->main_clk);
  694. return ret;
  695. }
  696. /**
  697. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  698. * @oh: struct omap_hwmod *
  699. *
  700. * Called from _init_clocks(). Populates the @oh OCP slave interface
  701. * clock pointers. Returns 0 on success or -EINVAL on error.
  702. */
  703. static int _init_interface_clks(struct omap_hwmod *oh)
  704. {
  705. struct omap_hwmod_ocp_if *os;
  706. struct list_head *p;
  707. struct clk *c;
  708. int i = 0;
  709. int ret = 0;
  710. p = oh->slave_ports.next;
  711. while (i < oh->slaves_cnt) {
  712. os = _fetch_next_ocp_if(&p, &i);
  713. if (!os->clk)
  714. continue;
  715. c = clk_get(NULL, os->clk);
  716. if (IS_ERR(c)) {
  717. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  718. oh->name, os->clk);
  719. ret = -EINVAL;
  720. continue;
  721. }
  722. os->_clk = c;
  723. /*
  724. * HACK: This needs a re-visit once clk_prepare() is implemented
  725. * to do something meaningful. Today its just a no-op.
  726. * If clk_prepare() is used at some point to do things like
  727. * voltage scaling etc, then this would have to be moved to
  728. * some point where subsystems like i2c and pmic become
  729. * available.
  730. */
  731. clk_prepare(os->_clk);
  732. }
  733. return ret;
  734. }
  735. /**
  736. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  737. * @oh: struct omap_hwmod *
  738. *
  739. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  740. * clock pointers. Returns 0 on success or -EINVAL on error.
  741. */
  742. static int _init_opt_clks(struct omap_hwmod *oh)
  743. {
  744. struct omap_hwmod_opt_clk *oc;
  745. struct clk *c;
  746. int i;
  747. int ret = 0;
  748. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  749. c = clk_get(NULL, oc->clk);
  750. if (IS_ERR(c)) {
  751. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  752. oh->name, oc->clk);
  753. ret = -EINVAL;
  754. continue;
  755. }
  756. oc->_clk = c;
  757. /*
  758. * HACK: This needs a re-visit once clk_prepare() is implemented
  759. * to do something meaningful. Today its just a no-op.
  760. * If clk_prepare() is used at some point to do things like
  761. * voltage scaling etc, then this would have to be moved to
  762. * some point where subsystems like i2c and pmic become
  763. * available.
  764. */
  765. clk_prepare(oc->_clk);
  766. }
  767. return ret;
  768. }
  769. /**
  770. * _enable_clocks - enable hwmod main clock and interface clocks
  771. * @oh: struct omap_hwmod *
  772. *
  773. * Enables all clocks necessary for register reads and writes to succeed
  774. * on the hwmod @oh. Returns 0.
  775. */
  776. static int _enable_clocks(struct omap_hwmod *oh)
  777. {
  778. struct omap_hwmod_ocp_if *os;
  779. struct list_head *p;
  780. int i = 0;
  781. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  782. if (oh->_clk)
  783. clk_enable(oh->_clk);
  784. p = oh->slave_ports.next;
  785. while (i < oh->slaves_cnt) {
  786. os = _fetch_next_ocp_if(&p, &i);
  787. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  788. clk_enable(os->_clk);
  789. }
  790. /* The opt clocks are controlled by the device driver. */
  791. return 0;
  792. }
  793. /**
  794. * _disable_clocks - disable hwmod main clock and interface clocks
  795. * @oh: struct omap_hwmod *
  796. *
  797. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  798. */
  799. static int _disable_clocks(struct omap_hwmod *oh)
  800. {
  801. struct omap_hwmod_ocp_if *os;
  802. struct list_head *p;
  803. int i = 0;
  804. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  805. if (oh->_clk)
  806. clk_disable(oh->_clk);
  807. p = oh->slave_ports.next;
  808. while (i < oh->slaves_cnt) {
  809. os = _fetch_next_ocp_if(&p, &i);
  810. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  811. clk_disable(os->_clk);
  812. }
  813. /* The opt clocks are controlled by the device driver. */
  814. return 0;
  815. }
  816. static void _enable_optional_clocks(struct omap_hwmod *oh)
  817. {
  818. struct omap_hwmod_opt_clk *oc;
  819. int i;
  820. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  821. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  822. if (oc->_clk) {
  823. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  824. __clk_get_name(oc->_clk));
  825. clk_enable(oc->_clk);
  826. }
  827. }
  828. static void _disable_optional_clocks(struct omap_hwmod *oh)
  829. {
  830. struct omap_hwmod_opt_clk *oc;
  831. int i;
  832. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  833. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  834. if (oc->_clk) {
  835. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  836. __clk_get_name(oc->_clk));
  837. clk_disable(oc->_clk);
  838. }
  839. }
  840. /**
  841. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  842. * @oh: struct omap_hwmod *
  843. *
  844. * Enables the PRCM module mode related to the hwmod @oh.
  845. * No return value.
  846. */
  847. static void _omap4_enable_module(struct omap_hwmod *oh)
  848. {
  849. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  850. return;
  851. pr_debug("omap_hwmod: %s: %s: %d\n",
  852. oh->name, __func__, oh->prcm.omap4.modulemode);
  853. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  854. oh->clkdm->prcm_partition,
  855. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  856. }
  857. /**
  858. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  859. * @oh: struct omap_hwmod *
  860. *
  861. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  862. * does not have an IDLEST bit or if the module successfully enters
  863. * slave idle; otherwise, pass along the return value of the
  864. * appropriate *_cm*_wait_module_idle() function.
  865. */
  866. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  867. {
  868. if (!oh)
  869. return -EINVAL;
  870. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  871. return 0;
  872. if (oh->flags & HWMOD_NO_IDLEST)
  873. return 0;
  874. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  875. oh->clkdm->cm_inst,
  876. oh->prcm.omap4.clkctrl_offs, 0);
  877. }
  878. /**
  879. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  880. * @oh: struct omap_hwmod *oh
  881. *
  882. * Count and return the number of MPU IRQs associated with the hwmod
  883. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  884. * NULL.
  885. */
  886. static int _count_mpu_irqs(struct omap_hwmod *oh)
  887. {
  888. struct omap_hwmod_irq_info *ohii;
  889. int i = 0;
  890. if (!oh || !oh->mpu_irqs)
  891. return 0;
  892. do {
  893. ohii = &oh->mpu_irqs[i++];
  894. } while (ohii->irq != -1);
  895. return i-1;
  896. }
  897. /**
  898. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  899. * @oh: struct omap_hwmod *oh
  900. *
  901. * Count and return the number of SDMA request lines associated with
  902. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  903. * if @oh is NULL.
  904. */
  905. static int _count_sdma_reqs(struct omap_hwmod *oh)
  906. {
  907. struct omap_hwmod_dma_info *ohdi;
  908. int i = 0;
  909. if (!oh || !oh->sdma_reqs)
  910. return 0;
  911. do {
  912. ohdi = &oh->sdma_reqs[i++];
  913. } while (ohdi->dma_req != -1);
  914. return i-1;
  915. }
  916. /**
  917. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  918. * @oh: struct omap_hwmod *oh
  919. *
  920. * Count and return the number of address space ranges associated with
  921. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  922. * if @oh is NULL.
  923. */
  924. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  925. {
  926. struct omap_hwmod_addr_space *mem;
  927. int i = 0;
  928. if (!os || !os->addr)
  929. return 0;
  930. do {
  931. mem = &os->addr[i++];
  932. } while (mem->pa_start != mem->pa_end);
  933. return i-1;
  934. }
  935. /**
  936. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  937. * @oh: struct omap_hwmod * to operate on
  938. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  939. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  940. *
  941. * Retrieve a MPU hardware IRQ line number named by @name associated
  942. * with the IP block pointed to by @oh. The IRQ number will be filled
  943. * into the address pointed to by @dma. When @name is non-null, the
  944. * IRQ line number associated with the named entry will be returned.
  945. * If @name is null, the first matching entry will be returned. Data
  946. * order is not meaningful in hwmod data, so callers are strongly
  947. * encouraged to use a non-null @name whenever possible to avoid
  948. * unpredictable effects if hwmod data is later added that causes data
  949. * ordering to change. Returns 0 upon success or a negative error
  950. * code upon error.
  951. */
  952. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  953. unsigned int *irq)
  954. {
  955. int i;
  956. bool found = false;
  957. if (!oh->mpu_irqs)
  958. return -ENOENT;
  959. i = 0;
  960. while (oh->mpu_irqs[i].irq != -1) {
  961. if (name == oh->mpu_irqs[i].name ||
  962. !strcmp(name, oh->mpu_irqs[i].name)) {
  963. found = true;
  964. break;
  965. }
  966. i++;
  967. }
  968. if (!found)
  969. return -ENOENT;
  970. *irq = oh->mpu_irqs[i].irq;
  971. return 0;
  972. }
  973. /**
  974. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  975. * @oh: struct omap_hwmod * to operate on
  976. * @name: pointer to the name of the SDMA request line to fetch (optional)
  977. * @dma: pointer to an unsigned int to store the request line ID to
  978. *
  979. * Retrieve an SDMA request line ID named by @name on the IP block
  980. * pointed to by @oh. The ID will be filled into the address pointed
  981. * to by @dma. When @name is non-null, the request line ID associated
  982. * with the named entry will be returned. If @name is null, the first
  983. * matching entry will be returned. Data order is not meaningful in
  984. * hwmod data, so callers are strongly encouraged to use a non-null
  985. * @name whenever possible to avoid unpredictable effects if hwmod
  986. * data is later added that causes data ordering to change. Returns 0
  987. * upon success or a negative error code upon error.
  988. */
  989. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  990. unsigned int *dma)
  991. {
  992. int i;
  993. bool found = false;
  994. if (!oh->sdma_reqs)
  995. return -ENOENT;
  996. i = 0;
  997. while (oh->sdma_reqs[i].dma_req != -1) {
  998. if (name == oh->sdma_reqs[i].name ||
  999. !strcmp(name, oh->sdma_reqs[i].name)) {
  1000. found = true;
  1001. break;
  1002. }
  1003. i++;
  1004. }
  1005. if (!found)
  1006. return -ENOENT;
  1007. *dma = oh->sdma_reqs[i].dma_req;
  1008. return 0;
  1009. }
  1010. /**
  1011. * _get_addr_space_by_name - fetch address space start & end by name
  1012. * @oh: struct omap_hwmod * to operate on
  1013. * @name: pointer to the name of the address space to fetch (optional)
  1014. * @pa_start: pointer to a u32 to store the starting address to
  1015. * @pa_end: pointer to a u32 to store the ending address to
  1016. *
  1017. * Retrieve address space start and end addresses for the IP block
  1018. * pointed to by @oh. The data will be filled into the addresses
  1019. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1020. * address space data associated with the named entry will be
  1021. * returned. If @name is null, the first matching entry will be
  1022. * returned. Data order is not meaningful in hwmod data, so callers
  1023. * are strongly encouraged to use a non-null @name whenever possible
  1024. * to avoid unpredictable effects if hwmod data is later added that
  1025. * causes data ordering to change. Returns 0 upon success or a
  1026. * negative error code upon error.
  1027. */
  1028. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1029. u32 *pa_start, u32 *pa_end)
  1030. {
  1031. int i, j;
  1032. struct omap_hwmod_ocp_if *os;
  1033. struct list_head *p = NULL;
  1034. bool found = false;
  1035. p = oh->slave_ports.next;
  1036. i = 0;
  1037. while (i < oh->slaves_cnt) {
  1038. os = _fetch_next_ocp_if(&p, &i);
  1039. if (!os->addr)
  1040. return -ENOENT;
  1041. j = 0;
  1042. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1043. if (name == os->addr[j].name ||
  1044. !strcmp(name, os->addr[j].name)) {
  1045. found = true;
  1046. break;
  1047. }
  1048. j++;
  1049. }
  1050. if (found)
  1051. break;
  1052. }
  1053. if (!found)
  1054. return -ENOENT;
  1055. *pa_start = os->addr[j].pa_start;
  1056. *pa_end = os->addr[j].pa_end;
  1057. return 0;
  1058. }
  1059. /**
  1060. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1061. * @oh: struct omap_hwmod *
  1062. *
  1063. * Determines the array index of the OCP slave port that the MPU uses
  1064. * to address the device, and saves it into the struct omap_hwmod.
  1065. * Intended to be called during hwmod registration only. No return
  1066. * value.
  1067. */
  1068. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1069. {
  1070. struct omap_hwmod_ocp_if *os = NULL;
  1071. struct list_head *p;
  1072. int i = 0;
  1073. if (!oh)
  1074. return;
  1075. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1076. p = oh->slave_ports.next;
  1077. while (i < oh->slaves_cnt) {
  1078. os = _fetch_next_ocp_if(&p, &i);
  1079. if (os->user & OCP_USER_MPU) {
  1080. oh->_mpu_port = os;
  1081. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1082. break;
  1083. }
  1084. }
  1085. return;
  1086. }
  1087. /**
  1088. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1089. * @oh: struct omap_hwmod *
  1090. *
  1091. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1092. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1093. * communicate with the IP block. This interface need not be directly
  1094. * connected to the MPU (and almost certainly is not), but is directly
  1095. * connected to the IP block represented by @oh. Returns a pointer
  1096. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1097. * error or if there does not appear to be a path from the MPU to this
  1098. * IP block.
  1099. */
  1100. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1101. {
  1102. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1103. return NULL;
  1104. return oh->_mpu_port;
  1105. };
  1106. /**
  1107. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1108. * @oh: struct omap_hwmod *
  1109. *
  1110. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1111. * the register target MPU address space; or returns NULL upon error.
  1112. */
  1113. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1114. {
  1115. struct omap_hwmod_ocp_if *os;
  1116. struct omap_hwmod_addr_space *mem;
  1117. int found = 0, i = 0;
  1118. os = _find_mpu_rt_port(oh);
  1119. if (!os || !os->addr)
  1120. return NULL;
  1121. do {
  1122. mem = &os->addr[i++];
  1123. if (mem->flags & ADDR_TYPE_RT)
  1124. found = 1;
  1125. } while (!found && mem->pa_start != mem->pa_end);
  1126. return (found) ? mem : NULL;
  1127. }
  1128. /**
  1129. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1130. * @oh: struct omap_hwmod *
  1131. *
  1132. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1133. * by @oh is set to indicate to the PRCM that the IP block is active.
  1134. * Usually this means placing the module into smart-idle mode and
  1135. * smart-standby, but if there is a bug in the automatic idle handling
  1136. * for the IP block, it may need to be placed into the force-idle or
  1137. * no-idle variants of these modes. No return value.
  1138. */
  1139. static void _enable_sysc(struct omap_hwmod *oh)
  1140. {
  1141. u8 idlemode, sf;
  1142. u32 v;
  1143. bool clkdm_act;
  1144. struct clockdomain *clkdm;
  1145. if (!oh->class->sysc)
  1146. return;
  1147. /*
  1148. * Wait until reset has completed, this is needed as the IP
  1149. * block is reset automatically by hardware in some cases
  1150. * (off-mode for example), and the drivers require the
  1151. * IP to be ready when they access it
  1152. */
  1153. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1154. _enable_optional_clocks(oh);
  1155. _wait_softreset_complete(oh);
  1156. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1157. _disable_optional_clocks(oh);
  1158. v = oh->_sysc_cache;
  1159. sf = oh->class->sysc->sysc_flags;
  1160. clkdm = _get_clkdm(oh);
  1161. if (sf & SYSC_HAS_SIDLEMODE) {
  1162. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1163. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1164. idlemode = HWMOD_IDLEMODE_NO;
  1165. } else {
  1166. if (sf & SYSC_HAS_ENAWAKEUP)
  1167. _enable_wakeup(oh, &v);
  1168. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1169. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1170. else
  1171. idlemode = HWMOD_IDLEMODE_SMART;
  1172. }
  1173. /*
  1174. * This is special handling for some IPs like
  1175. * 32k sync timer. Force them to idle!
  1176. */
  1177. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1178. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1179. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1180. idlemode = HWMOD_IDLEMODE_FORCE;
  1181. _set_slave_idlemode(oh, idlemode, &v);
  1182. }
  1183. if (sf & SYSC_HAS_MIDLEMODE) {
  1184. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1185. idlemode = HWMOD_IDLEMODE_FORCE;
  1186. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1187. idlemode = HWMOD_IDLEMODE_NO;
  1188. } else {
  1189. if (sf & SYSC_HAS_ENAWAKEUP)
  1190. _enable_wakeup(oh, &v);
  1191. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1192. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1193. else
  1194. idlemode = HWMOD_IDLEMODE_SMART;
  1195. }
  1196. _set_master_standbymode(oh, idlemode, &v);
  1197. }
  1198. /*
  1199. * XXX The clock framework should handle this, by
  1200. * calling into this code. But this must wait until the
  1201. * clock structures are tagged with omap_hwmod entries
  1202. */
  1203. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1204. (sf & SYSC_HAS_CLOCKACTIVITY))
  1205. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1206. /* If the cached value is the same as the new value, skip the write */
  1207. if (oh->_sysc_cache != v)
  1208. _write_sysconfig(v, oh);
  1209. /*
  1210. * Set the autoidle bit only after setting the smartidle bit
  1211. * Setting this will not have any impact on the other modules.
  1212. */
  1213. if (sf & SYSC_HAS_AUTOIDLE) {
  1214. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1215. 0 : 1;
  1216. _set_module_autoidle(oh, idlemode, &v);
  1217. _write_sysconfig(v, oh);
  1218. }
  1219. }
  1220. /**
  1221. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1222. * @oh: struct omap_hwmod *
  1223. *
  1224. * If module is marked as SWSUP_SIDLE, force the module into slave
  1225. * idle; otherwise, configure it for smart-idle. If module is marked
  1226. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1227. * configure it for smart-standby. No return value.
  1228. */
  1229. static void _idle_sysc(struct omap_hwmod *oh)
  1230. {
  1231. u8 idlemode, sf;
  1232. u32 v;
  1233. if (!oh->class->sysc)
  1234. return;
  1235. v = oh->_sysc_cache;
  1236. sf = oh->class->sysc->sysc_flags;
  1237. if (sf & SYSC_HAS_SIDLEMODE) {
  1238. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1239. idlemode = HWMOD_IDLEMODE_FORCE;
  1240. } else {
  1241. if (sf & SYSC_HAS_ENAWAKEUP)
  1242. _enable_wakeup(oh, &v);
  1243. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1244. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1245. else
  1246. idlemode = HWMOD_IDLEMODE_SMART;
  1247. }
  1248. _set_slave_idlemode(oh, idlemode, &v);
  1249. }
  1250. if (sf & SYSC_HAS_MIDLEMODE) {
  1251. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1252. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1253. idlemode = HWMOD_IDLEMODE_FORCE;
  1254. } else {
  1255. if (sf & SYSC_HAS_ENAWAKEUP)
  1256. _enable_wakeup(oh, &v);
  1257. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1258. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1259. else
  1260. idlemode = HWMOD_IDLEMODE_SMART;
  1261. }
  1262. _set_master_standbymode(oh, idlemode, &v);
  1263. }
  1264. _write_sysconfig(v, oh);
  1265. }
  1266. /**
  1267. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1268. * @oh: struct omap_hwmod *
  1269. *
  1270. * Force the module into slave idle and master suspend. No return
  1271. * value.
  1272. */
  1273. static void _shutdown_sysc(struct omap_hwmod *oh)
  1274. {
  1275. u32 v;
  1276. u8 sf;
  1277. if (!oh->class->sysc)
  1278. return;
  1279. v = oh->_sysc_cache;
  1280. sf = oh->class->sysc->sysc_flags;
  1281. if (sf & SYSC_HAS_SIDLEMODE)
  1282. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1283. if (sf & SYSC_HAS_MIDLEMODE)
  1284. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1285. if (sf & SYSC_HAS_AUTOIDLE)
  1286. _set_module_autoidle(oh, 1, &v);
  1287. _write_sysconfig(v, oh);
  1288. }
  1289. /**
  1290. * _lookup - find an omap_hwmod by name
  1291. * @name: find an omap_hwmod by name
  1292. *
  1293. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1294. */
  1295. static struct omap_hwmod *_lookup(const char *name)
  1296. {
  1297. struct omap_hwmod *oh, *temp_oh;
  1298. oh = NULL;
  1299. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1300. if (!strcmp(name, temp_oh->name)) {
  1301. oh = temp_oh;
  1302. break;
  1303. }
  1304. }
  1305. return oh;
  1306. }
  1307. /**
  1308. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1309. * @oh: struct omap_hwmod *
  1310. *
  1311. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1312. * clockdomain pointer, and save it into the struct omap_hwmod.
  1313. * Return -EINVAL if the clkdm_name lookup failed.
  1314. */
  1315. static int _init_clkdm(struct omap_hwmod *oh)
  1316. {
  1317. if (!oh->clkdm_name) {
  1318. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1319. return 0;
  1320. }
  1321. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1322. if (!oh->clkdm) {
  1323. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1324. oh->name, oh->clkdm_name);
  1325. return 0;
  1326. }
  1327. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1328. oh->name, oh->clkdm_name);
  1329. return 0;
  1330. }
  1331. /**
  1332. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1333. * well the clockdomain.
  1334. * @oh: struct omap_hwmod *
  1335. * @data: not used; pass NULL
  1336. *
  1337. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1338. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1339. * success, or a negative error code on failure.
  1340. */
  1341. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1342. {
  1343. int ret = 0;
  1344. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1345. return 0;
  1346. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1347. if (soc_ops.init_clkdm)
  1348. ret |= soc_ops.init_clkdm(oh);
  1349. ret |= _init_main_clk(oh);
  1350. ret |= _init_interface_clks(oh);
  1351. ret |= _init_opt_clks(oh);
  1352. if (!ret)
  1353. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1354. else
  1355. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1356. return ret;
  1357. }
  1358. /**
  1359. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1360. * @oh: struct omap_hwmod *
  1361. * @name: name of the reset line in the context of this hwmod
  1362. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1363. *
  1364. * Return the bit position of the reset line that match the
  1365. * input name. Return -ENOENT if not found.
  1366. */
  1367. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1368. struct omap_hwmod_rst_info *ohri)
  1369. {
  1370. int i;
  1371. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1372. const char *rst_line = oh->rst_lines[i].name;
  1373. if (!strcmp(rst_line, name)) {
  1374. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1375. ohri->st_shift = oh->rst_lines[i].st_shift;
  1376. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1377. oh->name, __func__, rst_line, ohri->rst_shift,
  1378. ohri->st_shift);
  1379. return 0;
  1380. }
  1381. }
  1382. return -ENOENT;
  1383. }
  1384. /**
  1385. * _assert_hardreset - assert the HW reset line of submodules
  1386. * contained in the hwmod module.
  1387. * @oh: struct omap_hwmod *
  1388. * @name: name of the reset line to lookup and assert
  1389. *
  1390. * Some IP like dsp, ipu or iva contain processor that require an HW
  1391. * reset line to be assert / deassert in order to enable fully the IP.
  1392. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1393. * asserting the hardreset line on the currently-booted SoC, or passes
  1394. * along the return value from _lookup_hardreset() or the SoC's
  1395. * assert_hardreset code.
  1396. */
  1397. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1398. {
  1399. struct omap_hwmod_rst_info ohri;
  1400. int ret = -EINVAL;
  1401. if (!oh)
  1402. return -EINVAL;
  1403. if (!soc_ops.assert_hardreset)
  1404. return -ENOSYS;
  1405. ret = _lookup_hardreset(oh, name, &ohri);
  1406. if (ret < 0)
  1407. return ret;
  1408. ret = soc_ops.assert_hardreset(oh, &ohri);
  1409. return ret;
  1410. }
  1411. /**
  1412. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1413. * in the hwmod module.
  1414. * @oh: struct omap_hwmod *
  1415. * @name: name of the reset line to look up and deassert
  1416. *
  1417. * Some IP like dsp, ipu or iva contain processor that require an HW
  1418. * reset line to be assert / deassert in order to enable fully the IP.
  1419. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1420. * deasserting the hardreset line on the currently-booted SoC, or passes
  1421. * along the return value from _lookup_hardreset() or the SoC's
  1422. * deassert_hardreset code.
  1423. */
  1424. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1425. {
  1426. struct omap_hwmod_rst_info ohri;
  1427. int ret = -EINVAL;
  1428. int hwsup = 0;
  1429. if (!oh)
  1430. return -EINVAL;
  1431. if (!soc_ops.deassert_hardreset)
  1432. return -ENOSYS;
  1433. ret = _lookup_hardreset(oh, name, &ohri);
  1434. if (ret < 0)
  1435. return ret;
  1436. if (oh->clkdm) {
  1437. /*
  1438. * A clockdomain must be in SW_SUP otherwise reset
  1439. * might not be completed. The clockdomain can be set
  1440. * in HW_AUTO only when the module become ready.
  1441. */
  1442. hwsup = clkdm_in_hwsup(oh->clkdm);
  1443. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1444. if (ret) {
  1445. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1446. oh->name, oh->clkdm->name, ret);
  1447. return ret;
  1448. }
  1449. }
  1450. _enable_clocks(oh);
  1451. if (soc_ops.enable_module)
  1452. soc_ops.enable_module(oh);
  1453. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1454. if (soc_ops.disable_module)
  1455. soc_ops.disable_module(oh);
  1456. _disable_clocks(oh);
  1457. if (ret == -EBUSY)
  1458. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1459. if (oh->clkdm) {
  1460. /*
  1461. * Set the clockdomain to HW_AUTO, assuming that the
  1462. * previous state was HW_AUTO.
  1463. */
  1464. if (hwsup)
  1465. clkdm_allow_idle(oh->clkdm);
  1466. clkdm_hwmod_disable(oh->clkdm, oh);
  1467. }
  1468. return ret;
  1469. }
  1470. /**
  1471. * _read_hardreset - read the HW reset line state of submodules
  1472. * contained in the hwmod module
  1473. * @oh: struct omap_hwmod *
  1474. * @name: name of the reset line to look up and read
  1475. *
  1476. * Return the state of the reset line. Returns -EINVAL if @oh is
  1477. * null, -ENOSYS if we have no way of reading the hardreset line
  1478. * status on the currently-booted SoC, or passes along the return
  1479. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1480. * code.
  1481. */
  1482. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1483. {
  1484. struct omap_hwmod_rst_info ohri;
  1485. int ret = -EINVAL;
  1486. if (!oh)
  1487. return -EINVAL;
  1488. if (!soc_ops.is_hardreset_asserted)
  1489. return -ENOSYS;
  1490. ret = _lookup_hardreset(oh, name, &ohri);
  1491. if (ret < 0)
  1492. return ret;
  1493. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1494. }
  1495. /**
  1496. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1497. * @oh: struct omap_hwmod *
  1498. *
  1499. * If all hardreset lines associated with @oh are asserted, then return true.
  1500. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1501. * associated with @oh are asserted, then return false.
  1502. * This function is used to avoid executing some parts of the IP block
  1503. * enable/disable sequence if its hardreset line is set.
  1504. */
  1505. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1506. {
  1507. int i, rst_cnt = 0;
  1508. if (oh->rst_lines_cnt == 0)
  1509. return false;
  1510. for (i = 0; i < oh->rst_lines_cnt; i++)
  1511. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1512. rst_cnt++;
  1513. if (oh->rst_lines_cnt == rst_cnt)
  1514. return true;
  1515. return false;
  1516. }
  1517. /**
  1518. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1519. * hard-reset
  1520. * @oh: struct omap_hwmod *
  1521. *
  1522. * If any hardreset lines associated with @oh are asserted, then
  1523. * return true. Otherwise, if no hardreset lines associated with @oh
  1524. * are asserted, or if @oh has no hardreset lines, then return false.
  1525. * This function is used to avoid executing some parts of the IP block
  1526. * enable/disable sequence if any hardreset line is set.
  1527. */
  1528. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1529. {
  1530. int rst_cnt = 0;
  1531. int i;
  1532. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1533. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1534. rst_cnt++;
  1535. return (rst_cnt) ? true : false;
  1536. }
  1537. /**
  1538. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1539. * @oh: struct omap_hwmod *
  1540. *
  1541. * Disable the PRCM module mode related to the hwmod @oh.
  1542. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1543. */
  1544. static int _omap4_disable_module(struct omap_hwmod *oh)
  1545. {
  1546. int v;
  1547. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1548. return -EINVAL;
  1549. /*
  1550. * Since integration code might still be doing something, only
  1551. * disable if all lines are under hardreset.
  1552. */
  1553. if (_are_any_hardreset_lines_asserted(oh))
  1554. return 0;
  1555. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1556. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1557. oh->prcm.omap4.clkctrl_offs);
  1558. v = _omap4_wait_target_disable(oh);
  1559. if (v)
  1560. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1561. oh->name);
  1562. return 0;
  1563. }
  1564. /**
  1565. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1566. * @oh: struct omap_hwmod *
  1567. *
  1568. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1569. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1570. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1571. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1572. *
  1573. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1574. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1575. * use the SYSCONFIG softreset bit to provide the status.
  1576. *
  1577. * Note that some IP like McBSP do have reset control but don't have
  1578. * reset status.
  1579. */
  1580. static int _ocp_softreset(struct omap_hwmod *oh)
  1581. {
  1582. u32 v;
  1583. int c = 0;
  1584. int ret = 0;
  1585. if (!oh->class->sysc ||
  1586. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1587. return -ENOENT;
  1588. /* clocks must be on for this operation */
  1589. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1590. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1591. oh->name);
  1592. return -EINVAL;
  1593. }
  1594. /* For some modules, all optionnal clocks need to be enabled as well */
  1595. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1596. _enable_optional_clocks(oh);
  1597. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1598. v = oh->_sysc_cache;
  1599. ret = _set_softreset(oh, &v);
  1600. if (ret)
  1601. goto dis_opt_clks;
  1602. _write_sysconfig(v, oh);
  1603. if (oh->class->sysc->srst_udelay)
  1604. udelay(oh->class->sysc->srst_udelay);
  1605. c = _wait_softreset_complete(oh);
  1606. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1607. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1608. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1609. ret = -ETIMEDOUT;
  1610. goto dis_opt_clks;
  1611. } else {
  1612. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1613. }
  1614. ret = _clear_softreset(oh, &v);
  1615. if (ret)
  1616. goto dis_opt_clks;
  1617. _write_sysconfig(v, oh);
  1618. /*
  1619. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1620. * _wait_target_ready() or _reset()
  1621. */
  1622. dis_opt_clks:
  1623. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1624. _disable_optional_clocks(oh);
  1625. return ret;
  1626. }
  1627. /**
  1628. * _reset - reset an omap_hwmod
  1629. * @oh: struct omap_hwmod *
  1630. *
  1631. * Resets an omap_hwmod @oh. If the module has a custom reset
  1632. * function pointer defined, then call it to reset the IP block, and
  1633. * pass along its return value to the caller. Otherwise, if the IP
  1634. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1635. * associated with it, call a function to reset the IP block via that
  1636. * method, and pass along the return value to the caller. Finally, if
  1637. * the IP block has some hardreset lines associated with it, assert
  1638. * all of those, but do _not_ deassert them. (This is because driver
  1639. * authors have expressed an apparent requirement to control the
  1640. * deassertion of the hardreset lines themselves.)
  1641. *
  1642. * The default software reset mechanism for most OMAP IP blocks is
  1643. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1644. * hwmods cannot be reset via this method. Some are not targets and
  1645. * therefore have no OCP header registers to access. Others (like the
  1646. * IVA) have idiosyncratic reset sequences. So for these relatively
  1647. * rare cases, custom reset code can be supplied in the struct
  1648. * omap_hwmod_class .reset function pointer.
  1649. *
  1650. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1651. * does not prevent idling of the system. This is necessary for cases
  1652. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1653. * kernel without disabling dma.
  1654. *
  1655. * Passes along the return value from either _ocp_softreset() or the
  1656. * custom reset function - these must return -EINVAL if the hwmod
  1657. * cannot be reset this way or if the hwmod is in the wrong state,
  1658. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1659. */
  1660. static int _reset(struct omap_hwmod *oh)
  1661. {
  1662. int i, r;
  1663. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1664. if (oh->class->reset) {
  1665. r = oh->class->reset(oh);
  1666. } else {
  1667. if (oh->rst_lines_cnt > 0) {
  1668. for (i = 0; i < oh->rst_lines_cnt; i++)
  1669. _assert_hardreset(oh, oh->rst_lines[i].name);
  1670. return 0;
  1671. } else {
  1672. r = _ocp_softreset(oh);
  1673. if (r == -ENOENT)
  1674. r = 0;
  1675. }
  1676. }
  1677. _set_dmadisable(oh);
  1678. /*
  1679. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1680. * softreset. The _enable() function should be split to avoid
  1681. * the rewrite of the OCP_SYSCONFIG register.
  1682. */
  1683. if (oh->class->sysc) {
  1684. _update_sysc_cache(oh);
  1685. _enable_sysc(oh);
  1686. }
  1687. return r;
  1688. }
  1689. /**
  1690. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1691. *
  1692. * Call the appropriate PRM function to clear any logged I/O chain
  1693. * wakeups and to reconfigure the chain. This apparently needs to be
  1694. * done upon every mux change. Since hwmods can be concurrently
  1695. * enabled and idled, hold a spinlock around the I/O chain
  1696. * reconfiguration sequence. No return value.
  1697. *
  1698. * XXX When the PRM code is moved to drivers, this function can be removed,
  1699. * as the PRM infrastructure should abstract this.
  1700. */
  1701. static void _reconfigure_io_chain(void)
  1702. {
  1703. unsigned long flags;
  1704. spin_lock_irqsave(&io_chain_lock, flags);
  1705. omap_prm_reconfigure_io_chain();
  1706. spin_unlock_irqrestore(&io_chain_lock, flags);
  1707. }
  1708. /**
  1709. * _omap4_update_context_lost - increment hwmod context loss counter if
  1710. * hwmod context was lost, and clear hardware context loss reg
  1711. * @oh: hwmod to check for context loss
  1712. *
  1713. * If the PRCM indicates that the hwmod @oh lost context, increment
  1714. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1715. * bits. No return value.
  1716. */
  1717. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1718. {
  1719. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1720. return;
  1721. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1722. oh->clkdm->pwrdm.ptr->prcm_offs,
  1723. oh->prcm.omap4.context_offs))
  1724. return;
  1725. oh->prcm.omap4.context_lost_counter++;
  1726. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1727. oh->clkdm->pwrdm.ptr->prcm_offs,
  1728. oh->prcm.omap4.context_offs);
  1729. }
  1730. /**
  1731. * _omap4_get_context_lost - get context loss counter for a hwmod
  1732. * @oh: hwmod to get context loss counter for
  1733. *
  1734. * Returns the in-memory context loss counter for a hwmod.
  1735. */
  1736. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1737. {
  1738. return oh->prcm.omap4.context_lost_counter;
  1739. }
  1740. /**
  1741. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1742. * @oh: struct omap_hwmod *
  1743. *
  1744. * Some IP blocks (such as AESS) require some additional programming
  1745. * after enable before they can enter idle. If a function pointer to
  1746. * do so is present in the hwmod data, then call it and pass along the
  1747. * return value; otherwise, return 0.
  1748. */
  1749. static int _enable_preprogram(struct omap_hwmod *oh)
  1750. {
  1751. if (!oh->class->enable_preprogram)
  1752. return 0;
  1753. return oh->class->enable_preprogram(oh);
  1754. }
  1755. /**
  1756. * _enable - enable an omap_hwmod
  1757. * @oh: struct omap_hwmod *
  1758. *
  1759. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1760. * register target. Returns -EINVAL if the hwmod is in the wrong
  1761. * state or passes along the return value of _wait_target_ready().
  1762. */
  1763. static int _enable(struct omap_hwmod *oh)
  1764. {
  1765. int r;
  1766. int hwsup = 0;
  1767. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1768. /*
  1769. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1770. * state at init. Now that someone is really trying to enable
  1771. * them, just ensure that the hwmod mux is set.
  1772. */
  1773. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1774. /*
  1775. * If the caller has mux data populated, do the mux'ing
  1776. * which wouldn't have been done as part of the _enable()
  1777. * done during setup.
  1778. */
  1779. if (oh->mux)
  1780. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1781. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1782. return 0;
  1783. }
  1784. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1785. oh->_state != _HWMOD_STATE_IDLE &&
  1786. oh->_state != _HWMOD_STATE_DISABLED) {
  1787. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1788. oh->name);
  1789. return -EINVAL;
  1790. }
  1791. /*
  1792. * If an IP block contains HW reset lines and all of them are
  1793. * asserted, we let integration code associated with that
  1794. * block handle the enable. We've received very little
  1795. * information on what those driver authors need, and until
  1796. * detailed information is provided and the driver code is
  1797. * posted to the public lists, this is probably the best we
  1798. * can do.
  1799. */
  1800. if (_are_all_hardreset_lines_asserted(oh))
  1801. return 0;
  1802. /* Mux pins for device runtime if populated */
  1803. if (oh->mux && (!oh->mux->enabled ||
  1804. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1805. oh->mux->pads_dynamic))) {
  1806. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1807. _reconfigure_io_chain();
  1808. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1809. _reconfigure_io_chain();
  1810. }
  1811. _add_initiator_dep(oh, mpu_oh);
  1812. if (oh->clkdm) {
  1813. /*
  1814. * A clockdomain must be in SW_SUP before enabling
  1815. * completely the module. The clockdomain can be set
  1816. * in HW_AUTO only when the module become ready.
  1817. */
  1818. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1819. !clkdm_missing_idle_reporting(oh->clkdm);
  1820. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1821. if (r) {
  1822. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1823. oh->name, oh->clkdm->name, r);
  1824. return r;
  1825. }
  1826. }
  1827. _enable_clocks(oh);
  1828. if (soc_ops.enable_module)
  1829. soc_ops.enable_module(oh);
  1830. if (oh->flags & HWMOD_BLOCK_WFI)
  1831. cpu_idle_poll_ctrl(true);
  1832. if (soc_ops.update_context_lost)
  1833. soc_ops.update_context_lost(oh);
  1834. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1835. -EINVAL;
  1836. if (!r) {
  1837. /*
  1838. * Set the clockdomain to HW_AUTO only if the target is ready,
  1839. * assuming that the previous state was HW_AUTO
  1840. */
  1841. if (oh->clkdm && hwsup)
  1842. clkdm_allow_idle(oh->clkdm);
  1843. oh->_state = _HWMOD_STATE_ENABLED;
  1844. /* Access the sysconfig only if the target is ready */
  1845. if (oh->class->sysc) {
  1846. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1847. _update_sysc_cache(oh);
  1848. _enable_sysc(oh);
  1849. }
  1850. r = _enable_preprogram(oh);
  1851. } else {
  1852. if (soc_ops.disable_module)
  1853. soc_ops.disable_module(oh);
  1854. _disable_clocks(oh);
  1855. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1856. oh->name, r);
  1857. if (oh->clkdm)
  1858. clkdm_hwmod_disable(oh->clkdm, oh);
  1859. }
  1860. return r;
  1861. }
  1862. /**
  1863. * _idle - idle an omap_hwmod
  1864. * @oh: struct omap_hwmod *
  1865. *
  1866. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1867. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1868. * state or returns 0.
  1869. */
  1870. static int _idle(struct omap_hwmod *oh)
  1871. {
  1872. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1873. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1874. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1875. oh->name);
  1876. return -EINVAL;
  1877. }
  1878. if (_are_all_hardreset_lines_asserted(oh))
  1879. return 0;
  1880. if (oh->class->sysc)
  1881. _idle_sysc(oh);
  1882. _del_initiator_dep(oh, mpu_oh);
  1883. if (oh->flags & HWMOD_BLOCK_WFI)
  1884. cpu_idle_poll_ctrl(false);
  1885. if (soc_ops.disable_module)
  1886. soc_ops.disable_module(oh);
  1887. /*
  1888. * The module must be in idle mode before disabling any parents
  1889. * clocks. Otherwise, the parent clock might be disabled before
  1890. * the module transition is done, and thus will prevent the
  1891. * transition to complete properly.
  1892. */
  1893. _disable_clocks(oh);
  1894. if (oh->clkdm)
  1895. clkdm_hwmod_disable(oh->clkdm, oh);
  1896. /* Mux pins for device idle if populated */
  1897. if (oh->mux && oh->mux->pads_dynamic) {
  1898. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1899. _reconfigure_io_chain();
  1900. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1901. _reconfigure_io_chain();
  1902. }
  1903. oh->_state = _HWMOD_STATE_IDLE;
  1904. return 0;
  1905. }
  1906. /**
  1907. * _shutdown - shutdown an omap_hwmod
  1908. * @oh: struct omap_hwmod *
  1909. *
  1910. * Shut down an omap_hwmod @oh. This should be called when the driver
  1911. * used for the hwmod is removed or unloaded or if the driver is not
  1912. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1913. * state or returns 0.
  1914. */
  1915. static int _shutdown(struct omap_hwmod *oh)
  1916. {
  1917. int ret, i;
  1918. u8 prev_state;
  1919. if (oh->_state != _HWMOD_STATE_IDLE &&
  1920. oh->_state != _HWMOD_STATE_ENABLED) {
  1921. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1922. oh->name);
  1923. return -EINVAL;
  1924. }
  1925. if (_are_all_hardreset_lines_asserted(oh))
  1926. return 0;
  1927. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1928. if (oh->class->pre_shutdown) {
  1929. prev_state = oh->_state;
  1930. if (oh->_state == _HWMOD_STATE_IDLE)
  1931. _enable(oh);
  1932. ret = oh->class->pre_shutdown(oh);
  1933. if (ret) {
  1934. if (prev_state == _HWMOD_STATE_IDLE)
  1935. _idle(oh);
  1936. return ret;
  1937. }
  1938. }
  1939. if (oh->class->sysc) {
  1940. if (oh->_state == _HWMOD_STATE_IDLE)
  1941. _enable(oh);
  1942. _shutdown_sysc(oh);
  1943. }
  1944. /* clocks and deps are already disabled in idle */
  1945. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1946. _del_initiator_dep(oh, mpu_oh);
  1947. /* XXX what about the other system initiators here? dma, dsp */
  1948. if (oh->flags & HWMOD_BLOCK_WFI)
  1949. cpu_idle_poll_ctrl(false);
  1950. if (soc_ops.disable_module)
  1951. soc_ops.disable_module(oh);
  1952. _disable_clocks(oh);
  1953. if (oh->clkdm)
  1954. clkdm_hwmod_disable(oh->clkdm, oh);
  1955. }
  1956. /* XXX Should this code also force-disable the optional clocks? */
  1957. for (i = 0; i < oh->rst_lines_cnt; i++)
  1958. _assert_hardreset(oh, oh->rst_lines[i].name);
  1959. /* Mux pins to safe mode or use populated off mode values */
  1960. if (oh->mux)
  1961. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1962. oh->_state = _HWMOD_STATE_DISABLED;
  1963. return 0;
  1964. }
  1965. static int of_dev_find_hwmod(struct device_node *np,
  1966. struct omap_hwmod *oh)
  1967. {
  1968. int count, i, res;
  1969. const char *p;
  1970. count = of_property_count_strings(np, "ti,hwmods");
  1971. if (count < 1)
  1972. return -ENODEV;
  1973. for (i = 0; i < count; i++) {
  1974. res = of_property_read_string_index(np, "ti,hwmods",
  1975. i, &p);
  1976. if (res)
  1977. continue;
  1978. if (!strcmp(p, oh->name)) {
  1979. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1980. np->name, i, oh->name);
  1981. return i;
  1982. }
  1983. }
  1984. return -ENODEV;
  1985. }
  1986. /**
  1987. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1988. * @np: struct device_node *
  1989. * @oh: struct omap_hwmod *
  1990. * @index: index of the entry found
  1991. * @found: struct device_node * found or NULL
  1992. *
  1993. * Parse the dt blob and find out needed hwmod. Recursive function is
  1994. * implemented to take care hierarchical dt blob parsing.
  1995. * Return: Returns 0 on success, -ENODEV when not found.
  1996. */
  1997. static int of_dev_hwmod_lookup(struct device_node *np,
  1998. struct omap_hwmod *oh,
  1999. int *index,
  2000. struct device_node **found)
  2001. {
  2002. struct device_node *np0 = NULL;
  2003. int res;
  2004. res = of_dev_find_hwmod(np, oh);
  2005. if (res >= 0) {
  2006. *found = np;
  2007. *index = res;
  2008. return 0;
  2009. }
  2010. for_each_child_of_node(np, np0) {
  2011. struct device_node *fc;
  2012. int i;
  2013. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  2014. if (res == 0) {
  2015. *found = fc;
  2016. *index = i;
  2017. return 0;
  2018. }
  2019. }
  2020. *found = NULL;
  2021. *index = 0;
  2022. return -ENODEV;
  2023. }
  2024. /**
  2025. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2026. * @oh: struct omap_hwmod * to locate the virtual address
  2027. * @data: (unused, caller should pass NULL)
  2028. * @index: index of the reg entry iospace in device tree
  2029. * @np: struct device_node * of the IP block's device node in the DT data
  2030. *
  2031. * Cache the virtual address used by the MPU to access this IP block's
  2032. * registers. This address is needed early so the OCP registers that
  2033. * are part of the device's address space can be ioremapped properly.
  2034. *
  2035. * If SYSC access is not needed, the registers will not be remapped
  2036. * and non-availability of MPU access is not treated as an error.
  2037. *
  2038. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  2039. * -ENXIO on absent or invalid register target address space.
  2040. */
  2041. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  2042. int index, struct device_node *np)
  2043. {
  2044. struct omap_hwmod_addr_space *mem;
  2045. void __iomem *va_start = NULL;
  2046. if (!oh)
  2047. return -EINVAL;
  2048. _save_mpu_port_index(oh);
  2049. /* if we don't need sysc access we don't need to ioremap */
  2050. if (!oh->class->sysc)
  2051. return 0;
  2052. /* we can't continue without MPU PORT if we need sysc access */
  2053. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2054. return -ENXIO;
  2055. mem = _find_mpu_rt_addr_space(oh);
  2056. if (!mem) {
  2057. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2058. oh->name);
  2059. /* Extract the IO space from device tree blob */
  2060. if (!np) {
  2061. pr_err("omap_hwmod: %s: no dt node\n", oh->name);
  2062. return -ENXIO;
  2063. }
  2064. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  2065. } else {
  2066. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2067. }
  2068. if (!va_start) {
  2069. if (mem)
  2070. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2071. else
  2072. pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
  2073. oh->name, index, np->full_name);
  2074. return -ENXIO;
  2075. }
  2076. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2077. oh->name, va_start);
  2078. oh->_mpu_rt_va = va_start;
  2079. return 0;
  2080. }
  2081. /**
  2082. * _init - initialize internal data for the hwmod @oh
  2083. * @oh: struct omap_hwmod *
  2084. * @n: (unused)
  2085. *
  2086. * Look up the clocks and the address space used by the MPU to access
  2087. * registers belonging to the hwmod @oh. @oh must already be
  2088. * registered at this point. This is the first of two phases for
  2089. * hwmod initialization. Code called here does not touch any hardware
  2090. * registers, it simply prepares internal data structures. Returns 0
  2091. * upon success or if the hwmod isn't registered or if the hwmod's
  2092. * address space is not defined, or -EINVAL upon failure.
  2093. */
  2094. static int __init _init(struct omap_hwmod *oh, void *data)
  2095. {
  2096. int r, index;
  2097. struct device_node *np = NULL;
  2098. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2099. return 0;
  2100. if (of_have_populated_dt()) {
  2101. struct device_node *bus;
  2102. bus = of_find_node_by_name(NULL, "ocp");
  2103. if (!bus)
  2104. return -ENODEV;
  2105. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2106. if (r)
  2107. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2108. else if (np && index)
  2109. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2110. oh->name, np->name);
  2111. }
  2112. r = _init_mpu_rt_base(oh, NULL, index, np);
  2113. if (r < 0) {
  2114. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2115. oh->name);
  2116. return 0;
  2117. }
  2118. r = _init_clocks(oh, NULL);
  2119. if (r < 0) {
  2120. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2121. return -EINVAL;
  2122. }
  2123. if (np) {
  2124. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2125. oh->flags |= HWMOD_INIT_NO_RESET;
  2126. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2127. oh->flags |= HWMOD_INIT_NO_IDLE;
  2128. }
  2129. oh->_state = _HWMOD_STATE_INITIALIZED;
  2130. return 0;
  2131. }
  2132. /**
  2133. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2134. * @oh: struct omap_hwmod *
  2135. *
  2136. * Set up the module's interface clocks. XXX This function is still mostly
  2137. * a stub; implementing this properly requires iclk autoidle usecounting in
  2138. * the clock code. No return value.
  2139. */
  2140. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2141. {
  2142. struct omap_hwmod_ocp_if *os;
  2143. struct list_head *p;
  2144. int i = 0;
  2145. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2146. return;
  2147. p = oh->slave_ports.next;
  2148. while (i < oh->slaves_cnt) {
  2149. os = _fetch_next_ocp_if(&p, &i);
  2150. if (!os->_clk)
  2151. continue;
  2152. if (os->flags & OCPIF_SWSUP_IDLE) {
  2153. /* XXX omap_iclk_deny_idle(c); */
  2154. } else {
  2155. /* XXX omap_iclk_allow_idle(c); */
  2156. clk_enable(os->_clk);
  2157. }
  2158. }
  2159. return;
  2160. }
  2161. /**
  2162. * _setup_reset - reset an IP block during the setup process
  2163. * @oh: struct omap_hwmod *
  2164. *
  2165. * Reset the IP block corresponding to the hwmod @oh during the setup
  2166. * process. The IP block is first enabled so it can be successfully
  2167. * reset. Returns 0 upon success or a negative error code upon
  2168. * failure.
  2169. */
  2170. static int __init _setup_reset(struct omap_hwmod *oh)
  2171. {
  2172. int r;
  2173. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2174. return -EINVAL;
  2175. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2176. return -EPERM;
  2177. if (oh->rst_lines_cnt == 0) {
  2178. r = _enable(oh);
  2179. if (r) {
  2180. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2181. oh->name, oh->_state);
  2182. return -EINVAL;
  2183. }
  2184. }
  2185. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2186. r = _reset(oh);
  2187. return r;
  2188. }
  2189. /**
  2190. * _setup_postsetup - transition to the appropriate state after _setup
  2191. * @oh: struct omap_hwmod *
  2192. *
  2193. * Place an IP block represented by @oh into a "post-setup" state --
  2194. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2195. * this function is called at the end of _setup().) The postsetup
  2196. * state for an IP block can be changed by calling
  2197. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2198. * before one of the omap_hwmod_setup*() functions are called for the
  2199. * IP block.
  2200. *
  2201. * The IP block stays in this state until a PM runtime-based driver is
  2202. * loaded for that IP block. A post-setup state of IDLE is
  2203. * appropriate for almost all IP blocks with runtime PM-enabled
  2204. * drivers, since those drivers are able to enable the IP block. A
  2205. * post-setup state of ENABLED is appropriate for kernels with PM
  2206. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2207. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2208. * included, since the WDTIMER starts running on reset and will reset
  2209. * the MPU if left active.
  2210. *
  2211. * This post-setup mechanism is deprecated. Once all of the OMAP
  2212. * drivers have been converted to use PM runtime, and all of the IP
  2213. * block data and interconnect data is available to the hwmod code, it
  2214. * should be possible to replace this mechanism with a "lazy reset"
  2215. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2216. * when the driver first probes, then all remaining IP blocks without
  2217. * drivers are either shut down or enabled after the drivers have
  2218. * loaded. However, this cannot take place until the above
  2219. * preconditions have been met, since otherwise the late reset code
  2220. * has no way of knowing which IP blocks are in use by drivers, and
  2221. * which ones are unused.
  2222. *
  2223. * No return value.
  2224. */
  2225. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2226. {
  2227. u8 postsetup_state;
  2228. if (oh->rst_lines_cnt > 0)
  2229. return;
  2230. postsetup_state = oh->_postsetup_state;
  2231. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2232. postsetup_state = _HWMOD_STATE_ENABLED;
  2233. /*
  2234. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2235. * it should be set by the core code as a runtime flag during startup
  2236. */
  2237. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2238. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2239. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2240. postsetup_state = _HWMOD_STATE_ENABLED;
  2241. }
  2242. if (postsetup_state == _HWMOD_STATE_IDLE)
  2243. _idle(oh);
  2244. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2245. _shutdown(oh);
  2246. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2247. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2248. oh->name, postsetup_state);
  2249. return;
  2250. }
  2251. /**
  2252. * _setup - prepare IP block hardware for use
  2253. * @oh: struct omap_hwmod *
  2254. * @n: (unused, pass NULL)
  2255. *
  2256. * Configure the IP block represented by @oh. This may include
  2257. * enabling the IP block, resetting it, and placing it into a
  2258. * post-setup state, depending on the type of IP block and applicable
  2259. * flags. IP blocks are reset to prevent any previous configuration
  2260. * by the bootloader or previous operating system from interfering
  2261. * with power management or other parts of the system. The reset can
  2262. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2263. * two phases for hwmod initialization. Code called here generally
  2264. * affects the IP block hardware, or system integration hardware
  2265. * associated with the IP block. Returns 0.
  2266. */
  2267. static int __init _setup(struct omap_hwmod *oh, void *data)
  2268. {
  2269. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2270. return 0;
  2271. if (oh->parent_hwmod) {
  2272. int r;
  2273. r = _enable(oh->parent_hwmod);
  2274. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2275. oh->name, oh->parent_hwmod->name);
  2276. }
  2277. _setup_iclk_autoidle(oh);
  2278. if (!_setup_reset(oh))
  2279. _setup_postsetup(oh);
  2280. if (oh->parent_hwmod) {
  2281. u8 postsetup_state;
  2282. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2283. if (postsetup_state == _HWMOD_STATE_IDLE)
  2284. _idle(oh->parent_hwmod);
  2285. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2286. _shutdown(oh->parent_hwmod);
  2287. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2288. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2289. oh->parent_hwmod->name, postsetup_state);
  2290. }
  2291. return 0;
  2292. }
  2293. /**
  2294. * _register - register a struct omap_hwmod
  2295. * @oh: struct omap_hwmod *
  2296. *
  2297. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2298. * already has been registered by the same name; -EINVAL if the
  2299. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2300. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2301. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2302. * success.
  2303. *
  2304. * XXX The data should be copied into bootmem, so the original data
  2305. * should be marked __initdata and freed after init. This would allow
  2306. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2307. * that the copy process would be relatively complex due to the large number
  2308. * of substructures.
  2309. */
  2310. static int __init _register(struct omap_hwmod *oh)
  2311. {
  2312. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2313. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2314. return -EINVAL;
  2315. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2316. if (_lookup(oh->name))
  2317. return -EEXIST;
  2318. list_add_tail(&oh->node, &omap_hwmod_list);
  2319. INIT_LIST_HEAD(&oh->master_ports);
  2320. INIT_LIST_HEAD(&oh->slave_ports);
  2321. spin_lock_init(&oh->_lock);
  2322. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2323. oh->_state = _HWMOD_STATE_REGISTERED;
  2324. /*
  2325. * XXX Rather than doing a strcmp(), this should test a flag
  2326. * set in the hwmod data, inserted by the autogenerator code.
  2327. */
  2328. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2329. mpu_oh = oh;
  2330. return 0;
  2331. }
  2332. /**
  2333. * _alloc_links - return allocated memory for hwmod links
  2334. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2335. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2336. *
  2337. * Return pointers to two struct omap_hwmod_link records, via the
  2338. * addresses pointed to by @ml and @sl. Will first attempt to return
  2339. * memory allocated as part of a large initial block, but if that has
  2340. * been exhausted, will allocate memory itself. Since ideally this
  2341. * second allocation path will never occur, the number of these
  2342. * 'supplemental' allocations will be logged when debugging is
  2343. * enabled. Returns 0.
  2344. */
  2345. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2346. struct omap_hwmod_link **sl)
  2347. {
  2348. unsigned int sz;
  2349. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2350. *ml = &linkspace[free_ls++];
  2351. *sl = &linkspace[free_ls++];
  2352. return 0;
  2353. }
  2354. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2355. *sl = NULL;
  2356. *ml = memblock_virt_alloc(sz, 0);
  2357. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2358. ls_supp++;
  2359. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2360. ls_supp * LINKS_PER_OCP_IF);
  2361. return 0;
  2362. };
  2363. /**
  2364. * _add_link - add an interconnect between two IP blocks
  2365. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2366. *
  2367. * Add struct omap_hwmod_link records connecting the master IP block
  2368. * specified in @oi->master to @oi, and connecting the slave IP block
  2369. * specified in @oi->slave to @oi. This code is assumed to run before
  2370. * preemption or SMP has been enabled, thus avoiding the need for
  2371. * locking in this code. Changes to this assumption will require
  2372. * additional locking. Returns 0.
  2373. */
  2374. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2375. {
  2376. struct omap_hwmod_link *ml, *sl;
  2377. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2378. oi->slave->name);
  2379. _alloc_links(&ml, &sl);
  2380. ml->ocp_if = oi;
  2381. list_add(&ml->node, &oi->master->master_ports);
  2382. oi->master->masters_cnt++;
  2383. sl->ocp_if = oi;
  2384. list_add(&sl->node, &oi->slave->slave_ports);
  2385. oi->slave->slaves_cnt++;
  2386. return 0;
  2387. }
  2388. /**
  2389. * _register_link - register a struct omap_hwmod_ocp_if
  2390. * @oi: struct omap_hwmod_ocp_if *
  2391. *
  2392. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2393. * has already been registered; -EINVAL if @oi is NULL or if the
  2394. * record pointed to by @oi is missing required fields; or 0 upon
  2395. * success.
  2396. *
  2397. * XXX The data should be copied into bootmem, so the original data
  2398. * should be marked __initdata and freed after init. This would allow
  2399. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2400. */
  2401. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2402. {
  2403. if (!oi || !oi->master || !oi->slave || !oi->user)
  2404. return -EINVAL;
  2405. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2406. return -EEXIST;
  2407. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2408. oi->master->name, oi->slave->name);
  2409. /*
  2410. * Register the connected hwmods, if they haven't been
  2411. * registered already
  2412. */
  2413. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2414. _register(oi->master);
  2415. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2416. _register(oi->slave);
  2417. _add_link(oi);
  2418. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2419. return 0;
  2420. }
  2421. /**
  2422. * _alloc_linkspace - allocate large block of hwmod links
  2423. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2424. *
  2425. * Allocate a large block of struct omap_hwmod_link records. This
  2426. * improves boot time significantly by avoiding the need to allocate
  2427. * individual records one by one. If the number of records to
  2428. * allocate in the block hasn't been manually specified, this function
  2429. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2430. * and use that to determine the allocation size. For SoC families
  2431. * that require multiple list registrations, such as OMAP3xxx, this
  2432. * estimation process isn't optimal, so manual estimation is advised
  2433. * in those cases. Returns -EEXIST if the allocation has already occurred
  2434. * or 0 upon success.
  2435. */
  2436. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2437. {
  2438. unsigned int i = 0;
  2439. unsigned int sz;
  2440. if (linkspace) {
  2441. WARN(1, "linkspace already allocated\n");
  2442. return -EEXIST;
  2443. }
  2444. if (max_ls == 0)
  2445. while (ois[i++])
  2446. max_ls += LINKS_PER_OCP_IF;
  2447. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2448. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2449. __func__, sz, max_ls);
  2450. linkspace = memblock_virt_alloc(sz, 0);
  2451. return 0;
  2452. }
  2453. /* Static functions intended only for use in soc_ops field function pointers */
  2454. /**
  2455. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2456. * @oh: struct omap_hwmod *
  2457. *
  2458. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2459. * does not have an IDLEST bit or if the module successfully leaves
  2460. * slave idle; otherwise, pass along the return value of the
  2461. * appropriate *_cm*_wait_module_ready() function.
  2462. */
  2463. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2464. {
  2465. if (!oh)
  2466. return -EINVAL;
  2467. if (oh->flags & HWMOD_NO_IDLEST)
  2468. return 0;
  2469. if (!_find_mpu_rt_port(oh))
  2470. return 0;
  2471. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2472. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2473. oh->prcm.omap2.idlest_reg_id,
  2474. oh->prcm.omap2.idlest_idle_bit);
  2475. }
  2476. /**
  2477. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2478. * @oh: struct omap_hwmod *
  2479. *
  2480. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2481. * does not have an IDLEST bit or if the module successfully leaves
  2482. * slave idle; otherwise, pass along the return value of the
  2483. * appropriate *_cm*_wait_module_ready() function.
  2484. */
  2485. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2486. {
  2487. if (!oh)
  2488. return -EINVAL;
  2489. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2490. return 0;
  2491. if (!_find_mpu_rt_port(oh))
  2492. return 0;
  2493. /* XXX check module SIDLEMODE, hardreset status */
  2494. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2495. oh->clkdm->cm_inst,
  2496. oh->prcm.omap4.clkctrl_offs, 0);
  2497. }
  2498. /**
  2499. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2500. * @oh: struct omap_hwmod * to assert hardreset
  2501. * @ohri: hardreset line data
  2502. *
  2503. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2504. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2505. * use as an soc_ops function pointer. Passes along the return value
  2506. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2507. * for removal when the PRM code is moved into drivers/.
  2508. */
  2509. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2510. struct omap_hwmod_rst_info *ohri)
  2511. {
  2512. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2513. oh->prcm.omap2.module_offs, 0);
  2514. }
  2515. /**
  2516. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2517. * @oh: struct omap_hwmod * to deassert hardreset
  2518. * @ohri: hardreset line data
  2519. *
  2520. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2521. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2522. * use as an soc_ops function pointer. Passes along the return value
  2523. * from omap2_prm_deassert_hardreset(). XXX This function is
  2524. * scheduled for removal when the PRM code is moved into drivers/.
  2525. */
  2526. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2527. struct omap_hwmod_rst_info *ohri)
  2528. {
  2529. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2530. oh->prcm.omap2.module_offs, 0, 0);
  2531. }
  2532. /**
  2533. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2534. * @oh: struct omap_hwmod * to test hardreset
  2535. * @ohri: hardreset line data
  2536. *
  2537. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2538. * from the hwmod @oh and the hardreset line data @ohri. Only
  2539. * intended for use as an soc_ops function pointer. Passes along the
  2540. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2541. * function is scheduled for removal when the PRM code is moved into
  2542. * drivers/.
  2543. */
  2544. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2545. struct omap_hwmod_rst_info *ohri)
  2546. {
  2547. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2548. oh->prcm.omap2.module_offs, 0);
  2549. }
  2550. /**
  2551. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2552. * @oh: struct omap_hwmod * to assert hardreset
  2553. * @ohri: hardreset line data
  2554. *
  2555. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2556. * from the hwmod @oh and the hardreset line data @ohri. Only
  2557. * intended for use as an soc_ops function pointer. Passes along the
  2558. * return value from omap4_prminst_assert_hardreset(). XXX This
  2559. * function is scheduled for removal when the PRM code is moved into
  2560. * drivers/.
  2561. */
  2562. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2563. struct omap_hwmod_rst_info *ohri)
  2564. {
  2565. if (!oh->clkdm)
  2566. return -EINVAL;
  2567. return omap_prm_assert_hardreset(ohri->rst_shift,
  2568. oh->clkdm->pwrdm.ptr->prcm_partition,
  2569. oh->clkdm->pwrdm.ptr->prcm_offs,
  2570. oh->prcm.omap4.rstctrl_offs);
  2571. }
  2572. /**
  2573. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2574. * @oh: struct omap_hwmod * to deassert hardreset
  2575. * @ohri: hardreset line data
  2576. *
  2577. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2578. * from the hwmod @oh and the hardreset line data @ohri. Only
  2579. * intended for use as an soc_ops function pointer. Passes along the
  2580. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2581. * function is scheduled for removal when the PRM code is moved into
  2582. * drivers/.
  2583. */
  2584. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2585. struct omap_hwmod_rst_info *ohri)
  2586. {
  2587. if (!oh->clkdm)
  2588. return -EINVAL;
  2589. if (ohri->st_shift)
  2590. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2591. oh->name, ohri->name);
  2592. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2593. oh->clkdm->pwrdm.ptr->prcm_partition,
  2594. oh->clkdm->pwrdm.ptr->prcm_offs,
  2595. oh->prcm.omap4.rstctrl_offs,
  2596. oh->prcm.omap4.rstctrl_offs +
  2597. OMAP4_RST_CTRL_ST_OFFSET);
  2598. }
  2599. /**
  2600. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2601. * @oh: struct omap_hwmod * to test hardreset
  2602. * @ohri: hardreset line data
  2603. *
  2604. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2605. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2606. * Only intended for use as an soc_ops function pointer. Passes along
  2607. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2608. * This function is scheduled for removal when the PRM code is moved
  2609. * into drivers/.
  2610. */
  2611. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2612. struct omap_hwmod_rst_info *ohri)
  2613. {
  2614. if (!oh->clkdm)
  2615. return -EINVAL;
  2616. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2617. oh->clkdm->pwrdm.ptr->
  2618. prcm_partition,
  2619. oh->clkdm->pwrdm.ptr->prcm_offs,
  2620. oh->prcm.omap4.rstctrl_offs);
  2621. }
  2622. /**
  2623. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2624. * @oh: struct omap_hwmod * to deassert hardreset
  2625. * @ohri: hardreset line data
  2626. *
  2627. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2628. * from the hwmod @oh and the hardreset line data @ohri. Only
  2629. * intended for use as an soc_ops function pointer. Passes along the
  2630. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2631. * function is scheduled for removal when the PRM code is moved into
  2632. * drivers/.
  2633. */
  2634. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2635. struct omap_hwmod_rst_info *ohri)
  2636. {
  2637. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2638. oh->clkdm->pwrdm.ptr->prcm_partition,
  2639. oh->clkdm->pwrdm.ptr->prcm_offs,
  2640. oh->prcm.omap4.rstctrl_offs,
  2641. oh->prcm.omap4.rstst_offs);
  2642. }
  2643. /* Public functions */
  2644. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2645. {
  2646. if (oh->flags & HWMOD_16BIT_REG)
  2647. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2648. else
  2649. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2650. }
  2651. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2652. {
  2653. if (oh->flags & HWMOD_16BIT_REG)
  2654. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2655. else
  2656. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2657. }
  2658. /**
  2659. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2660. * @oh: struct omap_hwmod *
  2661. *
  2662. * This is a public function exposed to drivers. Some drivers may need to do
  2663. * some settings before and after resetting the device. Those drivers after
  2664. * doing the necessary settings could use this function to start a reset by
  2665. * setting the SYSCONFIG.SOFTRESET bit.
  2666. */
  2667. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2668. {
  2669. u32 v;
  2670. int ret;
  2671. if (!oh || !(oh->_sysc_cache))
  2672. return -EINVAL;
  2673. v = oh->_sysc_cache;
  2674. ret = _set_softreset(oh, &v);
  2675. if (ret)
  2676. goto error;
  2677. _write_sysconfig(v, oh);
  2678. ret = _clear_softreset(oh, &v);
  2679. if (ret)
  2680. goto error;
  2681. _write_sysconfig(v, oh);
  2682. error:
  2683. return ret;
  2684. }
  2685. /**
  2686. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2687. * @name: name of the omap_hwmod to look up
  2688. *
  2689. * Given a @name of an omap_hwmod, return a pointer to the registered
  2690. * struct omap_hwmod *, or NULL upon error.
  2691. */
  2692. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2693. {
  2694. struct omap_hwmod *oh;
  2695. if (!name)
  2696. return NULL;
  2697. oh = _lookup(name);
  2698. return oh;
  2699. }
  2700. /**
  2701. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2702. * @fn: pointer to a callback function
  2703. * @data: void * data to pass to callback function
  2704. *
  2705. * Call @fn for each registered omap_hwmod, passing @data to each
  2706. * function. @fn must return 0 for success or any other value for
  2707. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2708. * will stop and the non-zero return value will be passed to the
  2709. * caller of omap_hwmod_for_each(). @fn is called with
  2710. * omap_hwmod_for_each() held.
  2711. */
  2712. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2713. void *data)
  2714. {
  2715. struct omap_hwmod *temp_oh;
  2716. int ret = 0;
  2717. if (!fn)
  2718. return -EINVAL;
  2719. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2720. ret = (*fn)(temp_oh, data);
  2721. if (ret)
  2722. break;
  2723. }
  2724. return ret;
  2725. }
  2726. /**
  2727. * omap_hwmod_register_links - register an array of hwmod links
  2728. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2729. *
  2730. * Intended to be called early in boot before the clock framework is
  2731. * initialized. If @ois is not null, will register all omap_hwmods
  2732. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2733. * omap_hwmod_init() hasn't been called before calling this function,
  2734. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2735. * success.
  2736. */
  2737. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2738. {
  2739. int r, i;
  2740. if (!inited)
  2741. return -EINVAL;
  2742. if (!ois)
  2743. return 0;
  2744. if (ois[0] == NULL) /* Empty list */
  2745. return 0;
  2746. if (!linkspace) {
  2747. if (_alloc_linkspace(ois)) {
  2748. pr_err("omap_hwmod: could not allocate link space\n");
  2749. return -ENOMEM;
  2750. }
  2751. }
  2752. i = 0;
  2753. do {
  2754. r = _register_link(ois[i]);
  2755. WARN(r && r != -EEXIST,
  2756. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2757. ois[i]->master->name, ois[i]->slave->name, r);
  2758. } while (ois[++i]);
  2759. return 0;
  2760. }
  2761. /**
  2762. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2763. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2764. *
  2765. * If the hwmod data corresponding to the MPU subsystem IP block
  2766. * hasn't been initialized and set up yet, do so now. This must be
  2767. * done first since sleep dependencies may be added from other hwmods
  2768. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2769. * return value.
  2770. */
  2771. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2772. {
  2773. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2774. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2775. __func__, MPU_INITIATOR_NAME);
  2776. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2777. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2778. }
  2779. /**
  2780. * omap_hwmod_setup_one - set up a single hwmod
  2781. * @oh_name: const char * name of the already-registered hwmod to set up
  2782. *
  2783. * Initialize and set up a single hwmod. Intended to be used for a
  2784. * small number of early devices, such as the timer IP blocks used for
  2785. * the scheduler clock. Must be called after omap2_clk_init().
  2786. * Resolves the struct clk names to struct clk pointers for each
  2787. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2788. * -EINVAL upon error or 0 upon success.
  2789. */
  2790. int __init omap_hwmod_setup_one(const char *oh_name)
  2791. {
  2792. struct omap_hwmod *oh;
  2793. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2794. oh = _lookup(oh_name);
  2795. if (!oh) {
  2796. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2797. return -EINVAL;
  2798. }
  2799. _ensure_mpu_hwmod_is_setup(oh);
  2800. _init(oh, NULL);
  2801. _setup(oh, NULL);
  2802. return 0;
  2803. }
  2804. /**
  2805. * omap_hwmod_setup_all - set up all registered IP blocks
  2806. *
  2807. * Initialize and set up all IP blocks registered with the hwmod code.
  2808. * Must be called after omap2_clk_init(). Resolves the struct clk
  2809. * names to struct clk pointers for each registered omap_hwmod. Also
  2810. * calls _setup() on each hwmod. Returns 0 upon success.
  2811. */
  2812. static int __init omap_hwmod_setup_all(void)
  2813. {
  2814. _ensure_mpu_hwmod_is_setup(NULL);
  2815. omap_hwmod_for_each(_init, NULL);
  2816. omap_hwmod_for_each(_setup, NULL);
  2817. return 0;
  2818. }
  2819. omap_core_initcall(omap_hwmod_setup_all);
  2820. /**
  2821. * omap_hwmod_enable - enable an omap_hwmod
  2822. * @oh: struct omap_hwmod *
  2823. *
  2824. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2825. * Returns -EINVAL on error or passes along the return value from _enable().
  2826. */
  2827. int omap_hwmod_enable(struct omap_hwmod *oh)
  2828. {
  2829. int r;
  2830. unsigned long flags;
  2831. if (!oh)
  2832. return -EINVAL;
  2833. spin_lock_irqsave(&oh->_lock, flags);
  2834. r = _enable(oh);
  2835. spin_unlock_irqrestore(&oh->_lock, flags);
  2836. return r;
  2837. }
  2838. /**
  2839. * omap_hwmod_idle - idle an omap_hwmod
  2840. * @oh: struct omap_hwmod *
  2841. *
  2842. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2843. * Returns -EINVAL on error or passes along the return value from _idle().
  2844. */
  2845. int omap_hwmod_idle(struct omap_hwmod *oh)
  2846. {
  2847. int r;
  2848. unsigned long flags;
  2849. if (!oh)
  2850. return -EINVAL;
  2851. spin_lock_irqsave(&oh->_lock, flags);
  2852. r = _idle(oh);
  2853. spin_unlock_irqrestore(&oh->_lock, flags);
  2854. return r;
  2855. }
  2856. /**
  2857. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2858. * @oh: struct omap_hwmod *
  2859. *
  2860. * Shutdown an omap_hwmod @oh. Intended to be called by
  2861. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2862. * the return value from _shutdown().
  2863. */
  2864. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2865. {
  2866. int r;
  2867. unsigned long flags;
  2868. if (!oh)
  2869. return -EINVAL;
  2870. spin_lock_irqsave(&oh->_lock, flags);
  2871. r = _shutdown(oh);
  2872. spin_unlock_irqrestore(&oh->_lock, flags);
  2873. return r;
  2874. }
  2875. /*
  2876. * IP block data retrieval functions
  2877. */
  2878. /**
  2879. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2880. * @oh: struct omap_hwmod *
  2881. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  2882. *
  2883. * Count the number of struct resource array elements necessary to
  2884. * contain omap_hwmod @oh resources. Intended to be called by code
  2885. * that registers omap_devices. Intended to be used to determine the
  2886. * size of a dynamically-allocated struct resource array, before
  2887. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2888. * resource array elements needed.
  2889. *
  2890. * XXX This code is not optimized. It could attempt to merge adjacent
  2891. * resource IDs.
  2892. *
  2893. */
  2894. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  2895. {
  2896. int ret = 0;
  2897. if (flags & IORESOURCE_IRQ)
  2898. ret += _count_mpu_irqs(oh);
  2899. if (flags & IORESOURCE_DMA)
  2900. ret += _count_sdma_reqs(oh);
  2901. if (flags & IORESOURCE_MEM) {
  2902. int i = 0;
  2903. struct omap_hwmod_ocp_if *os;
  2904. struct list_head *p = oh->slave_ports.next;
  2905. while (i < oh->slaves_cnt) {
  2906. os = _fetch_next_ocp_if(&p, &i);
  2907. ret += _count_ocp_if_addr_spaces(os);
  2908. }
  2909. }
  2910. return ret;
  2911. }
  2912. /**
  2913. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2914. * @oh: struct omap_hwmod *
  2915. * @res: pointer to the first element of an array of struct resource to fill
  2916. *
  2917. * Fill the struct resource array @res with resource data from the
  2918. * omap_hwmod @oh. Intended to be called by code that registers
  2919. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2920. * number of array elements filled.
  2921. */
  2922. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  2923. {
  2924. struct omap_hwmod_ocp_if *os;
  2925. struct list_head *p;
  2926. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  2927. int r = 0;
  2928. /* For each IRQ, DMA, memory area, fill in array.*/
  2929. mpu_irqs_cnt = _count_mpu_irqs(oh);
  2930. for (i = 0; i < mpu_irqs_cnt; i++) {
  2931. unsigned int irq;
  2932. if (oh->xlate_irq)
  2933. irq = oh->xlate_irq((oh->mpu_irqs + i)->irq);
  2934. else
  2935. irq = (oh->mpu_irqs + i)->irq;
  2936. (res + r)->name = (oh->mpu_irqs + i)->name;
  2937. (res + r)->start = irq;
  2938. (res + r)->end = irq;
  2939. (res + r)->flags = IORESOURCE_IRQ;
  2940. r++;
  2941. }
  2942. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2943. for (i = 0; i < sdma_reqs_cnt; i++) {
  2944. (res + r)->name = (oh->sdma_reqs + i)->name;
  2945. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2946. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2947. (res + r)->flags = IORESOURCE_DMA;
  2948. r++;
  2949. }
  2950. p = oh->slave_ports.next;
  2951. i = 0;
  2952. while (i < oh->slaves_cnt) {
  2953. os = _fetch_next_ocp_if(&p, &i);
  2954. addr_cnt = _count_ocp_if_addr_spaces(os);
  2955. for (j = 0; j < addr_cnt; j++) {
  2956. (res + r)->name = (os->addr + j)->name;
  2957. (res + r)->start = (os->addr + j)->pa_start;
  2958. (res + r)->end = (os->addr + j)->pa_end;
  2959. (res + r)->flags = IORESOURCE_MEM;
  2960. r++;
  2961. }
  2962. }
  2963. return r;
  2964. }
  2965. /**
  2966. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  2967. * @oh: struct omap_hwmod *
  2968. * @res: pointer to the array of struct resource to fill
  2969. *
  2970. * Fill the struct resource array @res with dma resource data from the
  2971. * omap_hwmod @oh. Intended to be called by code that registers
  2972. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2973. * number of array elements filled.
  2974. */
  2975. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  2976. {
  2977. int i, sdma_reqs_cnt;
  2978. int r = 0;
  2979. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2980. for (i = 0; i < sdma_reqs_cnt; i++) {
  2981. (res + r)->name = (oh->sdma_reqs + i)->name;
  2982. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2983. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2984. (res + r)->flags = IORESOURCE_DMA;
  2985. r++;
  2986. }
  2987. return r;
  2988. }
  2989. /**
  2990. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  2991. * @oh: struct omap_hwmod * to operate on
  2992. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  2993. * @name: pointer to the name of the data to fetch (optional)
  2994. * @rsrc: pointer to a struct resource, allocated by the caller
  2995. *
  2996. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  2997. * data for the IP block pointed to by @oh. The data will be filled
  2998. * into a struct resource record pointed to by @rsrc. The struct
  2999. * resource must be allocated by the caller. When @name is non-null,
  3000. * the data associated with the matching entry in the IRQ/SDMA/address
  3001. * space hwmod data arrays will be returned. If @name is null, the
  3002. * first array entry will be returned. Data order is not meaningful
  3003. * in hwmod data, so callers are strongly encouraged to use a non-null
  3004. * @name whenever possible to avoid unpredictable effects if hwmod
  3005. * data is later added that causes data ordering to change. This
  3006. * function is only intended for use by OMAP core code. Device
  3007. * drivers should not call this function - the appropriate bus-related
  3008. * data accessor functions should be used instead. Returns 0 upon
  3009. * success or a negative error code upon error.
  3010. */
  3011. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  3012. const char *name, struct resource *rsrc)
  3013. {
  3014. int r;
  3015. unsigned int irq, dma;
  3016. u32 pa_start, pa_end;
  3017. if (!oh || !rsrc)
  3018. return -EINVAL;
  3019. if (type == IORESOURCE_IRQ) {
  3020. r = _get_mpu_irq_by_name(oh, name, &irq);
  3021. if (r)
  3022. return r;
  3023. rsrc->start = irq;
  3024. rsrc->end = irq;
  3025. } else if (type == IORESOURCE_DMA) {
  3026. r = _get_sdma_req_by_name(oh, name, &dma);
  3027. if (r)
  3028. return r;
  3029. rsrc->start = dma;
  3030. rsrc->end = dma;
  3031. } else if (type == IORESOURCE_MEM) {
  3032. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3033. if (r)
  3034. return r;
  3035. rsrc->start = pa_start;
  3036. rsrc->end = pa_end;
  3037. } else {
  3038. return -EINVAL;
  3039. }
  3040. rsrc->flags = type;
  3041. rsrc->name = name;
  3042. return 0;
  3043. }
  3044. /**
  3045. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3046. * @oh: struct omap_hwmod *
  3047. *
  3048. * Return the powerdomain pointer associated with the OMAP module
  3049. * @oh's main clock. If @oh does not have a main clk, return the
  3050. * powerdomain associated with the interface clock associated with the
  3051. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3052. * instead?) Returns NULL on error, or a struct powerdomain * on
  3053. * success.
  3054. */
  3055. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3056. {
  3057. struct clk *c;
  3058. struct omap_hwmod_ocp_if *oi;
  3059. struct clockdomain *clkdm;
  3060. struct clk_hw_omap *clk;
  3061. if (!oh)
  3062. return NULL;
  3063. if (oh->clkdm)
  3064. return oh->clkdm->pwrdm.ptr;
  3065. if (oh->_clk) {
  3066. c = oh->_clk;
  3067. } else {
  3068. oi = _find_mpu_rt_port(oh);
  3069. if (!oi)
  3070. return NULL;
  3071. c = oi->_clk;
  3072. }
  3073. clk = to_clk_hw_omap(__clk_get_hw(c));
  3074. clkdm = clk->clkdm;
  3075. if (!clkdm)
  3076. return NULL;
  3077. return clkdm->pwrdm.ptr;
  3078. }
  3079. /**
  3080. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3081. * @oh: struct omap_hwmod *
  3082. *
  3083. * Returns the virtual address corresponding to the beginning of the
  3084. * module's register target, in the address range that is intended to
  3085. * be used by the MPU. Returns the virtual address upon success or NULL
  3086. * upon error.
  3087. */
  3088. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3089. {
  3090. if (!oh)
  3091. return NULL;
  3092. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3093. return NULL;
  3094. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3095. return NULL;
  3096. return oh->_mpu_rt_va;
  3097. }
  3098. /*
  3099. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3100. * for context save/restore operations?
  3101. */
  3102. /**
  3103. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3104. * @oh: struct omap_hwmod *
  3105. *
  3106. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3107. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3108. * this IP block if it has dynamic mux entries. Eventually this
  3109. * should set PRCM wakeup registers to cause the PRCM to receive
  3110. * wakeup events from the module. Does not set any wakeup routing
  3111. * registers beyond this point - if the module is to wake up any other
  3112. * module or subsystem, that must be set separately. Called by
  3113. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3114. */
  3115. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3116. {
  3117. unsigned long flags;
  3118. u32 v;
  3119. spin_lock_irqsave(&oh->_lock, flags);
  3120. if (oh->class->sysc &&
  3121. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3122. v = oh->_sysc_cache;
  3123. _enable_wakeup(oh, &v);
  3124. _write_sysconfig(v, oh);
  3125. }
  3126. _set_idle_ioring_wakeup(oh, true);
  3127. spin_unlock_irqrestore(&oh->_lock, flags);
  3128. return 0;
  3129. }
  3130. /**
  3131. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3132. * @oh: struct omap_hwmod *
  3133. *
  3134. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3135. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3136. * events for this IP block if it has dynamic mux entries. Eventually
  3137. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3138. * wakeup events from the module. Does not set any wakeup routing
  3139. * registers beyond this point - if the module is to wake up any other
  3140. * module or subsystem, that must be set separately. Called by
  3141. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3142. */
  3143. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3144. {
  3145. unsigned long flags;
  3146. u32 v;
  3147. spin_lock_irqsave(&oh->_lock, flags);
  3148. if (oh->class->sysc &&
  3149. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3150. v = oh->_sysc_cache;
  3151. _disable_wakeup(oh, &v);
  3152. _write_sysconfig(v, oh);
  3153. }
  3154. _set_idle_ioring_wakeup(oh, false);
  3155. spin_unlock_irqrestore(&oh->_lock, flags);
  3156. return 0;
  3157. }
  3158. /**
  3159. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3160. * contained in the hwmod module.
  3161. * @oh: struct omap_hwmod *
  3162. * @name: name of the reset line to lookup and assert
  3163. *
  3164. * Some IP like dsp, ipu or iva contain processor that require
  3165. * an HW reset line to be assert / deassert in order to enable fully
  3166. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3167. * yet supported on this OMAP; otherwise, passes along the return value
  3168. * from _assert_hardreset().
  3169. */
  3170. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3171. {
  3172. int ret;
  3173. unsigned long flags;
  3174. if (!oh)
  3175. return -EINVAL;
  3176. spin_lock_irqsave(&oh->_lock, flags);
  3177. ret = _assert_hardreset(oh, name);
  3178. spin_unlock_irqrestore(&oh->_lock, flags);
  3179. return ret;
  3180. }
  3181. /**
  3182. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3183. * contained in the hwmod module.
  3184. * @oh: struct omap_hwmod *
  3185. * @name: name of the reset line to look up and deassert
  3186. *
  3187. * Some IP like dsp, ipu or iva contain processor that require
  3188. * an HW reset line to be assert / deassert in order to enable fully
  3189. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3190. * yet supported on this OMAP; otherwise, passes along the return value
  3191. * from _deassert_hardreset().
  3192. */
  3193. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3194. {
  3195. int ret;
  3196. unsigned long flags;
  3197. if (!oh)
  3198. return -EINVAL;
  3199. spin_lock_irqsave(&oh->_lock, flags);
  3200. ret = _deassert_hardreset(oh, name);
  3201. spin_unlock_irqrestore(&oh->_lock, flags);
  3202. return ret;
  3203. }
  3204. /**
  3205. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3206. * @classname: struct omap_hwmod_class name to search for
  3207. * @fn: callback function pointer to call for each hwmod in class @classname
  3208. * @user: arbitrary context data to pass to the callback function
  3209. *
  3210. * For each omap_hwmod of class @classname, call @fn.
  3211. * If the callback function returns something other than
  3212. * zero, the iterator is terminated, and the callback function's return
  3213. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3214. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3215. */
  3216. int omap_hwmod_for_each_by_class(const char *classname,
  3217. int (*fn)(struct omap_hwmod *oh,
  3218. void *user),
  3219. void *user)
  3220. {
  3221. struct omap_hwmod *temp_oh;
  3222. int ret = 0;
  3223. if (!classname || !fn)
  3224. return -EINVAL;
  3225. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3226. __func__, classname);
  3227. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3228. if (!strcmp(temp_oh->class->name, classname)) {
  3229. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3230. __func__, temp_oh->name);
  3231. ret = (*fn)(temp_oh, user);
  3232. if (ret)
  3233. break;
  3234. }
  3235. }
  3236. if (ret)
  3237. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3238. __func__, ret);
  3239. return ret;
  3240. }
  3241. /**
  3242. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3243. * @oh: struct omap_hwmod *
  3244. * @state: state that _setup() should leave the hwmod in
  3245. *
  3246. * Sets the hwmod state that @oh will enter at the end of _setup()
  3247. * (called by omap_hwmod_setup_*()). See also the documentation
  3248. * for _setup_postsetup(), above. Returns 0 upon success or
  3249. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3250. * in the wrong state.
  3251. */
  3252. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3253. {
  3254. int ret;
  3255. unsigned long flags;
  3256. if (!oh)
  3257. return -EINVAL;
  3258. if (state != _HWMOD_STATE_DISABLED &&
  3259. state != _HWMOD_STATE_ENABLED &&
  3260. state != _HWMOD_STATE_IDLE)
  3261. return -EINVAL;
  3262. spin_lock_irqsave(&oh->_lock, flags);
  3263. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3264. ret = -EINVAL;
  3265. goto ohsps_unlock;
  3266. }
  3267. oh->_postsetup_state = state;
  3268. ret = 0;
  3269. ohsps_unlock:
  3270. spin_unlock_irqrestore(&oh->_lock, flags);
  3271. return ret;
  3272. }
  3273. /**
  3274. * omap_hwmod_get_context_loss_count - get lost context count
  3275. * @oh: struct omap_hwmod *
  3276. *
  3277. * Returns the context loss count of associated @oh
  3278. * upon success, or zero if no context loss data is available.
  3279. *
  3280. * On OMAP4, this queries the per-hwmod context loss register,
  3281. * assuming one exists. If not, or on OMAP2/3, this queries the
  3282. * enclosing powerdomain context loss count.
  3283. */
  3284. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3285. {
  3286. struct powerdomain *pwrdm;
  3287. int ret = 0;
  3288. if (soc_ops.get_context_lost)
  3289. return soc_ops.get_context_lost(oh);
  3290. pwrdm = omap_hwmod_get_pwrdm(oh);
  3291. if (pwrdm)
  3292. ret = pwrdm_get_context_loss_count(pwrdm);
  3293. return ret;
  3294. }
  3295. /**
  3296. * omap_hwmod_init - initialize the hwmod code
  3297. *
  3298. * Sets up some function pointers needed by the hwmod code to operate on the
  3299. * currently-booted SoC. Intended to be called once during kernel init
  3300. * before any hwmods are registered. No return value.
  3301. */
  3302. void __init omap_hwmod_init(void)
  3303. {
  3304. if (cpu_is_omap24xx()) {
  3305. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3306. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3307. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3308. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3309. } else if (cpu_is_omap34xx()) {
  3310. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3311. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3312. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3313. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3314. soc_ops.init_clkdm = _init_clkdm;
  3315. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3316. soc_ops.enable_module = _omap4_enable_module;
  3317. soc_ops.disable_module = _omap4_disable_module;
  3318. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3319. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3320. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3321. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3322. soc_ops.init_clkdm = _init_clkdm;
  3323. soc_ops.update_context_lost = _omap4_update_context_lost;
  3324. soc_ops.get_context_lost = _omap4_get_context_lost;
  3325. } else if (cpu_is_ti814x() || cpu_is_ti816x() || soc_is_am33xx() ||
  3326. soc_is_am43xx()) {
  3327. soc_ops.enable_module = _omap4_enable_module;
  3328. soc_ops.disable_module = _omap4_disable_module;
  3329. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3330. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3331. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3332. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3333. soc_ops.init_clkdm = _init_clkdm;
  3334. } else {
  3335. WARN(1, "omap_hwmod: unknown SoC type\n");
  3336. }
  3337. inited = true;
  3338. }
  3339. /**
  3340. * omap_hwmod_get_main_clk - get pointer to main clock name
  3341. * @oh: struct omap_hwmod *
  3342. *
  3343. * Returns the main clock name assocated with @oh upon success,
  3344. * or NULL if @oh is NULL.
  3345. */
  3346. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3347. {
  3348. if (!oh)
  3349. return NULL;
  3350. return oh->main_clk;
  3351. }