gpmc-onenand.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * linux/arch/arm/mach-omap2/gpmc-onenand.c
  3. *
  4. * Copyright (C) 2006 - 2009 Nokia Corporation
  5. * Contacts: Juha Yrjola
  6. * Tony Lindgren
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/string.h>
  13. #include <linux/kernel.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/mtd/onenand_regs.h>
  16. #include <linux/io.h>
  17. #include <linux/omap-gpmc.h>
  18. #include <linux/platform_data/mtd-onenand-omap2.h>
  19. #include <linux/err.h>
  20. #include <asm/mach/flash.h>
  21. #include "soc.h"
  22. #define ONENAND_IO_SIZE SZ_128K
  23. #define ONENAND_FLAG_SYNCREAD (1 << 0)
  24. #define ONENAND_FLAG_SYNCWRITE (1 << 1)
  25. #define ONENAND_FLAG_HF (1 << 2)
  26. #define ONENAND_FLAG_VHF (1 << 3)
  27. static unsigned onenand_flags;
  28. static unsigned latency;
  29. static struct omap_onenand_platform_data *gpmc_onenand_data;
  30. static struct resource gpmc_onenand_resource = {
  31. .flags = IORESOURCE_MEM,
  32. };
  33. static struct platform_device gpmc_onenand_device = {
  34. .name = "omap2-onenand",
  35. .id = -1,
  36. .num_resources = 1,
  37. .resource = &gpmc_onenand_resource,
  38. };
  39. static struct gpmc_settings onenand_async = {
  40. .device_width = GPMC_DEVWIDTH_16BIT,
  41. .mux_add_data = GPMC_MUX_AD,
  42. };
  43. static struct gpmc_settings onenand_sync = {
  44. .burst_read = true,
  45. .burst_wrap = true,
  46. .burst_len = GPMC_BURST_16,
  47. .device_width = GPMC_DEVWIDTH_16BIT,
  48. .mux_add_data = GPMC_MUX_AD,
  49. .wait_pin = 0,
  50. };
  51. static void omap2_onenand_calc_async_timings(struct gpmc_timings *t)
  52. {
  53. struct gpmc_device_timings dev_t;
  54. const int t_cer = 15;
  55. const int t_avdp = 12;
  56. const int t_aavdh = 7;
  57. const int t_ce = 76;
  58. const int t_aa = 76;
  59. const int t_oe = 20;
  60. const int t_cez = 20; /* max of t_cez, t_oez */
  61. const int t_wpl = 40;
  62. const int t_wph = 30;
  63. memset(&dev_t, 0, sizeof(dev_t));
  64. dev_t.t_avdp_r = max_t(int, t_avdp, t_cer) * 1000;
  65. dev_t.t_avdp_w = dev_t.t_avdp_r;
  66. dev_t.t_aavdh = t_aavdh * 1000;
  67. dev_t.t_aa = t_aa * 1000;
  68. dev_t.t_ce = t_ce * 1000;
  69. dev_t.t_oe = t_oe * 1000;
  70. dev_t.t_cez_r = t_cez * 1000;
  71. dev_t.t_cez_w = dev_t.t_cez_r;
  72. dev_t.t_wpl = t_wpl * 1000;
  73. dev_t.t_wph = t_wph * 1000;
  74. gpmc_calc_timings(t, &onenand_async, &dev_t);
  75. }
  76. static void omap2_onenand_set_async_mode(void __iomem *onenand_base)
  77. {
  78. u32 reg;
  79. /* Ensure sync read and sync write are disabled */
  80. reg = readw(onenand_base + ONENAND_REG_SYS_CFG1);
  81. reg &= ~ONENAND_SYS_CFG1_SYNC_READ & ~ONENAND_SYS_CFG1_SYNC_WRITE;
  82. writew(reg, onenand_base + ONENAND_REG_SYS_CFG1);
  83. }
  84. static void set_onenand_cfg(void __iomem *onenand_base)
  85. {
  86. u32 reg;
  87. reg = readw(onenand_base + ONENAND_REG_SYS_CFG1);
  88. reg &= ~((0x7 << ONENAND_SYS_CFG1_BRL_SHIFT) | (0x7 << 9));
  89. reg |= (latency << ONENAND_SYS_CFG1_BRL_SHIFT) |
  90. ONENAND_SYS_CFG1_BL_16;
  91. if (onenand_flags & ONENAND_FLAG_SYNCREAD)
  92. reg |= ONENAND_SYS_CFG1_SYNC_READ;
  93. else
  94. reg &= ~ONENAND_SYS_CFG1_SYNC_READ;
  95. if (onenand_flags & ONENAND_FLAG_SYNCWRITE)
  96. reg |= ONENAND_SYS_CFG1_SYNC_WRITE;
  97. else
  98. reg &= ~ONENAND_SYS_CFG1_SYNC_WRITE;
  99. if (onenand_flags & ONENAND_FLAG_HF)
  100. reg |= ONENAND_SYS_CFG1_HF;
  101. else
  102. reg &= ~ONENAND_SYS_CFG1_HF;
  103. if (onenand_flags & ONENAND_FLAG_VHF)
  104. reg |= ONENAND_SYS_CFG1_VHF;
  105. else
  106. reg &= ~ONENAND_SYS_CFG1_VHF;
  107. writew(reg, onenand_base + ONENAND_REG_SYS_CFG1);
  108. }
  109. static int omap2_onenand_get_freq(struct omap_onenand_platform_data *cfg,
  110. void __iomem *onenand_base)
  111. {
  112. u16 ver = readw(onenand_base + ONENAND_REG_VERSION_ID);
  113. int freq;
  114. switch ((ver >> 4) & 0xf) {
  115. case 0:
  116. freq = 40;
  117. break;
  118. case 1:
  119. freq = 54;
  120. break;
  121. case 2:
  122. freq = 66;
  123. break;
  124. case 3:
  125. freq = 83;
  126. break;
  127. case 4:
  128. freq = 104;
  129. break;
  130. default:
  131. freq = 54;
  132. break;
  133. }
  134. return freq;
  135. }
  136. static void omap2_onenand_calc_sync_timings(struct gpmc_timings *t,
  137. unsigned int flags,
  138. int freq)
  139. {
  140. struct gpmc_device_timings dev_t;
  141. const int t_cer = 15;
  142. const int t_avdp = 12;
  143. const int t_cez = 20; /* max of t_cez, t_oez */
  144. const int t_wpl = 40;
  145. const int t_wph = 30;
  146. int min_gpmc_clk_period, t_ces, t_avds, t_avdh, t_ach, t_aavdh, t_rdyo;
  147. int div, gpmc_clk_ns;
  148. if (flags & ONENAND_SYNC_READ)
  149. onenand_flags = ONENAND_FLAG_SYNCREAD;
  150. else if (flags & ONENAND_SYNC_READWRITE)
  151. onenand_flags = ONENAND_FLAG_SYNCREAD | ONENAND_FLAG_SYNCWRITE;
  152. switch (freq) {
  153. case 104:
  154. min_gpmc_clk_period = 9600; /* 104 MHz */
  155. t_ces = 3;
  156. t_avds = 4;
  157. t_avdh = 2;
  158. t_ach = 3;
  159. t_aavdh = 6;
  160. t_rdyo = 6;
  161. break;
  162. case 83:
  163. min_gpmc_clk_period = 12000; /* 83 MHz */
  164. t_ces = 5;
  165. t_avds = 4;
  166. t_avdh = 2;
  167. t_ach = 6;
  168. t_aavdh = 6;
  169. t_rdyo = 9;
  170. break;
  171. case 66:
  172. min_gpmc_clk_period = 15000; /* 66 MHz */
  173. t_ces = 6;
  174. t_avds = 5;
  175. t_avdh = 2;
  176. t_ach = 6;
  177. t_aavdh = 6;
  178. t_rdyo = 11;
  179. break;
  180. default:
  181. min_gpmc_clk_period = 18500; /* 54 MHz */
  182. t_ces = 7;
  183. t_avds = 7;
  184. t_avdh = 7;
  185. t_ach = 9;
  186. t_aavdh = 7;
  187. t_rdyo = 15;
  188. onenand_flags &= ~ONENAND_FLAG_SYNCWRITE;
  189. break;
  190. }
  191. div = gpmc_calc_divider(min_gpmc_clk_period);
  192. gpmc_clk_ns = gpmc_ticks_to_ns(div);
  193. if (gpmc_clk_ns < 15) /* >66MHz */
  194. onenand_flags |= ONENAND_FLAG_HF;
  195. else
  196. onenand_flags &= ~ONENAND_FLAG_HF;
  197. if (gpmc_clk_ns < 12) /* >83MHz */
  198. onenand_flags |= ONENAND_FLAG_VHF;
  199. else
  200. onenand_flags &= ~ONENAND_FLAG_VHF;
  201. if (onenand_flags & ONENAND_FLAG_VHF)
  202. latency = 8;
  203. else if (onenand_flags & ONENAND_FLAG_HF)
  204. latency = 6;
  205. else if (gpmc_clk_ns >= 25) /* 40 MHz*/
  206. latency = 3;
  207. else
  208. latency = 4;
  209. /* Set synchronous read timings */
  210. memset(&dev_t, 0, sizeof(dev_t));
  211. if (onenand_flags & ONENAND_FLAG_SYNCREAD)
  212. onenand_sync.sync_read = true;
  213. if (onenand_flags & ONENAND_FLAG_SYNCWRITE) {
  214. onenand_sync.sync_write = true;
  215. onenand_sync.burst_write = true;
  216. } else {
  217. dev_t.t_avdp_w = max(t_avdp, t_cer) * 1000;
  218. dev_t.t_wpl = t_wpl * 1000;
  219. dev_t.t_wph = t_wph * 1000;
  220. dev_t.t_aavdh = t_aavdh * 1000;
  221. }
  222. dev_t.ce_xdelay = true;
  223. dev_t.avd_xdelay = true;
  224. dev_t.oe_xdelay = true;
  225. dev_t.we_xdelay = true;
  226. dev_t.clk = min_gpmc_clk_period;
  227. dev_t.t_bacc = dev_t.clk;
  228. dev_t.t_ces = t_ces * 1000;
  229. dev_t.t_avds = t_avds * 1000;
  230. dev_t.t_avdh = t_avdh * 1000;
  231. dev_t.t_ach = t_ach * 1000;
  232. dev_t.cyc_iaa = (latency + 1);
  233. dev_t.t_cez_r = t_cez * 1000;
  234. dev_t.t_cez_w = dev_t.t_cez_r;
  235. dev_t.cyc_aavdh_oe = 1;
  236. dev_t.t_rdyo = t_rdyo * 1000 + min_gpmc_clk_period;
  237. gpmc_calc_timings(t, &onenand_sync, &dev_t);
  238. }
  239. static int omap2_onenand_setup_async(void __iomem *onenand_base)
  240. {
  241. struct gpmc_timings t;
  242. int ret;
  243. if (gpmc_onenand_data->of_node) {
  244. gpmc_read_settings_dt(gpmc_onenand_data->of_node,
  245. &onenand_async);
  246. if (onenand_async.sync_read || onenand_async.sync_write) {
  247. if (onenand_async.sync_write)
  248. gpmc_onenand_data->flags |=
  249. ONENAND_SYNC_READWRITE;
  250. else
  251. gpmc_onenand_data->flags |= ONENAND_SYNC_READ;
  252. onenand_async.sync_read = false;
  253. onenand_async.sync_write = false;
  254. }
  255. }
  256. omap2_onenand_set_async_mode(onenand_base);
  257. omap2_onenand_calc_async_timings(&t);
  258. ret = gpmc_cs_program_settings(gpmc_onenand_data->cs, &onenand_async);
  259. if (ret < 0)
  260. return ret;
  261. ret = gpmc_cs_set_timings(gpmc_onenand_data->cs, &t, &onenand_async);
  262. if (ret < 0)
  263. return ret;
  264. omap2_onenand_set_async_mode(onenand_base);
  265. return 0;
  266. }
  267. static int omap2_onenand_setup_sync(void __iomem *onenand_base, int *freq_ptr)
  268. {
  269. int ret, freq = *freq_ptr;
  270. struct gpmc_timings t;
  271. if (!freq) {
  272. /* Very first call freq is not known */
  273. freq = omap2_onenand_get_freq(gpmc_onenand_data, onenand_base);
  274. set_onenand_cfg(onenand_base);
  275. }
  276. if (gpmc_onenand_data->of_node) {
  277. gpmc_read_settings_dt(gpmc_onenand_data->of_node,
  278. &onenand_sync);
  279. } else {
  280. /*
  281. * FIXME: Appears to be legacy code from initial ONENAND commit.
  282. * Unclear what boards this is for and if this can be removed.
  283. */
  284. if (!cpu_is_omap34xx())
  285. onenand_sync.wait_on_read = true;
  286. }
  287. omap2_onenand_calc_sync_timings(&t, gpmc_onenand_data->flags, freq);
  288. ret = gpmc_cs_program_settings(gpmc_onenand_data->cs, &onenand_sync);
  289. if (ret < 0)
  290. return ret;
  291. ret = gpmc_cs_set_timings(gpmc_onenand_data->cs, &t, &onenand_sync);
  292. if (ret < 0)
  293. return ret;
  294. set_onenand_cfg(onenand_base);
  295. *freq_ptr = freq;
  296. return 0;
  297. }
  298. static int gpmc_onenand_setup(void __iomem *onenand_base, int *freq_ptr)
  299. {
  300. struct device *dev = &gpmc_onenand_device.dev;
  301. unsigned l = ONENAND_SYNC_READ | ONENAND_SYNC_READWRITE;
  302. int ret;
  303. ret = omap2_onenand_setup_async(onenand_base);
  304. if (ret) {
  305. dev_err(dev, "unable to set to async mode\n");
  306. return ret;
  307. }
  308. if (!(gpmc_onenand_data->flags & l))
  309. return 0;
  310. ret = omap2_onenand_setup_sync(onenand_base, freq_ptr);
  311. if (ret)
  312. dev_err(dev, "unable to set to sync mode\n");
  313. return ret;
  314. }
  315. void gpmc_onenand_init(struct omap_onenand_platform_data *_onenand_data)
  316. {
  317. int err;
  318. struct device *dev = &gpmc_onenand_device.dev;
  319. gpmc_onenand_data = _onenand_data;
  320. gpmc_onenand_data->onenand_setup = gpmc_onenand_setup;
  321. gpmc_onenand_device.dev.platform_data = gpmc_onenand_data;
  322. if (cpu_is_omap24xx() &&
  323. (gpmc_onenand_data->flags & ONENAND_SYNC_READWRITE)) {
  324. dev_warn(dev, "OneNAND using only SYNC_READ on 24xx\n");
  325. gpmc_onenand_data->flags &= ~ONENAND_SYNC_READWRITE;
  326. gpmc_onenand_data->flags |= ONENAND_SYNC_READ;
  327. }
  328. if (cpu_is_omap34xx())
  329. gpmc_onenand_data->flags |= ONENAND_IN_OMAP34XX;
  330. else
  331. gpmc_onenand_data->flags &= ~ONENAND_IN_OMAP34XX;
  332. err = gpmc_cs_request(gpmc_onenand_data->cs, ONENAND_IO_SIZE,
  333. (unsigned long *)&gpmc_onenand_resource.start);
  334. if (err < 0) {
  335. dev_err(dev, "Cannot request GPMC CS %d, error %d\n",
  336. gpmc_onenand_data->cs, err);
  337. return;
  338. }
  339. gpmc_onenand_resource.end = gpmc_onenand_resource.start +
  340. ONENAND_IO_SIZE - 1;
  341. if (platform_device_register(&gpmc_onenand_device) < 0) {
  342. dev_err(dev, "Unable to register OneNAND device\n");
  343. gpmc_cs_free(gpmc_onenand_data->cs);
  344. return;
  345. }
  346. }