control.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752
  1. /*
  2. * OMAP2/3 System Control Module register access
  3. *
  4. * Copyright (C) 2007, 2012 Texas Instruments, Inc.
  5. * Copyright (C) 2007 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/io.h>
  16. #include <linux/of_address.h>
  17. #include <linux/regmap.h>
  18. #include <linux/mfd/syscon.h>
  19. #include "soc.h"
  20. #include "iomap.h"
  21. #include "common.h"
  22. #include "cm-regbits-34xx.h"
  23. #include "prm-regbits-34xx.h"
  24. #include "prm3xxx.h"
  25. #include "cm3xxx.h"
  26. #include "sdrc.h"
  27. #include "pm.h"
  28. #include "control.h"
  29. #include "clock.h"
  30. /* Used by omap3_ctrl_save_padconf() */
  31. #define START_PADCONF_SAVE 0x2
  32. #define PADCONF_SAVE_DONE 0x1
  33. static void __iomem *omap2_ctrl_base;
  34. static s16 omap2_ctrl_offset;
  35. static struct regmap *omap2_ctrl_syscon;
  36. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  37. struct omap3_scratchpad {
  38. u32 boot_config_ptr;
  39. u32 public_restore_ptr;
  40. u32 secure_ram_restore_ptr;
  41. u32 sdrc_module_semaphore;
  42. u32 prcm_block_offset;
  43. u32 sdrc_block_offset;
  44. };
  45. struct omap3_scratchpad_prcm_block {
  46. u32 prm_contents[2];
  47. u32 cm_contents[11];
  48. u32 prcm_block_size;
  49. };
  50. struct omap3_scratchpad_sdrc_block {
  51. u16 sysconfig;
  52. u16 cs_cfg;
  53. u16 sharing;
  54. u16 err_type;
  55. u32 dll_a_ctrl;
  56. u32 dll_b_ctrl;
  57. u32 power;
  58. u32 cs_0;
  59. u32 mcfg_0;
  60. u16 mr_0;
  61. u16 emr_1_0;
  62. u16 emr_2_0;
  63. u16 emr_3_0;
  64. u32 actim_ctrla_0;
  65. u32 actim_ctrlb_0;
  66. u32 rfr_ctrl_0;
  67. u32 cs_1;
  68. u32 mcfg_1;
  69. u16 mr_1;
  70. u16 emr_1_1;
  71. u16 emr_2_1;
  72. u16 emr_3_1;
  73. u32 actim_ctrla_1;
  74. u32 actim_ctrlb_1;
  75. u32 rfr_ctrl_1;
  76. u16 dcdl_1_ctrl;
  77. u16 dcdl_2_ctrl;
  78. u32 flags;
  79. u32 block_size;
  80. };
  81. void *omap3_secure_ram_storage;
  82. /*
  83. * This is used to store ARM registers in SDRAM before attempting
  84. * an MPU OFF. The save and restore happens from the SRAM sleep code.
  85. * The address is stored in scratchpad, so that it can be used
  86. * during the restore path.
  87. */
  88. u32 omap3_arm_context[128];
  89. struct omap3_control_regs {
  90. u32 sysconfig;
  91. u32 devconf0;
  92. u32 mem_dftrw0;
  93. u32 mem_dftrw1;
  94. u32 msuspendmux_0;
  95. u32 msuspendmux_1;
  96. u32 msuspendmux_2;
  97. u32 msuspendmux_3;
  98. u32 msuspendmux_4;
  99. u32 msuspendmux_5;
  100. u32 sec_ctrl;
  101. u32 devconf1;
  102. u32 csirxfe;
  103. u32 iva2_bootaddr;
  104. u32 iva2_bootmod;
  105. u32 wkup_ctrl;
  106. u32 debobs_0;
  107. u32 debobs_1;
  108. u32 debobs_2;
  109. u32 debobs_3;
  110. u32 debobs_4;
  111. u32 debobs_5;
  112. u32 debobs_6;
  113. u32 debobs_7;
  114. u32 debobs_8;
  115. u32 prog_io0;
  116. u32 prog_io1;
  117. u32 dss_dpll_spreading;
  118. u32 core_dpll_spreading;
  119. u32 per_dpll_spreading;
  120. u32 usbhost_dpll_spreading;
  121. u32 pbias_lite;
  122. u32 temp_sensor;
  123. u32 sramldo4;
  124. u32 sramldo5;
  125. u32 csi;
  126. u32 padconf_sys_nirq;
  127. };
  128. static struct omap3_control_regs control_context;
  129. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
  130. void __init omap2_set_globals_control(void __iomem *ctrl)
  131. {
  132. omap2_ctrl_base = ctrl;
  133. }
  134. u8 omap_ctrl_readb(u16 offset)
  135. {
  136. u32 val;
  137. u8 byte_offset = offset & 0x3;
  138. val = omap_ctrl_readl(offset);
  139. return (val >> (byte_offset * 8)) & 0xff;
  140. }
  141. u16 omap_ctrl_readw(u16 offset)
  142. {
  143. u32 val;
  144. u16 byte_offset = offset & 0x2;
  145. val = omap_ctrl_readl(offset);
  146. return (val >> (byte_offset * 8)) & 0xffff;
  147. }
  148. u32 omap_ctrl_readl(u16 offset)
  149. {
  150. u32 val;
  151. offset &= 0xfffc;
  152. if (!omap2_ctrl_syscon)
  153. val = readl_relaxed(omap2_ctrl_base + offset);
  154. else
  155. regmap_read(omap2_ctrl_syscon, omap2_ctrl_offset + offset,
  156. &val);
  157. return val;
  158. }
  159. void omap_ctrl_writeb(u8 val, u16 offset)
  160. {
  161. u32 tmp;
  162. u8 byte_offset = offset & 0x3;
  163. tmp = omap_ctrl_readl(offset);
  164. tmp &= 0xffffffff ^ (0xff << (byte_offset * 8));
  165. tmp |= val << (byte_offset * 8);
  166. omap_ctrl_writel(tmp, offset);
  167. }
  168. void omap_ctrl_writew(u16 val, u16 offset)
  169. {
  170. u32 tmp;
  171. u8 byte_offset = offset & 0x2;
  172. tmp = omap_ctrl_readl(offset);
  173. tmp &= 0xffffffff ^ (0xffff << (byte_offset * 8));
  174. tmp |= val << (byte_offset * 8);
  175. omap_ctrl_writel(tmp, offset);
  176. }
  177. void omap_ctrl_writel(u32 val, u16 offset)
  178. {
  179. offset &= 0xfffc;
  180. if (!omap2_ctrl_syscon)
  181. writel_relaxed(val, omap2_ctrl_base + offset);
  182. else
  183. regmap_write(omap2_ctrl_syscon, omap2_ctrl_offset + offset,
  184. val);
  185. }
  186. #ifdef CONFIG_ARCH_OMAP3
  187. /**
  188. * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
  189. * @bootmode: 8-bit value to pass to some boot code
  190. *
  191. * Set the bootmode in the scratchpad RAM. This is used after the
  192. * system restarts. Not sure what actually uses this - it may be the
  193. * bootloader, rather than the boot ROM - contrary to the preserved
  194. * comment below. No return value.
  195. */
  196. void omap3_ctrl_write_boot_mode(u8 bootmode)
  197. {
  198. u32 l;
  199. l = ('B' << 24) | ('M' << 16) | bootmode;
  200. /*
  201. * Reserve the first word in scratchpad for communicating
  202. * with the boot ROM. A pointer to a data structure
  203. * describing the boot process can be stored there,
  204. * cf. OMAP34xx TRM, Initialization / Software Booting
  205. * Configuration.
  206. *
  207. * XXX This should use some omap_ctrl_writel()-type function
  208. */
  209. writel_relaxed(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4));
  210. }
  211. #endif
  212. /**
  213. * omap_ctrl_write_dsp_boot_addr - set boot address for a remote processor
  214. * @bootaddr: physical address of the boot loader
  215. *
  216. * Set boot address for the boot loader of a supported processor
  217. * when a power ON sequence occurs.
  218. */
  219. void omap_ctrl_write_dsp_boot_addr(u32 bootaddr)
  220. {
  221. u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTADDR :
  222. cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTADDR :
  223. cpu_is_omap44xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
  224. soc_is_omap54xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
  225. 0;
  226. if (!offset) {
  227. pr_err("%s: unsupported omap type\n", __func__);
  228. return;
  229. }
  230. omap_ctrl_writel(bootaddr, offset);
  231. }
  232. /**
  233. * omap_ctrl_write_dsp_boot_mode - set boot mode for a remote processor
  234. * @bootmode: 8-bit value to pass to some boot code
  235. *
  236. * Sets boot mode for the boot loader of a supported processor
  237. * when a power ON sequence occurs.
  238. */
  239. void omap_ctrl_write_dsp_boot_mode(u8 bootmode)
  240. {
  241. u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTMOD :
  242. cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTMOD :
  243. 0;
  244. if (!offset) {
  245. pr_err("%s: unsupported omap type\n", __func__);
  246. return;
  247. }
  248. omap_ctrl_writel(bootmode, offset);
  249. }
  250. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  251. /*
  252. * Clears the scratchpad contents in case of cold boot-
  253. * called during bootup
  254. */
  255. void omap3_clear_scratchpad_contents(void)
  256. {
  257. u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET;
  258. void __iomem *v_addr;
  259. u32 offset = 0;
  260. v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM);
  261. if (omap3xxx_prm_clear_global_cold_reset()) {
  262. for ( ; offset <= max_offset; offset += 0x4)
  263. writel_relaxed(0x0, (v_addr + offset));
  264. }
  265. }
  266. /* Populate the scratchpad structure with restore structure */
  267. void omap3_save_scratchpad_contents(void)
  268. {
  269. void __iomem *scratchpad_address;
  270. u32 arm_context_addr;
  271. struct omap3_scratchpad scratchpad_contents;
  272. struct omap3_scratchpad_prcm_block prcm_block_contents;
  273. struct omap3_scratchpad_sdrc_block sdrc_block_contents;
  274. /*
  275. * Populate the Scratchpad contents
  276. *
  277. * The "get_*restore_pointer" functions are used to provide a
  278. * physical restore address where the ROM code jumps while waking
  279. * up from MPU OFF/OSWR state.
  280. * The restore pointer is stored into the scratchpad.
  281. */
  282. scratchpad_contents.boot_config_ptr = 0x0;
  283. if (cpu_is_omap3630())
  284. scratchpad_contents.public_restore_ptr =
  285. virt_to_phys(omap3_restore_3630);
  286. else if (omap_rev() != OMAP3430_REV_ES3_0 &&
  287. omap_rev() != OMAP3430_REV_ES3_1 &&
  288. omap_rev() != OMAP3430_REV_ES3_1_2)
  289. scratchpad_contents.public_restore_ptr =
  290. virt_to_phys(omap3_restore);
  291. else
  292. scratchpad_contents.public_restore_ptr =
  293. virt_to_phys(omap3_restore_es3);
  294. if (omap_type() == OMAP2_DEVICE_TYPE_GP)
  295. scratchpad_contents.secure_ram_restore_ptr = 0x0;
  296. else
  297. scratchpad_contents.secure_ram_restore_ptr =
  298. (u32) __pa(omap3_secure_ram_storage);
  299. scratchpad_contents.sdrc_module_semaphore = 0x0;
  300. scratchpad_contents.prcm_block_offset = 0x2C;
  301. scratchpad_contents.sdrc_block_offset = 0x64;
  302. /* Populate the PRCM block contents */
  303. omap3_prm_save_scratchpad_contents(prcm_block_contents.prm_contents);
  304. omap3_cm_save_scratchpad_contents(prcm_block_contents.cm_contents);
  305. prcm_block_contents.prcm_block_size = 0x0;
  306. /* Populate the SDRC block contents */
  307. sdrc_block_contents.sysconfig =
  308. (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF);
  309. sdrc_block_contents.cs_cfg =
  310. (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF);
  311. sdrc_block_contents.sharing =
  312. (sdrc_read_reg(SDRC_SHARING) & 0xFFFF);
  313. sdrc_block_contents.err_type =
  314. (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF);
  315. sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL);
  316. sdrc_block_contents.dll_b_ctrl = 0x0;
  317. /*
  318. * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
  319. * be programed to issue automatic self refresh on timeout
  320. * of AUTO_CNT = 1 prior to any transition to OFF mode.
  321. */
  322. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)
  323. && (omap_rev() >= OMAP3430_REV_ES3_0))
  324. sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) &
  325. ~(SDRC_POWER_AUTOCOUNT_MASK|
  326. SDRC_POWER_CLKCTRL_MASK)) |
  327. (1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
  328. SDRC_SELF_REFRESH_ON_AUTOCOUNT;
  329. else
  330. sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER);
  331. sdrc_block_contents.cs_0 = 0x0;
  332. sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0);
  333. sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF);
  334. sdrc_block_contents.emr_1_0 = 0x0;
  335. sdrc_block_contents.emr_2_0 = 0x0;
  336. sdrc_block_contents.emr_3_0 = 0x0;
  337. sdrc_block_contents.actim_ctrla_0 =
  338. sdrc_read_reg(SDRC_ACTIM_CTRL_A_0);
  339. sdrc_block_contents.actim_ctrlb_0 =
  340. sdrc_read_reg(SDRC_ACTIM_CTRL_B_0);
  341. sdrc_block_contents.rfr_ctrl_0 =
  342. sdrc_read_reg(SDRC_RFR_CTRL_0);
  343. sdrc_block_contents.cs_1 = 0x0;
  344. sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1);
  345. sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF;
  346. sdrc_block_contents.emr_1_1 = 0x0;
  347. sdrc_block_contents.emr_2_1 = 0x0;
  348. sdrc_block_contents.emr_3_1 = 0x0;
  349. sdrc_block_contents.actim_ctrla_1 =
  350. sdrc_read_reg(SDRC_ACTIM_CTRL_A_1);
  351. sdrc_block_contents.actim_ctrlb_1 =
  352. sdrc_read_reg(SDRC_ACTIM_CTRL_B_1);
  353. sdrc_block_contents.rfr_ctrl_1 =
  354. sdrc_read_reg(SDRC_RFR_CTRL_1);
  355. sdrc_block_contents.dcdl_1_ctrl = 0x0;
  356. sdrc_block_contents.dcdl_2_ctrl = 0x0;
  357. sdrc_block_contents.flags = 0x0;
  358. sdrc_block_contents.block_size = 0x0;
  359. arm_context_addr = virt_to_phys(omap3_arm_context);
  360. /* Copy all the contents to the scratchpad location */
  361. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  362. memcpy_toio(scratchpad_address, &scratchpad_contents,
  363. sizeof(scratchpad_contents));
  364. /* Scratchpad contents being 32 bits, a divide by 4 done here */
  365. memcpy_toio(scratchpad_address +
  366. scratchpad_contents.prcm_block_offset,
  367. &prcm_block_contents, sizeof(prcm_block_contents));
  368. memcpy_toio(scratchpad_address +
  369. scratchpad_contents.sdrc_block_offset,
  370. &sdrc_block_contents, sizeof(sdrc_block_contents));
  371. /*
  372. * Copies the address of the location in SDRAM where ARM
  373. * registers get saved during a MPU OFF transition.
  374. */
  375. memcpy_toio(scratchpad_address +
  376. scratchpad_contents.sdrc_block_offset +
  377. sizeof(sdrc_block_contents), &arm_context_addr, 4);
  378. }
  379. void omap3_control_save_context(void)
  380. {
  381. control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG);
  382. control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  383. control_context.mem_dftrw0 =
  384. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0);
  385. control_context.mem_dftrw1 =
  386. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1);
  387. control_context.msuspendmux_0 =
  388. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0);
  389. control_context.msuspendmux_1 =
  390. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1);
  391. control_context.msuspendmux_2 =
  392. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2);
  393. control_context.msuspendmux_3 =
  394. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3);
  395. control_context.msuspendmux_4 =
  396. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4);
  397. control_context.msuspendmux_5 =
  398. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5);
  399. control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL);
  400. control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1);
  401. control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE);
  402. control_context.iva2_bootaddr =
  403. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR);
  404. control_context.iva2_bootmod =
  405. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD);
  406. control_context.wkup_ctrl = omap_ctrl_readl(OMAP34XX_CONTROL_WKUP_CTRL);
  407. control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
  408. control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
  409. control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
  410. control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
  411. control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
  412. control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
  413. control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
  414. control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
  415. control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
  416. control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0);
  417. control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
  418. control_context.dss_dpll_spreading =
  419. omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  420. control_context.core_dpll_spreading =
  421. omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  422. control_context.per_dpll_spreading =
  423. omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING);
  424. control_context.usbhost_dpll_spreading =
  425. omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  426. control_context.pbias_lite =
  427. omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE);
  428. control_context.temp_sensor =
  429. omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR);
  430. control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4);
  431. control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5);
  432. control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI);
  433. control_context.padconf_sys_nirq =
  434. omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  435. }
  436. void omap3_control_restore_context(void)
  437. {
  438. omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG);
  439. omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0);
  440. omap_ctrl_writel(control_context.mem_dftrw0,
  441. OMAP343X_CONTROL_MEM_DFTRW0);
  442. omap_ctrl_writel(control_context.mem_dftrw1,
  443. OMAP343X_CONTROL_MEM_DFTRW1);
  444. omap_ctrl_writel(control_context.msuspendmux_0,
  445. OMAP2_CONTROL_MSUSPENDMUX_0);
  446. omap_ctrl_writel(control_context.msuspendmux_1,
  447. OMAP2_CONTROL_MSUSPENDMUX_1);
  448. omap_ctrl_writel(control_context.msuspendmux_2,
  449. OMAP2_CONTROL_MSUSPENDMUX_2);
  450. omap_ctrl_writel(control_context.msuspendmux_3,
  451. OMAP2_CONTROL_MSUSPENDMUX_3);
  452. omap_ctrl_writel(control_context.msuspendmux_4,
  453. OMAP2_CONTROL_MSUSPENDMUX_4);
  454. omap_ctrl_writel(control_context.msuspendmux_5,
  455. OMAP2_CONTROL_MSUSPENDMUX_5);
  456. omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL);
  457. omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1);
  458. omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE);
  459. omap_ctrl_writel(control_context.iva2_bootaddr,
  460. OMAP343X_CONTROL_IVA2_BOOTADDR);
  461. omap_ctrl_writel(control_context.iva2_bootmod,
  462. OMAP343X_CONTROL_IVA2_BOOTMOD);
  463. omap_ctrl_writel(control_context.wkup_ctrl, OMAP34XX_CONTROL_WKUP_CTRL);
  464. omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0));
  465. omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1));
  466. omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2));
  467. omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3));
  468. omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4));
  469. omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5));
  470. omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6));
  471. omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7));
  472. omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8));
  473. omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0);
  474. omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1);
  475. omap_ctrl_writel(control_context.dss_dpll_spreading,
  476. OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  477. omap_ctrl_writel(control_context.core_dpll_spreading,
  478. OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  479. omap_ctrl_writel(control_context.per_dpll_spreading,
  480. OMAP343X_CONTROL_PER_DPLL_SPREADING);
  481. omap_ctrl_writel(control_context.usbhost_dpll_spreading,
  482. OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  483. omap_ctrl_writel(control_context.pbias_lite,
  484. OMAP343X_CONTROL_PBIAS_LITE);
  485. omap_ctrl_writel(control_context.temp_sensor,
  486. OMAP343X_CONTROL_TEMP_SENSOR);
  487. omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4);
  488. omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5);
  489. omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI);
  490. omap_ctrl_writel(control_context.padconf_sys_nirq,
  491. OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  492. }
  493. void omap3630_ctrl_disable_rta(void)
  494. {
  495. if (!cpu_is_omap3630())
  496. return;
  497. omap_ctrl_writel(OMAP36XX_RTA_DISABLE, OMAP36XX_CONTROL_MEM_RTA_CTRL);
  498. }
  499. /**
  500. * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM
  501. *
  502. * Tell the SCM to start saving the padconf registers, then wait for
  503. * the process to complete. Returns 0 unconditionally, although it
  504. * should also eventually be able to return -ETIMEDOUT, if the save
  505. * does not complete.
  506. *
  507. * XXX This function is missing a timeout. What should it be?
  508. */
  509. int omap3_ctrl_save_padconf(void)
  510. {
  511. u32 cpo;
  512. /* Save the padconf registers */
  513. cpo = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  514. cpo |= START_PADCONF_SAVE;
  515. omap_ctrl_writel(cpo, OMAP343X_CONTROL_PADCONF_OFF);
  516. /* wait for the save to complete */
  517. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  518. & PADCONF_SAVE_DONE))
  519. udelay(1);
  520. return 0;
  521. }
  522. /**
  523. * omap3_ctrl_set_iva_bootmode_idle - sets the IVA2 bootmode to idle
  524. *
  525. * Sets the bootmode for IVA2 to idle. This is needed by the PM code to
  526. * force disable IVA2 so that it does not prevent any low-power states.
  527. */
  528. static void __init omap3_ctrl_set_iva_bootmode_idle(void)
  529. {
  530. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  531. OMAP343X_CONTROL_IVA2_BOOTMOD);
  532. }
  533. /**
  534. * omap3_ctrl_setup_d2d_padconf - setup stacked modem pads for idle
  535. *
  536. * Sets up the pads controlling the stacked modem in such way that the
  537. * device can enter idle.
  538. */
  539. static void __init omap3_ctrl_setup_d2d_padconf(void)
  540. {
  541. u16 mask, padconf;
  542. /*
  543. * In a stand alone OMAP3430 where there is not a stacked
  544. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  545. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  546. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up.
  547. */
  548. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  549. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  550. padconf |= mask;
  551. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  552. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  553. padconf |= mask;
  554. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  555. }
  556. /**
  557. * omap3_ctrl_init - does static initializations for control module
  558. *
  559. * Initializes system control module. This sets up the sysconfig autoidle,
  560. * and sets up modem and iva2 so that they can be idled properly.
  561. */
  562. void __init omap3_ctrl_init(void)
  563. {
  564. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  565. omap3_ctrl_set_iva_bootmode_idle();
  566. omap3_ctrl_setup_d2d_padconf();
  567. }
  568. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
  569. struct control_init_data {
  570. int index;
  571. s16 offset;
  572. };
  573. static struct control_init_data ctrl_data = {
  574. .index = TI_CLKM_CTRL,
  575. };
  576. static const struct control_init_data omap2_ctrl_data = {
  577. .index = TI_CLKM_CTRL,
  578. .offset = -OMAP2_CONTROL_GENERAL,
  579. };
  580. static const struct of_device_id omap_scrm_dt_match_table[] = {
  581. { .compatible = "ti,am3-scm", .data = &ctrl_data },
  582. { .compatible = "ti,am4-scm", .data = &ctrl_data },
  583. { .compatible = "ti,omap2-scm", .data = &omap2_ctrl_data },
  584. { .compatible = "ti,omap3-scm", .data = &omap2_ctrl_data },
  585. { .compatible = "ti,dm814-scm", .data = &ctrl_data },
  586. { .compatible = "ti,dm816-scrm", .data = &ctrl_data },
  587. { .compatible = "ti,omap4-scm-core", .data = &ctrl_data },
  588. { .compatible = "ti,omap5-scm-core", .data = &ctrl_data },
  589. { .compatible = "ti,dra7-scm-core", .data = &ctrl_data },
  590. { }
  591. };
  592. /**
  593. * omap2_control_base_init - initialize iomappings for the control driver
  594. *
  595. * Detects and initializes the iomappings for the control driver, based
  596. * on the DT data. Returns 0 in success, negative error value
  597. * otherwise.
  598. */
  599. int __init omap2_control_base_init(void)
  600. {
  601. struct device_node *np;
  602. const struct of_device_id *match;
  603. struct control_init_data *data;
  604. for_each_matching_node_and_match(np, omap_scrm_dt_match_table, &match) {
  605. data = (struct control_init_data *)match->data;
  606. omap2_ctrl_base = of_iomap(np, 0);
  607. if (!omap2_ctrl_base)
  608. return -ENOMEM;
  609. omap2_ctrl_offset = data->offset;
  610. }
  611. return 0;
  612. }
  613. /**
  614. * omap_control_init - low level init for the control driver
  615. *
  616. * Initializes the low level clock infrastructure for control driver.
  617. * Returns 0 in success, negative error value in failure.
  618. */
  619. int __init omap_control_init(void)
  620. {
  621. struct device_node *np, *scm_conf;
  622. const struct of_device_id *match;
  623. const struct omap_prcm_init_data *data;
  624. int ret;
  625. struct regmap *syscon;
  626. for_each_matching_node_and_match(np, omap_scrm_dt_match_table, &match) {
  627. data = match->data;
  628. /*
  629. * Check if we have scm_conf node, if yes, use this to
  630. * access clock registers.
  631. */
  632. scm_conf = of_get_child_by_name(np, "scm_conf");
  633. if (scm_conf) {
  634. syscon = syscon_node_to_regmap(scm_conf);
  635. if (IS_ERR(syscon))
  636. return PTR_ERR(syscon);
  637. omap2_ctrl_syscon = syscon;
  638. if (of_get_child_by_name(scm_conf, "clocks")) {
  639. ret = omap2_clk_provider_init(scm_conf,
  640. data->index,
  641. syscon, NULL);
  642. if (ret)
  643. return ret;
  644. }
  645. iounmap(omap2_ctrl_base);
  646. omap2_ctrl_base = NULL;
  647. } else {
  648. /* No scm_conf found, direct access */
  649. ret = omap2_clk_provider_init(np, data->index, NULL,
  650. omap2_ctrl_base);
  651. if (ret)
  652. return ret;
  653. }
  654. }
  655. return 0;
  656. }
  657. /**
  658. * omap3_control_legacy_iomap_init - legacy iomap init for clock providers
  659. *
  660. * Legacy iomap init for clock provider. Needed only by legacy boot mode,
  661. * where the base addresses are not parsed from DT, but still required
  662. * by the clock driver to be setup properly.
  663. */
  664. void __init omap3_control_legacy_iomap_init(void)
  665. {
  666. omap2_clk_legacy_provider_init(TI_CLKM_SCRM, omap2_ctrl_base);
  667. }