common.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Header for code common to all OMAP2+ machines.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  10. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  12. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  13. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  14. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  15. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  16. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  17. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  18. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #ifndef __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H
  25. #define __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H
  26. #ifndef __ASSEMBLER__
  27. #include <linux/irq.h>
  28. #include <linux/delay.h>
  29. #include <linux/i2c.h>
  30. #include <linux/i2c/twl.h>
  31. #include <linux/i2c-omap.h>
  32. #include <linux/reboot.h>
  33. #include <linux/irqchip/irq-omap-intc.h>
  34. #include <asm/proc-fns.h>
  35. #include <asm/hardware/cache-l2x0.h>
  36. #include "i2c.h"
  37. #include "serial.h"
  38. #include "usb.h"
  39. #define OMAP_INTC_START NR_IRQS
  40. #if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP2)
  41. int omap2_pm_init(void);
  42. #else
  43. static inline int omap2_pm_init(void)
  44. {
  45. return 0;
  46. }
  47. #endif
  48. #if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3)
  49. int omap3_pm_init(void);
  50. #else
  51. static inline int omap3_pm_init(void)
  52. {
  53. return 0;
  54. }
  55. #endif
  56. #if defined(CONFIG_PM) && (defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX))
  57. int omap4_pm_init(void);
  58. int omap4_pm_init_early(void);
  59. #else
  60. static inline int omap4_pm_init(void)
  61. {
  62. return 0;
  63. }
  64. static inline int omap4_pm_init_early(void)
  65. {
  66. return 0;
  67. }
  68. #endif
  69. #ifdef CONFIG_OMAP_MUX
  70. int omap_mux_late_init(void);
  71. #else
  72. static inline int omap_mux_late_init(void)
  73. {
  74. return 0;
  75. }
  76. #endif
  77. extern void omap2_init_common_infrastructure(void);
  78. extern void omap2_sync32k_timer_init(void);
  79. extern void omap3_sync32k_timer_init(void);
  80. extern void omap3_secure_sync32k_timer_init(void);
  81. extern void omap3_gptimer_timer_init(void);
  82. extern void omap4_local_timer_init(void);
  83. #ifdef CONFIG_CACHE_L2X0
  84. int omap_l2_cache_init(void);
  85. #define OMAP_L2C_AUX_CTRL (L2C_AUX_CTRL_SHARED_OVERRIDE | \
  86. L310_AUX_CTRL_DATA_PREFETCH | \
  87. L310_AUX_CTRL_INSTR_PREFETCH)
  88. void omap4_l2c310_write_sec(unsigned long val, unsigned reg);
  89. #else
  90. static inline int omap_l2_cache_init(void)
  91. {
  92. return 0;
  93. }
  94. #define OMAP_L2C_AUX_CTRL 0
  95. #define omap4_l2c310_write_sec NULL
  96. #endif
  97. extern void omap5_realtime_timer_init(void);
  98. void omap2420_init_early(void);
  99. void omap2430_init_early(void);
  100. void omap3430_init_early(void);
  101. void omap35xx_init_early(void);
  102. void omap3630_init_early(void);
  103. void omap3_init_early(void); /* Do not use this one */
  104. void am33xx_init_early(void);
  105. void am35xx_init_early(void);
  106. void ti814x_init_early(void);
  107. void ti816x_init_early(void);
  108. void am33xx_init_early(void);
  109. void am43xx_init_early(void);
  110. void am43xx_init_late(void);
  111. void omap4430_init_early(void);
  112. void omap5_init_early(void);
  113. void omap3_init_late(void); /* Do not use this one */
  114. void omap4430_init_late(void);
  115. void omap2420_init_late(void);
  116. void omap2430_init_late(void);
  117. void omap3430_init_late(void);
  118. void omap35xx_init_late(void);
  119. void omap3630_init_late(void);
  120. void am35xx_init_late(void);
  121. void ti81xx_init_late(void);
  122. void am33xx_init_late(void);
  123. void omap5_init_late(void);
  124. int omap2_common_pm_late_init(void);
  125. void dra7xx_init_early(void);
  126. void dra7xx_init_late(void);
  127. #ifdef CONFIG_SOC_BUS
  128. void omap_soc_device_init(void);
  129. #else
  130. static inline void omap_soc_device_init(void)
  131. {
  132. }
  133. #endif
  134. #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
  135. void omap2xxx_restart(enum reboot_mode mode, const char *cmd);
  136. #else
  137. static inline void omap2xxx_restart(enum reboot_mode mode, const char *cmd)
  138. {
  139. }
  140. #endif
  141. #ifdef CONFIG_SOC_AM33XX
  142. void am33xx_restart(enum reboot_mode mode, const char *cmd);
  143. #else
  144. static inline void am33xx_restart(enum reboot_mode mode, const char *cmd)
  145. {
  146. }
  147. #endif
  148. #ifdef CONFIG_ARCH_OMAP3
  149. void omap3xxx_restart(enum reboot_mode mode, const char *cmd);
  150. #else
  151. static inline void omap3xxx_restart(enum reboot_mode mode, const char *cmd)
  152. {
  153. }
  154. #endif
  155. #ifdef CONFIG_SOC_TI81XX
  156. void ti81xx_restart(enum reboot_mode mode, const char *cmd);
  157. #else
  158. static inline void ti81xx_restart(enum reboot_mode mode, const char *cmd)
  159. {
  160. }
  161. #endif
  162. #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
  163. defined(CONFIG_SOC_DRA7XX) || defined(CONFIG_SOC_AM43XX)
  164. void omap44xx_restart(enum reboot_mode mode, const char *cmd);
  165. #else
  166. static inline void omap44xx_restart(enum reboot_mode mode, const char *cmd)
  167. {
  168. }
  169. #endif
  170. #ifdef CONFIG_OMAP_INTERCONNECT_BARRIER
  171. void omap_barrier_reserve_memblock(void);
  172. void omap_barriers_init(void);
  173. #else
  174. static inline void omap_barrier_reserve_memblock(void)
  175. {
  176. }
  177. #endif
  178. /* This gets called from mach-omap2/io.c, do not call this */
  179. void __init omap2_set_globals_tap(u32 class, void __iomem *tap);
  180. void __init omap242x_map_io(void);
  181. void __init omap243x_map_io(void);
  182. void __init omap3_map_io(void);
  183. void __init am33xx_map_io(void);
  184. void __init omap4_map_io(void);
  185. void __init omap5_map_io(void);
  186. void __init dra7xx_map_io(void);
  187. void __init ti81xx_map_io(void);
  188. /**
  189. * omap_test_timeout - busy-loop, testing a condition
  190. * @cond: condition to test until it evaluates to true
  191. * @timeout: maximum number of microseconds in the timeout
  192. * @index: loop index (integer)
  193. *
  194. * Loop waiting for @cond to become true or until at least @timeout
  195. * microseconds have passed. To use, define some integer @index in the
  196. * calling code. After running, if @index == @timeout, then the loop has
  197. * timed out.
  198. */
  199. #define omap_test_timeout(cond, timeout, index) \
  200. ({ \
  201. for (index = 0; index < timeout; index++) { \
  202. if (cond) \
  203. break; \
  204. udelay(1); \
  205. } \
  206. })
  207. extern struct device *omap2_get_mpuss_device(void);
  208. extern struct device *omap2_get_iva_device(void);
  209. extern struct device *omap2_get_l3_device(void);
  210. extern struct device *omap4_get_dsp_device(void);
  211. unsigned int omap4_xlate_irq(unsigned int hwirq);
  212. void omap_gic_of_init(void);
  213. #ifdef CONFIG_CACHE_L2X0
  214. extern void __iomem *omap4_get_l2cache_base(void);
  215. #endif
  216. struct device_node;
  217. #ifdef CONFIG_SMP
  218. extern void __iomem *omap4_get_scu_base(void);
  219. #else
  220. static inline void __iomem *omap4_get_scu_base(void)
  221. {
  222. return NULL;
  223. }
  224. #endif
  225. extern void gic_dist_disable(void);
  226. extern void gic_dist_enable(void);
  227. extern bool gic_dist_disabled(void);
  228. extern void gic_timer_retrigger(void);
  229. extern void omap_smc1(u32 fn, u32 arg);
  230. extern void __iomem *omap4_get_sar_ram_base(void);
  231. extern void omap_do_wfi(void);
  232. #ifdef CONFIG_SMP
  233. /* Needed for secondary core boot */
  234. extern void omap4_secondary_startup(void);
  235. extern void omap4460_secondary_startup(void);
  236. extern u32 omap_modify_auxcoreboot0(u32 set_mask, u32 clear_mask);
  237. extern void omap_auxcoreboot_addr(u32 cpu_addr);
  238. extern u32 omap_read_auxcoreboot0(void);
  239. extern void omap4_cpu_die(unsigned int cpu);
  240. extern struct smp_operations omap4_smp_ops;
  241. extern void omap5_secondary_startup(void);
  242. extern void omap5_secondary_hyp_startup(void);
  243. #endif
  244. #if defined(CONFIG_SMP) && defined(CONFIG_PM)
  245. extern int omap4_mpuss_init(void);
  246. extern int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state);
  247. extern int omap4_finish_suspend(unsigned long cpu_state);
  248. extern void omap4_cpu_resume(void);
  249. extern int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state);
  250. #else
  251. static inline int omap4_enter_lowpower(unsigned int cpu,
  252. unsigned int power_state)
  253. {
  254. cpu_do_idle();
  255. return 0;
  256. }
  257. static inline int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state)
  258. {
  259. cpu_do_idle();
  260. return 0;
  261. }
  262. static inline int omap4_mpuss_init(void)
  263. {
  264. return 0;
  265. }
  266. static inline int omap4_finish_suspend(unsigned long cpu_state)
  267. {
  268. return 0;
  269. }
  270. static inline void omap4_cpu_resume(void)
  271. {}
  272. #endif
  273. void pdata_quirks_init(const struct of_device_id *);
  274. void omap_auxdata_legacy_init(struct device *dev);
  275. void omap_pcs_legacy_init(int irq, void (*rearm)(void));
  276. struct omap_sdrc_params;
  277. extern void omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  278. struct omap_sdrc_params *sdrc_cs1);
  279. struct omap2_hsmmc_info;
  280. extern void omap_reserve(void);
  281. struct omap_hwmod;
  282. extern int omap_dss_reset(struct omap_hwmod *);
  283. /* SoC specific clock initializer */
  284. int omap_clk_init(void);
  285. int __init omapdss_init_of(void);
  286. void __init omapdss_early_init_of(void);
  287. #endif /* __ASSEMBLER__ */
  288. #endif /* __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H */