dce_virtual.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_pll.h"
  29. #include "amdgpu_connectors.h"
  30. #ifdef CONFIG_DRM_AMDGPU_CIK
  31. #include "dce_v8_0.h"
  32. #endif
  33. #include "dce_v10_0.h"
  34. #include "dce_v11_0.h"
  35. #include "dce_virtual.h"
  36. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
  37. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
  38. static int dce_virtual_pageflip_irq(struct amdgpu_device *adev,
  39. struct amdgpu_irq_src *source,
  40. struct amdgpu_iv_entry *entry);
  41. /**
  42. * dce_virtual_vblank_wait - vblank wait asic callback.
  43. *
  44. * @adev: amdgpu_device pointer
  45. * @crtc: crtc to wait for vblank on
  46. *
  47. * Wait for vblank on the requested crtc (evergreen+).
  48. */
  49. static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
  50. {
  51. return;
  52. }
  53. static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  54. {
  55. if (crtc >= adev->mode_info.num_crtc)
  56. return 0;
  57. else
  58. return adev->ddev->vblank[crtc].count;
  59. }
  60. static void dce_virtual_page_flip(struct amdgpu_device *adev,
  61. int crtc_id, u64 crtc_base, bool async)
  62. {
  63. return;
  64. }
  65. static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  66. u32 *vbl, u32 *position)
  67. {
  68. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  69. return -EINVAL;
  70. *vbl = 0;
  71. *position = 0;
  72. return 0;
  73. }
  74. static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
  75. enum amdgpu_hpd_id hpd)
  76. {
  77. return true;
  78. }
  79. static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
  80. enum amdgpu_hpd_id hpd)
  81. {
  82. return;
  83. }
  84. static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
  85. {
  86. return 0;
  87. }
  88. static bool dce_virtual_is_display_hung(struct amdgpu_device *adev)
  89. {
  90. return false;
  91. }
  92. void dce_virtual_stop_mc_access(struct amdgpu_device *adev,
  93. struct amdgpu_mode_mc_save *save)
  94. {
  95. switch (adev->asic_type) {
  96. case CHIP_BONAIRE:
  97. case CHIP_HAWAII:
  98. case CHIP_KAVERI:
  99. case CHIP_KABINI:
  100. case CHIP_MULLINS:
  101. #ifdef CONFIG_DRM_AMDGPU_CIK
  102. dce_v8_0_disable_dce(adev);
  103. #endif
  104. break;
  105. case CHIP_FIJI:
  106. case CHIP_TONGA:
  107. dce_v10_0_disable_dce(adev);
  108. break;
  109. case CHIP_CARRIZO:
  110. case CHIP_STONEY:
  111. case CHIP_POLARIS11:
  112. case CHIP_POLARIS10:
  113. dce_v11_0_disable_dce(adev);
  114. break;
  115. case CHIP_TOPAZ:
  116. /* no DCE */
  117. return;
  118. default:
  119. DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
  120. }
  121. return;
  122. }
  123. void dce_virtual_resume_mc_access(struct amdgpu_device *adev,
  124. struct amdgpu_mode_mc_save *save)
  125. {
  126. return;
  127. }
  128. void dce_virtual_set_vga_render_state(struct amdgpu_device *adev,
  129. bool render)
  130. {
  131. return;
  132. }
  133. /**
  134. * dce_virtual_bandwidth_update - program display watermarks
  135. *
  136. * @adev: amdgpu_device pointer
  137. *
  138. * Calculate and program the display watermarks and line
  139. * buffer allocation (CIK).
  140. */
  141. static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
  142. {
  143. return;
  144. }
  145. static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
  146. u16 *green, u16 *blue, uint32_t size)
  147. {
  148. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  149. int i;
  150. /* userspace palettes are always correct as is */
  151. for (i = 0; i < size; i++) {
  152. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  153. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  154. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  155. }
  156. return 0;
  157. }
  158. static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
  159. {
  160. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  161. drm_crtc_cleanup(crtc);
  162. kfree(amdgpu_crtc);
  163. }
  164. static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
  165. .cursor_set2 = NULL,
  166. .cursor_move = NULL,
  167. .gamma_set = dce_virtual_crtc_gamma_set,
  168. .set_config = amdgpu_crtc_set_config,
  169. .destroy = dce_virtual_crtc_destroy,
  170. .page_flip_target = amdgpu_crtc_page_flip_target,
  171. };
  172. static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
  173. {
  174. struct drm_device *dev = crtc->dev;
  175. struct amdgpu_device *adev = dev->dev_private;
  176. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  177. unsigned type;
  178. switch (mode) {
  179. case DRM_MODE_DPMS_ON:
  180. amdgpu_crtc->enabled = true;
  181. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  182. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  183. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  184. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  185. drm_vblank_on(dev, amdgpu_crtc->crtc_id);
  186. break;
  187. case DRM_MODE_DPMS_STANDBY:
  188. case DRM_MODE_DPMS_SUSPEND:
  189. case DRM_MODE_DPMS_OFF:
  190. drm_vblank_off(dev, amdgpu_crtc->crtc_id);
  191. amdgpu_crtc->enabled = false;
  192. break;
  193. }
  194. }
  195. static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
  196. {
  197. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  198. }
  199. static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
  200. {
  201. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  202. }
  203. static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
  204. {
  205. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  206. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  207. if (crtc->primary->fb) {
  208. int r;
  209. struct amdgpu_framebuffer *amdgpu_fb;
  210. struct amdgpu_bo *rbo;
  211. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  212. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  213. r = amdgpu_bo_reserve(rbo, false);
  214. if (unlikely(r))
  215. DRM_ERROR("failed to reserve rbo before unpin\n");
  216. else {
  217. amdgpu_bo_unpin(rbo);
  218. amdgpu_bo_unreserve(rbo);
  219. }
  220. }
  221. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  222. amdgpu_crtc->encoder = NULL;
  223. amdgpu_crtc->connector = NULL;
  224. }
  225. static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
  226. struct drm_display_mode *mode,
  227. struct drm_display_mode *adjusted_mode,
  228. int x, int y, struct drm_framebuffer *old_fb)
  229. {
  230. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  231. /* update the hw version fpr dpm */
  232. amdgpu_crtc->hw_mode = *adjusted_mode;
  233. return 0;
  234. }
  235. static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
  236. const struct drm_display_mode *mode,
  237. struct drm_display_mode *adjusted_mode)
  238. {
  239. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  240. struct drm_device *dev = crtc->dev;
  241. struct drm_encoder *encoder;
  242. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  243. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  244. if (encoder->crtc == crtc) {
  245. amdgpu_crtc->encoder = encoder;
  246. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  247. break;
  248. }
  249. }
  250. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  251. amdgpu_crtc->encoder = NULL;
  252. amdgpu_crtc->connector = NULL;
  253. return false;
  254. }
  255. return true;
  256. }
  257. static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  258. struct drm_framebuffer *old_fb)
  259. {
  260. return 0;
  261. }
  262. static void dce_virtual_crtc_load_lut(struct drm_crtc *crtc)
  263. {
  264. return;
  265. }
  266. static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
  267. struct drm_framebuffer *fb,
  268. int x, int y, enum mode_set_atomic state)
  269. {
  270. return 0;
  271. }
  272. static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
  273. .dpms = dce_virtual_crtc_dpms,
  274. .mode_fixup = dce_virtual_crtc_mode_fixup,
  275. .mode_set = dce_virtual_crtc_mode_set,
  276. .mode_set_base = dce_virtual_crtc_set_base,
  277. .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
  278. .prepare = dce_virtual_crtc_prepare,
  279. .commit = dce_virtual_crtc_commit,
  280. .load_lut = dce_virtual_crtc_load_lut,
  281. .disable = dce_virtual_crtc_disable,
  282. };
  283. static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
  284. {
  285. struct amdgpu_crtc *amdgpu_crtc;
  286. int i;
  287. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  288. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  289. if (amdgpu_crtc == NULL)
  290. return -ENOMEM;
  291. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
  292. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  293. amdgpu_crtc->crtc_id = index;
  294. adev->mode_info.crtcs[index] = amdgpu_crtc;
  295. for (i = 0; i < 256; i++) {
  296. amdgpu_crtc->lut_r[i] = i << 2;
  297. amdgpu_crtc->lut_g[i] = i << 2;
  298. amdgpu_crtc->lut_b[i] = i << 2;
  299. }
  300. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  301. amdgpu_crtc->encoder = NULL;
  302. amdgpu_crtc->connector = NULL;
  303. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
  304. return 0;
  305. }
  306. static int dce_virtual_early_init(void *handle)
  307. {
  308. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  309. adev->mode_info.vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
  310. dce_virtual_set_display_funcs(adev);
  311. dce_virtual_set_irq_funcs(adev);
  312. adev->mode_info.num_crtc = 1;
  313. adev->mode_info.num_hpd = 1;
  314. adev->mode_info.num_dig = 1;
  315. return 0;
  316. }
  317. static bool dce_virtual_get_connector_info(struct amdgpu_device *adev)
  318. {
  319. struct amdgpu_i2c_bus_rec ddc_bus;
  320. struct amdgpu_router router;
  321. struct amdgpu_hpd hpd;
  322. /* look up gpio for ddc, hpd */
  323. ddc_bus.valid = false;
  324. hpd.hpd = AMDGPU_HPD_NONE;
  325. /* needed for aux chan transactions */
  326. ddc_bus.hpd = hpd.hpd;
  327. memset(&router, 0, sizeof(router));
  328. router.ddc_valid = false;
  329. router.cd_valid = false;
  330. amdgpu_display_add_connector(adev,
  331. 0,
  332. ATOM_DEVICE_CRT1_SUPPORT,
  333. DRM_MODE_CONNECTOR_VIRTUAL, &ddc_bus,
  334. CONNECTOR_OBJECT_ID_VIRTUAL,
  335. &hpd,
  336. &router);
  337. amdgpu_display_add_encoder(adev, ENCODER_VIRTUAL_ENUM_VIRTUAL,
  338. ATOM_DEVICE_CRT1_SUPPORT,
  339. 0);
  340. amdgpu_link_encoder_connector(adev->ddev);
  341. return true;
  342. }
  343. static int dce_virtual_sw_init(void *handle)
  344. {
  345. int r, i;
  346. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  347. r = amdgpu_irq_add_id(adev, 229, &adev->crtc_irq);
  348. if (r)
  349. return r;
  350. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  351. adev->ddev->mode_config.max_width = 16384;
  352. adev->ddev->mode_config.max_height = 16384;
  353. adev->ddev->mode_config.preferred_depth = 24;
  354. adev->ddev->mode_config.prefer_shadow = 1;
  355. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  356. r = amdgpu_modeset_create_props(adev);
  357. if (r)
  358. return r;
  359. adev->ddev->mode_config.max_width = 16384;
  360. adev->ddev->mode_config.max_height = 16384;
  361. /* allocate crtcs */
  362. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  363. r = dce_virtual_crtc_init(adev, i);
  364. if (r)
  365. return r;
  366. }
  367. dce_virtual_get_connector_info(adev);
  368. amdgpu_print_display_setup(adev->ddev);
  369. drm_kms_helper_poll_init(adev->ddev);
  370. adev->mode_info.mode_config_initialized = true;
  371. return 0;
  372. }
  373. static int dce_virtual_sw_fini(void *handle)
  374. {
  375. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  376. kfree(adev->mode_info.bios_hardcoded_edid);
  377. drm_kms_helper_poll_fini(adev->ddev);
  378. drm_mode_config_cleanup(adev->ddev);
  379. adev->mode_info.mode_config_initialized = false;
  380. return 0;
  381. }
  382. static int dce_virtual_hw_init(void *handle)
  383. {
  384. return 0;
  385. }
  386. static int dce_virtual_hw_fini(void *handle)
  387. {
  388. return 0;
  389. }
  390. static int dce_virtual_suspend(void *handle)
  391. {
  392. return dce_virtual_hw_fini(handle);
  393. }
  394. static int dce_virtual_resume(void *handle)
  395. {
  396. int ret;
  397. ret = dce_virtual_hw_init(handle);
  398. return ret;
  399. }
  400. static bool dce_virtual_is_idle(void *handle)
  401. {
  402. return true;
  403. }
  404. static int dce_virtual_wait_for_idle(void *handle)
  405. {
  406. return 0;
  407. }
  408. static int dce_virtual_soft_reset(void *handle)
  409. {
  410. return 0;
  411. }
  412. static int dce_virtual_set_clockgating_state(void *handle,
  413. enum amd_clockgating_state state)
  414. {
  415. return 0;
  416. }
  417. static int dce_virtual_set_powergating_state(void *handle,
  418. enum amd_powergating_state state)
  419. {
  420. return 0;
  421. }
  422. const struct amd_ip_funcs dce_virtual_ip_funcs = {
  423. .name = "dce_virtual",
  424. .early_init = dce_virtual_early_init,
  425. .late_init = NULL,
  426. .sw_init = dce_virtual_sw_init,
  427. .sw_fini = dce_virtual_sw_fini,
  428. .hw_init = dce_virtual_hw_init,
  429. .hw_fini = dce_virtual_hw_fini,
  430. .suspend = dce_virtual_suspend,
  431. .resume = dce_virtual_resume,
  432. .is_idle = dce_virtual_is_idle,
  433. .wait_for_idle = dce_virtual_wait_for_idle,
  434. .soft_reset = dce_virtual_soft_reset,
  435. .set_clockgating_state = dce_virtual_set_clockgating_state,
  436. .set_powergating_state = dce_virtual_set_powergating_state,
  437. };
  438. /* these are handled by the primary encoders */
  439. static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
  440. {
  441. return;
  442. }
  443. static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
  444. {
  445. return;
  446. }
  447. static void
  448. dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
  449. struct drm_display_mode *mode,
  450. struct drm_display_mode *adjusted_mode)
  451. {
  452. return;
  453. }
  454. static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
  455. {
  456. return;
  457. }
  458. static void
  459. dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
  460. {
  461. return;
  462. }
  463. static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
  464. const struct drm_display_mode *mode,
  465. struct drm_display_mode *adjusted_mode)
  466. {
  467. /* set the active encoder to connector routing */
  468. amdgpu_encoder_set_active_device(encoder);
  469. return true;
  470. }
  471. static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
  472. .dpms = dce_virtual_encoder_dpms,
  473. .mode_fixup = dce_virtual_encoder_mode_fixup,
  474. .prepare = dce_virtual_encoder_prepare,
  475. .mode_set = dce_virtual_encoder_mode_set,
  476. .commit = dce_virtual_encoder_commit,
  477. .disable = dce_virtual_encoder_disable,
  478. };
  479. static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
  480. {
  481. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  482. kfree(amdgpu_encoder->enc_priv);
  483. drm_encoder_cleanup(encoder);
  484. kfree(amdgpu_encoder);
  485. }
  486. static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
  487. .destroy = dce_virtual_encoder_destroy,
  488. };
  489. static void dce_virtual_encoder_add(struct amdgpu_device *adev,
  490. uint32_t encoder_enum,
  491. uint32_t supported_device,
  492. u16 caps)
  493. {
  494. struct drm_device *dev = adev->ddev;
  495. struct drm_encoder *encoder;
  496. struct amdgpu_encoder *amdgpu_encoder;
  497. /* see if we already added it */
  498. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  499. amdgpu_encoder = to_amdgpu_encoder(encoder);
  500. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  501. amdgpu_encoder->devices |= supported_device;
  502. return;
  503. }
  504. }
  505. /* add a new one */
  506. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  507. if (!amdgpu_encoder)
  508. return;
  509. encoder = &amdgpu_encoder->base;
  510. encoder->possible_crtcs = 0x1;
  511. amdgpu_encoder->enc_priv = NULL;
  512. amdgpu_encoder->encoder_enum = encoder_enum;
  513. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  514. amdgpu_encoder->devices = supported_device;
  515. amdgpu_encoder->rmx_type = RMX_OFF;
  516. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  517. amdgpu_encoder->is_ext_encoder = false;
  518. amdgpu_encoder->caps = caps;
  519. drm_encoder_init(dev, encoder, &dce_virtual_encoder_funcs,
  520. DRM_MODE_ENCODER_VIRTUAL, NULL);
  521. drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
  522. DRM_INFO("[FM]encoder: %d is VIRTUAL\n", amdgpu_encoder->encoder_id);
  523. }
  524. static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
  525. .set_vga_render_state = &dce_virtual_set_vga_render_state,
  526. .bandwidth_update = &dce_virtual_bandwidth_update,
  527. .vblank_get_counter = &dce_virtual_vblank_get_counter,
  528. .vblank_wait = &dce_virtual_vblank_wait,
  529. .is_display_hung = &dce_virtual_is_display_hung,
  530. .backlight_set_level = NULL,
  531. .backlight_get_level = NULL,
  532. .hpd_sense = &dce_virtual_hpd_sense,
  533. .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
  534. .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
  535. .page_flip = &dce_virtual_page_flip,
  536. .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
  537. .add_encoder = &dce_virtual_encoder_add,
  538. .add_connector = &amdgpu_connector_add,
  539. .stop_mc_access = &dce_virtual_stop_mc_access,
  540. .resume_mc_access = &dce_virtual_resume_mc_access,
  541. };
  542. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
  543. {
  544. if (adev->mode_info.funcs == NULL)
  545. adev->mode_info.funcs = &dce_virtual_display_funcs;
  546. }
  547. static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
  548. {
  549. struct amdgpu_mode_info *mode_info = container_of(vblank_timer, struct amdgpu_mode_info ,vblank_timer);
  550. struct amdgpu_device *adev = container_of(mode_info, struct amdgpu_device ,mode_info);
  551. unsigned crtc = 0;
  552. adev->ddev->vblank[0].count++;
  553. drm_handle_vblank(adev->ddev, crtc);
  554. dce_virtual_pageflip_irq(adev, NULL, NULL);
  555. hrtimer_start(vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD), HRTIMER_MODE_REL);
  556. return HRTIMER_NORESTART;
  557. }
  558. static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  559. int crtc,
  560. enum amdgpu_interrupt_state state)
  561. {
  562. if (crtc >= adev->mode_info.num_crtc) {
  563. DRM_DEBUG("invalid crtc %d\n", crtc);
  564. return;
  565. }
  566. if (state && !adev->mode_info.vsync_timer_enabled) {
  567. DRM_DEBUG("Enable software vsync timer\n");
  568. hrtimer_init(&adev->mode_info.vblank_timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  569. hrtimer_set_expires(&adev->mode_info.vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD));
  570. adev->mode_info.vblank_timer.function = dce_virtual_vblank_timer_handle;
  571. hrtimer_start(&adev->mode_info.vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD), HRTIMER_MODE_REL);
  572. } else if (!state && adev->mode_info.vsync_timer_enabled) {
  573. DRM_DEBUG("Disable software vsync timer\n");
  574. hrtimer_cancel(&adev->mode_info.vblank_timer);
  575. }
  576. if (!state || (state && !adev->mode_info.vsync_timer_enabled))
  577. adev->ddev->vblank[0].count = 0;
  578. adev->mode_info.vsync_timer_enabled = state;
  579. DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
  580. }
  581. static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
  582. struct amdgpu_irq_src *source,
  583. unsigned type,
  584. enum amdgpu_interrupt_state state)
  585. {
  586. switch (type) {
  587. case AMDGPU_CRTC_IRQ_VBLANK1:
  588. dce_virtual_set_crtc_vblank_interrupt_state(adev, 0, state);
  589. break;
  590. default:
  591. break;
  592. }
  593. return 0;
  594. }
  595. static void dce_virtual_crtc_vblank_int_ack(struct amdgpu_device *adev,
  596. int crtc)
  597. {
  598. if (crtc >= adev->mode_info.num_crtc) {
  599. DRM_DEBUG("invalid crtc %d\n", crtc);
  600. return;
  601. }
  602. }
  603. static int dce_virtual_crtc_irq(struct amdgpu_device *adev,
  604. struct amdgpu_irq_src *source,
  605. struct amdgpu_iv_entry *entry)
  606. {
  607. unsigned crtc = 0;
  608. unsigned irq_type = AMDGPU_CRTC_IRQ_VBLANK1;
  609. adev->ddev->vblank[crtc].count++;
  610. dce_virtual_crtc_vblank_int_ack(adev, crtc);
  611. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  612. drm_handle_vblank(adev->ddev, crtc);
  613. }
  614. dce_virtual_pageflip_irq(adev, NULL, NULL);
  615. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  616. return 0;
  617. }
  618. static int dce_virtual_set_pageflip_irq_state(struct amdgpu_device *adev,
  619. struct amdgpu_irq_src *src,
  620. unsigned type,
  621. enum amdgpu_interrupt_state state)
  622. {
  623. if (type >= adev->mode_info.num_crtc) {
  624. DRM_ERROR("invalid pageflip crtc %d\n", type);
  625. return -EINVAL;
  626. }
  627. DRM_DEBUG("[FM]set pageflip irq type %d state %d\n", type, state);
  628. return 0;
  629. }
  630. static int dce_virtual_pageflip_irq(struct amdgpu_device *adev,
  631. struct amdgpu_irq_src *source,
  632. struct amdgpu_iv_entry *entry)
  633. {
  634. unsigned long flags;
  635. unsigned crtc_id = 0;
  636. struct amdgpu_crtc *amdgpu_crtc;
  637. struct amdgpu_flip_work *works;
  638. crtc_id = 0;
  639. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  640. if (crtc_id >= adev->mode_info.num_crtc) {
  641. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  642. return -EINVAL;
  643. }
  644. /* IRQ could occur when in initial stage */
  645. if (amdgpu_crtc == NULL)
  646. return 0;
  647. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  648. works = amdgpu_crtc->pflip_works;
  649. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  650. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  651. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  652. amdgpu_crtc->pflip_status,
  653. AMDGPU_FLIP_SUBMITTED);
  654. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  655. return 0;
  656. }
  657. /* page flip completed. clean up */
  658. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  659. amdgpu_crtc->pflip_works = NULL;
  660. /* wakeup usersapce */
  661. if (works->event)
  662. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  663. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  664. drm_crtc_vblank_put(&amdgpu_crtc->base);
  665. schedule_work(&works->unpin_work);
  666. return 0;
  667. }
  668. static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
  669. .set = dce_virtual_set_crtc_irq_state,
  670. .process = dce_virtual_crtc_irq,
  671. };
  672. static const struct amdgpu_irq_src_funcs dce_virtual_pageflip_irq_funcs = {
  673. .set = dce_virtual_set_pageflip_irq_state,
  674. .process = dce_virtual_pageflip_irq,
  675. };
  676. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
  677. {
  678. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  679. adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
  680. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  681. adev->pageflip_irq.funcs = &dce_virtual_pageflip_irq_funcs;
  682. }