pci.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155
  1. /*
  2. * Copyright 2014 IBM Corp.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #include <linux/pci_regs.h>
  10. #include <linux/pci_ids.h>
  11. #include <linux/device.h>
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/slab.h>
  15. #include <linux/sort.h>
  16. #include <linux/pci.h>
  17. #include <linux/of.h>
  18. #include <linux/delay.h>
  19. #include <asm/opal.h>
  20. #include <asm/msi_bitmap.h>
  21. #include <asm/pnv-pci.h>
  22. #include <asm/io.h>
  23. #include <asm/reg.h>
  24. #include "cxl.h"
  25. #include <misc/cxl.h>
  26. #define CXL_PCI_VSEC_ID 0x1280
  27. #define CXL_VSEC_MIN_SIZE 0x80
  28. #define CXL_READ_VSEC_LENGTH(dev, vsec, dest) \
  29. { \
  30. pci_read_config_word(dev, vsec + 0x6, dest); \
  31. *dest >>= 4; \
  32. }
  33. #define CXL_READ_VSEC_NAFUS(dev, vsec, dest) \
  34. pci_read_config_byte(dev, vsec + 0x8, dest)
  35. #define CXL_READ_VSEC_STATUS(dev, vsec, dest) \
  36. pci_read_config_byte(dev, vsec + 0x9, dest)
  37. #define CXL_STATUS_SECOND_PORT 0x80
  38. #define CXL_STATUS_MSI_X_FULL 0x40
  39. #define CXL_STATUS_MSI_X_SINGLE 0x20
  40. #define CXL_STATUS_FLASH_RW 0x08
  41. #define CXL_STATUS_FLASH_RO 0x04
  42. #define CXL_STATUS_LOADABLE_AFU 0x02
  43. #define CXL_STATUS_LOADABLE_PSL 0x01
  44. /* If we see these features we won't try to use the card */
  45. #define CXL_UNSUPPORTED_FEATURES \
  46. (CXL_STATUS_MSI_X_FULL | CXL_STATUS_MSI_X_SINGLE)
  47. #define CXL_READ_VSEC_MODE_CONTROL(dev, vsec, dest) \
  48. pci_read_config_byte(dev, vsec + 0xa, dest)
  49. #define CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val) \
  50. pci_write_config_byte(dev, vsec + 0xa, val)
  51. #define CXL_VSEC_PROTOCOL_MASK 0xe0
  52. #define CXL_VSEC_PROTOCOL_1024TB 0x80
  53. #define CXL_VSEC_PROTOCOL_512TB 0x40
  54. #define CXL_VSEC_PROTOCOL_256TB 0x20 /* Power 8/9 uses this */
  55. #define CXL_VSEC_PROTOCOL_ENABLE 0x01
  56. #define CXL_READ_VSEC_PSL_REVISION(dev, vsec, dest) \
  57. pci_read_config_word(dev, vsec + 0xc, dest)
  58. #define CXL_READ_VSEC_CAIA_MINOR(dev, vsec, dest) \
  59. pci_read_config_byte(dev, vsec + 0xe, dest)
  60. #define CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, dest) \
  61. pci_read_config_byte(dev, vsec + 0xf, dest)
  62. #define CXL_READ_VSEC_BASE_IMAGE(dev, vsec, dest) \
  63. pci_read_config_word(dev, vsec + 0x10, dest)
  64. #define CXL_READ_VSEC_IMAGE_STATE(dev, vsec, dest) \
  65. pci_read_config_byte(dev, vsec + 0x13, dest)
  66. #define CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, val) \
  67. pci_write_config_byte(dev, vsec + 0x13, val)
  68. #define CXL_VSEC_USER_IMAGE_LOADED 0x80 /* RO */
  69. #define CXL_VSEC_PERST_LOADS_IMAGE 0x20 /* RW */
  70. #define CXL_VSEC_PERST_SELECT_USER 0x10 /* RW */
  71. #define CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, dest) \
  72. pci_read_config_dword(dev, vsec + 0x20, dest)
  73. #define CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, dest) \
  74. pci_read_config_dword(dev, vsec + 0x24, dest)
  75. #define CXL_READ_VSEC_PS_OFF(dev, vsec, dest) \
  76. pci_read_config_dword(dev, vsec + 0x28, dest)
  77. #define CXL_READ_VSEC_PS_SIZE(dev, vsec, dest) \
  78. pci_read_config_dword(dev, vsec + 0x2c, dest)
  79. /* This works a little different than the p1/p2 register accesses to make it
  80. * easier to pull out individual fields */
  81. #define AFUD_READ(afu, off) in_be64(afu->native->afu_desc_mmio + off)
  82. #define AFUD_READ_LE(afu, off) in_le64(afu->native->afu_desc_mmio + off)
  83. #define EXTRACT_PPC_BIT(val, bit) (!!(val & PPC_BIT(bit)))
  84. #define EXTRACT_PPC_BITS(val, bs, be) ((val & PPC_BITMASK(bs, be)) >> PPC_BITLSHIFT(be))
  85. #define AFUD_READ_INFO(afu) AFUD_READ(afu, 0x0)
  86. #define AFUD_NUM_INTS_PER_PROC(val) EXTRACT_PPC_BITS(val, 0, 15)
  87. #define AFUD_NUM_PROCS(val) EXTRACT_PPC_BITS(val, 16, 31)
  88. #define AFUD_NUM_CRS(val) EXTRACT_PPC_BITS(val, 32, 47)
  89. #define AFUD_MULTIMODE(val) EXTRACT_PPC_BIT(val, 48)
  90. #define AFUD_PUSH_BLOCK_TRANSFER(val) EXTRACT_PPC_BIT(val, 55)
  91. #define AFUD_DEDICATED_PROCESS(val) EXTRACT_PPC_BIT(val, 59)
  92. #define AFUD_AFU_DIRECTED(val) EXTRACT_PPC_BIT(val, 61)
  93. #define AFUD_TIME_SLICED(val) EXTRACT_PPC_BIT(val, 63)
  94. #define AFUD_READ_CR(afu) AFUD_READ(afu, 0x20)
  95. #define AFUD_CR_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  96. #define AFUD_READ_CR_OFF(afu) AFUD_READ(afu, 0x28)
  97. #define AFUD_READ_PPPSA(afu) AFUD_READ(afu, 0x30)
  98. #define AFUD_PPPSA_PP(val) EXTRACT_PPC_BIT(val, 6)
  99. #define AFUD_PPPSA_PSA(val) EXTRACT_PPC_BIT(val, 7)
  100. #define AFUD_PPPSA_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  101. #define AFUD_READ_PPPSA_OFF(afu) AFUD_READ(afu, 0x38)
  102. #define AFUD_READ_EB(afu) AFUD_READ(afu, 0x40)
  103. #define AFUD_EB_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  104. #define AFUD_READ_EB_OFF(afu) AFUD_READ(afu, 0x48)
  105. static const struct pci_device_id cxl_pci_tbl[] = {
  106. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0477), },
  107. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x044b), },
  108. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x04cf), },
  109. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0601), },
  110. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0623), },
  111. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0628), },
  112. { }
  113. };
  114. MODULE_DEVICE_TABLE(pci, cxl_pci_tbl);
  115. /*
  116. * Mostly using these wrappers to avoid confusion:
  117. * priv 1 is BAR2, while priv 2 is BAR0
  118. */
  119. static inline resource_size_t p1_base(struct pci_dev *dev)
  120. {
  121. return pci_resource_start(dev, 2);
  122. }
  123. static inline resource_size_t p1_size(struct pci_dev *dev)
  124. {
  125. return pci_resource_len(dev, 2);
  126. }
  127. static inline resource_size_t p2_base(struct pci_dev *dev)
  128. {
  129. return pci_resource_start(dev, 0);
  130. }
  131. static inline resource_size_t p2_size(struct pci_dev *dev)
  132. {
  133. return pci_resource_len(dev, 0);
  134. }
  135. static int find_cxl_vsec(struct pci_dev *dev)
  136. {
  137. int vsec = 0;
  138. u16 val;
  139. while ((vsec = pci_find_next_ext_capability(dev, vsec, PCI_EXT_CAP_ID_VNDR))) {
  140. pci_read_config_word(dev, vsec + 0x4, &val);
  141. if (val == CXL_PCI_VSEC_ID)
  142. return vsec;
  143. }
  144. return 0;
  145. }
  146. static void dump_cxl_config_space(struct pci_dev *dev)
  147. {
  148. int vsec;
  149. u32 val;
  150. dev_info(&dev->dev, "dump_cxl_config_space\n");
  151. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &val);
  152. dev_info(&dev->dev, "BAR0: %#.8x\n", val);
  153. pci_read_config_dword(dev, PCI_BASE_ADDRESS_1, &val);
  154. dev_info(&dev->dev, "BAR1: %#.8x\n", val);
  155. pci_read_config_dword(dev, PCI_BASE_ADDRESS_2, &val);
  156. dev_info(&dev->dev, "BAR2: %#.8x\n", val);
  157. pci_read_config_dword(dev, PCI_BASE_ADDRESS_3, &val);
  158. dev_info(&dev->dev, "BAR3: %#.8x\n", val);
  159. pci_read_config_dword(dev, PCI_BASE_ADDRESS_4, &val);
  160. dev_info(&dev->dev, "BAR4: %#.8x\n", val);
  161. pci_read_config_dword(dev, PCI_BASE_ADDRESS_5, &val);
  162. dev_info(&dev->dev, "BAR5: %#.8x\n", val);
  163. dev_info(&dev->dev, "p1 regs: %#llx, len: %#llx\n",
  164. p1_base(dev), p1_size(dev));
  165. dev_info(&dev->dev, "p2 regs: %#llx, len: %#llx\n",
  166. p2_base(dev), p2_size(dev));
  167. dev_info(&dev->dev, "BAR 4/5: %#llx, len: %#llx\n",
  168. pci_resource_start(dev, 4), pci_resource_len(dev, 4));
  169. if (!(vsec = find_cxl_vsec(dev)))
  170. return;
  171. #define show_reg(name, what) \
  172. dev_info(&dev->dev, "cxl vsec: %30s: %#x\n", name, what)
  173. pci_read_config_dword(dev, vsec + 0x0, &val);
  174. show_reg("Cap ID", (val >> 0) & 0xffff);
  175. show_reg("Cap Ver", (val >> 16) & 0xf);
  176. show_reg("Next Cap Ptr", (val >> 20) & 0xfff);
  177. pci_read_config_dword(dev, vsec + 0x4, &val);
  178. show_reg("VSEC ID", (val >> 0) & 0xffff);
  179. show_reg("VSEC Rev", (val >> 16) & 0xf);
  180. show_reg("VSEC Length", (val >> 20) & 0xfff);
  181. pci_read_config_dword(dev, vsec + 0x8, &val);
  182. show_reg("Num AFUs", (val >> 0) & 0xff);
  183. show_reg("Status", (val >> 8) & 0xff);
  184. show_reg("Mode Control", (val >> 16) & 0xff);
  185. show_reg("Reserved", (val >> 24) & 0xff);
  186. pci_read_config_dword(dev, vsec + 0xc, &val);
  187. show_reg("PSL Rev", (val >> 0) & 0xffff);
  188. show_reg("CAIA Ver", (val >> 16) & 0xffff);
  189. pci_read_config_dword(dev, vsec + 0x10, &val);
  190. show_reg("Base Image Rev", (val >> 0) & 0xffff);
  191. show_reg("Reserved", (val >> 16) & 0x0fff);
  192. show_reg("Image Control", (val >> 28) & 0x3);
  193. show_reg("Reserved", (val >> 30) & 0x1);
  194. show_reg("Image Loaded", (val >> 31) & 0x1);
  195. pci_read_config_dword(dev, vsec + 0x14, &val);
  196. show_reg("Reserved", val);
  197. pci_read_config_dword(dev, vsec + 0x18, &val);
  198. show_reg("Reserved", val);
  199. pci_read_config_dword(dev, vsec + 0x1c, &val);
  200. show_reg("Reserved", val);
  201. pci_read_config_dword(dev, vsec + 0x20, &val);
  202. show_reg("AFU Descriptor Offset", val);
  203. pci_read_config_dword(dev, vsec + 0x24, &val);
  204. show_reg("AFU Descriptor Size", val);
  205. pci_read_config_dword(dev, vsec + 0x28, &val);
  206. show_reg("Problem State Offset", val);
  207. pci_read_config_dword(dev, vsec + 0x2c, &val);
  208. show_reg("Problem State Size", val);
  209. pci_read_config_dword(dev, vsec + 0x30, &val);
  210. show_reg("Reserved", val);
  211. pci_read_config_dword(dev, vsec + 0x34, &val);
  212. show_reg("Reserved", val);
  213. pci_read_config_dword(dev, vsec + 0x38, &val);
  214. show_reg("Reserved", val);
  215. pci_read_config_dword(dev, vsec + 0x3c, &val);
  216. show_reg("Reserved", val);
  217. pci_read_config_dword(dev, vsec + 0x40, &val);
  218. show_reg("PSL Programming Port", val);
  219. pci_read_config_dword(dev, vsec + 0x44, &val);
  220. show_reg("PSL Programming Control", val);
  221. pci_read_config_dword(dev, vsec + 0x48, &val);
  222. show_reg("Reserved", val);
  223. pci_read_config_dword(dev, vsec + 0x4c, &val);
  224. show_reg("Reserved", val);
  225. pci_read_config_dword(dev, vsec + 0x50, &val);
  226. show_reg("Flash Address Register", val);
  227. pci_read_config_dword(dev, vsec + 0x54, &val);
  228. show_reg("Flash Size Register", val);
  229. pci_read_config_dword(dev, vsec + 0x58, &val);
  230. show_reg("Flash Status/Control Register", val);
  231. pci_read_config_dword(dev, vsec + 0x58, &val);
  232. show_reg("Flash Data Port", val);
  233. #undef show_reg
  234. }
  235. static void dump_afu_descriptor(struct cxl_afu *afu)
  236. {
  237. u64 val, afu_cr_num, afu_cr_off, afu_cr_len;
  238. int i;
  239. #define show_reg(name, what) \
  240. dev_info(&afu->dev, "afu desc: %30s: %#llx\n", name, what)
  241. val = AFUD_READ_INFO(afu);
  242. show_reg("num_ints_per_process", AFUD_NUM_INTS_PER_PROC(val));
  243. show_reg("num_of_processes", AFUD_NUM_PROCS(val));
  244. show_reg("num_of_afu_CRs", AFUD_NUM_CRS(val));
  245. show_reg("req_prog_mode", val & 0xffffULL);
  246. afu_cr_num = AFUD_NUM_CRS(val);
  247. val = AFUD_READ(afu, 0x8);
  248. show_reg("Reserved", val);
  249. val = AFUD_READ(afu, 0x10);
  250. show_reg("Reserved", val);
  251. val = AFUD_READ(afu, 0x18);
  252. show_reg("Reserved", val);
  253. val = AFUD_READ_CR(afu);
  254. show_reg("Reserved", (val >> (63-7)) & 0xff);
  255. show_reg("AFU_CR_len", AFUD_CR_LEN(val));
  256. afu_cr_len = AFUD_CR_LEN(val) * 256;
  257. val = AFUD_READ_CR_OFF(afu);
  258. afu_cr_off = val;
  259. show_reg("AFU_CR_offset", val);
  260. val = AFUD_READ_PPPSA(afu);
  261. show_reg("PerProcessPSA_control", (val >> (63-7)) & 0xff);
  262. show_reg("PerProcessPSA Length", AFUD_PPPSA_LEN(val));
  263. val = AFUD_READ_PPPSA_OFF(afu);
  264. show_reg("PerProcessPSA_offset", val);
  265. val = AFUD_READ_EB(afu);
  266. show_reg("Reserved", (val >> (63-7)) & 0xff);
  267. show_reg("AFU_EB_len", AFUD_EB_LEN(val));
  268. val = AFUD_READ_EB_OFF(afu);
  269. show_reg("AFU_EB_offset", val);
  270. for (i = 0; i < afu_cr_num; i++) {
  271. val = AFUD_READ_LE(afu, afu_cr_off + i * afu_cr_len);
  272. show_reg("CR Vendor", val & 0xffff);
  273. show_reg("CR Device", (val >> 16) & 0xffff);
  274. }
  275. #undef show_reg
  276. }
  277. #define P8_CAPP_UNIT0_ID 0xBA
  278. #define P8_CAPP_UNIT1_ID 0XBE
  279. #define P9_CAPP_UNIT0_ID 0xC0
  280. #define P9_CAPP_UNIT1_ID 0xE0
  281. static int get_phb_index(struct device_node *np, u32 *phb_index)
  282. {
  283. if (of_property_read_u32(np, "ibm,phb-index", phb_index))
  284. return -ENODEV;
  285. return 0;
  286. }
  287. static u64 get_capp_unit_id(struct device_node *np, u32 phb_index)
  288. {
  289. /*
  290. * POWER 8:
  291. * - For chips other than POWER8NVL, we only have CAPP 0,
  292. * irrespective of which PHB is used.
  293. * - For POWER8NVL, assume CAPP 0 is attached to PHB0 and
  294. * CAPP 1 is attached to PHB1.
  295. */
  296. if (cxl_is_power8()) {
  297. if (!pvr_version_is(PVR_POWER8NVL))
  298. return P8_CAPP_UNIT0_ID;
  299. if (phb_index == 0)
  300. return P8_CAPP_UNIT0_ID;
  301. if (phb_index == 1)
  302. return P8_CAPP_UNIT1_ID;
  303. }
  304. /*
  305. * POWER 9:
  306. * PEC0 (PHB0). Capp ID = CAPP0 (0b1100_0000)
  307. * PEC1 (PHB1 - PHB2). No capi mode
  308. * PEC2 (PHB3 - PHB4 - PHB5): Capi mode on PHB3 only. Capp ID = CAPP1 (0b1110_0000)
  309. */
  310. if (cxl_is_power9()) {
  311. if (phb_index == 0)
  312. return P9_CAPP_UNIT0_ID;
  313. if (phb_index == 3)
  314. return P9_CAPP_UNIT1_ID;
  315. }
  316. return 0;
  317. }
  318. int cxl_calc_capp_routing(struct pci_dev *dev, u64 *chipid,
  319. u32 *phb_index, u64 *capp_unit_id)
  320. {
  321. int rc;
  322. struct device_node *np;
  323. const __be32 *prop;
  324. if (!(np = pnv_pci_get_phb_node(dev)))
  325. return -ENODEV;
  326. while (np && !(prop = of_get_property(np, "ibm,chip-id", NULL)))
  327. np = of_get_next_parent(np);
  328. if (!np)
  329. return -ENODEV;
  330. *chipid = be32_to_cpup(prop);
  331. rc = get_phb_index(np, phb_index);
  332. if (rc) {
  333. pr_err("cxl: invalid phb index\n");
  334. return rc;
  335. }
  336. *capp_unit_id = get_capp_unit_id(np, *phb_index);
  337. of_node_put(np);
  338. if (!*capp_unit_id) {
  339. pr_err("cxl: invalid capp unit id (phb_index: %d)\n",
  340. *phb_index);
  341. return -ENODEV;
  342. }
  343. return 0;
  344. }
  345. static DEFINE_MUTEX(indications_mutex);
  346. static int get_phb_indications(struct pci_dev *dev, u64 *capiind, u64 *asnind,
  347. u64 *nbwind)
  348. {
  349. static u64 nbw, asn, capi = 0;
  350. struct device_node *np;
  351. const __be32 *prop;
  352. mutex_lock(&indications_mutex);
  353. if (!capi) {
  354. if (!(np = pnv_pci_get_phb_node(dev))) {
  355. mutex_unlock(&indications_mutex);
  356. return -ENODEV;
  357. }
  358. prop = of_get_property(np, "ibm,phb-indications", NULL);
  359. if (!prop) {
  360. nbw = 0x0300UL; /* legacy values */
  361. asn = 0x0400UL;
  362. capi = 0x0200UL;
  363. } else {
  364. nbw = (u64)be32_to_cpu(prop[2]);
  365. asn = (u64)be32_to_cpu(prop[1]);
  366. capi = (u64)be32_to_cpu(prop[0]);
  367. }
  368. of_node_put(np);
  369. }
  370. *capiind = capi;
  371. *asnind = asn;
  372. *nbwind = nbw;
  373. mutex_unlock(&indications_mutex);
  374. return 0;
  375. }
  376. int cxl_get_xsl9_dsnctl(struct pci_dev *dev, u64 capp_unit_id, u64 *reg)
  377. {
  378. u64 xsl_dsnctl;
  379. u64 capiind, asnind, nbwind;
  380. /*
  381. * CAPI Identifier bits [0:7]
  382. * bit 61:60 MSI bits --> 0
  383. * bit 59 TVT selector --> 0
  384. */
  385. if (get_phb_indications(dev, &capiind, &asnind, &nbwind))
  386. return -ENODEV;
  387. /*
  388. * Tell XSL where to route data to.
  389. * The field chipid should match the PHB CAPI_CMPM register
  390. */
  391. xsl_dsnctl = (capiind << (63-15)); /* Bit 57 */
  392. xsl_dsnctl |= (capp_unit_id << (63-15));
  393. /* nMMU_ID Defaults to: b’000001001’*/
  394. xsl_dsnctl |= ((u64)0x09 << (63-28));
  395. if (!(cxl_is_power9_dd1())) {
  396. /*
  397. * Used to identify CAPI packets which should be sorted into
  398. * the Non-Blocking queues by the PHB. This field should match
  399. * the PHB PBL_NBW_CMPM register
  400. * nbwind=0x03, bits [57:58], must include capi indicator.
  401. * Not supported on P9 DD1.
  402. */
  403. xsl_dsnctl |= (nbwind << (63-55));
  404. /*
  405. * Upper 16b address bits of ASB_Notify messages sent to the
  406. * system. Need to match the PHB’s ASN Compare/Mask Register.
  407. * Not supported on P9 DD1.
  408. */
  409. xsl_dsnctl |= asnind;
  410. }
  411. *reg = xsl_dsnctl;
  412. return 0;
  413. }
  414. static int init_implementation_adapter_regs_psl9(struct cxl *adapter,
  415. struct pci_dev *dev)
  416. {
  417. u64 xsl_dsnctl, psl_fircntl;
  418. u64 chipid;
  419. u32 phb_index;
  420. u64 capp_unit_id;
  421. u64 psl_debug;
  422. int rc;
  423. rc = cxl_calc_capp_routing(dev, &chipid, &phb_index, &capp_unit_id);
  424. if (rc)
  425. return rc;
  426. rc = cxl_get_xsl9_dsnctl(dev, capp_unit_id, &xsl_dsnctl);
  427. if (rc)
  428. return rc;
  429. cxl_p1_write(adapter, CXL_XSL9_DSNCTL, xsl_dsnctl);
  430. /* Set fir_cntl to recommended value for production env */
  431. psl_fircntl = (0x2ULL << (63-3)); /* ce_report */
  432. psl_fircntl |= (0x1ULL << (63-6)); /* FIR_report */
  433. psl_fircntl |= 0x1ULL; /* ce_thresh */
  434. cxl_p1_write(adapter, CXL_PSL9_FIR_CNTL, psl_fircntl);
  435. /* Setup the PSL to transmit packets on the PCIe before the
  436. * CAPP is enabled. Make sure that CAPP virtual machines are disabled
  437. */
  438. cxl_p1_write(adapter, CXL_PSL9_DSNDCTL, 0x0001001000012A10ULL);
  439. /*
  440. * A response to an ASB_Notify request is returned by the
  441. * system as an MMIO write to the address defined in
  442. * the PSL_TNR_ADDR register.
  443. * keep the Reset Value: 0x00020000E0000000
  444. */
  445. /* Enable XSL rty limit */
  446. cxl_p1_write(adapter, CXL_XSL9_DEF, 0x51F8000000000005ULL);
  447. /* Change XSL_INV dummy read threshold */
  448. cxl_p1_write(adapter, CXL_XSL9_INV, 0x0000040007FFC200ULL);
  449. if (phb_index == 3) {
  450. /* disable machines 31-47 and 20-27 for DMA */
  451. cxl_p1_write(adapter, CXL_PSL9_APCDEDTYPE, 0x40000FF3FFFF0000ULL);
  452. }
  453. /* Snoop machines */
  454. cxl_p1_write(adapter, CXL_PSL9_APCDEDALLOC, 0x800F000200000000ULL);
  455. if (cxl_is_power9_dd1()) {
  456. /* Disabling deadlock counter CAR */
  457. cxl_p1_write(adapter, CXL_PSL9_GP_CT, 0x0020000000000001ULL);
  458. /* Enable NORST */
  459. cxl_p1_write(adapter, CXL_PSL9_DEBUG, 0x8000000000000000ULL);
  460. } else {
  461. /* Enable NORST and DD2 features */
  462. cxl_p1_write(adapter, CXL_PSL9_DEBUG, 0xC000000000000000ULL);
  463. }
  464. /*
  465. * Check if PSL has data-cache. We need to flush adapter datacache
  466. * when as its about to be removed.
  467. */
  468. psl_debug = cxl_p1_read(adapter, CXL_PSL9_DEBUG);
  469. if (psl_debug & CXL_PSL_DEBUG_CDC) {
  470. dev_dbg(&dev->dev, "No data-cache present\n");
  471. adapter->native->no_data_cache = true;
  472. }
  473. return 0;
  474. }
  475. static int init_implementation_adapter_regs_psl8(struct cxl *adapter, struct pci_dev *dev)
  476. {
  477. u64 psl_dsnctl, psl_fircntl;
  478. u64 chipid;
  479. u32 phb_index;
  480. u64 capp_unit_id;
  481. int rc;
  482. rc = cxl_calc_capp_routing(dev, &chipid, &phb_index, &capp_unit_id);
  483. if (rc)
  484. return rc;
  485. psl_dsnctl = 0x0000900000000000ULL; /* pteupd ttype, scdone */
  486. psl_dsnctl |= (0x2ULL << (63-38)); /* MMIO hang pulse: 256 us */
  487. /* Tell PSL where to route data to */
  488. psl_dsnctl |= (chipid << (63-5));
  489. psl_dsnctl |= (capp_unit_id << (63-13));
  490. cxl_p1_write(adapter, CXL_PSL_DSNDCTL, psl_dsnctl);
  491. cxl_p1_write(adapter, CXL_PSL_RESLCKTO, 0x20000000200ULL);
  492. /* snoop write mask */
  493. cxl_p1_write(adapter, CXL_PSL_SNWRALLOC, 0x00000000FFFFFFFFULL);
  494. /* set fir_cntl to recommended value for production env */
  495. psl_fircntl = (0x2ULL << (63-3)); /* ce_report */
  496. psl_fircntl |= (0x1ULL << (63-6)); /* FIR_report */
  497. psl_fircntl |= 0x1ULL; /* ce_thresh */
  498. cxl_p1_write(adapter, CXL_PSL_FIR_CNTL, psl_fircntl);
  499. /* for debugging with trace arrays */
  500. cxl_p1_write(adapter, CXL_PSL_TRACE, 0x0000FF7C00000000ULL);
  501. return 0;
  502. }
  503. static int init_implementation_adapter_regs_xsl(struct cxl *adapter, struct pci_dev *dev)
  504. {
  505. u64 xsl_dsnctl;
  506. u64 chipid;
  507. u32 phb_index;
  508. u64 capp_unit_id;
  509. int rc;
  510. rc = cxl_calc_capp_routing(dev, &chipid, &phb_index, &capp_unit_id);
  511. if (rc)
  512. return rc;
  513. /* Tell XSL where to route data to */
  514. xsl_dsnctl = 0x0000600000000000ULL | (chipid << (63-5));
  515. xsl_dsnctl |= (capp_unit_id << (63-13));
  516. cxl_p1_write(adapter, CXL_XSL_DSNCTL, xsl_dsnctl);
  517. return 0;
  518. }
  519. /* PSL & XSL */
  520. #define TBSYNC_CAL(n) (((u64)n & 0x7) << (63-3))
  521. #define TBSYNC_CNT(n) (((u64)n & 0x7) << (63-6))
  522. /* For the PSL this is a multiple for 0 < n <= 7: */
  523. #define PSL_2048_250MHZ_CYCLES 1
  524. static void write_timebase_ctrl_psl8(struct cxl *adapter)
  525. {
  526. cxl_p1_write(adapter, CXL_PSL_TB_CTLSTAT,
  527. TBSYNC_CNT(2 * PSL_2048_250MHZ_CYCLES));
  528. }
  529. /* XSL */
  530. #define TBSYNC_ENA (1ULL << 63)
  531. /* For the XSL this is 2**n * 2000 clocks for 0 < n <= 6: */
  532. #define XSL_2000_CLOCKS 1
  533. #define XSL_4000_CLOCKS 2
  534. #define XSL_8000_CLOCKS 3
  535. static void write_timebase_ctrl_xsl(struct cxl *adapter)
  536. {
  537. cxl_p1_write(adapter, CXL_XSL_TB_CTLSTAT,
  538. TBSYNC_ENA |
  539. TBSYNC_CAL(3) |
  540. TBSYNC_CNT(XSL_4000_CLOCKS));
  541. }
  542. static u64 timebase_read_psl9(struct cxl *adapter)
  543. {
  544. return cxl_p1_read(adapter, CXL_PSL9_Timebase);
  545. }
  546. static u64 timebase_read_psl8(struct cxl *adapter)
  547. {
  548. return cxl_p1_read(adapter, CXL_PSL_Timebase);
  549. }
  550. static u64 timebase_read_xsl(struct cxl *adapter)
  551. {
  552. return cxl_p1_read(adapter, CXL_XSL_Timebase);
  553. }
  554. static void cxl_setup_psl_timebase(struct cxl *adapter, struct pci_dev *dev)
  555. {
  556. struct device_node *np;
  557. adapter->psl_timebase_synced = false;
  558. if (!(np = pnv_pci_get_phb_node(dev)))
  559. return;
  560. /* Do not fail when CAPP timebase sync is not supported by OPAL */
  561. of_node_get(np);
  562. if (! of_get_property(np, "ibm,capp-timebase-sync", NULL)) {
  563. of_node_put(np);
  564. dev_info(&dev->dev, "PSL timebase inactive: OPAL support missing\n");
  565. return;
  566. }
  567. of_node_put(np);
  568. /*
  569. * Setup PSL Timebase Control and Status register
  570. * with the recommended Timebase Sync Count value
  571. */
  572. if (adapter->native->sl_ops->write_timebase_ctrl)
  573. adapter->native->sl_ops->write_timebase_ctrl(adapter);
  574. /* Enable PSL Timebase */
  575. cxl_p1_write(adapter, CXL_PSL_Control, 0x0000000000000000);
  576. cxl_p1_write(adapter, CXL_PSL_Control, CXL_PSL_Control_tb);
  577. return;
  578. }
  579. static int init_implementation_afu_regs_psl9(struct cxl_afu *afu)
  580. {
  581. return 0;
  582. }
  583. static int init_implementation_afu_regs_psl8(struct cxl_afu *afu)
  584. {
  585. /* read/write masks for this slice */
  586. cxl_p1n_write(afu, CXL_PSL_APCALLOC_A, 0xFFFFFFFEFEFEFEFEULL);
  587. /* APC read/write masks for this slice */
  588. cxl_p1n_write(afu, CXL_PSL_COALLOC_A, 0xFF000000FEFEFEFEULL);
  589. /* for debugging with trace arrays */
  590. cxl_p1n_write(afu, CXL_PSL_SLICE_TRACE, 0x0000FFFF00000000ULL);
  591. cxl_p1n_write(afu, CXL_PSL_RXCTL_A, CXL_PSL_RXCTL_AFUHP_4S);
  592. return 0;
  593. }
  594. int cxl_pci_setup_irq(struct cxl *adapter, unsigned int hwirq,
  595. unsigned int virq)
  596. {
  597. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  598. return pnv_cxl_ioda_msi_setup(dev, hwirq, virq);
  599. }
  600. int cxl_update_image_control(struct cxl *adapter)
  601. {
  602. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  603. int rc;
  604. int vsec;
  605. u8 image_state;
  606. if (!(vsec = find_cxl_vsec(dev))) {
  607. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  608. return -ENODEV;
  609. }
  610. if ((rc = CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state))) {
  611. dev_err(&dev->dev, "failed to read image state: %i\n", rc);
  612. return rc;
  613. }
  614. if (adapter->perst_loads_image)
  615. image_state |= CXL_VSEC_PERST_LOADS_IMAGE;
  616. else
  617. image_state &= ~CXL_VSEC_PERST_LOADS_IMAGE;
  618. if (adapter->perst_select_user)
  619. image_state |= CXL_VSEC_PERST_SELECT_USER;
  620. else
  621. image_state &= ~CXL_VSEC_PERST_SELECT_USER;
  622. if ((rc = CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, image_state))) {
  623. dev_err(&dev->dev, "failed to update image control: %i\n", rc);
  624. return rc;
  625. }
  626. return 0;
  627. }
  628. int cxl_pci_alloc_one_irq(struct cxl *adapter)
  629. {
  630. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  631. return pnv_cxl_alloc_hwirqs(dev, 1);
  632. }
  633. void cxl_pci_release_one_irq(struct cxl *adapter, int hwirq)
  634. {
  635. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  636. return pnv_cxl_release_hwirqs(dev, hwirq, 1);
  637. }
  638. int cxl_pci_alloc_irq_ranges(struct cxl_irq_ranges *irqs,
  639. struct cxl *adapter, unsigned int num)
  640. {
  641. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  642. return pnv_cxl_alloc_hwirq_ranges(irqs, dev, num);
  643. }
  644. void cxl_pci_release_irq_ranges(struct cxl_irq_ranges *irqs,
  645. struct cxl *adapter)
  646. {
  647. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  648. pnv_cxl_release_hwirq_ranges(irqs, dev);
  649. }
  650. static int setup_cxl_bars(struct pci_dev *dev)
  651. {
  652. /* Safety check in case we get backported to < 3.17 without M64 */
  653. if ((p1_base(dev) < 0x100000000ULL) ||
  654. (p2_base(dev) < 0x100000000ULL)) {
  655. dev_err(&dev->dev, "ABORTING: M32 BAR assignment incompatible with CXL\n");
  656. return -ENODEV;
  657. }
  658. /*
  659. * BAR 4/5 has a special meaning for CXL and must be programmed with a
  660. * special value corresponding to the CXL protocol address range.
  661. * For POWER 8/9 that means bits 48:49 must be set to 10
  662. */
  663. pci_write_config_dword(dev, PCI_BASE_ADDRESS_4, 0x00000000);
  664. pci_write_config_dword(dev, PCI_BASE_ADDRESS_5, 0x00020000);
  665. return 0;
  666. }
  667. /* pciex node: ibm,opal-m64-window = <0x3d058 0x0 0x3d058 0x0 0x8 0x0>; */
  668. static int switch_card_to_cxl(struct pci_dev *dev)
  669. {
  670. int vsec;
  671. u8 val;
  672. int rc;
  673. dev_info(&dev->dev, "switch card to CXL\n");
  674. if (!(vsec = find_cxl_vsec(dev))) {
  675. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  676. return -ENODEV;
  677. }
  678. if ((rc = CXL_READ_VSEC_MODE_CONTROL(dev, vsec, &val))) {
  679. dev_err(&dev->dev, "failed to read current mode control: %i", rc);
  680. return rc;
  681. }
  682. val &= ~CXL_VSEC_PROTOCOL_MASK;
  683. val |= CXL_VSEC_PROTOCOL_256TB | CXL_VSEC_PROTOCOL_ENABLE;
  684. if ((rc = CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val))) {
  685. dev_err(&dev->dev, "failed to enable CXL protocol: %i", rc);
  686. return rc;
  687. }
  688. /*
  689. * The CAIA spec (v0.12 11.6 Bi-modal Device Support) states
  690. * we must wait 100ms after this mode switch before touching
  691. * PCIe config space.
  692. */
  693. msleep(100);
  694. return 0;
  695. }
  696. static int pci_map_slice_regs(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
  697. {
  698. u64 p1n_base, p2n_base, afu_desc;
  699. const u64 p1n_size = 0x100;
  700. const u64 p2n_size = 0x1000;
  701. p1n_base = p1_base(dev) + 0x10000 + (afu->slice * p1n_size);
  702. p2n_base = p2_base(dev) + (afu->slice * p2n_size);
  703. afu->psn_phys = p2_base(dev) + (adapter->native->ps_off + (afu->slice * adapter->ps_size));
  704. afu_desc = p2_base(dev) + adapter->native->afu_desc_off + (afu->slice * adapter->native->afu_desc_size);
  705. if (!(afu->native->p1n_mmio = ioremap(p1n_base, p1n_size)))
  706. goto err;
  707. if (!(afu->p2n_mmio = ioremap(p2n_base, p2n_size)))
  708. goto err1;
  709. if (afu_desc) {
  710. if (!(afu->native->afu_desc_mmio = ioremap(afu_desc, adapter->native->afu_desc_size)))
  711. goto err2;
  712. }
  713. return 0;
  714. err2:
  715. iounmap(afu->p2n_mmio);
  716. err1:
  717. iounmap(afu->native->p1n_mmio);
  718. err:
  719. dev_err(&afu->dev, "Error mapping AFU MMIO regions\n");
  720. return -ENOMEM;
  721. }
  722. static void pci_unmap_slice_regs(struct cxl_afu *afu)
  723. {
  724. if (afu->p2n_mmio) {
  725. iounmap(afu->p2n_mmio);
  726. afu->p2n_mmio = NULL;
  727. }
  728. if (afu->native->p1n_mmio) {
  729. iounmap(afu->native->p1n_mmio);
  730. afu->native->p1n_mmio = NULL;
  731. }
  732. if (afu->native->afu_desc_mmio) {
  733. iounmap(afu->native->afu_desc_mmio);
  734. afu->native->afu_desc_mmio = NULL;
  735. }
  736. }
  737. void cxl_pci_release_afu(struct device *dev)
  738. {
  739. struct cxl_afu *afu = to_cxl_afu(dev);
  740. pr_devel("%s\n", __func__);
  741. idr_destroy(&afu->contexts_idr);
  742. cxl_release_spa(afu);
  743. kfree(afu->native);
  744. kfree(afu);
  745. }
  746. /* Expects AFU struct to have recently been zeroed out */
  747. static int cxl_read_afu_descriptor(struct cxl_afu *afu)
  748. {
  749. u64 val;
  750. val = AFUD_READ_INFO(afu);
  751. afu->pp_irqs = AFUD_NUM_INTS_PER_PROC(val);
  752. afu->max_procs_virtualised = AFUD_NUM_PROCS(val);
  753. afu->crs_num = AFUD_NUM_CRS(val);
  754. if (AFUD_AFU_DIRECTED(val))
  755. afu->modes_supported |= CXL_MODE_DIRECTED;
  756. if (AFUD_DEDICATED_PROCESS(val))
  757. afu->modes_supported |= CXL_MODE_DEDICATED;
  758. if (AFUD_TIME_SLICED(val))
  759. afu->modes_supported |= CXL_MODE_TIME_SLICED;
  760. val = AFUD_READ_PPPSA(afu);
  761. afu->pp_size = AFUD_PPPSA_LEN(val) * 4096;
  762. afu->psa = AFUD_PPPSA_PSA(val);
  763. if ((afu->pp_psa = AFUD_PPPSA_PP(val)))
  764. afu->native->pp_offset = AFUD_READ_PPPSA_OFF(afu);
  765. val = AFUD_READ_CR(afu);
  766. afu->crs_len = AFUD_CR_LEN(val) * 256;
  767. afu->crs_offset = AFUD_READ_CR_OFF(afu);
  768. /* eb_len is in multiple of 4K */
  769. afu->eb_len = AFUD_EB_LEN(AFUD_READ_EB(afu)) * 4096;
  770. afu->eb_offset = AFUD_READ_EB_OFF(afu);
  771. /* eb_off is 4K aligned so lower 12 bits are always zero */
  772. if (EXTRACT_PPC_BITS(afu->eb_offset, 0, 11) != 0) {
  773. dev_warn(&afu->dev,
  774. "Invalid AFU error buffer offset %Lx\n",
  775. afu->eb_offset);
  776. dev_info(&afu->dev,
  777. "Ignoring AFU error buffer in the descriptor\n");
  778. /* indicate that no afu buffer exists */
  779. afu->eb_len = 0;
  780. }
  781. return 0;
  782. }
  783. static int cxl_afu_descriptor_looks_ok(struct cxl_afu *afu)
  784. {
  785. int i, rc;
  786. u32 val;
  787. if (afu->psa && afu->adapter->ps_size <
  788. (afu->native->pp_offset + afu->pp_size*afu->max_procs_virtualised)) {
  789. dev_err(&afu->dev, "per-process PSA can't fit inside the PSA!\n");
  790. return -ENODEV;
  791. }
  792. if (afu->pp_psa && (afu->pp_size < PAGE_SIZE))
  793. dev_warn(&afu->dev, "AFU uses pp_size(%#016llx) < PAGE_SIZE per-process PSA!\n", afu->pp_size);
  794. for (i = 0; i < afu->crs_num; i++) {
  795. rc = cxl_ops->afu_cr_read32(afu, i, 0, &val);
  796. if (rc || val == 0) {
  797. dev_err(&afu->dev, "ABORTING: AFU configuration record %i is invalid\n", i);
  798. return -EINVAL;
  799. }
  800. }
  801. if ((afu->modes_supported & ~CXL_MODE_DEDICATED) && afu->max_procs_virtualised == 0) {
  802. /*
  803. * We could also check this for the dedicated process model
  804. * since the architecture indicates it should be set to 1, but
  805. * in that case we ignore the value and I'd rather not risk
  806. * breaking any existing dedicated process AFUs that left it as
  807. * 0 (not that I'm aware of any). It is clearly an error for an
  808. * AFU directed AFU to set this to 0, and would have previously
  809. * triggered a bug resulting in the maximum not being enforced
  810. * at all since idr_alloc treats 0 as no maximum.
  811. */
  812. dev_err(&afu->dev, "AFU does not support any processes\n");
  813. return -EINVAL;
  814. }
  815. return 0;
  816. }
  817. static int sanitise_afu_regs_psl9(struct cxl_afu *afu)
  818. {
  819. u64 reg;
  820. /*
  821. * Clear out any regs that contain either an IVTE or address or may be
  822. * waiting on an acknowledgment to try to be a bit safer as we bring
  823. * it online
  824. */
  825. reg = cxl_p2n_read(afu, CXL_AFU_Cntl_An);
  826. if ((reg & CXL_AFU_Cntl_An_ES_MASK) != CXL_AFU_Cntl_An_ES_Disabled) {
  827. dev_warn(&afu->dev, "WARNING: AFU was not disabled: %#016llx\n", reg);
  828. if (cxl_ops->afu_reset(afu))
  829. return -EIO;
  830. if (cxl_afu_disable(afu))
  831. return -EIO;
  832. if (cxl_psl_purge(afu))
  833. return -EIO;
  834. }
  835. cxl_p1n_write(afu, CXL_PSL_SPAP_An, 0x0000000000000000);
  836. cxl_p1n_write(afu, CXL_PSL_AMBAR_An, 0x0000000000000000);
  837. reg = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
  838. if (reg) {
  839. dev_warn(&afu->dev, "AFU had pending DSISR: %#016llx\n", reg);
  840. if (reg & CXL_PSL9_DSISR_An_TF)
  841. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_AE);
  842. else
  843. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_A);
  844. }
  845. if (afu->adapter->native->sl_ops->register_serr_irq) {
  846. reg = cxl_p1n_read(afu, CXL_PSL_SERR_An);
  847. if (reg) {
  848. if (reg & ~0x000000007fffffff)
  849. dev_warn(&afu->dev, "AFU had pending SERR: %#016llx\n", reg);
  850. cxl_p1n_write(afu, CXL_PSL_SERR_An, reg & ~0xffff);
  851. }
  852. }
  853. reg = cxl_p2n_read(afu, CXL_PSL_ErrStat_An);
  854. if (reg) {
  855. dev_warn(&afu->dev, "AFU had pending error status: %#016llx\n", reg);
  856. cxl_p2n_write(afu, CXL_PSL_ErrStat_An, reg);
  857. }
  858. return 0;
  859. }
  860. static int sanitise_afu_regs_psl8(struct cxl_afu *afu)
  861. {
  862. u64 reg;
  863. /*
  864. * Clear out any regs that contain either an IVTE or address or may be
  865. * waiting on an acknowledgement to try to be a bit safer as we bring
  866. * it online
  867. */
  868. reg = cxl_p2n_read(afu, CXL_AFU_Cntl_An);
  869. if ((reg & CXL_AFU_Cntl_An_ES_MASK) != CXL_AFU_Cntl_An_ES_Disabled) {
  870. dev_warn(&afu->dev, "WARNING: AFU was not disabled: %#016llx\n", reg);
  871. if (cxl_ops->afu_reset(afu))
  872. return -EIO;
  873. if (cxl_afu_disable(afu))
  874. return -EIO;
  875. if (cxl_psl_purge(afu))
  876. return -EIO;
  877. }
  878. cxl_p1n_write(afu, CXL_PSL_SPAP_An, 0x0000000000000000);
  879. cxl_p1n_write(afu, CXL_PSL_IVTE_Limit_An, 0x0000000000000000);
  880. cxl_p1n_write(afu, CXL_PSL_IVTE_Offset_An, 0x0000000000000000);
  881. cxl_p1n_write(afu, CXL_PSL_AMBAR_An, 0x0000000000000000);
  882. cxl_p1n_write(afu, CXL_PSL_SPOffset_An, 0x0000000000000000);
  883. cxl_p1n_write(afu, CXL_HAURP_An, 0x0000000000000000);
  884. cxl_p2n_write(afu, CXL_CSRP_An, 0x0000000000000000);
  885. cxl_p2n_write(afu, CXL_AURP1_An, 0x0000000000000000);
  886. cxl_p2n_write(afu, CXL_AURP0_An, 0x0000000000000000);
  887. cxl_p2n_write(afu, CXL_SSTP1_An, 0x0000000000000000);
  888. cxl_p2n_write(afu, CXL_SSTP0_An, 0x0000000000000000);
  889. reg = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
  890. if (reg) {
  891. dev_warn(&afu->dev, "AFU had pending DSISR: %#016llx\n", reg);
  892. if (reg & CXL_PSL_DSISR_TRANS)
  893. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_AE);
  894. else
  895. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_A);
  896. }
  897. if (afu->adapter->native->sl_ops->register_serr_irq) {
  898. reg = cxl_p1n_read(afu, CXL_PSL_SERR_An);
  899. if (reg) {
  900. if (reg & ~0xffff)
  901. dev_warn(&afu->dev, "AFU had pending SERR: %#016llx\n", reg);
  902. cxl_p1n_write(afu, CXL_PSL_SERR_An, reg & ~0xffff);
  903. }
  904. }
  905. reg = cxl_p2n_read(afu, CXL_PSL_ErrStat_An);
  906. if (reg) {
  907. dev_warn(&afu->dev, "AFU had pending error status: %#016llx\n", reg);
  908. cxl_p2n_write(afu, CXL_PSL_ErrStat_An, reg);
  909. }
  910. return 0;
  911. }
  912. #define ERR_BUFF_MAX_COPY_SIZE PAGE_SIZE
  913. /*
  914. * afu_eb_read:
  915. * Called from sysfs and reads the afu error info buffer. The h/w only supports
  916. * 4/8 bytes aligned access. So in case the requested offset/count arent 8 byte
  917. * aligned the function uses a bounce buffer which can be max PAGE_SIZE.
  918. */
  919. ssize_t cxl_pci_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
  920. loff_t off, size_t count)
  921. {
  922. loff_t aligned_start, aligned_end;
  923. size_t aligned_length;
  924. void *tbuf;
  925. const void __iomem *ebuf = afu->native->afu_desc_mmio + afu->eb_offset;
  926. if (count == 0 || off < 0 || (size_t)off >= afu->eb_len)
  927. return 0;
  928. /* calculate aligned read window */
  929. count = min((size_t)(afu->eb_len - off), count);
  930. aligned_start = round_down(off, 8);
  931. aligned_end = round_up(off + count, 8);
  932. aligned_length = aligned_end - aligned_start;
  933. /* max we can copy in one read is PAGE_SIZE */
  934. if (aligned_length > ERR_BUFF_MAX_COPY_SIZE) {
  935. aligned_length = ERR_BUFF_MAX_COPY_SIZE;
  936. count = ERR_BUFF_MAX_COPY_SIZE - (off & 0x7);
  937. }
  938. /* use bounce buffer for copy */
  939. tbuf = (void *)__get_free_page(GFP_KERNEL);
  940. if (!tbuf)
  941. return -ENOMEM;
  942. /* perform aligned read from the mmio region */
  943. memcpy_fromio(tbuf, ebuf + aligned_start, aligned_length);
  944. memcpy(buf, tbuf + (off & 0x7), count);
  945. free_page((unsigned long)tbuf);
  946. return count;
  947. }
  948. static int pci_configure_afu(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
  949. {
  950. int rc;
  951. if ((rc = pci_map_slice_regs(afu, adapter, dev)))
  952. return rc;
  953. if (adapter->native->sl_ops->sanitise_afu_regs) {
  954. rc = adapter->native->sl_ops->sanitise_afu_regs(afu);
  955. if (rc)
  956. goto err1;
  957. }
  958. /* We need to reset the AFU before we can read the AFU descriptor */
  959. if ((rc = cxl_ops->afu_reset(afu)))
  960. goto err1;
  961. if (cxl_verbose)
  962. dump_afu_descriptor(afu);
  963. if ((rc = cxl_read_afu_descriptor(afu)))
  964. goto err1;
  965. if ((rc = cxl_afu_descriptor_looks_ok(afu)))
  966. goto err1;
  967. if (adapter->native->sl_ops->afu_regs_init)
  968. if ((rc = adapter->native->sl_ops->afu_regs_init(afu)))
  969. goto err1;
  970. if (adapter->native->sl_ops->register_serr_irq)
  971. if ((rc = adapter->native->sl_ops->register_serr_irq(afu)))
  972. goto err1;
  973. if ((rc = cxl_native_register_psl_irq(afu)))
  974. goto err2;
  975. atomic_set(&afu->configured_state, 0);
  976. return 0;
  977. err2:
  978. if (adapter->native->sl_ops->release_serr_irq)
  979. adapter->native->sl_ops->release_serr_irq(afu);
  980. err1:
  981. pci_unmap_slice_regs(afu);
  982. return rc;
  983. }
  984. static void pci_deconfigure_afu(struct cxl_afu *afu)
  985. {
  986. /*
  987. * It's okay to deconfigure when AFU is already locked, otherwise wait
  988. * until there are no readers
  989. */
  990. if (atomic_read(&afu->configured_state) != -1) {
  991. while (atomic_cmpxchg(&afu->configured_state, 0, -1) != -1)
  992. schedule();
  993. }
  994. cxl_native_release_psl_irq(afu);
  995. if (afu->adapter->native->sl_ops->release_serr_irq)
  996. afu->adapter->native->sl_ops->release_serr_irq(afu);
  997. pci_unmap_slice_regs(afu);
  998. }
  999. static int pci_init_afu(struct cxl *adapter, int slice, struct pci_dev *dev)
  1000. {
  1001. struct cxl_afu *afu;
  1002. int rc = -ENOMEM;
  1003. afu = cxl_alloc_afu(adapter, slice);
  1004. if (!afu)
  1005. return -ENOMEM;
  1006. afu->native = kzalloc(sizeof(struct cxl_afu_native), GFP_KERNEL);
  1007. if (!afu->native)
  1008. goto err_free_afu;
  1009. mutex_init(&afu->native->spa_mutex);
  1010. rc = dev_set_name(&afu->dev, "afu%i.%i", adapter->adapter_num, slice);
  1011. if (rc)
  1012. goto err_free_native;
  1013. rc = pci_configure_afu(afu, adapter, dev);
  1014. if (rc)
  1015. goto err_free_native;
  1016. /* Don't care if this fails */
  1017. cxl_debugfs_afu_add(afu);
  1018. /*
  1019. * After we call this function we must not free the afu directly, even
  1020. * if it returns an error!
  1021. */
  1022. if ((rc = cxl_register_afu(afu)))
  1023. goto err_put1;
  1024. if ((rc = cxl_sysfs_afu_add(afu)))
  1025. goto err_put1;
  1026. adapter->afu[afu->slice] = afu;
  1027. if ((rc = cxl_pci_vphb_add(afu)))
  1028. dev_info(&afu->dev, "Can't register vPHB\n");
  1029. return 0;
  1030. err_put1:
  1031. pci_deconfigure_afu(afu);
  1032. cxl_debugfs_afu_remove(afu);
  1033. device_unregister(&afu->dev);
  1034. return rc;
  1035. err_free_native:
  1036. kfree(afu->native);
  1037. err_free_afu:
  1038. kfree(afu);
  1039. return rc;
  1040. }
  1041. static void cxl_pci_remove_afu(struct cxl_afu *afu)
  1042. {
  1043. pr_devel("%s\n", __func__);
  1044. if (!afu)
  1045. return;
  1046. cxl_pci_vphb_remove(afu);
  1047. cxl_sysfs_afu_remove(afu);
  1048. cxl_debugfs_afu_remove(afu);
  1049. spin_lock(&afu->adapter->afu_list_lock);
  1050. afu->adapter->afu[afu->slice] = NULL;
  1051. spin_unlock(&afu->adapter->afu_list_lock);
  1052. cxl_context_detach_all(afu);
  1053. cxl_ops->afu_deactivate_mode(afu, afu->current_mode);
  1054. pci_deconfigure_afu(afu);
  1055. device_unregister(&afu->dev);
  1056. }
  1057. int cxl_pci_reset(struct cxl *adapter)
  1058. {
  1059. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  1060. int rc;
  1061. if (adapter->perst_same_image) {
  1062. dev_warn(&dev->dev,
  1063. "cxl: refusing to reset/reflash when perst_reloads_same_image is set.\n");
  1064. return -EINVAL;
  1065. }
  1066. dev_info(&dev->dev, "CXL reset\n");
  1067. /*
  1068. * The adapter is about to be reset, so ignore errors.
  1069. */
  1070. cxl_data_cache_flush(adapter);
  1071. /* pcie_warm_reset requests a fundamental pci reset which includes a
  1072. * PERST assert/deassert. PERST triggers a loading of the image
  1073. * if "user" or "factory" is selected in sysfs */
  1074. if ((rc = pci_set_pcie_reset_state(dev, pcie_warm_reset))) {
  1075. dev_err(&dev->dev, "cxl: pcie_warm_reset failed\n");
  1076. return rc;
  1077. }
  1078. return rc;
  1079. }
  1080. static int cxl_map_adapter_regs(struct cxl *adapter, struct pci_dev *dev)
  1081. {
  1082. if (pci_request_region(dev, 2, "priv 2 regs"))
  1083. goto err1;
  1084. if (pci_request_region(dev, 0, "priv 1 regs"))
  1085. goto err2;
  1086. pr_devel("cxl_map_adapter_regs: p1: %#016llx %#llx, p2: %#016llx %#llx",
  1087. p1_base(dev), p1_size(dev), p2_base(dev), p2_size(dev));
  1088. if (!(adapter->native->p1_mmio = ioremap(p1_base(dev), p1_size(dev))))
  1089. goto err3;
  1090. if (!(adapter->native->p2_mmio = ioremap(p2_base(dev), p2_size(dev))))
  1091. goto err4;
  1092. return 0;
  1093. err4:
  1094. iounmap(adapter->native->p1_mmio);
  1095. adapter->native->p1_mmio = NULL;
  1096. err3:
  1097. pci_release_region(dev, 0);
  1098. err2:
  1099. pci_release_region(dev, 2);
  1100. err1:
  1101. return -ENOMEM;
  1102. }
  1103. static void cxl_unmap_adapter_regs(struct cxl *adapter)
  1104. {
  1105. if (adapter->native->p1_mmio) {
  1106. iounmap(adapter->native->p1_mmio);
  1107. adapter->native->p1_mmio = NULL;
  1108. pci_release_region(to_pci_dev(adapter->dev.parent), 2);
  1109. }
  1110. if (adapter->native->p2_mmio) {
  1111. iounmap(adapter->native->p2_mmio);
  1112. adapter->native->p2_mmio = NULL;
  1113. pci_release_region(to_pci_dev(adapter->dev.parent), 0);
  1114. }
  1115. }
  1116. static int cxl_read_vsec(struct cxl *adapter, struct pci_dev *dev)
  1117. {
  1118. int vsec;
  1119. u32 afu_desc_off, afu_desc_size;
  1120. u32 ps_off, ps_size;
  1121. u16 vseclen;
  1122. u8 image_state;
  1123. if (!(vsec = find_cxl_vsec(dev))) {
  1124. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  1125. return -ENODEV;
  1126. }
  1127. CXL_READ_VSEC_LENGTH(dev, vsec, &vseclen);
  1128. if (vseclen < CXL_VSEC_MIN_SIZE) {
  1129. dev_err(&dev->dev, "ABORTING: CXL VSEC too short\n");
  1130. return -EINVAL;
  1131. }
  1132. CXL_READ_VSEC_STATUS(dev, vsec, &adapter->vsec_status);
  1133. CXL_READ_VSEC_PSL_REVISION(dev, vsec, &adapter->psl_rev);
  1134. CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, &adapter->caia_major);
  1135. CXL_READ_VSEC_CAIA_MINOR(dev, vsec, &adapter->caia_minor);
  1136. CXL_READ_VSEC_BASE_IMAGE(dev, vsec, &adapter->base_image);
  1137. CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state);
  1138. adapter->user_image_loaded = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
  1139. adapter->perst_select_user = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
  1140. adapter->perst_loads_image = !!(image_state & CXL_VSEC_PERST_LOADS_IMAGE);
  1141. CXL_READ_VSEC_NAFUS(dev, vsec, &adapter->slices);
  1142. CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, &afu_desc_off);
  1143. CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, &afu_desc_size);
  1144. CXL_READ_VSEC_PS_OFF(dev, vsec, &ps_off);
  1145. CXL_READ_VSEC_PS_SIZE(dev, vsec, &ps_size);
  1146. /* Convert everything to bytes, because there is NO WAY I'd look at the
  1147. * code a month later and forget what units these are in ;-) */
  1148. adapter->native->ps_off = ps_off * 64 * 1024;
  1149. adapter->ps_size = ps_size * 64 * 1024;
  1150. adapter->native->afu_desc_off = afu_desc_off * 64 * 1024;
  1151. adapter->native->afu_desc_size = afu_desc_size * 64 * 1024;
  1152. /* Total IRQs - 1 PSL ERROR - #AFU*(1 slice error + 1 DSI) */
  1153. adapter->user_irqs = pnv_cxl_get_irq_count(dev) - 1 - 2*adapter->slices;
  1154. return 0;
  1155. }
  1156. /*
  1157. * Workaround a PCIe Host Bridge defect on some cards, that can cause
  1158. * malformed Transaction Layer Packet (TLP) errors to be erroneously
  1159. * reported. Mask this error in the Uncorrectable Error Mask Register.
  1160. *
  1161. * The upper nibble of the PSL revision is used to distinguish between
  1162. * different cards. The affected ones have it set to 0.
  1163. */
  1164. static void cxl_fixup_malformed_tlp(struct cxl *adapter, struct pci_dev *dev)
  1165. {
  1166. int aer;
  1167. u32 data;
  1168. if (adapter->psl_rev & 0xf000)
  1169. return;
  1170. if (!(aer = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR)))
  1171. return;
  1172. pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, &data);
  1173. if (data & PCI_ERR_UNC_MALF_TLP)
  1174. if (data & PCI_ERR_UNC_INTN)
  1175. return;
  1176. data |= PCI_ERR_UNC_MALF_TLP;
  1177. data |= PCI_ERR_UNC_INTN;
  1178. pci_write_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, data);
  1179. }
  1180. static bool cxl_compatible_caia_version(struct cxl *adapter)
  1181. {
  1182. if (cxl_is_power8() && (adapter->caia_major == 1))
  1183. return true;
  1184. if (cxl_is_power9() && (adapter->caia_major == 2))
  1185. return true;
  1186. return false;
  1187. }
  1188. static int cxl_vsec_looks_ok(struct cxl *adapter, struct pci_dev *dev)
  1189. {
  1190. if (adapter->vsec_status & CXL_STATUS_SECOND_PORT)
  1191. return -EBUSY;
  1192. if (adapter->vsec_status & CXL_UNSUPPORTED_FEATURES) {
  1193. dev_err(&dev->dev, "ABORTING: CXL requires unsupported features\n");
  1194. return -EINVAL;
  1195. }
  1196. if (!cxl_compatible_caia_version(adapter)) {
  1197. dev_info(&dev->dev, "Ignoring card. PSL type is not supported (caia version: %d)\n",
  1198. adapter->caia_major);
  1199. return -ENODEV;
  1200. }
  1201. if (!adapter->slices) {
  1202. /* Once we support dynamic reprogramming we can use the card if
  1203. * it supports loadable AFUs */
  1204. dev_err(&dev->dev, "ABORTING: Device has no AFUs\n");
  1205. return -EINVAL;
  1206. }
  1207. if (!adapter->native->afu_desc_off || !adapter->native->afu_desc_size) {
  1208. dev_err(&dev->dev, "ABORTING: VSEC shows no AFU descriptors\n");
  1209. return -EINVAL;
  1210. }
  1211. if (adapter->ps_size > p2_size(dev) - adapter->native->ps_off) {
  1212. dev_err(&dev->dev, "ABORTING: Problem state size larger than "
  1213. "available in BAR2: 0x%llx > 0x%llx\n",
  1214. adapter->ps_size, p2_size(dev) - adapter->native->ps_off);
  1215. return -EINVAL;
  1216. }
  1217. return 0;
  1218. }
  1219. ssize_t cxl_pci_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len)
  1220. {
  1221. return pci_read_vpd(to_pci_dev(adapter->dev.parent), 0, len, buf);
  1222. }
  1223. static void cxl_release_adapter(struct device *dev)
  1224. {
  1225. struct cxl *adapter = to_cxl_adapter(dev);
  1226. pr_devel("cxl_release_adapter\n");
  1227. cxl_remove_adapter_nr(adapter);
  1228. kfree(adapter->native);
  1229. kfree(adapter);
  1230. }
  1231. #define CXL_PSL_ErrIVTE_tberror (0x1ull << (63-31))
  1232. static int sanitise_adapter_regs(struct cxl *adapter)
  1233. {
  1234. int rc = 0;
  1235. /* Clear PSL tberror bit by writing 1 to it */
  1236. cxl_p1_write(adapter, CXL_PSL_ErrIVTE, CXL_PSL_ErrIVTE_tberror);
  1237. if (adapter->native->sl_ops->invalidate_all) {
  1238. /* do not invalidate ERAT entries when not reloading on PERST */
  1239. if (cxl_is_power9() && (adapter->perst_loads_image))
  1240. return 0;
  1241. rc = adapter->native->sl_ops->invalidate_all(adapter);
  1242. }
  1243. return rc;
  1244. }
  1245. /* This should contain *only* operations that can safely be done in
  1246. * both creation and recovery.
  1247. */
  1248. static int cxl_configure_adapter(struct cxl *adapter, struct pci_dev *dev)
  1249. {
  1250. int rc;
  1251. adapter->dev.parent = &dev->dev;
  1252. adapter->dev.release = cxl_release_adapter;
  1253. pci_set_drvdata(dev, adapter);
  1254. rc = pci_enable_device(dev);
  1255. if (rc) {
  1256. dev_err(&dev->dev, "pci_enable_device failed: %i\n", rc);
  1257. return rc;
  1258. }
  1259. if ((rc = cxl_read_vsec(adapter, dev)))
  1260. return rc;
  1261. if ((rc = cxl_vsec_looks_ok(adapter, dev)))
  1262. return rc;
  1263. cxl_fixup_malformed_tlp(adapter, dev);
  1264. if ((rc = setup_cxl_bars(dev)))
  1265. return rc;
  1266. if ((rc = switch_card_to_cxl(dev)))
  1267. return rc;
  1268. if ((rc = cxl_update_image_control(adapter)))
  1269. return rc;
  1270. if ((rc = cxl_map_adapter_regs(adapter, dev)))
  1271. return rc;
  1272. if ((rc = sanitise_adapter_regs(adapter)))
  1273. goto err;
  1274. if ((rc = adapter->native->sl_ops->adapter_regs_init(adapter, dev)))
  1275. goto err;
  1276. /* Required for devices using CAPP DMA mode, harmless for others */
  1277. pci_set_master(dev);
  1278. adapter->tunneled_ops_supported = false;
  1279. if (cxl_is_power9()) {
  1280. if (pnv_pci_set_tunnel_bar(dev, 0x00020000E0000000ull, 1))
  1281. dev_info(&dev->dev, "Tunneled operations unsupported\n");
  1282. else
  1283. adapter->tunneled_ops_supported = true;
  1284. }
  1285. if ((rc = pnv_phb_to_cxl_mode(dev, adapter->native->sl_ops->capi_mode)))
  1286. goto err;
  1287. /* If recovery happened, the last step is to turn on snooping.
  1288. * In the non-recovery case this has no effect */
  1289. if ((rc = pnv_phb_to_cxl_mode(dev, OPAL_PHB_CAPI_MODE_SNOOP_ON)))
  1290. goto err;
  1291. /* Ignore error, adapter init is not dependant on timebase sync */
  1292. cxl_setup_psl_timebase(adapter, dev);
  1293. if ((rc = cxl_native_register_psl_err_irq(adapter)))
  1294. goto err;
  1295. return 0;
  1296. err:
  1297. cxl_unmap_adapter_regs(adapter);
  1298. return rc;
  1299. }
  1300. static void cxl_deconfigure_adapter(struct cxl *adapter)
  1301. {
  1302. struct pci_dev *pdev = to_pci_dev(adapter->dev.parent);
  1303. if (cxl_is_power9())
  1304. pnv_pci_set_tunnel_bar(pdev, 0x00020000E0000000ull, 0);
  1305. cxl_native_release_psl_err_irq(adapter);
  1306. cxl_unmap_adapter_regs(adapter);
  1307. pci_disable_device(pdev);
  1308. }
  1309. static void cxl_stop_trace_psl9(struct cxl *adapter)
  1310. {
  1311. int traceid;
  1312. u64 trace_state, trace_mask;
  1313. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  1314. /* read each tracearray state and issue mmio to stop them is needed */
  1315. for (traceid = 0; traceid <= CXL_PSL9_TRACEID_MAX; ++traceid) {
  1316. trace_state = cxl_p1_read(adapter, CXL_PSL9_CTCCFG);
  1317. trace_mask = (0x3ULL << (62 - traceid * 2));
  1318. trace_state = (trace_state & trace_mask) >> (62 - traceid * 2);
  1319. dev_dbg(&dev->dev, "cxl: Traceid-%d trace_state=0x%0llX\n",
  1320. traceid, trace_state);
  1321. /* issue mmio if the trace array isn't in FIN state */
  1322. if (trace_state != CXL_PSL9_TRACESTATE_FIN)
  1323. cxl_p1_write(adapter, CXL_PSL9_TRACECFG,
  1324. 0x8400000000000000ULL | traceid);
  1325. }
  1326. }
  1327. static void cxl_stop_trace_psl8(struct cxl *adapter)
  1328. {
  1329. int slice;
  1330. /* Stop the trace */
  1331. cxl_p1_write(adapter, CXL_PSL_TRACE, 0x8000000000000017LL);
  1332. /* Stop the slice traces */
  1333. spin_lock(&adapter->afu_list_lock);
  1334. for (slice = 0; slice < adapter->slices; slice++) {
  1335. if (adapter->afu[slice])
  1336. cxl_p1n_write(adapter->afu[slice], CXL_PSL_SLICE_TRACE,
  1337. 0x8000000000000000LL);
  1338. }
  1339. spin_unlock(&adapter->afu_list_lock);
  1340. }
  1341. static const struct cxl_service_layer_ops psl9_ops = {
  1342. .adapter_regs_init = init_implementation_adapter_regs_psl9,
  1343. .invalidate_all = cxl_invalidate_all_psl9,
  1344. .afu_regs_init = init_implementation_afu_regs_psl9,
  1345. .sanitise_afu_regs = sanitise_afu_regs_psl9,
  1346. .register_serr_irq = cxl_native_register_serr_irq,
  1347. .release_serr_irq = cxl_native_release_serr_irq,
  1348. .handle_interrupt = cxl_irq_psl9,
  1349. .fail_irq = cxl_fail_irq_psl,
  1350. .activate_dedicated_process = cxl_activate_dedicated_process_psl9,
  1351. .attach_afu_directed = cxl_attach_afu_directed_psl9,
  1352. .attach_dedicated_process = cxl_attach_dedicated_process_psl9,
  1353. .update_dedicated_ivtes = cxl_update_dedicated_ivtes_psl9,
  1354. .debugfs_add_adapter_regs = cxl_debugfs_add_adapter_regs_psl9,
  1355. .debugfs_add_afu_regs = cxl_debugfs_add_afu_regs_psl9,
  1356. .psl_irq_dump_registers = cxl_native_irq_dump_regs_psl9,
  1357. .err_irq_dump_registers = cxl_native_err_irq_dump_regs_psl9,
  1358. .debugfs_stop_trace = cxl_stop_trace_psl9,
  1359. .timebase_read = timebase_read_psl9,
  1360. .capi_mode = OPAL_PHB_CAPI_MODE_CAPI,
  1361. .needs_reset_before_disable = true,
  1362. };
  1363. static const struct cxl_service_layer_ops psl8_ops = {
  1364. .adapter_regs_init = init_implementation_adapter_regs_psl8,
  1365. .invalidate_all = cxl_invalidate_all_psl8,
  1366. .afu_regs_init = init_implementation_afu_regs_psl8,
  1367. .sanitise_afu_regs = sanitise_afu_regs_psl8,
  1368. .register_serr_irq = cxl_native_register_serr_irq,
  1369. .release_serr_irq = cxl_native_release_serr_irq,
  1370. .handle_interrupt = cxl_irq_psl8,
  1371. .fail_irq = cxl_fail_irq_psl,
  1372. .activate_dedicated_process = cxl_activate_dedicated_process_psl8,
  1373. .attach_afu_directed = cxl_attach_afu_directed_psl8,
  1374. .attach_dedicated_process = cxl_attach_dedicated_process_psl8,
  1375. .update_dedicated_ivtes = cxl_update_dedicated_ivtes_psl8,
  1376. .debugfs_add_adapter_regs = cxl_debugfs_add_adapter_regs_psl8,
  1377. .debugfs_add_afu_regs = cxl_debugfs_add_afu_regs_psl8,
  1378. .psl_irq_dump_registers = cxl_native_irq_dump_regs_psl8,
  1379. .err_irq_dump_registers = cxl_native_err_irq_dump_regs_psl8,
  1380. .debugfs_stop_trace = cxl_stop_trace_psl8,
  1381. .write_timebase_ctrl = write_timebase_ctrl_psl8,
  1382. .timebase_read = timebase_read_psl8,
  1383. .capi_mode = OPAL_PHB_CAPI_MODE_CAPI,
  1384. .needs_reset_before_disable = true,
  1385. };
  1386. static const struct cxl_service_layer_ops xsl_ops = {
  1387. .adapter_regs_init = init_implementation_adapter_regs_xsl,
  1388. .invalidate_all = cxl_invalidate_all_psl8,
  1389. .sanitise_afu_regs = sanitise_afu_regs_psl8,
  1390. .handle_interrupt = cxl_irq_psl8,
  1391. .fail_irq = cxl_fail_irq_psl,
  1392. .activate_dedicated_process = cxl_activate_dedicated_process_psl8,
  1393. .attach_afu_directed = cxl_attach_afu_directed_psl8,
  1394. .attach_dedicated_process = cxl_attach_dedicated_process_psl8,
  1395. .update_dedicated_ivtes = cxl_update_dedicated_ivtes_psl8,
  1396. .debugfs_add_adapter_regs = cxl_debugfs_add_adapter_regs_xsl,
  1397. .write_timebase_ctrl = write_timebase_ctrl_xsl,
  1398. .timebase_read = timebase_read_xsl,
  1399. .capi_mode = OPAL_PHB_CAPI_MODE_DMA,
  1400. };
  1401. static void set_sl_ops(struct cxl *adapter, struct pci_dev *dev)
  1402. {
  1403. if (dev->vendor == PCI_VENDOR_ID_MELLANOX && dev->device == 0x1013) {
  1404. /* Mellanox CX-4 */
  1405. dev_info(&dev->dev, "Device uses an XSL\n");
  1406. adapter->native->sl_ops = &xsl_ops;
  1407. adapter->min_pe = 1; /* Workaround for CX-4 hardware bug */
  1408. } else {
  1409. if (cxl_is_power8()) {
  1410. dev_info(&dev->dev, "Device uses a PSL8\n");
  1411. adapter->native->sl_ops = &psl8_ops;
  1412. } else {
  1413. dev_info(&dev->dev, "Device uses a PSL9\n");
  1414. adapter->native->sl_ops = &psl9_ops;
  1415. }
  1416. }
  1417. }
  1418. static struct cxl *cxl_pci_init_adapter(struct pci_dev *dev)
  1419. {
  1420. struct cxl *adapter;
  1421. int rc;
  1422. adapter = cxl_alloc_adapter();
  1423. if (!adapter)
  1424. return ERR_PTR(-ENOMEM);
  1425. adapter->native = kzalloc(sizeof(struct cxl_native), GFP_KERNEL);
  1426. if (!adapter->native) {
  1427. rc = -ENOMEM;
  1428. goto err_release;
  1429. }
  1430. set_sl_ops(adapter, dev);
  1431. /* Set defaults for parameters which need to persist over
  1432. * configure/reconfigure
  1433. */
  1434. adapter->perst_loads_image = true;
  1435. adapter->perst_same_image = false;
  1436. rc = cxl_configure_adapter(adapter, dev);
  1437. if (rc) {
  1438. pci_disable_device(dev);
  1439. goto err_release;
  1440. }
  1441. /* Don't care if this one fails: */
  1442. cxl_debugfs_adapter_add(adapter);
  1443. /*
  1444. * After we call this function we must not free the adapter directly,
  1445. * even if it returns an error!
  1446. */
  1447. if ((rc = cxl_register_adapter(adapter)))
  1448. goto err_put1;
  1449. if ((rc = cxl_sysfs_adapter_add(adapter)))
  1450. goto err_put1;
  1451. /* Release the context lock as adapter is configured */
  1452. cxl_adapter_context_unlock(adapter);
  1453. return adapter;
  1454. err_put1:
  1455. /* This should mirror cxl_remove_adapter, except without the
  1456. * sysfs parts
  1457. */
  1458. cxl_debugfs_adapter_remove(adapter);
  1459. cxl_deconfigure_adapter(adapter);
  1460. device_unregister(&adapter->dev);
  1461. return ERR_PTR(rc);
  1462. err_release:
  1463. cxl_release_adapter(&adapter->dev);
  1464. return ERR_PTR(rc);
  1465. }
  1466. static void cxl_pci_remove_adapter(struct cxl *adapter)
  1467. {
  1468. pr_devel("cxl_remove_adapter\n");
  1469. cxl_sysfs_adapter_remove(adapter);
  1470. cxl_debugfs_adapter_remove(adapter);
  1471. /*
  1472. * Flush adapter datacache as its about to be removed.
  1473. */
  1474. cxl_data_cache_flush(adapter);
  1475. cxl_deconfigure_adapter(adapter);
  1476. device_unregister(&adapter->dev);
  1477. }
  1478. #define CXL_MAX_PCIEX_PARENT 2
  1479. int cxl_slot_is_switched(struct pci_dev *dev)
  1480. {
  1481. struct device_node *np;
  1482. int depth = 0;
  1483. const __be32 *prop;
  1484. if (!(np = pci_device_to_OF_node(dev))) {
  1485. pr_err("cxl: np = NULL\n");
  1486. return -ENODEV;
  1487. }
  1488. of_node_get(np);
  1489. while (np) {
  1490. np = of_get_next_parent(np);
  1491. prop = of_get_property(np, "device_type", NULL);
  1492. if (!prop || strcmp((char *)prop, "pciex"))
  1493. break;
  1494. depth++;
  1495. }
  1496. of_node_put(np);
  1497. return (depth > CXL_MAX_PCIEX_PARENT);
  1498. }
  1499. static int cxl_probe(struct pci_dev *dev, const struct pci_device_id *id)
  1500. {
  1501. struct cxl *adapter;
  1502. int slice;
  1503. int rc;
  1504. if (cxl_pci_is_vphb_device(dev)) {
  1505. dev_dbg(&dev->dev, "cxl_init_adapter: Ignoring cxl vphb device\n");
  1506. return -ENODEV;
  1507. }
  1508. if (cxl_slot_is_switched(dev)) {
  1509. dev_info(&dev->dev, "Ignoring card on incompatible PCI slot\n");
  1510. return -ENODEV;
  1511. }
  1512. if (cxl_is_power9() && !radix_enabled()) {
  1513. dev_info(&dev->dev, "Only Radix mode supported\n");
  1514. return -ENODEV;
  1515. }
  1516. if (cxl_verbose)
  1517. dump_cxl_config_space(dev);
  1518. adapter = cxl_pci_init_adapter(dev);
  1519. if (IS_ERR(adapter)) {
  1520. dev_err(&dev->dev, "cxl_init_adapter failed: %li\n", PTR_ERR(adapter));
  1521. return PTR_ERR(adapter);
  1522. }
  1523. for (slice = 0; slice < adapter->slices; slice++) {
  1524. if ((rc = pci_init_afu(adapter, slice, dev))) {
  1525. dev_err(&dev->dev, "AFU %i failed to initialise: %i\n", slice, rc);
  1526. continue;
  1527. }
  1528. rc = cxl_afu_select_best_mode(adapter->afu[slice]);
  1529. if (rc)
  1530. dev_err(&dev->dev, "AFU %i failed to start: %i\n", slice, rc);
  1531. }
  1532. return 0;
  1533. }
  1534. static void cxl_remove(struct pci_dev *dev)
  1535. {
  1536. struct cxl *adapter = pci_get_drvdata(dev);
  1537. struct cxl_afu *afu;
  1538. int i;
  1539. /*
  1540. * Lock to prevent someone grabbing a ref through the adapter list as
  1541. * we are removing it
  1542. */
  1543. for (i = 0; i < adapter->slices; i++) {
  1544. afu = adapter->afu[i];
  1545. cxl_pci_remove_afu(afu);
  1546. }
  1547. cxl_pci_remove_adapter(adapter);
  1548. }
  1549. static pci_ers_result_t cxl_vphb_error_detected(struct cxl_afu *afu,
  1550. pci_channel_state_t state)
  1551. {
  1552. struct pci_dev *afu_dev;
  1553. pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
  1554. pci_ers_result_t afu_result = PCI_ERS_RESULT_NEED_RESET;
  1555. /* There should only be one entry, but go through the list
  1556. * anyway
  1557. */
  1558. if (afu->phb == NULL)
  1559. return result;
  1560. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1561. if (!afu_dev->driver)
  1562. continue;
  1563. afu_dev->error_state = state;
  1564. if (afu_dev->driver->err_handler)
  1565. afu_result = afu_dev->driver->err_handler->error_detected(afu_dev,
  1566. state);
  1567. /* Disconnect trumps all, NONE trumps NEED_RESET */
  1568. if (afu_result == PCI_ERS_RESULT_DISCONNECT)
  1569. result = PCI_ERS_RESULT_DISCONNECT;
  1570. else if ((afu_result == PCI_ERS_RESULT_NONE) &&
  1571. (result == PCI_ERS_RESULT_NEED_RESET))
  1572. result = PCI_ERS_RESULT_NONE;
  1573. }
  1574. return result;
  1575. }
  1576. static pci_ers_result_t cxl_pci_error_detected(struct pci_dev *pdev,
  1577. pci_channel_state_t state)
  1578. {
  1579. struct cxl *adapter = pci_get_drvdata(pdev);
  1580. struct cxl_afu *afu;
  1581. pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET, afu_result;
  1582. int i;
  1583. /* At this point, we could still have an interrupt pending.
  1584. * Let's try to get them out of the way before they do
  1585. * anything we don't like.
  1586. */
  1587. schedule();
  1588. /* If we're permanently dead, give up. */
  1589. if (state == pci_channel_io_perm_failure) {
  1590. for (i = 0; i < adapter->slices; i++) {
  1591. afu = adapter->afu[i];
  1592. /*
  1593. * Tell the AFU drivers; but we don't care what they
  1594. * say, we're going away.
  1595. */
  1596. cxl_vphb_error_detected(afu, state);
  1597. }
  1598. return PCI_ERS_RESULT_DISCONNECT;
  1599. }
  1600. /* Are we reflashing?
  1601. *
  1602. * If we reflash, we could come back as something entirely
  1603. * different, including a non-CAPI card. As such, by default
  1604. * we don't participate in the process. We'll be unbound and
  1605. * the slot re-probed. (TODO: check EEH doesn't blindly rebind
  1606. * us!)
  1607. *
  1608. * However, this isn't the entire story: for reliablity
  1609. * reasons, we usually want to reflash the FPGA on PERST in
  1610. * order to get back to a more reliable known-good state.
  1611. *
  1612. * This causes us a bit of a problem: if we reflash we can't
  1613. * trust that we'll come back the same - we could have a new
  1614. * image and been PERSTed in order to load that
  1615. * image. However, most of the time we actually *will* come
  1616. * back the same - for example a regular EEH event.
  1617. *
  1618. * Therefore, we allow the user to assert that the image is
  1619. * indeed the same and that we should continue on into EEH
  1620. * anyway.
  1621. */
  1622. if (adapter->perst_loads_image && !adapter->perst_same_image) {
  1623. /* TODO take the PHB out of CXL mode */
  1624. dev_info(&pdev->dev, "reflashing, so opting out of EEH!\n");
  1625. return PCI_ERS_RESULT_NONE;
  1626. }
  1627. /*
  1628. * At this point, we want to try to recover. We'll always
  1629. * need a complete slot reset: we don't trust any other reset.
  1630. *
  1631. * Now, we go through each AFU:
  1632. * - We send the driver, if bound, an error_detected callback.
  1633. * We expect it to clean up, but it can also tell us to give
  1634. * up and permanently detach the card. To simplify things, if
  1635. * any bound AFU driver doesn't support EEH, we give up on EEH.
  1636. *
  1637. * - We detach all contexts associated with the AFU. This
  1638. * does not free them, but puts them into a CLOSED state
  1639. * which causes any the associated files to return useful
  1640. * errors to userland. It also unmaps, but does not free,
  1641. * any IRQs.
  1642. *
  1643. * - We clean up our side: releasing and unmapping resources we hold
  1644. * so we can wire them up again when the hardware comes back up.
  1645. *
  1646. * Driver authors should note:
  1647. *
  1648. * - Any contexts you create in your kernel driver (except
  1649. * those associated with anonymous file descriptors) are
  1650. * your responsibility to free and recreate. Likewise with
  1651. * any attached resources.
  1652. *
  1653. * - We will take responsibility for re-initialising the
  1654. * device context (the one set up for you in
  1655. * cxl_pci_enable_device_hook and accessed through
  1656. * cxl_get_context). If you've attached IRQs or other
  1657. * resources to it, they remains yours to free.
  1658. *
  1659. * You can call the same functions to release resources as you
  1660. * normally would: we make sure that these functions continue
  1661. * to work when the hardware is down.
  1662. *
  1663. * Two examples:
  1664. *
  1665. * 1) If you normally free all your resources at the end of
  1666. * each request, or if you use anonymous FDs, your
  1667. * error_detected callback can simply set a flag to tell
  1668. * your driver not to start any new calls. You can then
  1669. * clear the flag in the resume callback.
  1670. *
  1671. * 2) If you normally allocate your resources on startup:
  1672. * * Set a flag in error_detected as above.
  1673. * * Let CXL detach your contexts.
  1674. * * In slot_reset, free the old resources and allocate new ones.
  1675. * * In resume, clear the flag to allow things to start.
  1676. */
  1677. for (i = 0; i < adapter->slices; i++) {
  1678. afu = adapter->afu[i];
  1679. afu_result = cxl_vphb_error_detected(afu, state);
  1680. cxl_context_detach_all(afu);
  1681. cxl_ops->afu_deactivate_mode(afu, afu->current_mode);
  1682. pci_deconfigure_afu(afu);
  1683. /* Disconnect trumps all, NONE trumps NEED_RESET */
  1684. if (afu_result == PCI_ERS_RESULT_DISCONNECT)
  1685. result = PCI_ERS_RESULT_DISCONNECT;
  1686. else if ((afu_result == PCI_ERS_RESULT_NONE) &&
  1687. (result == PCI_ERS_RESULT_NEED_RESET))
  1688. result = PCI_ERS_RESULT_NONE;
  1689. }
  1690. /* should take the context lock here */
  1691. if (cxl_adapter_context_lock(adapter) != 0)
  1692. dev_warn(&adapter->dev,
  1693. "Couldn't take context lock with %d active-contexts\n",
  1694. atomic_read(&adapter->contexts_num));
  1695. cxl_deconfigure_adapter(adapter);
  1696. return result;
  1697. }
  1698. static pci_ers_result_t cxl_pci_slot_reset(struct pci_dev *pdev)
  1699. {
  1700. struct cxl *adapter = pci_get_drvdata(pdev);
  1701. struct cxl_afu *afu;
  1702. struct cxl_context *ctx;
  1703. struct pci_dev *afu_dev;
  1704. pci_ers_result_t afu_result = PCI_ERS_RESULT_RECOVERED;
  1705. pci_ers_result_t result = PCI_ERS_RESULT_RECOVERED;
  1706. int i;
  1707. if (cxl_configure_adapter(adapter, pdev))
  1708. goto err;
  1709. /*
  1710. * Unlock context activation for the adapter. Ideally this should be
  1711. * done in cxl_pci_resume but cxlflash module tries to activate the
  1712. * master context as part of slot_reset callback.
  1713. */
  1714. cxl_adapter_context_unlock(adapter);
  1715. for (i = 0; i < adapter->slices; i++) {
  1716. afu = adapter->afu[i];
  1717. if (pci_configure_afu(afu, adapter, pdev))
  1718. goto err;
  1719. if (cxl_afu_select_best_mode(afu))
  1720. goto err;
  1721. if (afu->phb == NULL)
  1722. continue;
  1723. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1724. /* Reset the device context.
  1725. * TODO: make this less disruptive
  1726. */
  1727. ctx = cxl_get_context(afu_dev);
  1728. if (ctx && cxl_release_context(ctx))
  1729. goto err;
  1730. ctx = cxl_dev_context_init(afu_dev);
  1731. if (IS_ERR(ctx))
  1732. goto err;
  1733. afu_dev->dev.archdata.cxl_ctx = ctx;
  1734. if (cxl_ops->afu_check_and_enable(afu))
  1735. goto err;
  1736. afu_dev->error_state = pci_channel_io_normal;
  1737. /* If there's a driver attached, allow it to
  1738. * chime in on recovery. Drivers should check
  1739. * if everything has come back OK, but
  1740. * shouldn't start new work until we call
  1741. * their resume function.
  1742. */
  1743. if (!afu_dev->driver)
  1744. continue;
  1745. if (afu_dev->driver->err_handler &&
  1746. afu_dev->driver->err_handler->slot_reset)
  1747. afu_result = afu_dev->driver->err_handler->slot_reset(afu_dev);
  1748. if (afu_result == PCI_ERS_RESULT_DISCONNECT)
  1749. result = PCI_ERS_RESULT_DISCONNECT;
  1750. }
  1751. }
  1752. return result;
  1753. err:
  1754. /* All the bits that happen in both error_detected and cxl_remove
  1755. * should be idempotent, so we don't need to worry about leaving a mix
  1756. * of unconfigured and reconfigured resources.
  1757. */
  1758. dev_err(&pdev->dev, "EEH recovery failed. Asking to be disconnected.\n");
  1759. return PCI_ERS_RESULT_DISCONNECT;
  1760. }
  1761. static void cxl_pci_resume(struct pci_dev *pdev)
  1762. {
  1763. struct cxl *adapter = pci_get_drvdata(pdev);
  1764. struct cxl_afu *afu;
  1765. struct pci_dev *afu_dev;
  1766. int i;
  1767. /* Everything is back now. Drivers should restart work now.
  1768. * This is not the place to be checking if everything came back up
  1769. * properly, because there's no return value: do that in slot_reset.
  1770. */
  1771. for (i = 0; i < adapter->slices; i++) {
  1772. afu = adapter->afu[i];
  1773. if (afu->phb == NULL)
  1774. continue;
  1775. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1776. if (afu_dev->driver && afu_dev->driver->err_handler &&
  1777. afu_dev->driver->err_handler->resume)
  1778. afu_dev->driver->err_handler->resume(afu_dev);
  1779. }
  1780. }
  1781. }
  1782. static const struct pci_error_handlers cxl_err_handler = {
  1783. .error_detected = cxl_pci_error_detected,
  1784. .slot_reset = cxl_pci_slot_reset,
  1785. .resume = cxl_pci_resume,
  1786. };
  1787. struct pci_driver cxl_pci_driver = {
  1788. .name = "cxl-pci",
  1789. .id_table = cxl_pci_tbl,
  1790. .probe = cxl_probe,
  1791. .remove = cxl_remove,
  1792. .shutdown = cxl_remove,
  1793. .err_handler = &cxl_err_handler,
  1794. };