main.c 168 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/debugfs.h>
  33. #include <linux/highmem.h>
  34. #include <linux/module.h>
  35. #include <linux/init.h>
  36. #include <linux/errno.h>
  37. #include <linux/pci.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/slab.h>
  40. #include <linux/bitmap.h>
  41. #if defined(CONFIG_X86)
  42. #include <asm/pat.h>
  43. #endif
  44. #include <linux/sched.h>
  45. #include <linux/sched/mm.h>
  46. #include <linux/sched/task.h>
  47. #include <linux/delay.h>
  48. #include <rdma/ib_user_verbs.h>
  49. #include <rdma/ib_addr.h>
  50. #include <rdma/ib_cache.h>
  51. #include <linux/mlx5/port.h>
  52. #include <linux/mlx5/vport.h>
  53. #include <linux/mlx5/fs.h>
  54. #include <linux/list.h>
  55. #include <rdma/ib_smi.h>
  56. #include <rdma/ib_umem.h>
  57. #include <linux/in.h>
  58. #include <linux/etherdevice.h>
  59. #include "mlx5_ib.h"
  60. #include "ib_rep.h"
  61. #include "cmd.h"
  62. #include <linux/mlx5/fs_helpers.h>
  63. #include <linux/mlx5/accel.h>
  64. #include <rdma/uverbs_std_types.h>
  65. #include <rdma/mlx5_user_ioctl_verbs.h>
  66. #include <rdma/mlx5_user_ioctl_cmds.h>
  67. #define UVERBS_MODULE_NAME mlx5_ib
  68. #include <rdma/uverbs_named_ioctl.h>
  69. #define DRIVER_NAME "mlx5_ib"
  70. #define DRIVER_VERSION "5.0-0"
  71. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  72. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  73. MODULE_LICENSE("Dual BSD/GPL");
  74. static char mlx5_version[] =
  75. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  76. DRIVER_VERSION "\n";
  77. struct mlx5_ib_event_work {
  78. struct work_struct work;
  79. struct mlx5_core_dev *dev;
  80. void *context;
  81. enum mlx5_dev_event event;
  82. unsigned long param;
  83. };
  84. enum {
  85. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  86. };
  87. static struct workqueue_struct *mlx5_ib_event_wq;
  88. static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
  89. static LIST_HEAD(mlx5_ib_dev_list);
  90. /*
  91. * This mutex should be held when accessing either of the above lists
  92. */
  93. static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
  94. /* We can't use an array for xlt_emergency_page because dma_map_single
  95. * doesn't work on kernel modules memory
  96. */
  97. static unsigned long xlt_emergency_page;
  98. static struct mutex xlt_emergency_page_mutex;
  99. struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
  100. {
  101. struct mlx5_ib_dev *dev;
  102. mutex_lock(&mlx5_ib_multiport_mutex);
  103. dev = mpi->ibdev;
  104. mutex_unlock(&mlx5_ib_multiport_mutex);
  105. return dev;
  106. }
  107. static enum rdma_link_layer
  108. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  109. {
  110. switch (port_type_cap) {
  111. case MLX5_CAP_PORT_TYPE_IB:
  112. return IB_LINK_LAYER_INFINIBAND;
  113. case MLX5_CAP_PORT_TYPE_ETH:
  114. return IB_LINK_LAYER_ETHERNET;
  115. default:
  116. return IB_LINK_LAYER_UNSPECIFIED;
  117. }
  118. }
  119. static enum rdma_link_layer
  120. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  121. {
  122. struct mlx5_ib_dev *dev = to_mdev(device);
  123. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  124. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  125. }
  126. static int get_port_state(struct ib_device *ibdev,
  127. u8 port_num,
  128. enum ib_port_state *state)
  129. {
  130. struct ib_port_attr attr;
  131. int ret;
  132. memset(&attr, 0, sizeof(attr));
  133. ret = ibdev->query_port(ibdev, port_num, &attr);
  134. if (!ret)
  135. *state = attr.state;
  136. return ret;
  137. }
  138. static int mlx5_netdev_event(struct notifier_block *this,
  139. unsigned long event, void *ptr)
  140. {
  141. struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
  142. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  143. u8 port_num = roce->native_port_num;
  144. struct mlx5_core_dev *mdev;
  145. struct mlx5_ib_dev *ibdev;
  146. ibdev = roce->dev;
  147. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  148. if (!mdev)
  149. return NOTIFY_DONE;
  150. switch (event) {
  151. case NETDEV_REGISTER:
  152. case NETDEV_UNREGISTER:
  153. write_lock(&roce->netdev_lock);
  154. if (ibdev->rep) {
  155. struct mlx5_eswitch *esw = ibdev->mdev->priv.eswitch;
  156. struct net_device *rep_ndev;
  157. rep_ndev = mlx5_ib_get_rep_netdev(esw,
  158. ibdev->rep->vport);
  159. if (rep_ndev == ndev)
  160. roce->netdev = (event == NETDEV_UNREGISTER) ?
  161. NULL : ndev;
  162. } else if (ndev->dev.parent == &mdev->pdev->dev) {
  163. roce->netdev = (event == NETDEV_UNREGISTER) ?
  164. NULL : ndev;
  165. }
  166. write_unlock(&roce->netdev_lock);
  167. break;
  168. case NETDEV_CHANGE:
  169. case NETDEV_UP:
  170. case NETDEV_DOWN: {
  171. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
  172. struct net_device *upper = NULL;
  173. if (lag_ndev) {
  174. upper = netdev_master_upper_dev_get(lag_ndev);
  175. dev_put(lag_ndev);
  176. }
  177. if ((upper == ndev || (!upper && ndev == roce->netdev))
  178. && ibdev->ib_active) {
  179. struct ib_event ibev = { };
  180. enum ib_port_state port_state;
  181. if (get_port_state(&ibdev->ib_dev, port_num,
  182. &port_state))
  183. goto done;
  184. if (roce->last_port_state == port_state)
  185. goto done;
  186. roce->last_port_state = port_state;
  187. ibev.device = &ibdev->ib_dev;
  188. if (port_state == IB_PORT_DOWN)
  189. ibev.event = IB_EVENT_PORT_ERR;
  190. else if (port_state == IB_PORT_ACTIVE)
  191. ibev.event = IB_EVENT_PORT_ACTIVE;
  192. else
  193. goto done;
  194. ibev.element.port_num = port_num;
  195. ib_dispatch_event(&ibev);
  196. }
  197. break;
  198. }
  199. default:
  200. break;
  201. }
  202. done:
  203. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  204. return NOTIFY_DONE;
  205. }
  206. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  207. u8 port_num)
  208. {
  209. struct mlx5_ib_dev *ibdev = to_mdev(device);
  210. struct net_device *ndev;
  211. struct mlx5_core_dev *mdev;
  212. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  213. if (!mdev)
  214. return NULL;
  215. ndev = mlx5_lag_get_roce_netdev(mdev);
  216. if (ndev)
  217. goto out;
  218. /* Ensure ndev does not disappear before we invoke dev_hold()
  219. */
  220. read_lock(&ibdev->roce[port_num - 1].netdev_lock);
  221. ndev = ibdev->roce[port_num - 1].netdev;
  222. if (ndev)
  223. dev_hold(ndev);
  224. read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
  225. out:
  226. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  227. return ndev;
  228. }
  229. struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
  230. u8 ib_port_num,
  231. u8 *native_port_num)
  232. {
  233. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  234. ib_port_num);
  235. struct mlx5_core_dev *mdev = NULL;
  236. struct mlx5_ib_multiport_info *mpi;
  237. struct mlx5_ib_port *port;
  238. if (!mlx5_core_mp_enabled(ibdev->mdev) ||
  239. ll != IB_LINK_LAYER_ETHERNET) {
  240. if (native_port_num)
  241. *native_port_num = ib_port_num;
  242. return ibdev->mdev;
  243. }
  244. if (native_port_num)
  245. *native_port_num = 1;
  246. port = &ibdev->port[ib_port_num - 1];
  247. if (!port)
  248. return NULL;
  249. spin_lock(&port->mp.mpi_lock);
  250. mpi = ibdev->port[ib_port_num - 1].mp.mpi;
  251. if (mpi && !mpi->unaffiliate) {
  252. mdev = mpi->mdev;
  253. /* If it's the master no need to refcount, it'll exist
  254. * as long as the ib_dev exists.
  255. */
  256. if (!mpi->is_master)
  257. mpi->mdev_refcnt++;
  258. }
  259. spin_unlock(&port->mp.mpi_lock);
  260. return mdev;
  261. }
  262. void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
  263. {
  264. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  265. port_num);
  266. struct mlx5_ib_multiport_info *mpi;
  267. struct mlx5_ib_port *port;
  268. if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  269. return;
  270. port = &ibdev->port[port_num - 1];
  271. spin_lock(&port->mp.mpi_lock);
  272. mpi = ibdev->port[port_num - 1].mp.mpi;
  273. if (mpi->is_master)
  274. goto out;
  275. mpi->mdev_refcnt--;
  276. if (mpi->unaffiliate)
  277. complete(&mpi->unref_comp);
  278. out:
  279. spin_unlock(&port->mp.mpi_lock);
  280. }
  281. static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
  282. u8 *active_width)
  283. {
  284. switch (eth_proto_oper) {
  285. case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
  286. case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
  287. case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
  288. case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
  289. *active_width = IB_WIDTH_1X;
  290. *active_speed = IB_SPEED_SDR;
  291. break;
  292. case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
  293. case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
  294. case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
  295. case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
  296. case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
  297. case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
  298. case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
  299. *active_width = IB_WIDTH_1X;
  300. *active_speed = IB_SPEED_QDR;
  301. break;
  302. case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
  303. case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
  304. case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
  305. *active_width = IB_WIDTH_1X;
  306. *active_speed = IB_SPEED_EDR;
  307. break;
  308. case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
  309. case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
  310. case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
  311. case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
  312. *active_width = IB_WIDTH_4X;
  313. *active_speed = IB_SPEED_QDR;
  314. break;
  315. case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
  316. case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
  317. case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
  318. *active_width = IB_WIDTH_1X;
  319. *active_speed = IB_SPEED_HDR;
  320. break;
  321. case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
  322. *active_width = IB_WIDTH_4X;
  323. *active_speed = IB_SPEED_FDR;
  324. break;
  325. case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
  326. case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
  327. case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
  328. case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
  329. *active_width = IB_WIDTH_4X;
  330. *active_speed = IB_SPEED_EDR;
  331. break;
  332. default:
  333. return -EINVAL;
  334. }
  335. return 0;
  336. }
  337. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  338. struct ib_port_attr *props)
  339. {
  340. struct mlx5_ib_dev *dev = to_mdev(device);
  341. struct mlx5_core_dev *mdev;
  342. struct net_device *ndev, *upper;
  343. enum ib_mtu ndev_ib_mtu;
  344. bool put_mdev = true;
  345. u16 qkey_viol_cntr;
  346. u32 eth_prot_oper;
  347. u8 mdev_port_num;
  348. int err;
  349. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  350. if (!mdev) {
  351. /* This means the port isn't affiliated yet. Get the
  352. * info for the master port instead.
  353. */
  354. put_mdev = false;
  355. mdev = dev->mdev;
  356. mdev_port_num = 1;
  357. port_num = 1;
  358. }
  359. /* Possible bad flows are checked before filling out props so in case
  360. * of an error it will still be zeroed out.
  361. */
  362. err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
  363. mdev_port_num);
  364. if (err)
  365. goto out;
  366. props->active_width = IB_WIDTH_4X;
  367. props->active_speed = IB_SPEED_QDR;
  368. translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
  369. &props->active_width);
  370. props->port_cap_flags |= IB_PORT_CM_SUP;
  371. props->ip_gids = true;
  372. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  373. roce_address_table_size);
  374. props->max_mtu = IB_MTU_4096;
  375. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  376. props->pkey_tbl_len = 1;
  377. props->state = IB_PORT_DOWN;
  378. props->phys_state = 3;
  379. mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
  380. props->qkey_viol_cntr = qkey_viol_cntr;
  381. /* If this is a stub query for an unaffiliated port stop here */
  382. if (!put_mdev)
  383. goto out;
  384. ndev = mlx5_ib_get_netdev(device, port_num);
  385. if (!ndev)
  386. goto out;
  387. if (mlx5_lag_is_active(dev->mdev)) {
  388. rcu_read_lock();
  389. upper = netdev_master_upper_dev_get_rcu(ndev);
  390. if (upper) {
  391. dev_put(ndev);
  392. ndev = upper;
  393. dev_hold(ndev);
  394. }
  395. rcu_read_unlock();
  396. }
  397. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  398. props->state = IB_PORT_ACTIVE;
  399. props->phys_state = 5;
  400. }
  401. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  402. dev_put(ndev);
  403. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  404. out:
  405. if (put_mdev)
  406. mlx5_ib_put_native_port_mdev(dev, port_num);
  407. return err;
  408. }
  409. static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
  410. unsigned int index, const union ib_gid *gid,
  411. const struct ib_gid_attr *attr)
  412. {
  413. enum ib_gid_type gid_type = IB_GID_TYPE_IB;
  414. u8 roce_version = 0;
  415. u8 roce_l3_type = 0;
  416. bool vlan = false;
  417. u8 mac[ETH_ALEN];
  418. u16 vlan_id = 0;
  419. if (gid) {
  420. gid_type = attr->gid_type;
  421. ether_addr_copy(mac, attr->ndev->dev_addr);
  422. if (is_vlan_dev(attr->ndev)) {
  423. vlan = true;
  424. vlan_id = vlan_dev_vlan_id(attr->ndev);
  425. }
  426. }
  427. switch (gid_type) {
  428. case IB_GID_TYPE_IB:
  429. roce_version = MLX5_ROCE_VERSION_1;
  430. break;
  431. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  432. roce_version = MLX5_ROCE_VERSION_2;
  433. if (ipv6_addr_v4mapped((void *)gid))
  434. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
  435. else
  436. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
  437. break;
  438. default:
  439. mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
  440. }
  441. return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
  442. roce_l3_type, gid->raw, mac, vlan,
  443. vlan_id, port_num);
  444. }
  445. static int mlx5_ib_add_gid(const struct ib_gid_attr *attr,
  446. __always_unused void **context)
  447. {
  448. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  449. attr->index, &attr->gid, attr);
  450. }
  451. static int mlx5_ib_del_gid(const struct ib_gid_attr *attr,
  452. __always_unused void **context)
  453. {
  454. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  455. attr->index, NULL, NULL);
  456. }
  457. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
  458. const struct ib_gid_attr *attr)
  459. {
  460. if (attr->gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  461. return 0;
  462. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  463. }
  464. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  465. {
  466. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  467. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  468. return 0;
  469. }
  470. enum {
  471. MLX5_VPORT_ACCESS_METHOD_MAD,
  472. MLX5_VPORT_ACCESS_METHOD_HCA,
  473. MLX5_VPORT_ACCESS_METHOD_NIC,
  474. };
  475. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  476. {
  477. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  478. return MLX5_VPORT_ACCESS_METHOD_MAD;
  479. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  480. IB_LINK_LAYER_ETHERNET)
  481. return MLX5_VPORT_ACCESS_METHOD_NIC;
  482. return MLX5_VPORT_ACCESS_METHOD_HCA;
  483. }
  484. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  485. u8 atomic_size_qp,
  486. struct ib_device_attr *props)
  487. {
  488. u8 tmp;
  489. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  490. u8 atomic_req_8B_endianness_mode =
  491. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
  492. /* Check if HW supports 8 bytes standard atomic operations and capable
  493. * of host endianness respond
  494. */
  495. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  496. if (((atomic_operations & tmp) == tmp) &&
  497. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  498. (atomic_req_8B_endianness_mode)) {
  499. props->atomic_cap = IB_ATOMIC_HCA;
  500. } else {
  501. props->atomic_cap = IB_ATOMIC_NONE;
  502. }
  503. }
  504. static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
  505. struct ib_device_attr *props)
  506. {
  507. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  508. get_atomic_caps(dev, atomic_size_qp, props);
  509. }
  510. static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
  511. struct ib_device_attr *props)
  512. {
  513. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
  514. get_atomic_caps(dev, atomic_size_qp, props);
  515. }
  516. bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
  517. {
  518. struct ib_device_attr props = {};
  519. get_atomic_caps_dc(dev, &props);
  520. return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
  521. }
  522. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  523. __be64 *sys_image_guid)
  524. {
  525. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  526. struct mlx5_core_dev *mdev = dev->mdev;
  527. u64 tmp;
  528. int err;
  529. switch (mlx5_get_vport_access_method(ibdev)) {
  530. case MLX5_VPORT_ACCESS_METHOD_MAD:
  531. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  532. sys_image_guid);
  533. case MLX5_VPORT_ACCESS_METHOD_HCA:
  534. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  535. break;
  536. case MLX5_VPORT_ACCESS_METHOD_NIC:
  537. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  538. break;
  539. default:
  540. return -EINVAL;
  541. }
  542. if (!err)
  543. *sys_image_guid = cpu_to_be64(tmp);
  544. return err;
  545. }
  546. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  547. u16 *max_pkeys)
  548. {
  549. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  550. struct mlx5_core_dev *mdev = dev->mdev;
  551. switch (mlx5_get_vport_access_method(ibdev)) {
  552. case MLX5_VPORT_ACCESS_METHOD_MAD:
  553. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  554. case MLX5_VPORT_ACCESS_METHOD_HCA:
  555. case MLX5_VPORT_ACCESS_METHOD_NIC:
  556. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  557. pkey_table_size));
  558. return 0;
  559. default:
  560. return -EINVAL;
  561. }
  562. }
  563. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  564. u32 *vendor_id)
  565. {
  566. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  567. switch (mlx5_get_vport_access_method(ibdev)) {
  568. case MLX5_VPORT_ACCESS_METHOD_MAD:
  569. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  570. case MLX5_VPORT_ACCESS_METHOD_HCA:
  571. case MLX5_VPORT_ACCESS_METHOD_NIC:
  572. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  573. default:
  574. return -EINVAL;
  575. }
  576. }
  577. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  578. __be64 *node_guid)
  579. {
  580. u64 tmp;
  581. int err;
  582. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  583. case MLX5_VPORT_ACCESS_METHOD_MAD:
  584. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  585. case MLX5_VPORT_ACCESS_METHOD_HCA:
  586. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  587. break;
  588. case MLX5_VPORT_ACCESS_METHOD_NIC:
  589. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  590. break;
  591. default:
  592. return -EINVAL;
  593. }
  594. if (!err)
  595. *node_guid = cpu_to_be64(tmp);
  596. return err;
  597. }
  598. struct mlx5_reg_node_desc {
  599. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  600. };
  601. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  602. {
  603. struct mlx5_reg_node_desc in;
  604. if (mlx5_use_mad_ifc(dev))
  605. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  606. memset(&in, 0, sizeof(in));
  607. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  608. sizeof(struct mlx5_reg_node_desc),
  609. MLX5_REG_NODE_DESC, 0, 0);
  610. }
  611. static int mlx5_ib_query_device(struct ib_device *ibdev,
  612. struct ib_device_attr *props,
  613. struct ib_udata *uhw)
  614. {
  615. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  616. struct mlx5_core_dev *mdev = dev->mdev;
  617. int err = -ENOMEM;
  618. int max_sq_desc;
  619. int max_rq_sg;
  620. int max_sq_sg;
  621. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  622. bool raw_support = !mlx5_core_mp_enabled(mdev);
  623. struct mlx5_ib_query_device_resp resp = {};
  624. size_t resp_len;
  625. u64 max_tso;
  626. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  627. if (uhw->outlen && uhw->outlen < resp_len)
  628. return -EINVAL;
  629. else
  630. resp.response_length = resp_len;
  631. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  632. return -EINVAL;
  633. memset(props, 0, sizeof(*props));
  634. err = mlx5_query_system_image_guid(ibdev,
  635. &props->sys_image_guid);
  636. if (err)
  637. return err;
  638. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  639. if (err)
  640. return err;
  641. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  642. if (err)
  643. return err;
  644. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  645. (fw_rev_min(dev->mdev) << 16) |
  646. fw_rev_sub(dev->mdev);
  647. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  648. IB_DEVICE_PORT_ACTIVE_EVENT |
  649. IB_DEVICE_SYS_IMAGE_GUID |
  650. IB_DEVICE_RC_RNR_NAK_GEN;
  651. if (MLX5_CAP_GEN(mdev, pkv))
  652. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  653. if (MLX5_CAP_GEN(mdev, qkv))
  654. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  655. if (MLX5_CAP_GEN(mdev, apm))
  656. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  657. if (MLX5_CAP_GEN(mdev, xrc))
  658. props->device_cap_flags |= IB_DEVICE_XRC;
  659. if (MLX5_CAP_GEN(mdev, imaicl)) {
  660. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  661. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  662. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  663. /* We support 'Gappy' memory registration too */
  664. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  665. }
  666. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  667. if (MLX5_CAP_GEN(mdev, sho)) {
  668. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  669. /* At this stage no support for signature handover */
  670. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  671. IB_PROT_T10DIF_TYPE_2 |
  672. IB_PROT_T10DIF_TYPE_3;
  673. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  674. IB_GUARD_T10DIF_CSUM;
  675. }
  676. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  677. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  678. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
  679. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  680. /* Legacy bit to support old userspace libraries */
  681. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  682. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  683. }
  684. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  685. props->raw_packet_caps |=
  686. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  687. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  688. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  689. if (max_tso) {
  690. resp.tso_caps.max_tso = 1 << max_tso;
  691. resp.tso_caps.supported_qpts |=
  692. 1 << IB_QPT_RAW_PACKET;
  693. resp.response_length += sizeof(resp.tso_caps);
  694. }
  695. }
  696. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  697. resp.rss_caps.rx_hash_function =
  698. MLX5_RX_HASH_FUNC_TOEPLITZ;
  699. resp.rss_caps.rx_hash_fields_mask =
  700. MLX5_RX_HASH_SRC_IPV4 |
  701. MLX5_RX_HASH_DST_IPV4 |
  702. MLX5_RX_HASH_SRC_IPV6 |
  703. MLX5_RX_HASH_DST_IPV6 |
  704. MLX5_RX_HASH_SRC_PORT_TCP |
  705. MLX5_RX_HASH_DST_PORT_TCP |
  706. MLX5_RX_HASH_SRC_PORT_UDP |
  707. MLX5_RX_HASH_DST_PORT_UDP |
  708. MLX5_RX_HASH_INNER;
  709. if (mlx5_accel_ipsec_device_caps(dev->mdev) &
  710. MLX5_ACCEL_IPSEC_CAP_DEVICE)
  711. resp.rss_caps.rx_hash_fields_mask |=
  712. MLX5_RX_HASH_IPSEC_SPI;
  713. resp.response_length += sizeof(resp.rss_caps);
  714. }
  715. } else {
  716. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  717. resp.response_length += sizeof(resp.tso_caps);
  718. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  719. resp.response_length += sizeof(resp.rss_caps);
  720. }
  721. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  722. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  723. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  724. }
  725. if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
  726. MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
  727. raw_support)
  728. props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
  729. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
  730. MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
  731. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  732. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  733. MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
  734. raw_support) {
  735. /* Legacy bit to support old userspace libraries */
  736. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  737. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  738. }
  739. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  740. props->max_dm_size =
  741. MLX5_CAP_DEV_MEM(mdev, max_memic_size);
  742. }
  743. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  744. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  745. if (MLX5_CAP_GEN(mdev, end_pad))
  746. props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
  747. props->vendor_part_id = mdev->pdev->device;
  748. props->hw_ver = mdev->pdev->revision;
  749. props->max_mr_size = ~0ull;
  750. props->page_size_cap = ~(min_page_size - 1);
  751. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  752. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  753. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  754. sizeof(struct mlx5_wqe_data_seg);
  755. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  756. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  757. sizeof(struct mlx5_wqe_raddr_seg)) /
  758. sizeof(struct mlx5_wqe_data_seg);
  759. props->max_send_sge = max_sq_sg;
  760. props->max_recv_sge = max_rq_sg;
  761. props->max_sge_rd = MLX5_MAX_SGE_RD;
  762. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  763. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  764. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  765. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  766. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  767. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  768. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  769. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  770. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  771. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  772. props->max_srq_sge = max_rq_sg - 1;
  773. props->max_fast_reg_page_list_len =
  774. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  775. get_atomic_caps_qp(dev, props);
  776. props->masked_atomic_cap = IB_ATOMIC_NONE;
  777. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  778. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  779. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  780. props->max_mcast_grp;
  781. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  782. props->max_ah = INT_MAX;
  783. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  784. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  785. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  786. if (MLX5_CAP_GEN(mdev, pg))
  787. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  788. props->odp_caps = dev->odp_caps;
  789. #endif
  790. if (MLX5_CAP_GEN(mdev, cd))
  791. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  792. if (!mlx5_core_is_pf(mdev))
  793. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  794. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  795. IB_LINK_LAYER_ETHERNET && raw_support) {
  796. props->rss_caps.max_rwq_indirection_tables =
  797. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  798. props->rss_caps.max_rwq_indirection_table_size =
  799. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  800. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  801. props->max_wq_type_rq =
  802. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  803. }
  804. if (MLX5_CAP_GEN(mdev, tag_matching)) {
  805. props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
  806. props->tm_caps.max_num_tags =
  807. (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
  808. props->tm_caps.flags = IB_TM_CAP_RC;
  809. props->tm_caps.max_ops =
  810. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  811. props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
  812. }
  813. if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
  814. props->cq_caps.max_cq_moderation_count =
  815. MLX5_MAX_CQ_COUNT;
  816. props->cq_caps.max_cq_moderation_period =
  817. MLX5_MAX_CQ_PERIOD;
  818. }
  819. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  820. resp.response_length += sizeof(resp.cqe_comp_caps);
  821. if (MLX5_CAP_GEN(dev->mdev, cqe_compression)) {
  822. resp.cqe_comp_caps.max_num =
  823. MLX5_CAP_GEN(dev->mdev,
  824. cqe_compression_max_num);
  825. resp.cqe_comp_caps.supported_format =
  826. MLX5_IB_CQE_RES_FORMAT_HASH |
  827. MLX5_IB_CQE_RES_FORMAT_CSUM;
  828. if (MLX5_CAP_GEN(dev->mdev, mini_cqe_resp_stride_index))
  829. resp.cqe_comp_caps.supported_format |=
  830. MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX;
  831. }
  832. }
  833. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
  834. raw_support) {
  835. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  836. MLX5_CAP_GEN(mdev, qos)) {
  837. resp.packet_pacing_caps.qp_rate_limit_max =
  838. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  839. resp.packet_pacing_caps.qp_rate_limit_min =
  840. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  841. resp.packet_pacing_caps.supported_qpts |=
  842. 1 << IB_QPT_RAW_PACKET;
  843. if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
  844. MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
  845. resp.packet_pacing_caps.cap_flags |=
  846. MLX5_IB_PP_SUPPORT_BURST;
  847. }
  848. resp.response_length += sizeof(resp.packet_pacing_caps);
  849. }
  850. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  851. uhw->outlen)) {
  852. if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
  853. resp.mlx5_ib_support_multi_pkt_send_wqes =
  854. MLX5_IB_ALLOW_MPW;
  855. if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
  856. resp.mlx5_ib_support_multi_pkt_send_wqes |=
  857. MLX5_IB_SUPPORT_EMPW;
  858. resp.response_length +=
  859. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  860. }
  861. if (field_avail(typeof(resp), flags, uhw->outlen)) {
  862. resp.response_length += sizeof(resp.flags);
  863. if (MLX5_CAP_GEN(mdev, cqe_compression_128))
  864. resp.flags |=
  865. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
  866. if (MLX5_CAP_GEN(mdev, cqe_128_always))
  867. resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
  868. }
  869. if (field_avail(typeof(resp), sw_parsing_caps,
  870. uhw->outlen)) {
  871. resp.response_length += sizeof(resp.sw_parsing_caps);
  872. if (MLX5_CAP_ETH(mdev, swp)) {
  873. resp.sw_parsing_caps.sw_parsing_offloads |=
  874. MLX5_IB_SW_PARSING;
  875. if (MLX5_CAP_ETH(mdev, swp_csum))
  876. resp.sw_parsing_caps.sw_parsing_offloads |=
  877. MLX5_IB_SW_PARSING_CSUM;
  878. if (MLX5_CAP_ETH(mdev, swp_lso))
  879. resp.sw_parsing_caps.sw_parsing_offloads |=
  880. MLX5_IB_SW_PARSING_LSO;
  881. if (resp.sw_parsing_caps.sw_parsing_offloads)
  882. resp.sw_parsing_caps.supported_qpts =
  883. BIT(IB_QPT_RAW_PACKET);
  884. }
  885. }
  886. if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
  887. raw_support) {
  888. resp.response_length += sizeof(resp.striding_rq_caps);
  889. if (MLX5_CAP_GEN(mdev, striding_rq)) {
  890. resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
  891. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
  892. resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
  893. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
  894. resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
  895. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
  896. resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
  897. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
  898. resp.striding_rq_caps.supported_qpts =
  899. BIT(IB_QPT_RAW_PACKET);
  900. }
  901. }
  902. if (field_avail(typeof(resp), tunnel_offloads_caps,
  903. uhw->outlen)) {
  904. resp.response_length += sizeof(resp.tunnel_offloads_caps);
  905. if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
  906. resp.tunnel_offloads_caps |=
  907. MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
  908. if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
  909. resp.tunnel_offloads_caps |=
  910. MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
  911. if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
  912. resp.tunnel_offloads_caps |=
  913. MLX5_IB_TUNNELED_OFFLOADS_GRE;
  914. if (MLX5_CAP_GEN(mdev, flex_parser_protocols) &
  915. MLX5_FLEX_PROTO_CW_MPLS_GRE)
  916. resp.tunnel_offloads_caps |=
  917. MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE;
  918. if (MLX5_CAP_GEN(mdev, flex_parser_protocols) &
  919. MLX5_FLEX_PROTO_CW_MPLS_UDP)
  920. resp.tunnel_offloads_caps |=
  921. MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP;
  922. }
  923. if (uhw->outlen) {
  924. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  925. if (err)
  926. return err;
  927. }
  928. return 0;
  929. }
  930. enum mlx5_ib_width {
  931. MLX5_IB_WIDTH_1X = 1 << 0,
  932. MLX5_IB_WIDTH_2X = 1 << 1,
  933. MLX5_IB_WIDTH_4X = 1 << 2,
  934. MLX5_IB_WIDTH_8X = 1 << 3,
  935. MLX5_IB_WIDTH_12X = 1 << 4
  936. };
  937. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  938. u8 *ib_width)
  939. {
  940. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  941. int err = 0;
  942. if (active_width & MLX5_IB_WIDTH_1X) {
  943. *ib_width = IB_WIDTH_1X;
  944. } else if (active_width & MLX5_IB_WIDTH_2X) {
  945. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  946. (int)active_width);
  947. err = -EINVAL;
  948. } else if (active_width & MLX5_IB_WIDTH_4X) {
  949. *ib_width = IB_WIDTH_4X;
  950. } else if (active_width & MLX5_IB_WIDTH_8X) {
  951. *ib_width = IB_WIDTH_8X;
  952. } else if (active_width & MLX5_IB_WIDTH_12X) {
  953. *ib_width = IB_WIDTH_12X;
  954. } else {
  955. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  956. (int)active_width);
  957. err = -EINVAL;
  958. }
  959. return err;
  960. }
  961. static int mlx5_mtu_to_ib_mtu(int mtu)
  962. {
  963. switch (mtu) {
  964. case 256: return 1;
  965. case 512: return 2;
  966. case 1024: return 3;
  967. case 2048: return 4;
  968. case 4096: return 5;
  969. default:
  970. pr_warn("invalid mtu\n");
  971. return -1;
  972. }
  973. }
  974. enum ib_max_vl_num {
  975. __IB_MAX_VL_0 = 1,
  976. __IB_MAX_VL_0_1 = 2,
  977. __IB_MAX_VL_0_3 = 3,
  978. __IB_MAX_VL_0_7 = 4,
  979. __IB_MAX_VL_0_14 = 5,
  980. };
  981. enum mlx5_vl_hw_cap {
  982. MLX5_VL_HW_0 = 1,
  983. MLX5_VL_HW_0_1 = 2,
  984. MLX5_VL_HW_0_2 = 3,
  985. MLX5_VL_HW_0_3 = 4,
  986. MLX5_VL_HW_0_4 = 5,
  987. MLX5_VL_HW_0_5 = 6,
  988. MLX5_VL_HW_0_6 = 7,
  989. MLX5_VL_HW_0_7 = 8,
  990. MLX5_VL_HW_0_14 = 15
  991. };
  992. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  993. u8 *max_vl_num)
  994. {
  995. switch (vl_hw_cap) {
  996. case MLX5_VL_HW_0:
  997. *max_vl_num = __IB_MAX_VL_0;
  998. break;
  999. case MLX5_VL_HW_0_1:
  1000. *max_vl_num = __IB_MAX_VL_0_1;
  1001. break;
  1002. case MLX5_VL_HW_0_3:
  1003. *max_vl_num = __IB_MAX_VL_0_3;
  1004. break;
  1005. case MLX5_VL_HW_0_7:
  1006. *max_vl_num = __IB_MAX_VL_0_7;
  1007. break;
  1008. case MLX5_VL_HW_0_14:
  1009. *max_vl_num = __IB_MAX_VL_0_14;
  1010. break;
  1011. default:
  1012. return -EINVAL;
  1013. }
  1014. return 0;
  1015. }
  1016. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  1017. struct ib_port_attr *props)
  1018. {
  1019. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1020. struct mlx5_core_dev *mdev = dev->mdev;
  1021. struct mlx5_hca_vport_context *rep;
  1022. u16 max_mtu;
  1023. u16 oper_mtu;
  1024. int err;
  1025. u8 ib_link_width_oper;
  1026. u8 vl_hw_cap;
  1027. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  1028. if (!rep) {
  1029. err = -ENOMEM;
  1030. goto out;
  1031. }
  1032. /* props being zeroed by the caller, avoid zeroing it here */
  1033. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  1034. if (err)
  1035. goto out;
  1036. props->lid = rep->lid;
  1037. props->lmc = rep->lmc;
  1038. props->sm_lid = rep->sm_lid;
  1039. props->sm_sl = rep->sm_sl;
  1040. props->state = rep->vport_state;
  1041. props->phys_state = rep->port_physical_state;
  1042. props->port_cap_flags = rep->cap_mask1;
  1043. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  1044. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  1045. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  1046. props->bad_pkey_cntr = rep->pkey_violation_counter;
  1047. props->qkey_viol_cntr = rep->qkey_violation_counter;
  1048. props->subnet_timeout = rep->subnet_timeout;
  1049. props->init_type_reply = rep->init_type_reply;
  1050. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  1051. if (err)
  1052. goto out;
  1053. err = translate_active_width(ibdev, ib_link_width_oper,
  1054. &props->active_width);
  1055. if (err)
  1056. goto out;
  1057. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  1058. if (err)
  1059. goto out;
  1060. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  1061. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  1062. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  1063. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  1064. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  1065. if (err)
  1066. goto out;
  1067. err = translate_max_vl_num(ibdev, vl_hw_cap,
  1068. &props->max_vl_num);
  1069. out:
  1070. kfree(rep);
  1071. return err;
  1072. }
  1073. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  1074. struct ib_port_attr *props)
  1075. {
  1076. unsigned int count;
  1077. int ret;
  1078. switch (mlx5_get_vport_access_method(ibdev)) {
  1079. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1080. ret = mlx5_query_mad_ifc_port(ibdev, port, props);
  1081. break;
  1082. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1083. ret = mlx5_query_hca_port(ibdev, port, props);
  1084. break;
  1085. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1086. ret = mlx5_query_port_roce(ibdev, port, props);
  1087. break;
  1088. default:
  1089. ret = -EINVAL;
  1090. }
  1091. if (!ret && props) {
  1092. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1093. struct mlx5_core_dev *mdev;
  1094. bool put_mdev = true;
  1095. mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
  1096. if (!mdev) {
  1097. /* If the port isn't affiliated yet query the master.
  1098. * The master and slave will have the same values.
  1099. */
  1100. mdev = dev->mdev;
  1101. port = 1;
  1102. put_mdev = false;
  1103. }
  1104. count = mlx5_core_reserved_gids_count(mdev);
  1105. if (put_mdev)
  1106. mlx5_ib_put_native_port_mdev(dev, port);
  1107. props->gid_tbl_len -= count;
  1108. }
  1109. return ret;
  1110. }
  1111. static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
  1112. struct ib_port_attr *props)
  1113. {
  1114. int ret;
  1115. /* Only link layer == ethernet is valid for representors */
  1116. ret = mlx5_query_port_roce(ibdev, port, props);
  1117. if (ret || !props)
  1118. return ret;
  1119. /* We don't support GIDS */
  1120. props->gid_tbl_len = 0;
  1121. return ret;
  1122. }
  1123. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  1124. union ib_gid *gid)
  1125. {
  1126. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1127. struct mlx5_core_dev *mdev = dev->mdev;
  1128. switch (mlx5_get_vport_access_method(ibdev)) {
  1129. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1130. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  1131. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1132. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  1133. default:
  1134. return -EINVAL;
  1135. }
  1136. }
  1137. static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
  1138. u16 index, u16 *pkey)
  1139. {
  1140. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1141. struct mlx5_core_dev *mdev;
  1142. bool put_mdev = true;
  1143. u8 mdev_port_num;
  1144. int err;
  1145. mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
  1146. if (!mdev) {
  1147. /* The port isn't affiliated yet, get the PKey from the master
  1148. * port. For RoCE the PKey tables will be the same.
  1149. */
  1150. put_mdev = false;
  1151. mdev = dev->mdev;
  1152. mdev_port_num = 1;
  1153. }
  1154. err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
  1155. index, pkey);
  1156. if (put_mdev)
  1157. mlx5_ib_put_native_port_mdev(dev, port);
  1158. return err;
  1159. }
  1160. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1161. u16 *pkey)
  1162. {
  1163. switch (mlx5_get_vport_access_method(ibdev)) {
  1164. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1165. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  1166. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1167. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1168. return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
  1169. default:
  1170. return -EINVAL;
  1171. }
  1172. }
  1173. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  1174. struct ib_device_modify *props)
  1175. {
  1176. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1177. struct mlx5_reg_node_desc in;
  1178. struct mlx5_reg_node_desc out;
  1179. int err;
  1180. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  1181. return -EOPNOTSUPP;
  1182. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  1183. return 0;
  1184. /*
  1185. * If possible, pass node desc to FW, so it can generate
  1186. * a 144 trap. If cmd fails, just ignore.
  1187. */
  1188. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1189. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  1190. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  1191. if (err)
  1192. return err;
  1193. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1194. return err;
  1195. }
  1196. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  1197. u32 value)
  1198. {
  1199. struct mlx5_hca_vport_context ctx = {};
  1200. struct mlx5_core_dev *mdev;
  1201. u8 mdev_port_num;
  1202. int err;
  1203. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  1204. if (!mdev)
  1205. return -ENODEV;
  1206. err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
  1207. if (err)
  1208. goto out;
  1209. if (~ctx.cap_mask1_perm & mask) {
  1210. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  1211. mask, ctx.cap_mask1_perm);
  1212. err = -EINVAL;
  1213. goto out;
  1214. }
  1215. ctx.cap_mask1 = value;
  1216. ctx.cap_mask1_perm = mask;
  1217. err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
  1218. 0, &ctx);
  1219. out:
  1220. mlx5_ib_put_native_port_mdev(dev, port_num);
  1221. return err;
  1222. }
  1223. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  1224. struct ib_port_modify *props)
  1225. {
  1226. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1227. struct ib_port_attr attr;
  1228. u32 tmp;
  1229. int err;
  1230. u32 change_mask;
  1231. u32 value;
  1232. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  1233. IB_LINK_LAYER_INFINIBAND);
  1234. /* CM layer calls ib_modify_port() regardless of the link layer. For
  1235. * Ethernet ports, qkey violation and Port capabilities are meaningless.
  1236. */
  1237. if (!is_ib)
  1238. return 0;
  1239. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  1240. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  1241. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  1242. return set_port_caps_atomic(dev, port, change_mask, value);
  1243. }
  1244. mutex_lock(&dev->cap_mask_mutex);
  1245. err = ib_query_port(ibdev, port, &attr);
  1246. if (err)
  1247. goto out;
  1248. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  1249. ~props->clr_port_cap_mask;
  1250. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  1251. out:
  1252. mutex_unlock(&dev->cap_mask_mutex);
  1253. return err;
  1254. }
  1255. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  1256. {
  1257. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  1258. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  1259. }
  1260. static u16 calc_dynamic_bfregs(int uars_per_sys_page)
  1261. {
  1262. /* Large page with non 4k uar support might limit the dynamic size */
  1263. if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
  1264. return MLX5_MIN_DYN_BFREGS;
  1265. return MLX5_MAX_DYN_BFREGS;
  1266. }
  1267. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  1268. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  1269. struct mlx5_bfreg_info *bfregi)
  1270. {
  1271. int uars_per_sys_page;
  1272. int bfregs_per_sys_page;
  1273. int ref_bfregs = req->total_num_bfregs;
  1274. if (req->total_num_bfregs == 0)
  1275. return -EINVAL;
  1276. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  1277. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  1278. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  1279. return -ENOMEM;
  1280. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  1281. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  1282. /* This holds the required static allocation asked by the user */
  1283. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  1284. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  1285. return -EINVAL;
  1286. bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  1287. bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
  1288. bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
  1289. bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
  1290. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
  1291. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  1292. lib_uar_4k ? "yes" : "no", ref_bfregs,
  1293. req->total_num_bfregs, bfregi->total_num_bfregs,
  1294. bfregi->num_sys_pages);
  1295. return 0;
  1296. }
  1297. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1298. {
  1299. struct mlx5_bfreg_info *bfregi;
  1300. int err;
  1301. int i;
  1302. bfregi = &context->bfregi;
  1303. for (i = 0; i < bfregi->num_static_sys_pages; i++) {
  1304. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  1305. if (err)
  1306. goto error;
  1307. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  1308. }
  1309. for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
  1310. bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
  1311. return 0;
  1312. error:
  1313. for (--i; i >= 0; i--)
  1314. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  1315. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  1316. return err;
  1317. }
  1318. static void deallocate_uars(struct mlx5_ib_dev *dev,
  1319. struct mlx5_ib_ucontext *context)
  1320. {
  1321. struct mlx5_bfreg_info *bfregi;
  1322. int i;
  1323. bfregi = &context->bfregi;
  1324. for (i = 0; i < bfregi->num_sys_pages; i++)
  1325. if (i < bfregi->num_static_sys_pages ||
  1326. bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX)
  1327. mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  1328. }
  1329. static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
  1330. {
  1331. int err;
  1332. if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1333. return 0;
  1334. err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
  1335. if (err)
  1336. return err;
  1337. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1338. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1339. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1340. return err;
  1341. mutex_lock(&dev->lb_mutex);
  1342. dev->user_td++;
  1343. if (dev->user_td == 2)
  1344. err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
  1345. mutex_unlock(&dev->lb_mutex);
  1346. return err;
  1347. }
  1348. static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
  1349. {
  1350. if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1351. return;
  1352. mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
  1353. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1354. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1355. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1356. return;
  1357. mutex_lock(&dev->lb_mutex);
  1358. dev->user_td--;
  1359. if (dev->user_td < 2)
  1360. mlx5_nic_vport_update_local_lb(dev->mdev, false);
  1361. mutex_unlock(&dev->lb_mutex);
  1362. }
  1363. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  1364. struct ib_udata *udata)
  1365. {
  1366. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1367. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  1368. struct mlx5_ib_alloc_ucontext_resp resp = {};
  1369. struct mlx5_core_dev *mdev = dev->mdev;
  1370. struct mlx5_ib_ucontext *context;
  1371. struct mlx5_bfreg_info *bfregi;
  1372. int ver;
  1373. int err;
  1374. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  1375. max_cqe_version);
  1376. u32 dump_fill_mkey;
  1377. bool lib_uar_4k;
  1378. if (!dev->ib_active)
  1379. return ERR_PTR(-EAGAIN);
  1380. if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  1381. ver = 0;
  1382. else if (udata->inlen >= min_req_v2)
  1383. ver = 2;
  1384. else
  1385. return ERR_PTR(-EINVAL);
  1386. err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
  1387. if (err)
  1388. return ERR_PTR(err);
  1389. if (req.flags & ~MLX5_IB_ALLOC_UCTX_DEVX)
  1390. return ERR_PTR(-EOPNOTSUPP);
  1391. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  1392. return ERR_PTR(-EOPNOTSUPP);
  1393. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  1394. MLX5_NON_FP_BFREGS_PER_UAR);
  1395. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  1396. return ERR_PTR(-EINVAL);
  1397. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  1398. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  1399. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  1400. resp.cache_line_size = cache_line_size();
  1401. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  1402. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  1403. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1404. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1405. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  1406. resp.cqe_version = min_t(__u8,
  1407. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  1408. req.max_cqe_version);
  1409. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1410. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  1411. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1412. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1413. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1414. sizeof(resp.response_length), udata->outlen);
  1415. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE) {
  1416. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_EGRESS))
  1417. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM;
  1418. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_REQUIRED_METADATA)
  1419. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA;
  1420. if (MLX5_CAP_FLOWTABLE(dev->mdev, flow_table_properties_nic_receive.ft_field_support.outer_esp_spi))
  1421. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING;
  1422. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_TX_IV_IS_ESN)
  1423. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN;
  1424. /* MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD is currently always 0 */
  1425. }
  1426. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1427. if (!context)
  1428. return ERR_PTR(-ENOMEM);
  1429. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1430. bfregi = &context->bfregi;
  1431. /* updates req->total_num_bfregs */
  1432. err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
  1433. if (err)
  1434. goto out_ctx;
  1435. mutex_init(&bfregi->lock);
  1436. bfregi->lib_uar_4k = lib_uar_4k;
  1437. bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
  1438. GFP_KERNEL);
  1439. if (!bfregi->count) {
  1440. err = -ENOMEM;
  1441. goto out_ctx;
  1442. }
  1443. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1444. sizeof(*bfregi->sys_pages),
  1445. GFP_KERNEL);
  1446. if (!bfregi->sys_pages) {
  1447. err = -ENOMEM;
  1448. goto out_count;
  1449. }
  1450. err = allocate_uars(dev, context);
  1451. if (err)
  1452. goto out_sys_pages;
  1453. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1454. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1455. #endif
  1456. err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
  1457. if (err)
  1458. goto out_uars;
  1459. if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX) {
  1460. /* Block DEVX on Infiniband as of SELinux */
  1461. if (mlx5_ib_port_link_layer(ibdev, 1) != IB_LINK_LAYER_ETHERNET) {
  1462. err = -EPERM;
  1463. goto out_td;
  1464. }
  1465. err = mlx5_ib_devx_create(dev, context);
  1466. if (err)
  1467. goto out_td;
  1468. }
  1469. if (MLX5_CAP_GEN(dev->mdev, dump_fill_mkey)) {
  1470. err = mlx5_cmd_dump_fill_mkey(dev->mdev, &dump_fill_mkey);
  1471. if (err)
  1472. goto out_mdev;
  1473. }
  1474. INIT_LIST_HEAD(&context->vma_private_list);
  1475. mutex_init(&context->vma_private_list_mutex);
  1476. INIT_LIST_HEAD(&context->db_page_list);
  1477. mutex_init(&context->db_page_mutex);
  1478. resp.tot_bfregs = req.total_num_bfregs;
  1479. resp.num_ports = dev->num_ports;
  1480. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1481. resp.response_length += sizeof(resp.cqe_version);
  1482. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1483. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1484. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1485. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1486. }
  1487. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1488. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1489. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1490. resp.eth_min_inline++;
  1491. }
  1492. resp.response_length += sizeof(resp.eth_min_inline);
  1493. }
  1494. if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
  1495. if (mdev->clock_info)
  1496. resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
  1497. resp.response_length += sizeof(resp.clock_info_versions);
  1498. }
  1499. /*
  1500. * We don't want to expose information from the PCI bar that is located
  1501. * after 4096 bytes, so if the arch only supports larger pages, let's
  1502. * pretend we don't support reading the HCA's core clock. This is also
  1503. * forced by mmap function.
  1504. */
  1505. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1506. if (PAGE_SIZE <= 4096) {
  1507. resp.comp_mask |=
  1508. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1509. resp.hca_core_clock_offset =
  1510. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1511. }
  1512. resp.response_length += sizeof(resp.hca_core_clock_offset);
  1513. }
  1514. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1515. resp.response_length += sizeof(resp.log_uar_size);
  1516. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1517. resp.response_length += sizeof(resp.num_uars_per_page);
  1518. if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
  1519. resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
  1520. resp.response_length += sizeof(resp.num_dyn_bfregs);
  1521. }
  1522. if (field_avail(typeof(resp), dump_fill_mkey, udata->outlen)) {
  1523. if (MLX5_CAP_GEN(dev->mdev, dump_fill_mkey)) {
  1524. resp.dump_fill_mkey = dump_fill_mkey;
  1525. resp.comp_mask |=
  1526. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY;
  1527. }
  1528. resp.response_length += sizeof(resp.dump_fill_mkey);
  1529. }
  1530. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1531. if (err)
  1532. goto out_mdev;
  1533. bfregi->ver = ver;
  1534. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1535. context->cqe_version = resp.cqe_version;
  1536. context->lib_caps = req.lib_caps;
  1537. print_lib_caps(dev, context->lib_caps);
  1538. return &context->ibucontext;
  1539. out_mdev:
  1540. if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX)
  1541. mlx5_ib_devx_destroy(dev, context);
  1542. out_td:
  1543. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1544. out_uars:
  1545. deallocate_uars(dev, context);
  1546. out_sys_pages:
  1547. kfree(bfregi->sys_pages);
  1548. out_count:
  1549. kfree(bfregi->count);
  1550. out_ctx:
  1551. kfree(context);
  1552. return ERR_PTR(err);
  1553. }
  1554. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1555. {
  1556. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1557. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1558. struct mlx5_bfreg_info *bfregi;
  1559. if (context->devx_uid)
  1560. mlx5_ib_devx_destroy(dev, context);
  1561. bfregi = &context->bfregi;
  1562. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1563. deallocate_uars(dev, context);
  1564. kfree(bfregi->sys_pages);
  1565. kfree(bfregi->count);
  1566. kfree(context);
  1567. return 0;
  1568. }
  1569. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1570. int uar_idx)
  1571. {
  1572. int fw_uars_per_page;
  1573. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1574. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
  1575. }
  1576. static int get_command(unsigned long offset)
  1577. {
  1578. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1579. }
  1580. static int get_arg(unsigned long offset)
  1581. {
  1582. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1583. }
  1584. static int get_index(unsigned long offset)
  1585. {
  1586. return get_arg(offset);
  1587. }
  1588. /* Index resides in an extra byte to enable larger values than 255 */
  1589. static int get_extended_index(unsigned long offset)
  1590. {
  1591. return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
  1592. }
  1593. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1594. {
  1595. /* vma_open is called when a new VMA is created on top of our VMA. This
  1596. * is done through either mremap flow or split_vma (usually due to
  1597. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1598. * as this VMA is strongly hardware related. Therefore we set the
  1599. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1600. * calling us again and trying to do incorrect actions. We assume that
  1601. * the original VMA size is exactly a single page, and therefore all
  1602. * "splitting" operation will not happen to it.
  1603. */
  1604. area->vm_ops = NULL;
  1605. }
  1606. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1607. {
  1608. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1609. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1610. * file itself is closed, therefore no sync is needed with the regular
  1611. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1612. * However need a sync with accessing the vma as part of
  1613. * mlx5_ib_disassociate_ucontext.
  1614. * The close operation is usually called under mm->mmap_sem except when
  1615. * process is exiting.
  1616. * The exiting case is handled explicitly as part of
  1617. * mlx5_ib_disassociate_ucontext.
  1618. */
  1619. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1620. /* setting the vma context pointer to null in the mlx5_ib driver's
  1621. * private data, to protect a race condition in
  1622. * mlx5_ib_disassociate_ucontext().
  1623. */
  1624. mlx5_ib_vma_priv_data->vma = NULL;
  1625. mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1626. list_del(&mlx5_ib_vma_priv_data->list);
  1627. mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1628. kfree(mlx5_ib_vma_priv_data);
  1629. }
  1630. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1631. .open = mlx5_ib_vma_open,
  1632. .close = mlx5_ib_vma_close
  1633. };
  1634. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1635. struct mlx5_ib_ucontext *ctx)
  1636. {
  1637. struct mlx5_ib_vma_private_data *vma_prv;
  1638. struct list_head *vma_head = &ctx->vma_private_list;
  1639. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1640. if (!vma_prv)
  1641. return -ENOMEM;
  1642. vma_prv->vma = vma;
  1643. vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
  1644. vma->vm_private_data = vma_prv;
  1645. vma->vm_ops = &mlx5_ib_vm_ops;
  1646. mutex_lock(&ctx->vma_private_list_mutex);
  1647. list_add(&vma_prv->list, vma_head);
  1648. mutex_unlock(&ctx->vma_private_list_mutex);
  1649. return 0;
  1650. }
  1651. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1652. {
  1653. struct vm_area_struct *vma;
  1654. struct mlx5_ib_vma_private_data *vma_private, *n;
  1655. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1656. mutex_lock(&context->vma_private_list_mutex);
  1657. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1658. list) {
  1659. vma = vma_private->vma;
  1660. zap_vma_ptes(vma, vma->vm_start, PAGE_SIZE);
  1661. /* context going to be destroyed, should
  1662. * not access ops any more.
  1663. */
  1664. vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
  1665. vma->vm_ops = NULL;
  1666. list_del(&vma_private->list);
  1667. kfree(vma_private);
  1668. }
  1669. mutex_unlock(&context->vma_private_list_mutex);
  1670. }
  1671. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1672. {
  1673. switch (cmd) {
  1674. case MLX5_IB_MMAP_WC_PAGE:
  1675. return "WC";
  1676. case MLX5_IB_MMAP_REGULAR_PAGE:
  1677. return "best effort WC";
  1678. case MLX5_IB_MMAP_NC_PAGE:
  1679. return "NC";
  1680. case MLX5_IB_MMAP_DEVICE_MEM:
  1681. return "Device Memory";
  1682. default:
  1683. return NULL;
  1684. }
  1685. }
  1686. static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
  1687. struct vm_area_struct *vma,
  1688. struct mlx5_ib_ucontext *context)
  1689. {
  1690. phys_addr_t pfn;
  1691. int err;
  1692. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1693. return -EINVAL;
  1694. if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
  1695. return -EOPNOTSUPP;
  1696. if (vma->vm_flags & VM_WRITE)
  1697. return -EPERM;
  1698. if (!dev->mdev->clock_info_page)
  1699. return -EOPNOTSUPP;
  1700. pfn = page_to_pfn(dev->mdev->clock_info_page);
  1701. err = remap_pfn_range(vma, vma->vm_start, pfn, PAGE_SIZE,
  1702. vma->vm_page_prot);
  1703. if (err)
  1704. return err;
  1705. return mlx5_ib_set_vma_data(vma, context);
  1706. }
  1707. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1708. struct vm_area_struct *vma,
  1709. struct mlx5_ib_ucontext *context)
  1710. {
  1711. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1712. int err;
  1713. unsigned long idx;
  1714. phys_addr_t pfn;
  1715. pgprot_t prot;
  1716. u32 bfreg_dyn_idx = 0;
  1717. u32 uar_index;
  1718. int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
  1719. int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
  1720. bfregi->num_static_sys_pages;
  1721. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1722. return -EINVAL;
  1723. if (dyn_uar)
  1724. idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
  1725. else
  1726. idx = get_index(vma->vm_pgoff);
  1727. if (idx >= max_valid_idx) {
  1728. mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
  1729. idx, max_valid_idx);
  1730. return -EINVAL;
  1731. }
  1732. switch (cmd) {
  1733. case MLX5_IB_MMAP_WC_PAGE:
  1734. case MLX5_IB_MMAP_ALLOC_WC:
  1735. /* Some architectures don't support WC memory */
  1736. #if defined(CONFIG_X86)
  1737. if (!pat_enabled())
  1738. return -EPERM;
  1739. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1740. return -EPERM;
  1741. #endif
  1742. /* fall through */
  1743. case MLX5_IB_MMAP_REGULAR_PAGE:
  1744. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1745. prot = pgprot_writecombine(vma->vm_page_prot);
  1746. break;
  1747. case MLX5_IB_MMAP_NC_PAGE:
  1748. prot = pgprot_noncached(vma->vm_page_prot);
  1749. break;
  1750. default:
  1751. return -EINVAL;
  1752. }
  1753. if (dyn_uar) {
  1754. int uars_per_page;
  1755. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1756. bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
  1757. if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
  1758. mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
  1759. bfreg_dyn_idx, bfregi->total_num_bfregs);
  1760. return -EINVAL;
  1761. }
  1762. mutex_lock(&bfregi->lock);
  1763. /* Fail if uar already allocated, first bfreg index of each
  1764. * page holds its count.
  1765. */
  1766. if (bfregi->count[bfreg_dyn_idx]) {
  1767. mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
  1768. mutex_unlock(&bfregi->lock);
  1769. return -EINVAL;
  1770. }
  1771. bfregi->count[bfreg_dyn_idx]++;
  1772. mutex_unlock(&bfregi->lock);
  1773. err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
  1774. if (err) {
  1775. mlx5_ib_warn(dev, "UAR alloc failed\n");
  1776. goto free_bfreg;
  1777. }
  1778. } else {
  1779. uar_index = bfregi->sys_pages[idx];
  1780. }
  1781. pfn = uar_index2pfn(dev, uar_index);
  1782. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1783. vma->vm_page_prot = prot;
  1784. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1785. PAGE_SIZE, vma->vm_page_prot);
  1786. if (err) {
  1787. mlx5_ib_err(dev,
  1788. "io_remap_pfn_range failed with error=%d, mmap_cmd=%s\n",
  1789. err, mmap_cmd2str(cmd));
  1790. err = -EAGAIN;
  1791. goto err;
  1792. }
  1793. err = mlx5_ib_set_vma_data(vma, context);
  1794. if (err)
  1795. goto err;
  1796. if (dyn_uar)
  1797. bfregi->sys_pages[idx] = uar_index;
  1798. return 0;
  1799. err:
  1800. if (!dyn_uar)
  1801. return err;
  1802. mlx5_cmd_free_uar(dev->mdev, idx);
  1803. free_bfreg:
  1804. mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
  1805. return err;
  1806. }
  1807. static int dm_mmap(struct ib_ucontext *context, struct vm_area_struct *vma)
  1808. {
  1809. struct mlx5_ib_ucontext *mctx = to_mucontext(context);
  1810. struct mlx5_ib_dev *dev = to_mdev(context->device);
  1811. u16 page_idx = get_extended_index(vma->vm_pgoff);
  1812. size_t map_size = vma->vm_end - vma->vm_start;
  1813. u32 npages = map_size >> PAGE_SHIFT;
  1814. phys_addr_t pfn;
  1815. pgprot_t prot;
  1816. if (find_next_zero_bit(mctx->dm_pages, page_idx + npages, page_idx) !=
  1817. page_idx + npages)
  1818. return -EINVAL;
  1819. pfn = ((pci_resource_start(dev->mdev->pdev, 0) +
  1820. MLX5_CAP64_DEV_MEM(dev->mdev, memic_bar_start_addr)) >>
  1821. PAGE_SHIFT) +
  1822. page_idx;
  1823. prot = pgprot_writecombine(vma->vm_page_prot);
  1824. vma->vm_page_prot = prot;
  1825. if (io_remap_pfn_range(vma, vma->vm_start, pfn, map_size,
  1826. vma->vm_page_prot))
  1827. return -EAGAIN;
  1828. return mlx5_ib_set_vma_data(vma, mctx);
  1829. }
  1830. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1831. {
  1832. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1833. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1834. unsigned long command;
  1835. phys_addr_t pfn;
  1836. command = get_command(vma->vm_pgoff);
  1837. switch (command) {
  1838. case MLX5_IB_MMAP_WC_PAGE:
  1839. case MLX5_IB_MMAP_NC_PAGE:
  1840. case MLX5_IB_MMAP_REGULAR_PAGE:
  1841. case MLX5_IB_MMAP_ALLOC_WC:
  1842. return uar_mmap(dev, command, vma, context);
  1843. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1844. return -ENOSYS;
  1845. case MLX5_IB_MMAP_CORE_CLOCK:
  1846. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1847. return -EINVAL;
  1848. if (vma->vm_flags & VM_WRITE)
  1849. return -EPERM;
  1850. /* Don't expose to user-space information it shouldn't have */
  1851. if (PAGE_SIZE > 4096)
  1852. return -EOPNOTSUPP;
  1853. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1854. pfn = (dev->mdev->iseg_base +
  1855. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1856. PAGE_SHIFT;
  1857. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1858. PAGE_SIZE, vma->vm_page_prot))
  1859. return -EAGAIN;
  1860. break;
  1861. case MLX5_IB_MMAP_CLOCK_INFO:
  1862. return mlx5_ib_mmap_clock_info_page(dev, vma, context);
  1863. case MLX5_IB_MMAP_DEVICE_MEM:
  1864. return dm_mmap(ibcontext, vma);
  1865. default:
  1866. return -EINVAL;
  1867. }
  1868. return 0;
  1869. }
  1870. struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
  1871. struct ib_ucontext *context,
  1872. struct ib_dm_alloc_attr *attr,
  1873. struct uverbs_attr_bundle *attrs)
  1874. {
  1875. u64 act_size = roundup(attr->length, MLX5_MEMIC_BASE_SIZE);
  1876. struct mlx5_memic *memic = &to_mdev(ibdev)->memic;
  1877. phys_addr_t memic_addr;
  1878. struct mlx5_ib_dm *dm;
  1879. u64 start_offset;
  1880. u32 page_idx;
  1881. int err;
  1882. dm = kzalloc(sizeof(*dm), GFP_KERNEL);
  1883. if (!dm)
  1884. return ERR_PTR(-ENOMEM);
  1885. mlx5_ib_dbg(to_mdev(ibdev), "alloc_memic req: user_length=0x%llx act_length=0x%llx log_alignment=%d\n",
  1886. attr->length, act_size, attr->alignment);
  1887. err = mlx5_cmd_alloc_memic(memic, &memic_addr,
  1888. act_size, attr->alignment);
  1889. if (err)
  1890. goto err_free;
  1891. start_offset = memic_addr & ~PAGE_MASK;
  1892. page_idx = (memic_addr - pci_resource_start(memic->dev->pdev, 0) -
  1893. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1894. PAGE_SHIFT;
  1895. err = uverbs_copy_to(attrs,
  1896. MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  1897. &start_offset, sizeof(start_offset));
  1898. if (err)
  1899. goto err_dealloc;
  1900. err = uverbs_copy_to(attrs,
  1901. MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  1902. &page_idx, sizeof(page_idx));
  1903. if (err)
  1904. goto err_dealloc;
  1905. bitmap_set(to_mucontext(context)->dm_pages, page_idx,
  1906. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1907. dm->dev_addr = memic_addr;
  1908. return &dm->ibdm;
  1909. err_dealloc:
  1910. mlx5_cmd_dealloc_memic(memic, memic_addr,
  1911. act_size);
  1912. err_free:
  1913. kfree(dm);
  1914. return ERR_PTR(err);
  1915. }
  1916. int mlx5_ib_dealloc_dm(struct ib_dm *ibdm)
  1917. {
  1918. struct mlx5_memic *memic = &to_mdev(ibdm->device)->memic;
  1919. struct mlx5_ib_dm *dm = to_mdm(ibdm);
  1920. u64 act_size = roundup(dm->ibdm.length, MLX5_MEMIC_BASE_SIZE);
  1921. u32 page_idx;
  1922. int ret;
  1923. ret = mlx5_cmd_dealloc_memic(memic, dm->dev_addr, act_size);
  1924. if (ret)
  1925. return ret;
  1926. page_idx = (dm->dev_addr - pci_resource_start(memic->dev->pdev, 0) -
  1927. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1928. PAGE_SHIFT;
  1929. bitmap_clear(to_mucontext(ibdm->uobject->context)->dm_pages,
  1930. page_idx,
  1931. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1932. kfree(dm);
  1933. return 0;
  1934. }
  1935. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1936. struct ib_ucontext *context,
  1937. struct ib_udata *udata)
  1938. {
  1939. struct mlx5_ib_alloc_pd_resp resp;
  1940. struct mlx5_ib_pd *pd;
  1941. int err;
  1942. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1943. if (!pd)
  1944. return ERR_PTR(-ENOMEM);
  1945. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1946. if (err) {
  1947. kfree(pd);
  1948. return ERR_PTR(err);
  1949. }
  1950. if (context) {
  1951. resp.pdn = pd->pdn;
  1952. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1953. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1954. kfree(pd);
  1955. return ERR_PTR(-EFAULT);
  1956. }
  1957. }
  1958. return &pd->ibpd;
  1959. }
  1960. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1961. {
  1962. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1963. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1964. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1965. kfree(mpd);
  1966. return 0;
  1967. }
  1968. enum {
  1969. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1970. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1971. MATCH_CRITERIA_ENABLE_INNER_BIT,
  1972. MATCH_CRITERIA_ENABLE_MISC2_BIT
  1973. };
  1974. #define HEADER_IS_ZERO(match_criteria, headers) \
  1975. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1976. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1977. static u8 get_match_criteria_enable(u32 *match_criteria)
  1978. {
  1979. u8 match_criteria_enable;
  1980. match_criteria_enable =
  1981. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1982. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1983. match_criteria_enable |=
  1984. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1985. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1986. match_criteria_enable |=
  1987. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1988. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1989. match_criteria_enable |=
  1990. (!HEADER_IS_ZERO(match_criteria, misc_parameters_2)) <<
  1991. MATCH_CRITERIA_ENABLE_MISC2_BIT;
  1992. return match_criteria_enable;
  1993. }
  1994. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1995. {
  1996. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1997. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1998. }
  1999. static void set_flow_label(void *misc_c, void *misc_v, u32 mask, u32 val,
  2000. bool inner)
  2001. {
  2002. if (inner) {
  2003. MLX5_SET(fte_match_set_misc,
  2004. misc_c, inner_ipv6_flow_label, mask);
  2005. MLX5_SET(fte_match_set_misc,
  2006. misc_v, inner_ipv6_flow_label, val);
  2007. } else {
  2008. MLX5_SET(fte_match_set_misc,
  2009. misc_c, outer_ipv6_flow_label, mask);
  2010. MLX5_SET(fte_match_set_misc,
  2011. misc_v, outer_ipv6_flow_label, val);
  2012. }
  2013. }
  2014. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  2015. {
  2016. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  2017. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  2018. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  2019. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  2020. }
  2021. static int check_mpls_supp_fields(u32 field_support, const __be32 *set_mask)
  2022. {
  2023. if (MLX5_GET(fte_match_mpls, set_mask, mpls_label) &&
  2024. !(field_support & MLX5_FIELD_SUPPORT_MPLS_LABEL))
  2025. return -EOPNOTSUPP;
  2026. if (MLX5_GET(fte_match_mpls, set_mask, mpls_exp) &&
  2027. !(field_support & MLX5_FIELD_SUPPORT_MPLS_EXP))
  2028. return -EOPNOTSUPP;
  2029. if (MLX5_GET(fte_match_mpls, set_mask, mpls_s_bos) &&
  2030. !(field_support & MLX5_FIELD_SUPPORT_MPLS_S_BOS))
  2031. return -EOPNOTSUPP;
  2032. if (MLX5_GET(fte_match_mpls, set_mask, mpls_ttl) &&
  2033. !(field_support & MLX5_FIELD_SUPPORT_MPLS_TTL))
  2034. return -EOPNOTSUPP;
  2035. return 0;
  2036. }
  2037. #define LAST_ETH_FIELD vlan_tag
  2038. #define LAST_IB_FIELD sl
  2039. #define LAST_IPV4_FIELD tos
  2040. #define LAST_IPV6_FIELD traffic_class
  2041. #define LAST_TCP_UDP_FIELD src_port
  2042. #define LAST_TUNNEL_FIELD tunnel_id
  2043. #define LAST_FLOW_TAG_FIELD tag_id
  2044. #define LAST_DROP_FIELD size
  2045. #define LAST_COUNTERS_FIELD counters
  2046. /* Field is the last supported field */
  2047. #define FIELDS_NOT_SUPPORTED(filter, field)\
  2048. memchr_inv((void *)&filter.field +\
  2049. sizeof(filter.field), 0,\
  2050. sizeof(filter) -\
  2051. offsetof(typeof(filter), field) -\
  2052. sizeof(filter.field))
  2053. static int parse_flow_flow_action(const union ib_flow_spec *ib_spec,
  2054. const struct ib_flow_attr *flow_attr,
  2055. struct mlx5_flow_act *action)
  2056. {
  2057. struct mlx5_ib_flow_action *maction = to_mflow_act(ib_spec->action.act);
  2058. switch (maction->ib_action.type) {
  2059. case IB_FLOW_ACTION_ESP:
  2060. /* Currently only AES_GCM keymat is supported by the driver */
  2061. action->esp_id = (uintptr_t)maction->esp_aes_gcm.ctx;
  2062. action->action |= flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS ?
  2063. MLX5_FLOW_CONTEXT_ACTION_ENCRYPT :
  2064. MLX5_FLOW_CONTEXT_ACTION_DECRYPT;
  2065. return 0;
  2066. default:
  2067. return -EOPNOTSUPP;
  2068. }
  2069. }
  2070. static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
  2071. u32 *match_v, const union ib_flow_spec *ib_spec,
  2072. const struct ib_flow_attr *flow_attr,
  2073. struct mlx5_flow_act *action, u32 prev_type)
  2074. {
  2075. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2076. misc_parameters);
  2077. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2078. misc_parameters);
  2079. void *misc_params2_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2080. misc_parameters_2);
  2081. void *misc_params2_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2082. misc_parameters_2);
  2083. void *headers_c;
  2084. void *headers_v;
  2085. int match_ipv;
  2086. int ret;
  2087. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  2088. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2089. inner_headers);
  2090. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2091. inner_headers);
  2092. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2093. ft_field_support.inner_ip_version);
  2094. } else {
  2095. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2096. outer_headers);
  2097. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2098. outer_headers);
  2099. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2100. ft_field_support.outer_ip_version);
  2101. }
  2102. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  2103. case IB_FLOW_SPEC_ETH:
  2104. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  2105. return -EOPNOTSUPP;
  2106. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2107. dmac_47_16),
  2108. ib_spec->eth.mask.dst_mac);
  2109. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2110. dmac_47_16),
  2111. ib_spec->eth.val.dst_mac);
  2112. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2113. smac_47_16),
  2114. ib_spec->eth.mask.src_mac);
  2115. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2116. smac_47_16),
  2117. ib_spec->eth.val.src_mac);
  2118. if (ib_spec->eth.mask.vlan_tag) {
  2119. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2120. cvlan_tag, 1);
  2121. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2122. cvlan_tag, 1);
  2123. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2124. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  2125. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2126. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  2127. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2128. first_cfi,
  2129. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  2130. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2131. first_cfi,
  2132. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  2133. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2134. first_prio,
  2135. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  2136. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2137. first_prio,
  2138. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  2139. }
  2140. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2141. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  2142. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2143. ethertype, ntohs(ib_spec->eth.val.ether_type));
  2144. break;
  2145. case IB_FLOW_SPEC_IPV4:
  2146. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  2147. return -EOPNOTSUPP;
  2148. if (match_ipv) {
  2149. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2150. ip_version, 0xf);
  2151. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2152. ip_version, MLX5_FS_IPV4_VERSION);
  2153. } else {
  2154. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2155. ethertype, 0xffff);
  2156. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2157. ethertype, ETH_P_IP);
  2158. }
  2159. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2160. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2161. &ib_spec->ipv4.mask.src_ip,
  2162. sizeof(ib_spec->ipv4.mask.src_ip));
  2163. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2164. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2165. &ib_spec->ipv4.val.src_ip,
  2166. sizeof(ib_spec->ipv4.val.src_ip));
  2167. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2168. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2169. &ib_spec->ipv4.mask.dst_ip,
  2170. sizeof(ib_spec->ipv4.mask.dst_ip));
  2171. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2172. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2173. &ib_spec->ipv4.val.dst_ip,
  2174. sizeof(ib_spec->ipv4.val.dst_ip));
  2175. set_tos(headers_c, headers_v,
  2176. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  2177. set_proto(headers_c, headers_v,
  2178. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  2179. break;
  2180. case IB_FLOW_SPEC_IPV6:
  2181. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  2182. return -EOPNOTSUPP;
  2183. if (match_ipv) {
  2184. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2185. ip_version, 0xf);
  2186. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2187. ip_version, MLX5_FS_IPV6_VERSION);
  2188. } else {
  2189. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2190. ethertype, 0xffff);
  2191. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2192. ethertype, ETH_P_IPV6);
  2193. }
  2194. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2195. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2196. &ib_spec->ipv6.mask.src_ip,
  2197. sizeof(ib_spec->ipv6.mask.src_ip));
  2198. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2199. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2200. &ib_spec->ipv6.val.src_ip,
  2201. sizeof(ib_spec->ipv6.val.src_ip));
  2202. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2203. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2204. &ib_spec->ipv6.mask.dst_ip,
  2205. sizeof(ib_spec->ipv6.mask.dst_ip));
  2206. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2207. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2208. &ib_spec->ipv6.val.dst_ip,
  2209. sizeof(ib_spec->ipv6.val.dst_ip));
  2210. set_tos(headers_c, headers_v,
  2211. ib_spec->ipv6.mask.traffic_class,
  2212. ib_spec->ipv6.val.traffic_class);
  2213. set_proto(headers_c, headers_v,
  2214. ib_spec->ipv6.mask.next_hdr,
  2215. ib_spec->ipv6.val.next_hdr);
  2216. set_flow_label(misc_params_c, misc_params_v,
  2217. ntohl(ib_spec->ipv6.mask.flow_label),
  2218. ntohl(ib_spec->ipv6.val.flow_label),
  2219. ib_spec->type & IB_FLOW_SPEC_INNER);
  2220. break;
  2221. case IB_FLOW_SPEC_ESP:
  2222. if (ib_spec->esp.mask.seq)
  2223. return -EOPNOTSUPP;
  2224. MLX5_SET(fte_match_set_misc, misc_params_c, outer_esp_spi,
  2225. ntohl(ib_spec->esp.mask.spi));
  2226. MLX5_SET(fte_match_set_misc, misc_params_v, outer_esp_spi,
  2227. ntohl(ib_spec->esp.val.spi));
  2228. break;
  2229. case IB_FLOW_SPEC_TCP:
  2230. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2231. LAST_TCP_UDP_FIELD))
  2232. return -EOPNOTSUPP;
  2233. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2234. 0xff);
  2235. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2236. IPPROTO_TCP);
  2237. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  2238. ntohs(ib_spec->tcp_udp.mask.src_port));
  2239. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  2240. ntohs(ib_spec->tcp_udp.val.src_port));
  2241. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  2242. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2243. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  2244. ntohs(ib_spec->tcp_udp.val.dst_port));
  2245. break;
  2246. case IB_FLOW_SPEC_UDP:
  2247. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2248. LAST_TCP_UDP_FIELD))
  2249. return -EOPNOTSUPP;
  2250. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2251. 0xff);
  2252. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2253. IPPROTO_UDP);
  2254. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  2255. ntohs(ib_spec->tcp_udp.mask.src_port));
  2256. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  2257. ntohs(ib_spec->tcp_udp.val.src_port));
  2258. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  2259. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2260. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  2261. ntohs(ib_spec->tcp_udp.val.dst_port));
  2262. break;
  2263. case IB_FLOW_SPEC_GRE:
  2264. if (ib_spec->gre.mask.c_ks_res0_ver)
  2265. return -EOPNOTSUPP;
  2266. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2267. 0xff);
  2268. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2269. IPPROTO_GRE);
  2270. MLX5_SET(fte_match_set_misc, misc_params_c, gre_protocol,
  2271. ntohs(ib_spec->gre.mask.protocol));
  2272. MLX5_SET(fte_match_set_misc, misc_params_v, gre_protocol,
  2273. ntohs(ib_spec->gre.val.protocol));
  2274. memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_c,
  2275. gre_key_h),
  2276. &ib_spec->gre.mask.key,
  2277. sizeof(ib_spec->gre.mask.key));
  2278. memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_v,
  2279. gre_key_h),
  2280. &ib_spec->gre.val.key,
  2281. sizeof(ib_spec->gre.val.key));
  2282. break;
  2283. case IB_FLOW_SPEC_MPLS:
  2284. switch (prev_type) {
  2285. case IB_FLOW_SPEC_UDP:
  2286. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2287. ft_field_support.outer_first_mpls_over_udp),
  2288. &ib_spec->mpls.mask.tag))
  2289. return -EOPNOTSUPP;
  2290. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2291. outer_first_mpls_over_udp),
  2292. &ib_spec->mpls.val.tag,
  2293. sizeof(ib_spec->mpls.val.tag));
  2294. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2295. outer_first_mpls_over_udp),
  2296. &ib_spec->mpls.mask.tag,
  2297. sizeof(ib_spec->mpls.mask.tag));
  2298. break;
  2299. case IB_FLOW_SPEC_GRE:
  2300. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2301. ft_field_support.outer_first_mpls_over_gre),
  2302. &ib_spec->mpls.mask.tag))
  2303. return -EOPNOTSUPP;
  2304. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2305. outer_first_mpls_over_gre),
  2306. &ib_spec->mpls.val.tag,
  2307. sizeof(ib_spec->mpls.val.tag));
  2308. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2309. outer_first_mpls_over_gre),
  2310. &ib_spec->mpls.mask.tag,
  2311. sizeof(ib_spec->mpls.mask.tag));
  2312. break;
  2313. default:
  2314. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  2315. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2316. ft_field_support.inner_first_mpls),
  2317. &ib_spec->mpls.mask.tag))
  2318. return -EOPNOTSUPP;
  2319. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2320. inner_first_mpls),
  2321. &ib_spec->mpls.val.tag,
  2322. sizeof(ib_spec->mpls.val.tag));
  2323. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2324. inner_first_mpls),
  2325. &ib_spec->mpls.mask.tag,
  2326. sizeof(ib_spec->mpls.mask.tag));
  2327. } else {
  2328. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2329. ft_field_support.outer_first_mpls),
  2330. &ib_spec->mpls.mask.tag))
  2331. return -EOPNOTSUPP;
  2332. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2333. outer_first_mpls),
  2334. &ib_spec->mpls.val.tag,
  2335. sizeof(ib_spec->mpls.val.tag));
  2336. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2337. outer_first_mpls),
  2338. &ib_spec->mpls.mask.tag,
  2339. sizeof(ib_spec->mpls.mask.tag));
  2340. }
  2341. }
  2342. break;
  2343. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  2344. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  2345. LAST_TUNNEL_FIELD))
  2346. return -EOPNOTSUPP;
  2347. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  2348. ntohl(ib_spec->tunnel.mask.tunnel_id));
  2349. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  2350. ntohl(ib_spec->tunnel.val.tunnel_id));
  2351. break;
  2352. case IB_FLOW_SPEC_ACTION_TAG:
  2353. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  2354. LAST_FLOW_TAG_FIELD))
  2355. return -EOPNOTSUPP;
  2356. if (ib_spec->flow_tag.tag_id >= BIT(24))
  2357. return -EINVAL;
  2358. action->flow_tag = ib_spec->flow_tag.tag_id;
  2359. action->has_flow_tag = true;
  2360. break;
  2361. case IB_FLOW_SPEC_ACTION_DROP:
  2362. if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
  2363. LAST_DROP_FIELD))
  2364. return -EOPNOTSUPP;
  2365. action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP;
  2366. break;
  2367. case IB_FLOW_SPEC_ACTION_HANDLE:
  2368. ret = parse_flow_flow_action(ib_spec, flow_attr, action);
  2369. if (ret)
  2370. return ret;
  2371. break;
  2372. case IB_FLOW_SPEC_ACTION_COUNT:
  2373. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_count,
  2374. LAST_COUNTERS_FIELD))
  2375. return -EOPNOTSUPP;
  2376. /* for now support only one counters spec per flow */
  2377. if (action->action & MLX5_FLOW_CONTEXT_ACTION_COUNT)
  2378. return -EINVAL;
  2379. action->counters = ib_spec->flow_count.counters;
  2380. action->action |= MLX5_FLOW_CONTEXT_ACTION_COUNT;
  2381. break;
  2382. default:
  2383. return -EINVAL;
  2384. }
  2385. return 0;
  2386. }
  2387. /* If a flow could catch both multicast and unicast packets,
  2388. * it won't fall into the multicast flow steering table and this rule
  2389. * could steal other multicast packets.
  2390. */
  2391. static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
  2392. {
  2393. union ib_flow_spec *flow_spec;
  2394. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  2395. ib_attr->num_of_specs < 1)
  2396. return false;
  2397. flow_spec = (union ib_flow_spec *)(ib_attr + 1);
  2398. if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
  2399. struct ib_flow_spec_ipv4 *ipv4_spec;
  2400. ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
  2401. if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
  2402. return true;
  2403. return false;
  2404. }
  2405. if (flow_spec->type == IB_FLOW_SPEC_ETH) {
  2406. struct ib_flow_spec_eth *eth_spec;
  2407. eth_spec = (struct ib_flow_spec_eth *)flow_spec;
  2408. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  2409. is_multicast_ether_addr(eth_spec->val.dst_mac);
  2410. }
  2411. return false;
  2412. }
  2413. enum valid_spec {
  2414. VALID_SPEC_INVALID,
  2415. VALID_SPEC_VALID,
  2416. VALID_SPEC_NA,
  2417. };
  2418. static enum valid_spec
  2419. is_valid_esp_aes_gcm(struct mlx5_core_dev *mdev,
  2420. const struct mlx5_flow_spec *spec,
  2421. const struct mlx5_flow_act *flow_act,
  2422. bool egress)
  2423. {
  2424. const u32 *match_c = spec->match_criteria;
  2425. bool is_crypto =
  2426. (flow_act->action & (MLX5_FLOW_CONTEXT_ACTION_ENCRYPT |
  2427. MLX5_FLOW_CONTEXT_ACTION_DECRYPT));
  2428. bool is_ipsec = mlx5_fs_is_ipsec_flow(match_c);
  2429. bool is_drop = flow_act->action & MLX5_FLOW_CONTEXT_ACTION_DROP;
  2430. /*
  2431. * Currently only crypto is supported in egress, when regular egress
  2432. * rules would be supported, always return VALID_SPEC_NA.
  2433. */
  2434. if (!is_crypto)
  2435. return egress ? VALID_SPEC_INVALID : VALID_SPEC_NA;
  2436. return is_crypto && is_ipsec &&
  2437. (!egress || (!is_drop && !flow_act->has_flow_tag)) ?
  2438. VALID_SPEC_VALID : VALID_SPEC_INVALID;
  2439. }
  2440. static bool is_valid_spec(struct mlx5_core_dev *mdev,
  2441. const struct mlx5_flow_spec *spec,
  2442. const struct mlx5_flow_act *flow_act,
  2443. bool egress)
  2444. {
  2445. /* We curretly only support ipsec egress flow */
  2446. return is_valid_esp_aes_gcm(mdev, spec, flow_act, egress) != VALID_SPEC_INVALID;
  2447. }
  2448. static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
  2449. const struct ib_flow_attr *flow_attr,
  2450. bool check_inner)
  2451. {
  2452. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  2453. int match_ipv = check_inner ?
  2454. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2455. ft_field_support.inner_ip_version) :
  2456. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2457. ft_field_support.outer_ip_version);
  2458. int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
  2459. bool ipv4_spec_valid, ipv6_spec_valid;
  2460. unsigned int ip_spec_type = 0;
  2461. bool has_ethertype = false;
  2462. unsigned int spec_index;
  2463. bool mask_valid = true;
  2464. u16 eth_type = 0;
  2465. bool type_valid;
  2466. /* Validate that ethertype is correct */
  2467. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2468. if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
  2469. ib_spec->eth.mask.ether_type) {
  2470. mask_valid = (ib_spec->eth.mask.ether_type ==
  2471. htons(0xffff));
  2472. has_ethertype = true;
  2473. eth_type = ntohs(ib_spec->eth.val.ether_type);
  2474. } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
  2475. (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
  2476. ip_spec_type = ib_spec->type;
  2477. }
  2478. ib_spec = (void *)ib_spec + ib_spec->size;
  2479. }
  2480. type_valid = (!has_ethertype) || (!ip_spec_type);
  2481. if (!type_valid && mask_valid) {
  2482. ipv4_spec_valid = (eth_type == ETH_P_IP) &&
  2483. (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
  2484. ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
  2485. (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
  2486. type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
  2487. (((eth_type == ETH_P_MPLS_UC) ||
  2488. (eth_type == ETH_P_MPLS_MC)) && match_ipv);
  2489. }
  2490. return type_valid;
  2491. }
  2492. static bool is_valid_attr(struct mlx5_core_dev *mdev,
  2493. const struct ib_flow_attr *flow_attr)
  2494. {
  2495. return is_valid_ethertype(mdev, flow_attr, false) &&
  2496. is_valid_ethertype(mdev, flow_attr, true);
  2497. }
  2498. static void put_flow_table(struct mlx5_ib_dev *dev,
  2499. struct mlx5_ib_flow_prio *prio, bool ft_added)
  2500. {
  2501. prio->refcount -= !!ft_added;
  2502. if (!prio->refcount) {
  2503. mlx5_destroy_flow_table(prio->flow_table);
  2504. prio->flow_table = NULL;
  2505. }
  2506. }
  2507. static void counters_clear_description(struct ib_counters *counters)
  2508. {
  2509. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  2510. mutex_lock(&mcounters->mcntrs_mutex);
  2511. kfree(mcounters->counters_data);
  2512. mcounters->counters_data = NULL;
  2513. mcounters->cntrs_max_index = 0;
  2514. mutex_unlock(&mcounters->mcntrs_mutex);
  2515. }
  2516. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  2517. {
  2518. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  2519. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  2520. struct mlx5_ib_flow_handler,
  2521. ibflow);
  2522. struct mlx5_ib_flow_handler *iter, *tmp;
  2523. mutex_lock(&dev->flow_db->lock);
  2524. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  2525. mlx5_del_flow_rules(iter->rule);
  2526. put_flow_table(dev, iter->prio, true);
  2527. list_del(&iter->list);
  2528. kfree(iter);
  2529. }
  2530. mlx5_del_flow_rules(handler->rule);
  2531. put_flow_table(dev, handler->prio, true);
  2532. if (handler->ibcounters &&
  2533. atomic_read(&handler->ibcounters->usecnt) == 1)
  2534. counters_clear_description(handler->ibcounters);
  2535. mutex_unlock(&dev->flow_db->lock);
  2536. kfree(handler);
  2537. return 0;
  2538. }
  2539. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  2540. {
  2541. priority *= 2;
  2542. if (!dont_trap)
  2543. priority++;
  2544. return priority;
  2545. }
  2546. enum flow_table_type {
  2547. MLX5_IB_FT_RX,
  2548. MLX5_IB_FT_TX
  2549. };
  2550. #define MLX5_FS_MAX_TYPES 6
  2551. #define MLX5_FS_MAX_ENTRIES BIT(16)
  2552. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  2553. struct ib_flow_attr *flow_attr,
  2554. enum flow_table_type ft_type)
  2555. {
  2556. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  2557. struct mlx5_flow_namespace *ns = NULL;
  2558. struct mlx5_ib_flow_prio *prio;
  2559. struct mlx5_flow_table *ft;
  2560. int max_table_size;
  2561. int num_entries;
  2562. int num_groups;
  2563. int priority;
  2564. int err = 0;
  2565. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2566. log_max_ft_size));
  2567. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2568. if (ft_type == MLX5_IB_FT_TX)
  2569. priority = 0;
  2570. else if (flow_is_multicast_only(flow_attr) &&
  2571. !dont_trap)
  2572. priority = MLX5_IB_FLOW_MCAST_PRIO;
  2573. else
  2574. priority = ib_prio_to_core_prio(flow_attr->priority,
  2575. dont_trap);
  2576. ns = mlx5_get_flow_namespace(dev->mdev,
  2577. ft_type == MLX5_IB_FT_TX ?
  2578. MLX5_FLOW_NAMESPACE_EGRESS :
  2579. MLX5_FLOW_NAMESPACE_BYPASS);
  2580. num_entries = MLX5_FS_MAX_ENTRIES;
  2581. num_groups = MLX5_FS_MAX_TYPES;
  2582. prio = &dev->flow_db->prios[priority];
  2583. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2584. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2585. ns = mlx5_get_flow_namespace(dev->mdev,
  2586. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  2587. build_leftovers_ft_param(&priority,
  2588. &num_entries,
  2589. &num_groups);
  2590. prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  2591. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2592. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  2593. allow_sniffer_and_nic_rx_shared_tir))
  2594. return ERR_PTR(-ENOTSUPP);
  2595. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  2596. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  2597. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  2598. prio = &dev->flow_db->sniffer[ft_type];
  2599. priority = 0;
  2600. num_entries = 1;
  2601. num_groups = 1;
  2602. }
  2603. if (!ns)
  2604. return ERR_PTR(-ENOTSUPP);
  2605. if (num_entries > max_table_size)
  2606. return ERR_PTR(-ENOMEM);
  2607. ft = prio->flow_table;
  2608. if (!ft) {
  2609. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  2610. num_entries,
  2611. num_groups,
  2612. 0, 0);
  2613. if (!IS_ERR(ft)) {
  2614. prio->refcount = 0;
  2615. prio->flow_table = ft;
  2616. } else {
  2617. err = PTR_ERR(ft);
  2618. }
  2619. }
  2620. return err ? ERR_PTR(err) : prio;
  2621. }
  2622. static void set_underlay_qp(struct mlx5_ib_dev *dev,
  2623. struct mlx5_flow_spec *spec,
  2624. u32 underlay_qpn)
  2625. {
  2626. void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
  2627. spec->match_criteria,
  2628. misc_parameters);
  2629. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2630. misc_parameters);
  2631. if (underlay_qpn &&
  2632. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2633. ft_field_support.bth_dst_qp)) {
  2634. MLX5_SET(fte_match_set_misc,
  2635. misc_params_v, bth_dst_qp, underlay_qpn);
  2636. MLX5_SET(fte_match_set_misc,
  2637. misc_params_c, bth_dst_qp, 0xffffff);
  2638. }
  2639. }
  2640. static int read_flow_counters(struct ib_device *ibdev,
  2641. struct mlx5_read_counters_attr *read_attr)
  2642. {
  2643. struct mlx5_fc *fc = read_attr->hw_cntrs_hndl;
  2644. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2645. return mlx5_fc_query(dev->mdev, fc,
  2646. &read_attr->out[IB_COUNTER_PACKETS],
  2647. &read_attr->out[IB_COUNTER_BYTES]);
  2648. }
  2649. /* flow counters currently expose two counters packets and bytes */
  2650. #define FLOW_COUNTERS_NUM 2
  2651. static int counters_set_description(struct ib_counters *counters,
  2652. enum mlx5_ib_counters_type counters_type,
  2653. struct mlx5_ib_flow_counters_desc *desc_data,
  2654. u32 ncounters)
  2655. {
  2656. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  2657. u32 cntrs_max_index = 0;
  2658. int i;
  2659. if (counters_type != MLX5_IB_COUNTERS_FLOW)
  2660. return -EINVAL;
  2661. /* init the fields for the object */
  2662. mcounters->type = counters_type;
  2663. mcounters->read_counters = read_flow_counters;
  2664. mcounters->counters_num = FLOW_COUNTERS_NUM;
  2665. mcounters->ncounters = ncounters;
  2666. /* each counter entry have both description and index pair */
  2667. for (i = 0; i < ncounters; i++) {
  2668. if (desc_data[i].description > IB_COUNTER_BYTES)
  2669. return -EINVAL;
  2670. if (cntrs_max_index <= desc_data[i].index)
  2671. cntrs_max_index = desc_data[i].index + 1;
  2672. }
  2673. mutex_lock(&mcounters->mcntrs_mutex);
  2674. mcounters->counters_data = desc_data;
  2675. mcounters->cntrs_max_index = cntrs_max_index;
  2676. mutex_unlock(&mcounters->mcntrs_mutex);
  2677. return 0;
  2678. }
  2679. #define MAX_COUNTERS_NUM (USHRT_MAX / (sizeof(u32) * 2))
  2680. static int flow_counters_set_data(struct ib_counters *ibcounters,
  2681. struct mlx5_ib_create_flow *ucmd)
  2682. {
  2683. struct mlx5_ib_mcounters *mcounters = to_mcounters(ibcounters);
  2684. struct mlx5_ib_flow_counters_data *cntrs_data = NULL;
  2685. struct mlx5_ib_flow_counters_desc *desc_data = NULL;
  2686. bool hw_hndl = false;
  2687. int ret = 0;
  2688. if (ucmd && ucmd->ncounters_data != 0) {
  2689. cntrs_data = ucmd->data;
  2690. if (cntrs_data->ncounters > MAX_COUNTERS_NUM)
  2691. return -EINVAL;
  2692. desc_data = kcalloc(cntrs_data->ncounters,
  2693. sizeof(*desc_data),
  2694. GFP_KERNEL);
  2695. if (!desc_data)
  2696. return -ENOMEM;
  2697. if (copy_from_user(desc_data,
  2698. u64_to_user_ptr(cntrs_data->counters_data),
  2699. sizeof(*desc_data) * cntrs_data->ncounters)) {
  2700. ret = -EFAULT;
  2701. goto free;
  2702. }
  2703. }
  2704. if (!mcounters->hw_cntrs_hndl) {
  2705. mcounters->hw_cntrs_hndl = mlx5_fc_create(
  2706. to_mdev(ibcounters->device)->mdev, false);
  2707. if (!mcounters->hw_cntrs_hndl) {
  2708. ret = -ENOMEM;
  2709. goto free;
  2710. }
  2711. hw_hndl = true;
  2712. }
  2713. if (desc_data) {
  2714. /* counters already bound to at least one flow */
  2715. if (mcounters->cntrs_max_index) {
  2716. ret = -EINVAL;
  2717. goto free_hndl;
  2718. }
  2719. ret = counters_set_description(ibcounters,
  2720. MLX5_IB_COUNTERS_FLOW,
  2721. desc_data,
  2722. cntrs_data->ncounters);
  2723. if (ret)
  2724. goto free_hndl;
  2725. } else if (!mcounters->cntrs_max_index) {
  2726. /* counters not bound yet, must have udata passed */
  2727. ret = -EINVAL;
  2728. goto free_hndl;
  2729. }
  2730. return 0;
  2731. free_hndl:
  2732. if (hw_hndl) {
  2733. mlx5_fc_destroy(to_mdev(ibcounters->device)->mdev,
  2734. mcounters->hw_cntrs_hndl);
  2735. mcounters->hw_cntrs_hndl = NULL;
  2736. }
  2737. free:
  2738. kfree(desc_data);
  2739. return ret;
  2740. }
  2741. static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
  2742. struct mlx5_ib_flow_prio *ft_prio,
  2743. const struct ib_flow_attr *flow_attr,
  2744. struct mlx5_flow_destination *dst,
  2745. u32 underlay_qpn,
  2746. struct mlx5_ib_create_flow *ucmd)
  2747. {
  2748. struct mlx5_flow_table *ft = ft_prio->flow_table;
  2749. struct mlx5_ib_flow_handler *handler;
  2750. struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
  2751. struct mlx5_flow_spec *spec;
  2752. struct mlx5_flow_destination dest_arr[2] = {};
  2753. struct mlx5_flow_destination *rule_dst = dest_arr;
  2754. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  2755. unsigned int spec_index;
  2756. u32 prev_type = 0;
  2757. int err = 0;
  2758. int dest_num = 0;
  2759. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2760. if (!is_valid_attr(dev->mdev, flow_attr))
  2761. return ERR_PTR(-EINVAL);
  2762. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  2763. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  2764. if (!handler || !spec) {
  2765. err = -ENOMEM;
  2766. goto free;
  2767. }
  2768. INIT_LIST_HEAD(&handler->list);
  2769. if (dst) {
  2770. memcpy(&dest_arr[0], dst, sizeof(*dst));
  2771. dest_num++;
  2772. }
  2773. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2774. err = parse_flow_attr(dev->mdev, spec->match_criteria,
  2775. spec->match_value,
  2776. ib_flow, flow_attr, &flow_act,
  2777. prev_type);
  2778. if (err < 0)
  2779. goto free;
  2780. prev_type = ((union ib_flow_spec *)ib_flow)->type;
  2781. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  2782. }
  2783. if (!flow_is_multicast_only(flow_attr))
  2784. set_underlay_qp(dev, spec, underlay_qpn);
  2785. if (dev->rep) {
  2786. void *misc;
  2787. misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2788. misc_parameters);
  2789. MLX5_SET(fte_match_set_misc, misc, source_port,
  2790. dev->rep->vport);
  2791. misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
  2792. misc_parameters);
  2793. MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
  2794. }
  2795. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  2796. if (is_egress &&
  2797. !is_valid_spec(dev->mdev, spec, &flow_act, is_egress)) {
  2798. err = -EINVAL;
  2799. goto free;
  2800. }
  2801. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_COUNT) {
  2802. err = flow_counters_set_data(flow_act.counters, ucmd);
  2803. if (err)
  2804. goto free;
  2805. handler->ibcounters = flow_act.counters;
  2806. dest_arr[dest_num].type =
  2807. MLX5_FLOW_DESTINATION_TYPE_COUNTER;
  2808. dest_arr[dest_num].counter =
  2809. to_mcounters(flow_act.counters)->hw_cntrs_hndl;
  2810. dest_num++;
  2811. }
  2812. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) {
  2813. if (!(flow_act.action & MLX5_FLOW_CONTEXT_ACTION_COUNT)) {
  2814. rule_dst = NULL;
  2815. dest_num = 0;
  2816. }
  2817. } else {
  2818. if (is_egress)
  2819. flow_act.action |= MLX5_FLOW_CONTEXT_ACTION_ALLOW;
  2820. else
  2821. flow_act.action |=
  2822. dest_num ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  2823. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  2824. }
  2825. if (flow_act.has_flow_tag &&
  2826. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2827. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  2828. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  2829. flow_act.flow_tag, flow_attr->type);
  2830. err = -EINVAL;
  2831. goto free;
  2832. }
  2833. handler->rule = mlx5_add_flow_rules(ft, spec,
  2834. &flow_act,
  2835. rule_dst, dest_num);
  2836. if (IS_ERR(handler->rule)) {
  2837. err = PTR_ERR(handler->rule);
  2838. goto free;
  2839. }
  2840. ft_prio->refcount++;
  2841. handler->prio = ft_prio;
  2842. ft_prio->flow_table = ft;
  2843. free:
  2844. if (err && handler) {
  2845. if (handler->ibcounters &&
  2846. atomic_read(&handler->ibcounters->usecnt) == 1)
  2847. counters_clear_description(handler->ibcounters);
  2848. kfree(handler);
  2849. }
  2850. kvfree(spec);
  2851. return err ? ERR_PTR(err) : handler;
  2852. }
  2853. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  2854. struct mlx5_ib_flow_prio *ft_prio,
  2855. const struct ib_flow_attr *flow_attr,
  2856. struct mlx5_flow_destination *dst)
  2857. {
  2858. return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0, NULL);
  2859. }
  2860. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  2861. struct mlx5_ib_flow_prio *ft_prio,
  2862. struct ib_flow_attr *flow_attr,
  2863. struct mlx5_flow_destination *dst)
  2864. {
  2865. struct mlx5_ib_flow_handler *handler_dst = NULL;
  2866. struct mlx5_ib_flow_handler *handler = NULL;
  2867. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  2868. if (!IS_ERR(handler)) {
  2869. handler_dst = create_flow_rule(dev, ft_prio,
  2870. flow_attr, dst);
  2871. if (IS_ERR(handler_dst)) {
  2872. mlx5_del_flow_rules(handler->rule);
  2873. ft_prio->refcount--;
  2874. kfree(handler);
  2875. handler = handler_dst;
  2876. } else {
  2877. list_add(&handler_dst->list, &handler->list);
  2878. }
  2879. }
  2880. return handler;
  2881. }
  2882. enum {
  2883. LEFTOVERS_MC,
  2884. LEFTOVERS_UC,
  2885. };
  2886. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  2887. struct mlx5_ib_flow_prio *ft_prio,
  2888. struct ib_flow_attr *flow_attr,
  2889. struct mlx5_flow_destination *dst)
  2890. {
  2891. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  2892. struct mlx5_ib_flow_handler *handler = NULL;
  2893. static struct {
  2894. struct ib_flow_attr flow_attr;
  2895. struct ib_flow_spec_eth eth_flow;
  2896. } leftovers_specs[] = {
  2897. [LEFTOVERS_MC] = {
  2898. .flow_attr = {
  2899. .num_of_specs = 1,
  2900. .size = sizeof(leftovers_specs[0])
  2901. },
  2902. .eth_flow = {
  2903. .type = IB_FLOW_SPEC_ETH,
  2904. .size = sizeof(struct ib_flow_spec_eth),
  2905. .mask = {.dst_mac = {0x1} },
  2906. .val = {.dst_mac = {0x1} }
  2907. }
  2908. },
  2909. [LEFTOVERS_UC] = {
  2910. .flow_attr = {
  2911. .num_of_specs = 1,
  2912. .size = sizeof(leftovers_specs[0])
  2913. },
  2914. .eth_flow = {
  2915. .type = IB_FLOW_SPEC_ETH,
  2916. .size = sizeof(struct ib_flow_spec_eth),
  2917. .mask = {.dst_mac = {0x1} },
  2918. .val = {.dst_mac = {} }
  2919. }
  2920. }
  2921. };
  2922. handler = create_flow_rule(dev, ft_prio,
  2923. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  2924. dst);
  2925. if (!IS_ERR(handler) &&
  2926. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  2927. handler_ucast = create_flow_rule(dev, ft_prio,
  2928. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  2929. dst);
  2930. if (IS_ERR(handler_ucast)) {
  2931. mlx5_del_flow_rules(handler->rule);
  2932. ft_prio->refcount--;
  2933. kfree(handler);
  2934. handler = handler_ucast;
  2935. } else {
  2936. list_add(&handler_ucast->list, &handler->list);
  2937. }
  2938. }
  2939. return handler;
  2940. }
  2941. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  2942. struct mlx5_ib_flow_prio *ft_rx,
  2943. struct mlx5_ib_flow_prio *ft_tx,
  2944. struct mlx5_flow_destination *dst)
  2945. {
  2946. struct mlx5_ib_flow_handler *handler_rx;
  2947. struct mlx5_ib_flow_handler *handler_tx;
  2948. int err;
  2949. static const struct ib_flow_attr flow_attr = {
  2950. .num_of_specs = 0,
  2951. .size = sizeof(flow_attr)
  2952. };
  2953. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  2954. if (IS_ERR(handler_rx)) {
  2955. err = PTR_ERR(handler_rx);
  2956. goto err;
  2957. }
  2958. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  2959. if (IS_ERR(handler_tx)) {
  2960. err = PTR_ERR(handler_tx);
  2961. goto err_tx;
  2962. }
  2963. list_add(&handler_tx->list, &handler_rx->list);
  2964. return handler_rx;
  2965. err_tx:
  2966. mlx5_del_flow_rules(handler_rx->rule);
  2967. ft_rx->refcount--;
  2968. kfree(handler_rx);
  2969. err:
  2970. return ERR_PTR(err);
  2971. }
  2972. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  2973. struct ib_flow_attr *flow_attr,
  2974. int domain,
  2975. struct ib_udata *udata)
  2976. {
  2977. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2978. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2979. struct mlx5_ib_flow_handler *handler = NULL;
  2980. struct mlx5_flow_destination *dst = NULL;
  2981. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  2982. struct mlx5_ib_flow_prio *ft_prio;
  2983. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2984. struct mlx5_ib_create_flow *ucmd = NULL, ucmd_hdr;
  2985. size_t min_ucmd_sz, required_ucmd_sz;
  2986. int err;
  2987. int underlay_qpn;
  2988. if (udata && udata->inlen) {
  2989. min_ucmd_sz = offsetof(typeof(ucmd_hdr), reserved) +
  2990. sizeof(ucmd_hdr.reserved);
  2991. if (udata->inlen < min_ucmd_sz)
  2992. return ERR_PTR(-EOPNOTSUPP);
  2993. err = ib_copy_from_udata(&ucmd_hdr, udata, min_ucmd_sz);
  2994. if (err)
  2995. return ERR_PTR(err);
  2996. /* currently supports only one counters data */
  2997. if (ucmd_hdr.ncounters_data > 1)
  2998. return ERR_PTR(-EINVAL);
  2999. required_ucmd_sz = min_ucmd_sz +
  3000. sizeof(struct mlx5_ib_flow_counters_data) *
  3001. ucmd_hdr.ncounters_data;
  3002. if (udata->inlen > required_ucmd_sz &&
  3003. !ib_is_udata_cleared(udata, required_ucmd_sz,
  3004. udata->inlen - required_ucmd_sz))
  3005. return ERR_PTR(-EOPNOTSUPP);
  3006. ucmd = kzalloc(required_ucmd_sz, GFP_KERNEL);
  3007. if (!ucmd)
  3008. return ERR_PTR(-ENOMEM);
  3009. err = ib_copy_from_udata(ucmd, udata, required_ucmd_sz);
  3010. if (err) {
  3011. kfree(ucmd);
  3012. return ERR_PTR(err);
  3013. }
  3014. }
  3015. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  3016. return ERR_PTR(-ENOMEM);
  3017. if (domain != IB_FLOW_DOMAIN_USER ||
  3018. flow_attr->port > dev->num_ports ||
  3019. (flow_attr->flags & ~(IB_FLOW_ATTR_FLAGS_DONT_TRAP |
  3020. IB_FLOW_ATTR_FLAGS_EGRESS)))
  3021. return ERR_PTR(-EINVAL);
  3022. if (is_egress &&
  3023. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  3024. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT))
  3025. return ERR_PTR(-EINVAL);
  3026. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  3027. if (!dst)
  3028. return ERR_PTR(-ENOMEM);
  3029. mutex_lock(&dev->flow_db->lock);
  3030. ft_prio = get_flow_table(dev, flow_attr,
  3031. is_egress ? MLX5_IB_FT_TX : MLX5_IB_FT_RX);
  3032. if (IS_ERR(ft_prio)) {
  3033. err = PTR_ERR(ft_prio);
  3034. goto unlock;
  3035. }
  3036. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  3037. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  3038. if (IS_ERR(ft_prio_tx)) {
  3039. err = PTR_ERR(ft_prio_tx);
  3040. ft_prio_tx = NULL;
  3041. goto destroy_ft;
  3042. }
  3043. }
  3044. if (is_egress) {
  3045. dst->type = MLX5_FLOW_DESTINATION_TYPE_PORT;
  3046. } else {
  3047. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  3048. if (mqp->flags & MLX5_IB_QP_RSS)
  3049. dst->tir_num = mqp->rss_qp.tirn;
  3050. else
  3051. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  3052. }
  3053. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  3054. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  3055. handler = create_dont_trap_rule(dev, ft_prio,
  3056. flow_attr, dst);
  3057. } else {
  3058. underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
  3059. mqp->underlay_qpn : 0;
  3060. handler = _create_flow_rule(dev, ft_prio, flow_attr,
  3061. dst, underlay_qpn, ucmd);
  3062. }
  3063. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  3064. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  3065. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  3066. dst);
  3067. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  3068. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  3069. } else {
  3070. err = -EINVAL;
  3071. goto destroy_ft;
  3072. }
  3073. if (IS_ERR(handler)) {
  3074. err = PTR_ERR(handler);
  3075. handler = NULL;
  3076. goto destroy_ft;
  3077. }
  3078. mutex_unlock(&dev->flow_db->lock);
  3079. kfree(dst);
  3080. kfree(ucmd);
  3081. return &handler->ibflow;
  3082. destroy_ft:
  3083. put_flow_table(dev, ft_prio, false);
  3084. if (ft_prio_tx)
  3085. put_flow_table(dev, ft_prio_tx, false);
  3086. unlock:
  3087. mutex_unlock(&dev->flow_db->lock);
  3088. kfree(dst);
  3089. kfree(ucmd);
  3090. kfree(handler);
  3091. return ERR_PTR(err);
  3092. }
  3093. struct mlx5_ib_flow_handler *
  3094. mlx5_ib_raw_fs_rule_add(struct mlx5_ib_dev *dev,
  3095. struct mlx5_ib_flow_matcher *fs_matcher,
  3096. void *cmd_in, int inlen, int dest_id,
  3097. int dest_type)
  3098. {
  3099. return ERR_PTR(-EOPNOTSUPP);
  3100. }
  3101. static u32 mlx5_ib_flow_action_flags_to_accel_xfrm_flags(u32 mlx5_flags)
  3102. {
  3103. u32 flags = 0;
  3104. if (mlx5_flags & MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA)
  3105. flags |= MLX5_ACCEL_XFRM_FLAG_REQUIRE_METADATA;
  3106. return flags;
  3107. }
  3108. #define MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA
  3109. static struct ib_flow_action *
  3110. mlx5_ib_create_flow_action_esp(struct ib_device *device,
  3111. const struct ib_flow_action_attrs_esp *attr,
  3112. struct uverbs_attr_bundle *attrs)
  3113. {
  3114. struct mlx5_ib_dev *mdev = to_mdev(device);
  3115. struct ib_uverbs_flow_action_esp_keymat_aes_gcm *aes_gcm;
  3116. struct mlx5_accel_esp_xfrm_attrs accel_attrs = {};
  3117. struct mlx5_ib_flow_action *action;
  3118. u64 action_flags;
  3119. u64 flags;
  3120. int err = 0;
  3121. if (IS_UVERBS_COPY_ERR(uverbs_copy_from(&action_flags, attrs,
  3122. MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS)))
  3123. return ERR_PTR(-EFAULT);
  3124. if (action_flags >= (MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED << 1))
  3125. return ERR_PTR(-EOPNOTSUPP);
  3126. flags = mlx5_ib_flow_action_flags_to_accel_xfrm_flags(action_flags);
  3127. /* We current only support a subset of the standard features. Only a
  3128. * keymat of type AES_GCM, with icv_len == 16, iv_algo == SEQ and esn
  3129. * (with overlap). Full offload mode isn't supported.
  3130. */
  3131. if (!attr->keymat || attr->replay || attr->encap ||
  3132. attr->spi || attr->seq || attr->tfc_pad ||
  3133. attr->hard_limit_pkts ||
  3134. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3135. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)))
  3136. return ERR_PTR(-EOPNOTSUPP);
  3137. if (attr->keymat->protocol !=
  3138. IB_UVERBS_FLOW_ACTION_ESP_KEYMAT_AES_GCM)
  3139. return ERR_PTR(-EOPNOTSUPP);
  3140. aes_gcm = &attr->keymat->keymat.aes_gcm;
  3141. if (aes_gcm->icv_len != 16 ||
  3142. aes_gcm->iv_algo != IB_UVERBS_FLOW_ACTION_IV_ALGO_SEQ)
  3143. return ERR_PTR(-EOPNOTSUPP);
  3144. action = kmalloc(sizeof(*action), GFP_KERNEL);
  3145. if (!action)
  3146. return ERR_PTR(-ENOMEM);
  3147. action->esp_aes_gcm.ib_flags = attr->flags;
  3148. memcpy(&accel_attrs.keymat.aes_gcm.aes_key, &aes_gcm->aes_key,
  3149. sizeof(accel_attrs.keymat.aes_gcm.aes_key));
  3150. accel_attrs.keymat.aes_gcm.key_len = aes_gcm->key_len * 8;
  3151. memcpy(&accel_attrs.keymat.aes_gcm.salt, &aes_gcm->salt,
  3152. sizeof(accel_attrs.keymat.aes_gcm.salt));
  3153. memcpy(&accel_attrs.keymat.aes_gcm.seq_iv, &aes_gcm->iv,
  3154. sizeof(accel_attrs.keymat.aes_gcm.seq_iv));
  3155. accel_attrs.keymat.aes_gcm.icv_len = aes_gcm->icv_len * 8;
  3156. accel_attrs.keymat.aes_gcm.iv_algo = MLX5_ACCEL_ESP_AES_GCM_IV_ALGO_SEQ;
  3157. accel_attrs.keymat_type = MLX5_ACCEL_ESP_KEYMAT_AES_GCM;
  3158. accel_attrs.esn = attr->esn;
  3159. if (attr->flags & IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED)
  3160. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_TRIGGERED;
  3161. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  3162. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3163. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)
  3164. accel_attrs.action |= MLX5_ACCEL_ESP_ACTION_ENCRYPT;
  3165. action->esp_aes_gcm.ctx =
  3166. mlx5_accel_esp_create_xfrm(mdev->mdev, &accel_attrs, flags);
  3167. if (IS_ERR(action->esp_aes_gcm.ctx)) {
  3168. err = PTR_ERR(action->esp_aes_gcm.ctx);
  3169. goto err_parse;
  3170. }
  3171. action->esp_aes_gcm.ib_flags = attr->flags;
  3172. return &action->ib_action;
  3173. err_parse:
  3174. kfree(action);
  3175. return ERR_PTR(err);
  3176. }
  3177. static int
  3178. mlx5_ib_modify_flow_action_esp(struct ib_flow_action *action,
  3179. const struct ib_flow_action_attrs_esp *attr,
  3180. struct uverbs_attr_bundle *attrs)
  3181. {
  3182. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  3183. struct mlx5_accel_esp_xfrm_attrs accel_attrs;
  3184. int err = 0;
  3185. if (attr->keymat || attr->replay || attr->encap ||
  3186. attr->spi || attr->seq || attr->tfc_pad ||
  3187. attr->hard_limit_pkts ||
  3188. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3189. IB_FLOW_ACTION_ESP_FLAGS_MOD_ESP_ATTRS |
  3190. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)))
  3191. return -EOPNOTSUPP;
  3192. /* Only the ESN value or the MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP can
  3193. * be modified.
  3194. */
  3195. if (!(maction->esp_aes_gcm.ib_flags &
  3196. IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED) &&
  3197. attr->flags & (IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3198. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW))
  3199. return -EINVAL;
  3200. memcpy(&accel_attrs, &maction->esp_aes_gcm.ctx->attrs,
  3201. sizeof(accel_attrs));
  3202. accel_attrs.esn = attr->esn;
  3203. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  3204. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3205. else
  3206. accel_attrs.flags &= ~MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3207. err = mlx5_accel_esp_modify_xfrm(maction->esp_aes_gcm.ctx,
  3208. &accel_attrs);
  3209. if (err)
  3210. return err;
  3211. maction->esp_aes_gcm.ib_flags &=
  3212. ~IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  3213. maction->esp_aes_gcm.ib_flags |=
  3214. attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  3215. return 0;
  3216. }
  3217. static int mlx5_ib_destroy_flow_action(struct ib_flow_action *action)
  3218. {
  3219. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  3220. switch (action->type) {
  3221. case IB_FLOW_ACTION_ESP:
  3222. /*
  3223. * We only support aes_gcm by now, so we implicitly know this is
  3224. * the underline crypto.
  3225. */
  3226. mlx5_accel_esp_destroy_xfrm(maction->esp_aes_gcm.ctx);
  3227. break;
  3228. default:
  3229. WARN_ON(true);
  3230. break;
  3231. }
  3232. kfree(maction);
  3233. return 0;
  3234. }
  3235. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  3236. {
  3237. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3238. struct mlx5_ib_qp *mqp = to_mqp(ibqp);
  3239. int err;
  3240. if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
  3241. mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
  3242. return -EOPNOTSUPP;
  3243. }
  3244. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  3245. if (err)
  3246. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  3247. ibqp->qp_num, gid->raw);
  3248. return err;
  3249. }
  3250. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  3251. {
  3252. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3253. int err;
  3254. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  3255. if (err)
  3256. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  3257. ibqp->qp_num, gid->raw);
  3258. return err;
  3259. }
  3260. static int init_node_data(struct mlx5_ib_dev *dev)
  3261. {
  3262. int err;
  3263. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  3264. if (err)
  3265. return err;
  3266. dev->mdev->rev_id = dev->mdev->pdev->revision;
  3267. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  3268. }
  3269. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  3270. char *buf)
  3271. {
  3272. struct mlx5_ib_dev *dev =
  3273. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3274. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  3275. }
  3276. static ssize_t show_reg_pages(struct device *device,
  3277. struct device_attribute *attr, char *buf)
  3278. {
  3279. struct mlx5_ib_dev *dev =
  3280. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3281. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  3282. }
  3283. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  3284. char *buf)
  3285. {
  3286. struct mlx5_ib_dev *dev =
  3287. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3288. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  3289. }
  3290. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  3291. char *buf)
  3292. {
  3293. struct mlx5_ib_dev *dev =
  3294. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3295. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  3296. }
  3297. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  3298. char *buf)
  3299. {
  3300. struct mlx5_ib_dev *dev =
  3301. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3302. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  3303. dev->mdev->board_id);
  3304. }
  3305. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  3306. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  3307. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  3308. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  3309. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  3310. static struct device_attribute *mlx5_class_attributes[] = {
  3311. &dev_attr_hw_rev,
  3312. &dev_attr_hca_type,
  3313. &dev_attr_board_id,
  3314. &dev_attr_fw_pages,
  3315. &dev_attr_reg_pages,
  3316. };
  3317. static void pkey_change_handler(struct work_struct *work)
  3318. {
  3319. struct mlx5_ib_port_resources *ports =
  3320. container_of(work, struct mlx5_ib_port_resources,
  3321. pkey_change_work);
  3322. mutex_lock(&ports->devr->mutex);
  3323. mlx5_ib_gsi_pkey_change(ports->gsi);
  3324. mutex_unlock(&ports->devr->mutex);
  3325. }
  3326. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  3327. {
  3328. struct mlx5_ib_qp *mqp;
  3329. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  3330. struct mlx5_core_cq *mcq;
  3331. struct list_head cq_armed_list;
  3332. unsigned long flags_qp;
  3333. unsigned long flags_cq;
  3334. unsigned long flags;
  3335. INIT_LIST_HEAD(&cq_armed_list);
  3336. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  3337. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  3338. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  3339. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  3340. if (mqp->sq.tail != mqp->sq.head) {
  3341. send_mcq = to_mcq(mqp->ibqp.send_cq);
  3342. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  3343. if (send_mcq->mcq.comp &&
  3344. mqp->ibqp.send_cq->comp_handler) {
  3345. if (!send_mcq->mcq.reset_notify_added) {
  3346. send_mcq->mcq.reset_notify_added = 1;
  3347. list_add_tail(&send_mcq->mcq.reset_notify,
  3348. &cq_armed_list);
  3349. }
  3350. }
  3351. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  3352. }
  3353. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  3354. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  3355. /* no handling is needed for SRQ */
  3356. if (!mqp->ibqp.srq) {
  3357. if (mqp->rq.tail != mqp->rq.head) {
  3358. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  3359. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  3360. if (recv_mcq->mcq.comp &&
  3361. mqp->ibqp.recv_cq->comp_handler) {
  3362. if (!recv_mcq->mcq.reset_notify_added) {
  3363. recv_mcq->mcq.reset_notify_added = 1;
  3364. list_add_tail(&recv_mcq->mcq.reset_notify,
  3365. &cq_armed_list);
  3366. }
  3367. }
  3368. spin_unlock_irqrestore(&recv_mcq->lock,
  3369. flags_cq);
  3370. }
  3371. }
  3372. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  3373. }
  3374. /*At that point all inflight post send were put to be executed as of we
  3375. * lock/unlock above locks Now need to arm all involved CQs.
  3376. */
  3377. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  3378. mcq->comp(mcq);
  3379. }
  3380. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  3381. }
  3382. static void delay_drop_handler(struct work_struct *work)
  3383. {
  3384. int err;
  3385. struct mlx5_ib_delay_drop *delay_drop =
  3386. container_of(work, struct mlx5_ib_delay_drop,
  3387. delay_drop_work);
  3388. atomic_inc(&delay_drop->events_cnt);
  3389. mutex_lock(&delay_drop->lock);
  3390. err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
  3391. delay_drop->timeout);
  3392. if (err) {
  3393. mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
  3394. delay_drop->timeout);
  3395. delay_drop->activate = false;
  3396. }
  3397. mutex_unlock(&delay_drop->lock);
  3398. }
  3399. static void mlx5_ib_handle_event(struct work_struct *_work)
  3400. {
  3401. struct mlx5_ib_event_work *work =
  3402. container_of(_work, struct mlx5_ib_event_work, work);
  3403. struct mlx5_ib_dev *ibdev;
  3404. struct ib_event ibev;
  3405. bool fatal = false;
  3406. u8 port = (u8)work->param;
  3407. if (mlx5_core_is_mp_slave(work->dev)) {
  3408. ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
  3409. if (!ibdev)
  3410. goto out;
  3411. } else {
  3412. ibdev = work->context;
  3413. }
  3414. switch (work->event) {
  3415. case MLX5_DEV_EVENT_SYS_ERROR:
  3416. ibev.event = IB_EVENT_DEVICE_FATAL;
  3417. mlx5_ib_handle_internal_error(ibdev);
  3418. fatal = true;
  3419. break;
  3420. case MLX5_DEV_EVENT_PORT_UP:
  3421. case MLX5_DEV_EVENT_PORT_DOWN:
  3422. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  3423. /* In RoCE, port up/down events are handled in
  3424. * mlx5_netdev_event().
  3425. */
  3426. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  3427. IB_LINK_LAYER_ETHERNET)
  3428. goto out;
  3429. ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
  3430. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  3431. break;
  3432. case MLX5_DEV_EVENT_LID_CHANGE:
  3433. ibev.event = IB_EVENT_LID_CHANGE;
  3434. break;
  3435. case MLX5_DEV_EVENT_PKEY_CHANGE:
  3436. ibev.event = IB_EVENT_PKEY_CHANGE;
  3437. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  3438. break;
  3439. case MLX5_DEV_EVENT_GUID_CHANGE:
  3440. ibev.event = IB_EVENT_GID_CHANGE;
  3441. break;
  3442. case MLX5_DEV_EVENT_CLIENT_REREG:
  3443. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  3444. break;
  3445. case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
  3446. schedule_work(&ibdev->delay_drop.delay_drop_work);
  3447. goto out;
  3448. default:
  3449. goto out;
  3450. }
  3451. ibev.device = &ibdev->ib_dev;
  3452. ibev.element.port_num = port;
  3453. if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
  3454. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  3455. goto out;
  3456. }
  3457. if (ibdev->ib_active)
  3458. ib_dispatch_event(&ibev);
  3459. if (fatal)
  3460. ibdev->ib_active = false;
  3461. out:
  3462. kfree(work);
  3463. }
  3464. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  3465. enum mlx5_dev_event event, unsigned long param)
  3466. {
  3467. struct mlx5_ib_event_work *work;
  3468. work = kmalloc(sizeof(*work), GFP_ATOMIC);
  3469. if (!work)
  3470. return;
  3471. INIT_WORK(&work->work, mlx5_ib_handle_event);
  3472. work->dev = dev;
  3473. work->param = param;
  3474. work->context = context;
  3475. work->event = event;
  3476. queue_work(mlx5_ib_event_wq, &work->work);
  3477. }
  3478. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  3479. {
  3480. struct mlx5_hca_vport_context vport_ctx;
  3481. int err;
  3482. int port;
  3483. for (port = 1; port <= dev->num_ports; port++) {
  3484. dev->mdev->port_caps[port - 1].has_smi = false;
  3485. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  3486. MLX5_CAP_PORT_TYPE_IB) {
  3487. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  3488. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  3489. port, 0,
  3490. &vport_ctx);
  3491. if (err) {
  3492. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  3493. port, err);
  3494. return err;
  3495. }
  3496. dev->mdev->port_caps[port - 1].has_smi =
  3497. vport_ctx.has_smi;
  3498. } else {
  3499. dev->mdev->port_caps[port - 1].has_smi = true;
  3500. }
  3501. }
  3502. }
  3503. return 0;
  3504. }
  3505. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  3506. {
  3507. int port;
  3508. for (port = 1; port <= dev->num_ports; port++)
  3509. mlx5_query_ext_port_caps(dev, port);
  3510. }
  3511. static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
  3512. {
  3513. struct ib_device_attr *dprops = NULL;
  3514. struct ib_port_attr *pprops = NULL;
  3515. int err = -ENOMEM;
  3516. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  3517. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  3518. if (!pprops)
  3519. goto out;
  3520. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  3521. if (!dprops)
  3522. goto out;
  3523. err = set_has_smi_cap(dev);
  3524. if (err)
  3525. goto out;
  3526. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  3527. if (err) {
  3528. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  3529. goto out;
  3530. }
  3531. memset(pprops, 0, sizeof(*pprops));
  3532. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  3533. if (err) {
  3534. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  3535. port, err);
  3536. goto out;
  3537. }
  3538. dev->mdev->port_caps[port - 1].pkey_table_len =
  3539. dprops->max_pkeys;
  3540. dev->mdev->port_caps[port - 1].gid_table_len =
  3541. pprops->gid_tbl_len;
  3542. mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
  3543. port, dprops->max_pkeys, pprops->gid_tbl_len);
  3544. out:
  3545. kfree(pprops);
  3546. kfree(dprops);
  3547. return err;
  3548. }
  3549. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  3550. {
  3551. int err;
  3552. err = mlx5_mr_cache_cleanup(dev);
  3553. if (err)
  3554. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  3555. if (dev->umrc.qp)
  3556. mlx5_ib_destroy_qp(dev->umrc.qp);
  3557. if (dev->umrc.cq)
  3558. ib_free_cq(dev->umrc.cq);
  3559. if (dev->umrc.pd)
  3560. ib_dealloc_pd(dev->umrc.pd);
  3561. }
  3562. enum {
  3563. MAX_UMR_WR = 128,
  3564. };
  3565. static int create_umr_res(struct mlx5_ib_dev *dev)
  3566. {
  3567. struct ib_qp_init_attr *init_attr = NULL;
  3568. struct ib_qp_attr *attr = NULL;
  3569. struct ib_pd *pd;
  3570. struct ib_cq *cq;
  3571. struct ib_qp *qp;
  3572. int ret;
  3573. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  3574. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  3575. if (!attr || !init_attr) {
  3576. ret = -ENOMEM;
  3577. goto error_0;
  3578. }
  3579. pd = ib_alloc_pd(&dev->ib_dev, 0);
  3580. if (IS_ERR(pd)) {
  3581. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  3582. ret = PTR_ERR(pd);
  3583. goto error_0;
  3584. }
  3585. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  3586. if (IS_ERR(cq)) {
  3587. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  3588. ret = PTR_ERR(cq);
  3589. goto error_2;
  3590. }
  3591. init_attr->send_cq = cq;
  3592. init_attr->recv_cq = cq;
  3593. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  3594. init_attr->cap.max_send_wr = MAX_UMR_WR;
  3595. init_attr->cap.max_send_sge = 1;
  3596. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  3597. init_attr->port_num = 1;
  3598. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  3599. if (IS_ERR(qp)) {
  3600. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  3601. ret = PTR_ERR(qp);
  3602. goto error_3;
  3603. }
  3604. qp->device = &dev->ib_dev;
  3605. qp->real_qp = qp;
  3606. qp->uobject = NULL;
  3607. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  3608. qp->send_cq = init_attr->send_cq;
  3609. qp->recv_cq = init_attr->recv_cq;
  3610. attr->qp_state = IB_QPS_INIT;
  3611. attr->port_num = 1;
  3612. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  3613. IB_QP_PORT, NULL);
  3614. if (ret) {
  3615. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  3616. goto error_4;
  3617. }
  3618. memset(attr, 0, sizeof(*attr));
  3619. attr->qp_state = IB_QPS_RTR;
  3620. attr->path_mtu = IB_MTU_256;
  3621. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3622. if (ret) {
  3623. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  3624. goto error_4;
  3625. }
  3626. memset(attr, 0, sizeof(*attr));
  3627. attr->qp_state = IB_QPS_RTS;
  3628. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3629. if (ret) {
  3630. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  3631. goto error_4;
  3632. }
  3633. dev->umrc.qp = qp;
  3634. dev->umrc.cq = cq;
  3635. dev->umrc.pd = pd;
  3636. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  3637. ret = mlx5_mr_cache_init(dev);
  3638. if (ret) {
  3639. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  3640. goto error_4;
  3641. }
  3642. kfree(attr);
  3643. kfree(init_attr);
  3644. return 0;
  3645. error_4:
  3646. mlx5_ib_destroy_qp(qp);
  3647. dev->umrc.qp = NULL;
  3648. error_3:
  3649. ib_free_cq(cq);
  3650. dev->umrc.cq = NULL;
  3651. error_2:
  3652. ib_dealloc_pd(pd);
  3653. dev->umrc.pd = NULL;
  3654. error_0:
  3655. kfree(attr);
  3656. kfree(init_attr);
  3657. return ret;
  3658. }
  3659. static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
  3660. {
  3661. switch (umr_fence_cap) {
  3662. case MLX5_CAP_UMR_FENCE_NONE:
  3663. return MLX5_FENCE_MODE_NONE;
  3664. case MLX5_CAP_UMR_FENCE_SMALL:
  3665. return MLX5_FENCE_MODE_INITIATOR_SMALL;
  3666. default:
  3667. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3668. }
  3669. }
  3670. static int create_dev_resources(struct mlx5_ib_resources *devr)
  3671. {
  3672. struct ib_srq_init_attr attr;
  3673. struct mlx5_ib_dev *dev;
  3674. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  3675. int port;
  3676. int ret = 0;
  3677. dev = container_of(devr, struct mlx5_ib_dev, devr);
  3678. mutex_init(&devr->mutex);
  3679. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  3680. if (IS_ERR(devr->p0)) {
  3681. ret = PTR_ERR(devr->p0);
  3682. goto error0;
  3683. }
  3684. devr->p0->device = &dev->ib_dev;
  3685. devr->p0->uobject = NULL;
  3686. atomic_set(&devr->p0->usecnt, 0);
  3687. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  3688. if (IS_ERR(devr->c0)) {
  3689. ret = PTR_ERR(devr->c0);
  3690. goto error1;
  3691. }
  3692. devr->c0->device = &dev->ib_dev;
  3693. devr->c0->uobject = NULL;
  3694. devr->c0->comp_handler = NULL;
  3695. devr->c0->event_handler = NULL;
  3696. devr->c0->cq_context = NULL;
  3697. atomic_set(&devr->c0->usecnt, 0);
  3698. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3699. if (IS_ERR(devr->x0)) {
  3700. ret = PTR_ERR(devr->x0);
  3701. goto error2;
  3702. }
  3703. devr->x0->device = &dev->ib_dev;
  3704. devr->x0->inode = NULL;
  3705. atomic_set(&devr->x0->usecnt, 0);
  3706. mutex_init(&devr->x0->tgt_qp_mutex);
  3707. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  3708. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3709. if (IS_ERR(devr->x1)) {
  3710. ret = PTR_ERR(devr->x1);
  3711. goto error3;
  3712. }
  3713. devr->x1->device = &dev->ib_dev;
  3714. devr->x1->inode = NULL;
  3715. atomic_set(&devr->x1->usecnt, 0);
  3716. mutex_init(&devr->x1->tgt_qp_mutex);
  3717. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  3718. memset(&attr, 0, sizeof(attr));
  3719. attr.attr.max_sge = 1;
  3720. attr.attr.max_wr = 1;
  3721. attr.srq_type = IB_SRQT_XRC;
  3722. attr.ext.cq = devr->c0;
  3723. attr.ext.xrc.xrcd = devr->x0;
  3724. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3725. if (IS_ERR(devr->s0)) {
  3726. ret = PTR_ERR(devr->s0);
  3727. goto error4;
  3728. }
  3729. devr->s0->device = &dev->ib_dev;
  3730. devr->s0->pd = devr->p0;
  3731. devr->s0->uobject = NULL;
  3732. devr->s0->event_handler = NULL;
  3733. devr->s0->srq_context = NULL;
  3734. devr->s0->srq_type = IB_SRQT_XRC;
  3735. devr->s0->ext.xrc.xrcd = devr->x0;
  3736. devr->s0->ext.cq = devr->c0;
  3737. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  3738. atomic_inc(&devr->s0->ext.cq->usecnt);
  3739. atomic_inc(&devr->p0->usecnt);
  3740. atomic_set(&devr->s0->usecnt, 0);
  3741. memset(&attr, 0, sizeof(attr));
  3742. attr.attr.max_sge = 1;
  3743. attr.attr.max_wr = 1;
  3744. attr.srq_type = IB_SRQT_BASIC;
  3745. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3746. if (IS_ERR(devr->s1)) {
  3747. ret = PTR_ERR(devr->s1);
  3748. goto error5;
  3749. }
  3750. devr->s1->device = &dev->ib_dev;
  3751. devr->s1->pd = devr->p0;
  3752. devr->s1->uobject = NULL;
  3753. devr->s1->event_handler = NULL;
  3754. devr->s1->srq_context = NULL;
  3755. devr->s1->srq_type = IB_SRQT_BASIC;
  3756. devr->s1->ext.cq = devr->c0;
  3757. atomic_inc(&devr->p0->usecnt);
  3758. atomic_set(&devr->s1->usecnt, 0);
  3759. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  3760. INIT_WORK(&devr->ports[port].pkey_change_work,
  3761. pkey_change_handler);
  3762. devr->ports[port].devr = devr;
  3763. }
  3764. return 0;
  3765. error5:
  3766. mlx5_ib_destroy_srq(devr->s0);
  3767. error4:
  3768. mlx5_ib_dealloc_xrcd(devr->x1);
  3769. error3:
  3770. mlx5_ib_dealloc_xrcd(devr->x0);
  3771. error2:
  3772. mlx5_ib_destroy_cq(devr->c0);
  3773. error1:
  3774. mlx5_ib_dealloc_pd(devr->p0);
  3775. error0:
  3776. return ret;
  3777. }
  3778. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  3779. {
  3780. struct mlx5_ib_dev *dev =
  3781. container_of(devr, struct mlx5_ib_dev, devr);
  3782. int port;
  3783. mlx5_ib_destroy_srq(devr->s1);
  3784. mlx5_ib_destroy_srq(devr->s0);
  3785. mlx5_ib_dealloc_xrcd(devr->x0);
  3786. mlx5_ib_dealloc_xrcd(devr->x1);
  3787. mlx5_ib_destroy_cq(devr->c0);
  3788. mlx5_ib_dealloc_pd(devr->p0);
  3789. /* Make sure no change P_Key work items are still executing */
  3790. for (port = 0; port < dev->num_ports; ++port)
  3791. cancel_work_sync(&devr->ports[port].pkey_change_work);
  3792. }
  3793. static u32 get_core_cap_flags(struct ib_device *ibdev,
  3794. struct mlx5_hca_vport_context *rep)
  3795. {
  3796. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3797. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  3798. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  3799. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  3800. bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
  3801. u32 ret = 0;
  3802. if (rep->grh_required)
  3803. ret |= RDMA_CORE_CAP_IB_GRH_REQUIRED;
  3804. if (ll == IB_LINK_LAYER_INFINIBAND)
  3805. return ret | RDMA_CORE_PORT_IBA_IB;
  3806. if (raw_support)
  3807. ret |= RDMA_CORE_PORT_RAW_PACKET;
  3808. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  3809. return ret;
  3810. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  3811. return ret;
  3812. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  3813. ret |= RDMA_CORE_PORT_IBA_ROCE;
  3814. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  3815. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  3816. return ret;
  3817. }
  3818. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  3819. struct ib_port_immutable *immutable)
  3820. {
  3821. struct ib_port_attr attr;
  3822. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3823. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  3824. struct mlx5_hca_vport_context rep = {0};
  3825. int err;
  3826. err = ib_query_port(ibdev, port_num, &attr);
  3827. if (err)
  3828. return err;
  3829. if (ll == IB_LINK_LAYER_INFINIBAND) {
  3830. err = mlx5_query_hca_vport_context(dev->mdev, 0, port_num, 0,
  3831. &rep);
  3832. if (err)
  3833. return err;
  3834. }
  3835. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3836. immutable->gid_tbl_len = attr.gid_tbl_len;
  3837. immutable->core_cap_flags = get_core_cap_flags(ibdev, &rep);
  3838. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  3839. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  3840. return 0;
  3841. }
  3842. static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
  3843. struct ib_port_immutable *immutable)
  3844. {
  3845. struct ib_port_attr attr;
  3846. int err;
  3847. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3848. err = ib_query_port(ibdev, port_num, &attr);
  3849. if (err)
  3850. return err;
  3851. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3852. immutable->gid_tbl_len = attr.gid_tbl_len;
  3853. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3854. return 0;
  3855. }
  3856. static void get_dev_fw_str(struct ib_device *ibdev, char *str)
  3857. {
  3858. struct mlx5_ib_dev *dev =
  3859. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  3860. snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
  3861. fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
  3862. fw_rev_sub(dev->mdev));
  3863. }
  3864. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  3865. {
  3866. struct mlx5_core_dev *mdev = dev->mdev;
  3867. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  3868. MLX5_FLOW_NAMESPACE_LAG);
  3869. struct mlx5_flow_table *ft;
  3870. int err;
  3871. if (!ns || !mlx5_lag_is_active(mdev))
  3872. return 0;
  3873. err = mlx5_cmd_create_vport_lag(mdev);
  3874. if (err)
  3875. return err;
  3876. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  3877. if (IS_ERR(ft)) {
  3878. err = PTR_ERR(ft);
  3879. goto err_destroy_vport_lag;
  3880. }
  3881. dev->flow_db->lag_demux_ft = ft;
  3882. return 0;
  3883. err_destroy_vport_lag:
  3884. mlx5_cmd_destroy_vport_lag(mdev);
  3885. return err;
  3886. }
  3887. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  3888. {
  3889. struct mlx5_core_dev *mdev = dev->mdev;
  3890. if (dev->flow_db->lag_demux_ft) {
  3891. mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
  3892. dev->flow_db->lag_demux_ft = NULL;
  3893. mlx5_cmd_destroy_vport_lag(mdev);
  3894. }
  3895. }
  3896. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  3897. {
  3898. int err;
  3899. dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
  3900. err = register_netdevice_notifier(&dev->roce[port_num].nb);
  3901. if (err) {
  3902. dev->roce[port_num].nb.notifier_call = NULL;
  3903. return err;
  3904. }
  3905. return 0;
  3906. }
  3907. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  3908. {
  3909. if (dev->roce[port_num].nb.notifier_call) {
  3910. unregister_netdevice_notifier(&dev->roce[port_num].nb);
  3911. dev->roce[port_num].nb.notifier_call = NULL;
  3912. }
  3913. }
  3914. static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
  3915. {
  3916. int err;
  3917. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  3918. err = mlx5_nic_vport_enable_roce(dev->mdev);
  3919. if (err)
  3920. return err;
  3921. }
  3922. err = mlx5_eth_lag_init(dev);
  3923. if (err)
  3924. goto err_disable_roce;
  3925. return 0;
  3926. err_disable_roce:
  3927. if (MLX5_CAP_GEN(dev->mdev, roce))
  3928. mlx5_nic_vport_disable_roce(dev->mdev);
  3929. return err;
  3930. }
  3931. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  3932. {
  3933. mlx5_eth_lag_cleanup(dev);
  3934. if (MLX5_CAP_GEN(dev->mdev, roce))
  3935. mlx5_nic_vport_disable_roce(dev->mdev);
  3936. }
  3937. struct mlx5_ib_counter {
  3938. const char *name;
  3939. size_t offset;
  3940. };
  3941. #define INIT_Q_COUNTER(_name) \
  3942. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  3943. static const struct mlx5_ib_counter basic_q_cnts[] = {
  3944. INIT_Q_COUNTER(rx_write_requests),
  3945. INIT_Q_COUNTER(rx_read_requests),
  3946. INIT_Q_COUNTER(rx_atomic_requests),
  3947. INIT_Q_COUNTER(out_of_buffer),
  3948. };
  3949. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  3950. INIT_Q_COUNTER(out_of_sequence),
  3951. };
  3952. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  3953. INIT_Q_COUNTER(duplicate_request),
  3954. INIT_Q_COUNTER(rnr_nak_retry_err),
  3955. INIT_Q_COUNTER(packet_seq_err),
  3956. INIT_Q_COUNTER(implied_nak_seq_err),
  3957. INIT_Q_COUNTER(local_ack_timeout_err),
  3958. };
  3959. #define INIT_CONG_COUNTER(_name) \
  3960. { .name = #_name, .offset = \
  3961. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  3962. static const struct mlx5_ib_counter cong_cnts[] = {
  3963. INIT_CONG_COUNTER(rp_cnp_ignored),
  3964. INIT_CONG_COUNTER(rp_cnp_handled),
  3965. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  3966. INIT_CONG_COUNTER(np_cnp_sent),
  3967. };
  3968. static const struct mlx5_ib_counter extended_err_cnts[] = {
  3969. INIT_Q_COUNTER(resp_local_length_error),
  3970. INIT_Q_COUNTER(resp_cqe_error),
  3971. INIT_Q_COUNTER(req_cqe_error),
  3972. INIT_Q_COUNTER(req_remote_invalid_request),
  3973. INIT_Q_COUNTER(req_remote_access_errors),
  3974. INIT_Q_COUNTER(resp_remote_access_errors),
  3975. INIT_Q_COUNTER(resp_cqe_flush_error),
  3976. INIT_Q_COUNTER(req_cqe_flush_error),
  3977. };
  3978. #define INIT_EXT_PPCNT_COUNTER(_name) \
  3979. { .name = #_name, .offset = \
  3980. MLX5_BYTE_OFF(ppcnt_reg, \
  3981. counter_set.eth_extended_cntrs_grp_data_layout._name##_high)}
  3982. static const struct mlx5_ib_counter ext_ppcnt_cnts[] = {
  3983. INIT_EXT_PPCNT_COUNTER(rx_icrc_encapsulated),
  3984. };
  3985. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  3986. {
  3987. int i;
  3988. for (i = 0; i < dev->num_ports; i++) {
  3989. if (dev->port[i].cnts.set_id_valid)
  3990. mlx5_core_dealloc_q_counter(dev->mdev,
  3991. dev->port[i].cnts.set_id);
  3992. kfree(dev->port[i].cnts.names);
  3993. kfree(dev->port[i].cnts.offsets);
  3994. }
  3995. }
  3996. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  3997. struct mlx5_ib_counters *cnts)
  3998. {
  3999. u32 num_counters;
  4000. num_counters = ARRAY_SIZE(basic_q_cnts);
  4001. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  4002. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  4003. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  4004. num_counters += ARRAY_SIZE(retrans_q_cnts);
  4005. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
  4006. num_counters += ARRAY_SIZE(extended_err_cnts);
  4007. cnts->num_q_counters = num_counters;
  4008. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  4009. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  4010. num_counters += ARRAY_SIZE(cong_cnts);
  4011. }
  4012. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  4013. cnts->num_ext_ppcnt_counters = ARRAY_SIZE(ext_ppcnt_cnts);
  4014. num_counters += ARRAY_SIZE(ext_ppcnt_cnts);
  4015. }
  4016. cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
  4017. if (!cnts->names)
  4018. return -ENOMEM;
  4019. cnts->offsets = kcalloc(num_counters,
  4020. sizeof(cnts->offsets), GFP_KERNEL);
  4021. if (!cnts->offsets)
  4022. goto err_names;
  4023. return 0;
  4024. err_names:
  4025. kfree(cnts->names);
  4026. cnts->names = NULL;
  4027. return -ENOMEM;
  4028. }
  4029. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  4030. const char **names,
  4031. size_t *offsets)
  4032. {
  4033. int i;
  4034. int j = 0;
  4035. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  4036. names[j] = basic_q_cnts[i].name;
  4037. offsets[j] = basic_q_cnts[i].offset;
  4038. }
  4039. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  4040. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  4041. names[j] = out_of_seq_q_cnts[i].name;
  4042. offsets[j] = out_of_seq_q_cnts[i].offset;
  4043. }
  4044. }
  4045. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  4046. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  4047. names[j] = retrans_q_cnts[i].name;
  4048. offsets[j] = retrans_q_cnts[i].offset;
  4049. }
  4050. }
  4051. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
  4052. for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
  4053. names[j] = extended_err_cnts[i].name;
  4054. offsets[j] = extended_err_cnts[i].offset;
  4055. }
  4056. }
  4057. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  4058. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  4059. names[j] = cong_cnts[i].name;
  4060. offsets[j] = cong_cnts[i].offset;
  4061. }
  4062. }
  4063. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  4064. for (i = 0; i < ARRAY_SIZE(ext_ppcnt_cnts); i++, j++) {
  4065. names[j] = ext_ppcnt_cnts[i].name;
  4066. offsets[j] = ext_ppcnt_cnts[i].offset;
  4067. }
  4068. }
  4069. }
  4070. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  4071. {
  4072. int err = 0;
  4073. int i;
  4074. for (i = 0; i < dev->num_ports; i++) {
  4075. err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
  4076. if (err)
  4077. goto err_alloc;
  4078. mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
  4079. dev->port[i].cnts.offsets);
  4080. err = mlx5_core_alloc_q_counter(dev->mdev,
  4081. &dev->port[i].cnts.set_id);
  4082. if (err) {
  4083. mlx5_ib_warn(dev,
  4084. "couldn't allocate queue counter for port %d, err %d\n",
  4085. i + 1, err);
  4086. goto err_alloc;
  4087. }
  4088. dev->port[i].cnts.set_id_valid = true;
  4089. }
  4090. return 0;
  4091. err_alloc:
  4092. mlx5_ib_dealloc_counters(dev);
  4093. return err;
  4094. }
  4095. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  4096. u8 port_num)
  4097. {
  4098. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4099. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  4100. /* We support only per port stats */
  4101. if (port_num == 0)
  4102. return NULL;
  4103. return rdma_alloc_hw_stats_struct(port->cnts.names,
  4104. port->cnts.num_q_counters +
  4105. port->cnts.num_cong_counters +
  4106. port->cnts.num_ext_ppcnt_counters,
  4107. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  4108. }
  4109. static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
  4110. struct mlx5_ib_port *port,
  4111. struct rdma_hw_stats *stats)
  4112. {
  4113. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  4114. void *out;
  4115. __be32 val;
  4116. int ret, i;
  4117. out = kvzalloc(outlen, GFP_KERNEL);
  4118. if (!out)
  4119. return -ENOMEM;
  4120. ret = mlx5_core_query_q_counter(mdev,
  4121. port->cnts.set_id, 0,
  4122. out, outlen);
  4123. if (ret)
  4124. goto free;
  4125. for (i = 0; i < port->cnts.num_q_counters; i++) {
  4126. val = *(__be32 *)(out + port->cnts.offsets[i]);
  4127. stats->value[i] = (u64)be32_to_cpu(val);
  4128. }
  4129. free:
  4130. kvfree(out);
  4131. return ret;
  4132. }
  4133. static int mlx5_ib_query_ext_ppcnt_counters(struct mlx5_ib_dev *dev,
  4134. struct mlx5_ib_port *port,
  4135. struct rdma_hw_stats *stats)
  4136. {
  4137. int offset = port->cnts.num_q_counters + port->cnts.num_cong_counters;
  4138. int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
  4139. int ret, i;
  4140. void *out;
  4141. out = kvzalloc(sz, GFP_KERNEL);
  4142. if (!out)
  4143. return -ENOMEM;
  4144. ret = mlx5_cmd_query_ext_ppcnt_counters(dev->mdev, out);
  4145. if (ret)
  4146. goto free;
  4147. for (i = 0; i < port->cnts.num_ext_ppcnt_counters; i++) {
  4148. stats->value[i + offset] =
  4149. be64_to_cpup((__be64 *)(out +
  4150. port->cnts.offsets[i + offset]));
  4151. }
  4152. free:
  4153. kvfree(out);
  4154. return ret;
  4155. }
  4156. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  4157. struct rdma_hw_stats *stats,
  4158. u8 port_num, int index)
  4159. {
  4160. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4161. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  4162. struct mlx5_core_dev *mdev;
  4163. int ret, num_counters;
  4164. u8 mdev_port_num;
  4165. if (!stats)
  4166. return -EINVAL;
  4167. num_counters = port->cnts.num_q_counters +
  4168. port->cnts.num_cong_counters +
  4169. port->cnts.num_ext_ppcnt_counters;
  4170. /* q_counters are per IB device, query the master mdev */
  4171. ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
  4172. if (ret)
  4173. return ret;
  4174. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  4175. ret = mlx5_ib_query_ext_ppcnt_counters(dev, port, stats);
  4176. if (ret)
  4177. return ret;
  4178. }
  4179. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  4180. mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
  4181. &mdev_port_num);
  4182. if (!mdev) {
  4183. /* If port is not affiliated yet, its in down state
  4184. * which doesn't have any counters yet, so it would be
  4185. * zero. So no need to read from the HCA.
  4186. */
  4187. goto done;
  4188. }
  4189. ret = mlx5_lag_query_cong_counters(dev->mdev,
  4190. stats->value +
  4191. port->cnts.num_q_counters,
  4192. port->cnts.num_cong_counters,
  4193. port->cnts.offsets +
  4194. port->cnts.num_q_counters);
  4195. mlx5_ib_put_native_port_mdev(dev, port_num);
  4196. if (ret)
  4197. return ret;
  4198. }
  4199. done:
  4200. return num_counters;
  4201. }
  4202. static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
  4203. {
  4204. return mlx5_rdma_netdev_free(netdev);
  4205. }
  4206. static struct net_device*
  4207. mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
  4208. u8 port_num,
  4209. enum rdma_netdev_t type,
  4210. const char *name,
  4211. unsigned char name_assign_type,
  4212. void (*setup)(struct net_device *))
  4213. {
  4214. struct net_device *netdev;
  4215. struct rdma_netdev *rn;
  4216. if (type != RDMA_NETDEV_IPOIB)
  4217. return ERR_PTR(-EOPNOTSUPP);
  4218. netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
  4219. name, setup);
  4220. if (likely(!IS_ERR_OR_NULL(netdev))) {
  4221. rn = netdev_priv(netdev);
  4222. rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
  4223. }
  4224. return netdev;
  4225. }
  4226. static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
  4227. {
  4228. if (!dev->delay_drop.dbg)
  4229. return;
  4230. debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
  4231. kfree(dev->delay_drop.dbg);
  4232. dev->delay_drop.dbg = NULL;
  4233. }
  4234. static void cancel_delay_drop(struct mlx5_ib_dev *dev)
  4235. {
  4236. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  4237. return;
  4238. cancel_work_sync(&dev->delay_drop.delay_drop_work);
  4239. delay_drop_debugfs_cleanup(dev);
  4240. }
  4241. static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
  4242. size_t count, loff_t *pos)
  4243. {
  4244. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  4245. char lbuf[20];
  4246. int len;
  4247. len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
  4248. return simple_read_from_buffer(buf, count, pos, lbuf, len);
  4249. }
  4250. static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
  4251. size_t count, loff_t *pos)
  4252. {
  4253. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  4254. u32 timeout;
  4255. u32 var;
  4256. if (kstrtouint_from_user(buf, count, 0, &var))
  4257. return -EFAULT;
  4258. timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
  4259. 1000);
  4260. if (timeout != var)
  4261. mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
  4262. timeout);
  4263. delay_drop->timeout = timeout;
  4264. return count;
  4265. }
  4266. static const struct file_operations fops_delay_drop_timeout = {
  4267. .owner = THIS_MODULE,
  4268. .open = simple_open,
  4269. .write = delay_drop_timeout_write,
  4270. .read = delay_drop_timeout_read,
  4271. };
  4272. static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
  4273. {
  4274. struct mlx5_ib_dbg_delay_drop *dbg;
  4275. if (!mlx5_debugfs_root)
  4276. return 0;
  4277. dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
  4278. if (!dbg)
  4279. return -ENOMEM;
  4280. dev->delay_drop.dbg = dbg;
  4281. dbg->dir_debugfs =
  4282. debugfs_create_dir("delay_drop",
  4283. dev->mdev->priv.dbg_root);
  4284. if (!dbg->dir_debugfs)
  4285. goto out_debugfs;
  4286. dbg->events_cnt_debugfs =
  4287. debugfs_create_atomic_t("num_timeout_events", 0400,
  4288. dbg->dir_debugfs,
  4289. &dev->delay_drop.events_cnt);
  4290. if (!dbg->events_cnt_debugfs)
  4291. goto out_debugfs;
  4292. dbg->rqs_cnt_debugfs =
  4293. debugfs_create_atomic_t("num_rqs", 0400,
  4294. dbg->dir_debugfs,
  4295. &dev->delay_drop.rqs_cnt);
  4296. if (!dbg->rqs_cnt_debugfs)
  4297. goto out_debugfs;
  4298. dbg->timeout_debugfs =
  4299. debugfs_create_file("timeout", 0600,
  4300. dbg->dir_debugfs,
  4301. &dev->delay_drop,
  4302. &fops_delay_drop_timeout);
  4303. if (!dbg->timeout_debugfs)
  4304. goto out_debugfs;
  4305. return 0;
  4306. out_debugfs:
  4307. delay_drop_debugfs_cleanup(dev);
  4308. return -ENOMEM;
  4309. }
  4310. static void init_delay_drop(struct mlx5_ib_dev *dev)
  4311. {
  4312. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  4313. return;
  4314. mutex_init(&dev->delay_drop.lock);
  4315. dev->delay_drop.dev = dev;
  4316. dev->delay_drop.activate = false;
  4317. dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
  4318. INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
  4319. atomic_set(&dev->delay_drop.rqs_cnt, 0);
  4320. atomic_set(&dev->delay_drop.events_cnt, 0);
  4321. if (delay_drop_debugfs_init(dev))
  4322. mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
  4323. }
  4324. static const struct cpumask *
  4325. mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
  4326. {
  4327. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4328. return mlx5_get_vector_affinity_hint(dev->mdev, comp_vector);
  4329. }
  4330. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4331. static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
  4332. struct mlx5_ib_multiport_info *mpi)
  4333. {
  4334. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4335. struct mlx5_ib_port *port = &ibdev->port[port_num];
  4336. int comps;
  4337. int err;
  4338. int i;
  4339. mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
  4340. spin_lock(&port->mp.mpi_lock);
  4341. if (!mpi->ibdev) {
  4342. spin_unlock(&port->mp.mpi_lock);
  4343. return;
  4344. }
  4345. mpi->ibdev = NULL;
  4346. spin_unlock(&port->mp.mpi_lock);
  4347. mlx5_remove_netdev_notifier(ibdev, port_num);
  4348. spin_lock(&port->mp.mpi_lock);
  4349. comps = mpi->mdev_refcnt;
  4350. if (comps) {
  4351. mpi->unaffiliate = true;
  4352. init_completion(&mpi->unref_comp);
  4353. spin_unlock(&port->mp.mpi_lock);
  4354. for (i = 0; i < comps; i++)
  4355. wait_for_completion(&mpi->unref_comp);
  4356. spin_lock(&port->mp.mpi_lock);
  4357. mpi->unaffiliate = false;
  4358. }
  4359. port->mp.mpi = NULL;
  4360. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  4361. spin_unlock(&port->mp.mpi_lock);
  4362. err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
  4363. mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
  4364. /* Log an error, still needed to cleanup the pointers and add
  4365. * it back to the list.
  4366. */
  4367. if (err)
  4368. mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
  4369. port_num + 1);
  4370. ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
  4371. }
  4372. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4373. static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
  4374. struct mlx5_ib_multiport_info *mpi)
  4375. {
  4376. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4377. int err;
  4378. spin_lock(&ibdev->port[port_num].mp.mpi_lock);
  4379. if (ibdev->port[port_num].mp.mpi) {
  4380. mlx5_ib_warn(ibdev, "port %d already affiliated.\n",
  4381. port_num + 1);
  4382. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4383. return false;
  4384. }
  4385. ibdev->port[port_num].mp.mpi = mpi;
  4386. mpi->ibdev = ibdev;
  4387. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4388. err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
  4389. if (err)
  4390. goto unbind;
  4391. err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
  4392. if (err)
  4393. goto unbind;
  4394. err = mlx5_add_netdev_notifier(ibdev, port_num);
  4395. if (err) {
  4396. mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
  4397. port_num + 1);
  4398. goto unbind;
  4399. }
  4400. err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
  4401. if (err)
  4402. goto unbind;
  4403. return true;
  4404. unbind:
  4405. mlx5_ib_unbind_slave_port(ibdev, mpi);
  4406. return false;
  4407. }
  4408. static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
  4409. {
  4410. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4411. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4412. port_num + 1);
  4413. struct mlx5_ib_multiport_info *mpi;
  4414. int err;
  4415. int i;
  4416. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4417. return 0;
  4418. err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
  4419. &dev->sys_image_guid);
  4420. if (err)
  4421. return err;
  4422. err = mlx5_nic_vport_enable_roce(dev->mdev);
  4423. if (err)
  4424. return err;
  4425. mutex_lock(&mlx5_ib_multiport_mutex);
  4426. for (i = 0; i < dev->num_ports; i++) {
  4427. bool bound = false;
  4428. /* build a stub multiport info struct for the native port. */
  4429. if (i == port_num) {
  4430. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  4431. if (!mpi) {
  4432. mutex_unlock(&mlx5_ib_multiport_mutex);
  4433. mlx5_nic_vport_disable_roce(dev->mdev);
  4434. return -ENOMEM;
  4435. }
  4436. mpi->is_master = true;
  4437. mpi->mdev = dev->mdev;
  4438. mpi->sys_image_guid = dev->sys_image_guid;
  4439. dev->port[i].mp.mpi = mpi;
  4440. mpi->ibdev = dev;
  4441. mpi = NULL;
  4442. continue;
  4443. }
  4444. list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
  4445. list) {
  4446. if (dev->sys_image_guid == mpi->sys_image_guid &&
  4447. (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
  4448. bound = mlx5_ib_bind_slave_port(dev, mpi);
  4449. }
  4450. if (bound) {
  4451. dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
  4452. mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
  4453. list_del(&mpi->list);
  4454. break;
  4455. }
  4456. }
  4457. if (!bound) {
  4458. get_port_caps(dev, i + 1);
  4459. mlx5_ib_dbg(dev, "no free port found for port %d\n",
  4460. i + 1);
  4461. }
  4462. }
  4463. list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
  4464. mutex_unlock(&mlx5_ib_multiport_mutex);
  4465. return err;
  4466. }
  4467. static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
  4468. {
  4469. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4470. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4471. port_num + 1);
  4472. int i;
  4473. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4474. return;
  4475. mutex_lock(&mlx5_ib_multiport_mutex);
  4476. for (i = 0; i < dev->num_ports; i++) {
  4477. if (dev->port[i].mp.mpi) {
  4478. /* Destroy the native port stub */
  4479. if (i == port_num) {
  4480. kfree(dev->port[i].mp.mpi);
  4481. dev->port[i].mp.mpi = NULL;
  4482. } else {
  4483. mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
  4484. mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
  4485. }
  4486. }
  4487. }
  4488. mlx5_ib_dbg(dev, "removing from devlist\n");
  4489. list_del(&dev->ib_dev_list);
  4490. mutex_unlock(&mlx5_ib_multiport_mutex);
  4491. mlx5_nic_vport_disable_roce(dev->mdev);
  4492. }
  4493. ADD_UVERBS_ATTRIBUTES_SIMPLE(
  4494. mlx5_ib_dm,
  4495. UVERBS_OBJECT_DM,
  4496. UVERBS_METHOD_DM_ALLOC,
  4497. UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  4498. UVERBS_ATTR_TYPE(u64),
  4499. UA_MANDATORY),
  4500. UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  4501. UVERBS_ATTR_TYPE(u16),
  4502. UA_MANDATORY));
  4503. ADD_UVERBS_ATTRIBUTES_SIMPLE(
  4504. mlx5_ib_flow_action,
  4505. UVERBS_OBJECT_FLOW_ACTION,
  4506. UVERBS_METHOD_FLOW_ACTION_ESP_CREATE,
  4507. UVERBS_ATTR_PTR_IN(MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS,
  4508. UVERBS_ATTR_TYPE(u64),
  4509. UA_MANDATORY));
  4510. #define NUM_TREES 3
  4511. static int populate_specs_root(struct mlx5_ib_dev *dev)
  4512. {
  4513. const struct uverbs_object_tree_def *default_root[NUM_TREES + 1] = {
  4514. uverbs_default_get_objects()};
  4515. size_t num_trees = 1;
  4516. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE &&
  4517. !WARN_ON(num_trees >= ARRAY_SIZE(default_root)))
  4518. default_root[num_trees++] = &mlx5_ib_flow_action;
  4519. if (MLX5_CAP_DEV_MEM(dev->mdev, memic) &&
  4520. !WARN_ON(num_trees >= ARRAY_SIZE(default_root)))
  4521. default_root[num_trees++] = &mlx5_ib_dm;
  4522. if (MLX5_CAP_GEN_64(dev->mdev, general_obj_types) &
  4523. MLX5_GENERAL_OBJ_TYPES_CAP_UCTX &&
  4524. !WARN_ON(num_trees >= ARRAY_SIZE(default_root)))
  4525. default_root[num_trees++] = mlx5_ib_get_devx_tree();
  4526. dev->ib_dev.driver_specs_root =
  4527. uverbs_alloc_spec_tree(num_trees, default_root);
  4528. return PTR_ERR_OR_ZERO(dev->ib_dev.driver_specs_root);
  4529. }
  4530. static void depopulate_specs_root(struct mlx5_ib_dev *dev)
  4531. {
  4532. uverbs_free_spec_tree(dev->ib_dev.driver_specs_root);
  4533. }
  4534. static int mlx5_ib_read_counters(struct ib_counters *counters,
  4535. struct ib_counters_read_attr *read_attr,
  4536. struct uverbs_attr_bundle *attrs)
  4537. {
  4538. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  4539. struct mlx5_read_counters_attr mread_attr = {};
  4540. struct mlx5_ib_flow_counters_desc *desc;
  4541. int ret, i;
  4542. mutex_lock(&mcounters->mcntrs_mutex);
  4543. if (mcounters->cntrs_max_index > read_attr->ncounters) {
  4544. ret = -EINVAL;
  4545. goto err_bound;
  4546. }
  4547. mread_attr.out = kcalloc(mcounters->counters_num, sizeof(u64),
  4548. GFP_KERNEL);
  4549. if (!mread_attr.out) {
  4550. ret = -ENOMEM;
  4551. goto err_bound;
  4552. }
  4553. mread_attr.hw_cntrs_hndl = mcounters->hw_cntrs_hndl;
  4554. mread_attr.flags = read_attr->flags;
  4555. ret = mcounters->read_counters(counters->device, &mread_attr);
  4556. if (ret)
  4557. goto err_read;
  4558. /* do the pass over the counters data array to assign according to the
  4559. * descriptions and indexing pairs
  4560. */
  4561. desc = mcounters->counters_data;
  4562. for (i = 0; i < mcounters->ncounters; i++)
  4563. read_attr->counters_buff[desc[i].index] += mread_attr.out[desc[i].description];
  4564. err_read:
  4565. kfree(mread_attr.out);
  4566. err_bound:
  4567. mutex_unlock(&mcounters->mcntrs_mutex);
  4568. return ret;
  4569. }
  4570. static int mlx5_ib_destroy_counters(struct ib_counters *counters)
  4571. {
  4572. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  4573. counters_clear_description(counters);
  4574. if (mcounters->hw_cntrs_hndl)
  4575. mlx5_fc_destroy(to_mdev(counters->device)->mdev,
  4576. mcounters->hw_cntrs_hndl);
  4577. kfree(mcounters);
  4578. return 0;
  4579. }
  4580. static struct ib_counters *mlx5_ib_create_counters(struct ib_device *device,
  4581. struct uverbs_attr_bundle *attrs)
  4582. {
  4583. struct mlx5_ib_mcounters *mcounters;
  4584. mcounters = kzalloc(sizeof(*mcounters), GFP_KERNEL);
  4585. if (!mcounters)
  4586. return ERR_PTR(-ENOMEM);
  4587. mutex_init(&mcounters->mcntrs_mutex);
  4588. return &mcounters->ibcntrs;
  4589. }
  4590. void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
  4591. {
  4592. mlx5_ib_cleanup_multiport_master(dev);
  4593. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4594. cleanup_srcu_struct(&dev->mr_srcu);
  4595. #endif
  4596. kfree(dev->port);
  4597. }
  4598. int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
  4599. {
  4600. struct mlx5_core_dev *mdev = dev->mdev;
  4601. const char *name;
  4602. int err;
  4603. int i;
  4604. dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
  4605. GFP_KERNEL);
  4606. if (!dev->port)
  4607. return -ENOMEM;
  4608. for (i = 0; i < dev->num_ports; i++) {
  4609. spin_lock_init(&dev->port[i].mp.mpi_lock);
  4610. rwlock_init(&dev->roce[i].netdev_lock);
  4611. }
  4612. err = mlx5_ib_init_multiport_master(dev);
  4613. if (err)
  4614. goto err_free_port;
  4615. if (!mlx5_core_mp_enabled(mdev)) {
  4616. for (i = 1; i <= dev->num_ports; i++) {
  4617. err = get_port_caps(dev, i);
  4618. if (err)
  4619. break;
  4620. }
  4621. } else {
  4622. err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
  4623. }
  4624. if (err)
  4625. goto err_mp;
  4626. if (mlx5_use_mad_ifc(dev))
  4627. get_ext_port_caps(dev);
  4628. if (!mlx5_lag_is_active(mdev))
  4629. name = "mlx5_%d";
  4630. else
  4631. name = "mlx5_bond_%d";
  4632. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  4633. dev->ib_dev.owner = THIS_MODULE;
  4634. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  4635. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  4636. dev->ib_dev.phys_port_cnt = dev->num_ports;
  4637. dev->ib_dev.num_comp_vectors =
  4638. dev->mdev->priv.eq_table.num_comp_vectors;
  4639. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  4640. mutex_init(&dev->cap_mask_mutex);
  4641. INIT_LIST_HEAD(&dev->qp_list);
  4642. spin_lock_init(&dev->reset_flow_resource_lock);
  4643. spin_lock_init(&dev->memic.memic_lock);
  4644. dev->memic.dev = mdev;
  4645. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4646. err = init_srcu_struct(&dev->mr_srcu);
  4647. if (err)
  4648. goto err_free_port;
  4649. #endif
  4650. return 0;
  4651. err_mp:
  4652. mlx5_ib_cleanup_multiport_master(dev);
  4653. err_free_port:
  4654. kfree(dev->port);
  4655. return -ENOMEM;
  4656. }
  4657. static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev)
  4658. {
  4659. dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL);
  4660. if (!dev->flow_db)
  4661. return -ENOMEM;
  4662. mutex_init(&dev->flow_db->lock);
  4663. return 0;
  4664. }
  4665. int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev)
  4666. {
  4667. struct mlx5_ib_dev *nic_dev;
  4668. nic_dev = mlx5_ib_get_uplink_ibdev(dev->mdev->priv.eswitch);
  4669. if (!nic_dev)
  4670. return -EINVAL;
  4671. dev->flow_db = nic_dev->flow_db;
  4672. return 0;
  4673. }
  4674. static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev)
  4675. {
  4676. kfree(dev->flow_db);
  4677. }
  4678. int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
  4679. {
  4680. struct mlx5_core_dev *mdev = dev->mdev;
  4681. int err;
  4682. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  4683. dev->ib_dev.uverbs_cmd_mask =
  4684. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  4685. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  4686. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  4687. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  4688. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  4689. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  4690. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  4691. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  4692. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  4693. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  4694. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  4695. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  4696. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  4697. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  4698. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  4699. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  4700. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  4701. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  4702. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  4703. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  4704. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  4705. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  4706. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  4707. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  4708. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  4709. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  4710. dev->ib_dev.uverbs_ex_cmd_mask =
  4711. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  4712. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  4713. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  4714. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
  4715. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
  4716. dev->ib_dev.query_device = mlx5_ib_query_device;
  4717. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  4718. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  4719. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  4720. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  4721. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  4722. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  4723. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  4724. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  4725. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  4726. dev->ib_dev.mmap = mlx5_ib_mmap;
  4727. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  4728. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  4729. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  4730. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  4731. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  4732. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  4733. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  4734. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  4735. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  4736. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  4737. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  4738. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  4739. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  4740. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  4741. dev->ib_dev.drain_sq = mlx5_ib_drain_sq;
  4742. dev->ib_dev.drain_rq = mlx5_ib_drain_rq;
  4743. dev->ib_dev.post_send = mlx5_ib_post_send;
  4744. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  4745. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  4746. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  4747. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  4748. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  4749. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  4750. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  4751. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  4752. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  4753. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  4754. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  4755. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  4756. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  4757. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  4758. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  4759. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  4760. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  4761. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  4762. dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
  4763. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
  4764. dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
  4765. if (mlx5_core_is_pf(mdev)) {
  4766. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  4767. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  4768. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  4769. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  4770. }
  4771. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  4772. dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
  4773. if (MLX5_CAP_GEN(mdev, imaicl)) {
  4774. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  4775. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  4776. dev->ib_dev.uverbs_cmd_mask |=
  4777. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  4778. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  4779. }
  4780. if (MLX5_CAP_GEN(mdev, xrc)) {
  4781. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  4782. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  4783. dev->ib_dev.uverbs_cmd_mask |=
  4784. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  4785. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  4786. }
  4787. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  4788. dev->ib_dev.alloc_dm = mlx5_ib_alloc_dm;
  4789. dev->ib_dev.dealloc_dm = mlx5_ib_dealloc_dm;
  4790. dev->ib_dev.reg_dm_mr = mlx5_ib_reg_dm_mr;
  4791. }
  4792. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  4793. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  4794. dev->ib_dev.uverbs_ex_cmd_mask |=
  4795. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  4796. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
  4797. dev->ib_dev.create_flow_action_esp = mlx5_ib_create_flow_action_esp;
  4798. dev->ib_dev.destroy_flow_action = mlx5_ib_destroy_flow_action;
  4799. dev->ib_dev.modify_flow_action_esp = mlx5_ib_modify_flow_action_esp;
  4800. dev->ib_dev.driver_id = RDMA_DRIVER_MLX5;
  4801. dev->ib_dev.create_counters = mlx5_ib_create_counters;
  4802. dev->ib_dev.destroy_counters = mlx5_ib_destroy_counters;
  4803. dev->ib_dev.read_counters = mlx5_ib_read_counters;
  4804. err = init_node_data(dev);
  4805. if (err)
  4806. return err;
  4807. if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
  4808. (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
  4809. MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  4810. mutex_init(&dev->lb_mutex);
  4811. return 0;
  4812. }
  4813. static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
  4814. {
  4815. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  4816. dev->ib_dev.query_port = mlx5_ib_query_port;
  4817. return 0;
  4818. }
  4819. int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev)
  4820. {
  4821. dev->ib_dev.get_port_immutable = mlx5_port_rep_immutable;
  4822. dev->ib_dev.query_port = mlx5_ib_rep_query_port;
  4823. return 0;
  4824. }
  4825. static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev)
  4826. {
  4827. u8 port_num;
  4828. int i;
  4829. for (i = 0; i < dev->num_ports; i++) {
  4830. dev->roce[i].dev = dev;
  4831. dev->roce[i].native_port_num = i + 1;
  4832. dev->roce[i].last_port_state = IB_PORT_DOWN;
  4833. }
  4834. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  4835. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  4836. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  4837. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  4838. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  4839. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  4840. dev->ib_dev.uverbs_ex_cmd_mask |=
  4841. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  4842. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  4843. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  4844. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  4845. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  4846. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4847. return mlx5_add_netdev_notifier(dev, port_num);
  4848. }
  4849. static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev)
  4850. {
  4851. u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4852. mlx5_remove_netdev_notifier(dev, port_num);
  4853. }
  4854. int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev)
  4855. {
  4856. struct mlx5_core_dev *mdev = dev->mdev;
  4857. enum rdma_link_layer ll;
  4858. int port_type_cap;
  4859. int err = 0;
  4860. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4861. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4862. if (ll == IB_LINK_LAYER_ETHERNET)
  4863. err = mlx5_ib_stage_common_roce_init(dev);
  4864. return err;
  4865. }
  4866. void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev)
  4867. {
  4868. mlx5_ib_stage_common_roce_cleanup(dev);
  4869. }
  4870. static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
  4871. {
  4872. struct mlx5_core_dev *mdev = dev->mdev;
  4873. enum rdma_link_layer ll;
  4874. int port_type_cap;
  4875. int err;
  4876. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4877. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4878. if (ll == IB_LINK_LAYER_ETHERNET) {
  4879. err = mlx5_ib_stage_common_roce_init(dev);
  4880. if (err)
  4881. return err;
  4882. err = mlx5_enable_eth(dev);
  4883. if (err)
  4884. goto cleanup;
  4885. }
  4886. return 0;
  4887. cleanup:
  4888. mlx5_ib_stage_common_roce_cleanup(dev);
  4889. return err;
  4890. }
  4891. static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
  4892. {
  4893. struct mlx5_core_dev *mdev = dev->mdev;
  4894. enum rdma_link_layer ll;
  4895. int port_type_cap;
  4896. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4897. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4898. if (ll == IB_LINK_LAYER_ETHERNET) {
  4899. mlx5_disable_eth(dev);
  4900. mlx5_ib_stage_common_roce_cleanup(dev);
  4901. }
  4902. }
  4903. int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
  4904. {
  4905. return create_dev_resources(&dev->devr);
  4906. }
  4907. void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
  4908. {
  4909. destroy_dev_resources(&dev->devr);
  4910. }
  4911. static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
  4912. {
  4913. mlx5_ib_internal_fill_odp_caps(dev);
  4914. return mlx5_ib_odp_init_one(dev);
  4915. }
  4916. int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
  4917. {
  4918. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  4919. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  4920. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  4921. return mlx5_ib_alloc_counters(dev);
  4922. }
  4923. return 0;
  4924. }
  4925. void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
  4926. {
  4927. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  4928. mlx5_ib_dealloc_counters(dev);
  4929. }
  4930. static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
  4931. {
  4932. return mlx5_ib_init_cong_debugfs(dev,
  4933. mlx5_core_native_port_num(dev->mdev) - 1);
  4934. }
  4935. static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
  4936. {
  4937. mlx5_ib_cleanup_cong_debugfs(dev,
  4938. mlx5_core_native_port_num(dev->mdev) - 1);
  4939. }
  4940. static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
  4941. {
  4942. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  4943. return PTR_ERR_OR_ZERO(dev->mdev->priv.uar);
  4944. }
  4945. static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
  4946. {
  4947. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  4948. }
  4949. int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
  4950. {
  4951. int err;
  4952. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  4953. if (err)
  4954. return err;
  4955. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  4956. if (err)
  4957. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  4958. return err;
  4959. }
  4960. void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
  4961. {
  4962. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  4963. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  4964. }
  4965. static int mlx5_ib_stage_populate_specs(struct mlx5_ib_dev *dev)
  4966. {
  4967. return populate_specs_root(dev);
  4968. }
  4969. int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
  4970. {
  4971. return ib_register_device(&dev->ib_dev, NULL);
  4972. }
  4973. static void mlx5_ib_stage_depopulate_specs(struct mlx5_ib_dev *dev)
  4974. {
  4975. depopulate_specs_root(dev);
  4976. }
  4977. void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
  4978. {
  4979. destroy_umrc_res(dev);
  4980. }
  4981. void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
  4982. {
  4983. ib_unregister_device(&dev->ib_dev);
  4984. }
  4985. int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
  4986. {
  4987. return create_umr_res(dev);
  4988. }
  4989. static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
  4990. {
  4991. init_delay_drop(dev);
  4992. return 0;
  4993. }
  4994. static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
  4995. {
  4996. cancel_delay_drop(dev);
  4997. }
  4998. int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
  4999. {
  5000. int err;
  5001. int i;
  5002. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  5003. err = device_create_file(&dev->ib_dev.dev,
  5004. mlx5_class_attributes[i]);
  5005. if (err)
  5006. return err;
  5007. }
  5008. return 0;
  5009. }
  5010. static int mlx5_ib_stage_rep_reg_init(struct mlx5_ib_dev *dev)
  5011. {
  5012. mlx5_ib_register_vport_reps(dev);
  5013. return 0;
  5014. }
  5015. static void mlx5_ib_stage_rep_reg_cleanup(struct mlx5_ib_dev *dev)
  5016. {
  5017. mlx5_ib_unregister_vport_reps(dev);
  5018. }
  5019. void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
  5020. const struct mlx5_ib_profile *profile,
  5021. int stage)
  5022. {
  5023. /* Number of stages to cleanup */
  5024. while (stage) {
  5025. stage--;
  5026. if (profile->stage[stage].cleanup)
  5027. profile->stage[stage].cleanup(dev);
  5028. }
  5029. ib_dealloc_device((struct ib_device *)dev);
  5030. }
  5031. void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
  5032. const struct mlx5_ib_profile *profile)
  5033. {
  5034. int err;
  5035. int i;
  5036. printk_once(KERN_INFO "%s", mlx5_version);
  5037. for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
  5038. if (profile->stage[i].init) {
  5039. err = profile->stage[i].init(dev);
  5040. if (err)
  5041. goto err_out;
  5042. }
  5043. }
  5044. dev->profile = profile;
  5045. dev->ib_active = true;
  5046. return dev;
  5047. err_out:
  5048. __mlx5_ib_remove(dev, profile, i);
  5049. return NULL;
  5050. }
  5051. static const struct mlx5_ib_profile pf_profile = {
  5052. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  5053. mlx5_ib_stage_init_init,
  5054. mlx5_ib_stage_init_cleanup),
  5055. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  5056. mlx5_ib_stage_flow_db_init,
  5057. mlx5_ib_stage_flow_db_cleanup),
  5058. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  5059. mlx5_ib_stage_caps_init,
  5060. NULL),
  5061. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  5062. mlx5_ib_stage_non_default_cb,
  5063. NULL),
  5064. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  5065. mlx5_ib_stage_roce_init,
  5066. mlx5_ib_stage_roce_cleanup),
  5067. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  5068. mlx5_ib_stage_dev_res_init,
  5069. mlx5_ib_stage_dev_res_cleanup),
  5070. STAGE_CREATE(MLX5_IB_STAGE_ODP,
  5071. mlx5_ib_stage_odp_init,
  5072. NULL),
  5073. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  5074. mlx5_ib_stage_counters_init,
  5075. mlx5_ib_stage_counters_cleanup),
  5076. STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
  5077. mlx5_ib_stage_cong_debugfs_init,
  5078. mlx5_ib_stage_cong_debugfs_cleanup),
  5079. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  5080. mlx5_ib_stage_uar_init,
  5081. mlx5_ib_stage_uar_cleanup),
  5082. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  5083. mlx5_ib_stage_bfrag_init,
  5084. mlx5_ib_stage_bfrag_cleanup),
  5085. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  5086. NULL,
  5087. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  5088. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  5089. mlx5_ib_stage_populate_specs,
  5090. mlx5_ib_stage_depopulate_specs),
  5091. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  5092. mlx5_ib_stage_ib_reg_init,
  5093. mlx5_ib_stage_ib_reg_cleanup),
  5094. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  5095. mlx5_ib_stage_post_ib_reg_umr_init,
  5096. NULL),
  5097. STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
  5098. mlx5_ib_stage_delay_drop_init,
  5099. mlx5_ib_stage_delay_drop_cleanup),
  5100. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  5101. mlx5_ib_stage_class_attr_init,
  5102. NULL),
  5103. };
  5104. static const struct mlx5_ib_profile nic_rep_profile = {
  5105. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  5106. mlx5_ib_stage_init_init,
  5107. mlx5_ib_stage_init_cleanup),
  5108. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  5109. mlx5_ib_stage_flow_db_init,
  5110. mlx5_ib_stage_flow_db_cleanup),
  5111. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  5112. mlx5_ib_stage_caps_init,
  5113. NULL),
  5114. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  5115. mlx5_ib_stage_rep_non_default_cb,
  5116. NULL),
  5117. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  5118. mlx5_ib_stage_rep_roce_init,
  5119. mlx5_ib_stage_rep_roce_cleanup),
  5120. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  5121. mlx5_ib_stage_dev_res_init,
  5122. mlx5_ib_stage_dev_res_cleanup),
  5123. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  5124. mlx5_ib_stage_counters_init,
  5125. mlx5_ib_stage_counters_cleanup),
  5126. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  5127. mlx5_ib_stage_uar_init,
  5128. mlx5_ib_stage_uar_cleanup),
  5129. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  5130. mlx5_ib_stage_bfrag_init,
  5131. mlx5_ib_stage_bfrag_cleanup),
  5132. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  5133. NULL,
  5134. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  5135. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  5136. mlx5_ib_stage_populate_specs,
  5137. mlx5_ib_stage_depopulate_specs),
  5138. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  5139. mlx5_ib_stage_ib_reg_init,
  5140. mlx5_ib_stage_ib_reg_cleanup),
  5141. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  5142. mlx5_ib_stage_post_ib_reg_umr_init,
  5143. NULL),
  5144. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  5145. mlx5_ib_stage_class_attr_init,
  5146. NULL),
  5147. STAGE_CREATE(MLX5_IB_STAGE_REP_REG,
  5148. mlx5_ib_stage_rep_reg_init,
  5149. mlx5_ib_stage_rep_reg_cleanup),
  5150. };
  5151. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev)
  5152. {
  5153. struct mlx5_ib_multiport_info *mpi;
  5154. struct mlx5_ib_dev *dev;
  5155. bool bound = false;
  5156. int err;
  5157. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  5158. if (!mpi)
  5159. return NULL;
  5160. mpi->mdev = mdev;
  5161. err = mlx5_query_nic_vport_system_image_guid(mdev,
  5162. &mpi->sys_image_guid);
  5163. if (err) {
  5164. kfree(mpi);
  5165. return NULL;
  5166. }
  5167. mutex_lock(&mlx5_ib_multiport_mutex);
  5168. list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
  5169. if (dev->sys_image_guid == mpi->sys_image_guid)
  5170. bound = mlx5_ib_bind_slave_port(dev, mpi);
  5171. if (bound) {
  5172. rdma_roce_rescan_device(&dev->ib_dev);
  5173. break;
  5174. }
  5175. }
  5176. if (!bound) {
  5177. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  5178. dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
  5179. }
  5180. mutex_unlock(&mlx5_ib_multiport_mutex);
  5181. return mpi;
  5182. }
  5183. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  5184. {
  5185. enum rdma_link_layer ll;
  5186. struct mlx5_ib_dev *dev;
  5187. int port_type_cap;
  5188. printk_once(KERN_INFO "%s", mlx5_version);
  5189. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  5190. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  5191. if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET)
  5192. return mlx5_ib_add_slave_port(mdev);
  5193. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  5194. if (!dev)
  5195. return NULL;
  5196. dev->mdev = mdev;
  5197. dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
  5198. MLX5_CAP_GEN(mdev, num_vhca_ports));
  5199. if (MLX5_VPORT_MANAGER(mdev) &&
  5200. mlx5_ib_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
  5201. dev->rep = mlx5_ib_vport_rep(mdev->priv.eswitch, 0);
  5202. return __mlx5_ib_add(dev, &nic_rep_profile);
  5203. }
  5204. return __mlx5_ib_add(dev, &pf_profile);
  5205. }
  5206. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  5207. {
  5208. struct mlx5_ib_multiport_info *mpi;
  5209. struct mlx5_ib_dev *dev;
  5210. if (mlx5_core_is_mp_slave(mdev)) {
  5211. mpi = context;
  5212. mutex_lock(&mlx5_ib_multiport_mutex);
  5213. if (mpi->ibdev)
  5214. mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
  5215. list_del(&mpi->list);
  5216. mutex_unlock(&mlx5_ib_multiport_mutex);
  5217. return;
  5218. }
  5219. dev = context;
  5220. __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
  5221. }
  5222. static struct mlx5_interface mlx5_ib_interface = {
  5223. .add = mlx5_ib_add,
  5224. .remove = mlx5_ib_remove,
  5225. .event = mlx5_ib_event,
  5226. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  5227. .pfault = mlx5_ib_pfault,
  5228. #endif
  5229. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  5230. };
  5231. unsigned long mlx5_ib_get_xlt_emergency_page(void)
  5232. {
  5233. mutex_lock(&xlt_emergency_page_mutex);
  5234. return xlt_emergency_page;
  5235. }
  5236. void mlx5_ib_put_xlt_emergency_page(void)
  5237. {
  5238. mutex_unlock(&xlt_emergency_page_mutex);
  5239. }
  5240. static int __init mlx5_ib_init(void)
  5241. {
  5242. int err;
  5243. xlt_emergency_page = __get_free_page(GFP_KERNEL);
  5244. if (!xlt_emergency_page)
  5245. return -ENOMEM;
  5246. mutex_init(&xlt_emergency_page_mutex);
  5247. mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
  5248. if (!mlx5_ib_event_wq) {
  5249. free_page(xlt_emergency_page);
  5250. return -ENOMEM;
  5251. }
  5252. mlx5_ib_odp_init();
  5253. err = mlx5_register_interface(&mlx5_ib_interface);
  5254. return err;
  5255. }
  5256. static void __exit mlx5_ib_cleanup(void)
  5257. {
  5258. mlx5_unregister_interface(&mlx5_ib_interface);
  5259. destroy_workqueue(mlx5_ib_event_wq);
  5260. mutex_destroy(&xlt_emergency_page_mutex);
  5261. free_page(xlt_emergency_page);
  5262. }
  5263. module_init(mlx5_ib_init);
  5264. module_exit(mlx5_ib_cleanup);