amdgpu_device.c 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/amdgpu_drm.h>
  35. #include <linux/vgaarb.h>
  36. #include <linux/vga_switcheroo.h>
  37. #include <linux/efi.h>
  38. #include "amdgpu.h"
  39. #include "amdgpu_trace.h"
  40. #include "amdgpu_i2c.h"
  41. #include "atom.h"
  42. #include "amdgpu_atombios.h"
  43. #include "amdgpu_atomfirmware.h"
  44. #include "amd_pcie.h"
  45. #ifdef CONFIG_DRM_AMDGPU_SI
  46. #include "si.h"
  47. #endif
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. #include "cik.h"
  50. #endif
  51. #include "vi.h"
  52. #include "soc15.h"
  53. #include "bif/bif_4_1_d.h"
  54. #include <linux/pci.h>
  55. #include <linux/firmware.h>
  56. #include "amdgpu_vf_error.h"
  57. #include "amdgpu_amdkfd.h"
  58. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  59. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  60. #define AMDGPU_RESUME_MS 2000
  61. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  62. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  63. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  64. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev);
  65. static const char *amdgpu_asic_name[] = {
  66. "TAHITI",
  67. "PITCAIRN",
  68. "VERDE",
  69. "OLAND",
  70. "HAINAN",
  71. "BONAIRE",
  72. "KAVERI",
  73. "KABINI",
  74. "HAWAII",
  75. "MULLINS",
  76. "TOPAZ",
  77. "TONGA",
  78. "FIJI",
  79. "CARRIZO",
  80. "STONEY",
  81. "POLARIS10",
  82. "POLARIS11",
  83. "POLARIS12",
  84. "VEGA10",
  85. "RAVEN",
  86. "LAST",
  87. };
  88. bool amdgpu_device_is_px(struct drm_device *dev)
  89. {
  90. struct amdgpu_device *adev = dev->dev_private;
  91. if (adev->flags & AMD_IS_PX)
  92. return true;
  93. return false;
  94. }
  95. /*
  96. * MMIO register access helper functions.
  97. */
  98. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  99. uint32_t acc_flags)
  100. {
  101. uint32_t ret;
  102. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  103. BUG_ON(in_interrupt());
  104. return amdgpu_virt_kiq_rreg(adev, reg);
  105. }
  106. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  107. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  108. else {
  109. unsigned long flags;
  110. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  111. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  112. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  113. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  114. }
  115. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  116. return ret;
  117. }
  118. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  119. uint32_t acc_flags)
  120. {
  121. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  122. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  123. adev->last_mm_index = v;
  124. }
  125. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  126. BUG_ON(in_interrupt());
  127. return amdgpu_virt_kiq_wreg(adev, reg, v);
  128. }
  129. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  130. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  131. else {
  132. unsigned long flags;
  133. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  134. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  135. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  136. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  137. }
  138. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  139. udelay(500);
  140. }
  141. }
  142. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  143. {
  144. if ((reg * 4) < adev->rio_mem_size)
  145. return ioread32(adev->rio_mem + (reg * 4));
  146. else {
  147. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  148. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  149. }
  150. }
  151. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  152. {
  153. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  154. adev->last_mm_index = v;
  155. }
  156. if ((reg * 4) < adev->rio_mem_size)
  157. iowrite32(v, adev->rio_mem + (reg * 4));
  158. else {
  159. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  160. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  161. }
  162. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  163. udelay(500);
  164. }
  165. }
  166. /**
  167. * amdgpu_mm_rdoorbell - read a doorbell dword
  168. *
  169. * @adev: amdgpu_device pointer
  170. * @index: doorbell index
  171. *
  172. * Returns the value in the doorbell aperture at the
  173. * requested doorbell index (CIK).
  174. */
  175. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  176. {
  177. if (index < adev->doorbell.num_doorbells) {
  178. return readl(adev->doorbell.ptr + index);
  179. } else {
  180. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  181. return 0;
  182. }
  183. }
  184. /**
  185. * amdgpu_mm_wdoorbell - write a doorbell dword
  186. *
  187. * @adev: amdgpu_device pointer
  188. * @index: doorbell index
  189. * @v: value to write
  190. *
  191. * Writes @v to the doorbell aperture at the
  192. * requested doorbell index (CIK).
  193. */
  194. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  195. {
  196. if (index < adev->doorbell.num_doorbells) {
  197. writel(v, adev->doorbell.ptr + index);
  198. } else {
  199. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  200. }
  201. }
  202. /**
  203. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  204. *
  205. * @adev: amdgpu_device pointer
  206. * @index: doorbell index
  207. *
  208. * Returns the value in the doorbell aperture at the
  209. * requested doorbell index (VEGA10+).
  210. */
  211. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  212. {
  213. if (index < adev->doorbell.num_doorbells) {
  214. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  215. } else {
  216. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  217. return 0;
  218. }
  219. }
  220. /**
  221. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  222. *
  223. * @adev: amdgpu_device pointer
  224. * @index: doorbell index
  225. * @v: value to write
  226. *
  227. * Writes @v to the doorbell aperture at the
  228. * requested doorbell index (VEGA10+).
  229. */
  230. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  231. {
  232. if (index < adev->doorbell.num_doorbells) {
  233. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  234. } else {
  235. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  236. }
  237. }
  238. /**
  239. * amdgpu_invalid_rreg - dummy reg read function
  240. *
  241. * @adev: amdgpu device pointer
  242. * @reg: offset of register
  243. *
  244. * Dummy register read function. Used for register blocks
  245. * that certain asics don't have (all asics).
  246. * Returns the value in the register.
  247. */
  248. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  249. {
  250. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  251. BUG();
  252. return 0;
  253. }
  254. /**
  255. * amdgpu_invalid_wreg - dummy reg write function
  256. *
  257. * @adev: amdgpu device pointer
  258. * @reg: offset of register
  259. * @v: value to write to the register
  260. *
  261. * Dummy register read function. Used for register blocks
  262. * that certain asics don't have (all asics).
  263. */
  264. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  265. {
  266. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  267. reg, v);
  268. BUG();
  269. }
  270. /**
  271. * amdgpu_block_invalid_rreg - dummy reg read function
  272. *
  273. * @adev: amdgpu device pointer
  274. * @block: offset of instance
  275. * @reg: offset of register
  276. *
  277. * Dummy register read function. Used for register blocks
  278. * that certain asics don't have (all asics).
  279. * Returns the value in the register.
  280. */
  281. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  282. uint32_t block, uint32_t reg)
  283. {
  284. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  285. reg, block);
  286. BUG();
  287. return 0;
  288. }
  289. /**
  290. * amdgpu_block_invalid_wreg - dummy reg write function
  291. *
  292. * @adev: amdgpu device pointer
  293. * @block: offset of instance
  294. * @reg: offset of register
  295. * @v: value to write to the register
  296. *
  297. * Dummy register read function. Used for register blocks
  298. * that certain asics don't have (all asics).
  299. */
  300. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  301. uint32_t block,
  302. uint32_t reg, uint32_t v)
  303. {
  304. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  305. reg, block, v);
  306. BUG();
  307. }
  308. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  309. {
  310. return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
  311. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  312. &adev->vram_scratch.robj,
  313. &adev->vram_scratch.gpu_addr,
  314. (void **)&adev->vram_scratch.ptr);
  315. }
  316. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  317. {
  318. amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
  319. }
  320. /**
  321. * amdgpu_program_register_sequence - program an array of registers.
  322. *
  323. * @adev: amdgpu_device pointer
  324. * @registers: pointer to the register array
  325. * @array_size: size of the register array
  326. *
  327. * Programs an array or registers with and and or masks.
  328. * This is a helper for setting golden registers.
  329. */
  330. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  331. const u32 *registers,
  332. const u32 array_size)
  333. {
  334. u32 tmp, reg, and_mask, or_mask;
  335. int i;
  336. if (array_size % 3)
  337. return;
  338. for (i = 0; i < array_size; i +=3) {
  339. reg = registers[i + 0];
  340. and_mask = registers[i + 1];
  341. or_mask = registers[i + 2];
  342. if (and_mask == 0xffffffff) {
  343. tmp = or_mask;
  344. } else {
  345. tmp = RREG32(reg);
  346. tmp &= ~and_mask;
  347. tmp |= or_mask;
  348. }
  349. WREG32(reg, tmp);
  350. }
  351. }
  352. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  353. {
  354. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  355. }
  356. /*
  357. * GPU doorbell aperture helpers function.
  358. */
  359. /**
  360. * amdgpu_doorbell_init - Init doorbell driver information.
  361. *
  362. * @adev: amdgpu_device pointer
  363. *
  364. * Init doorbell driver information (CIK)
  365. * Returns 0 on success, error on failure.
  366. */
  367. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  368. {
  369. /* No doorbell on SI hardware generation */
  370. if (adev->asic_type < CHIP_BONAIRE) {
  371. adev->doorbell.base = 0;
  372. adev->doorbell.size = 0;
  373. adev->doorbell.num_doorbells = 0;
  374. adev->doorbell.ptr = NULL;
  375. return 0;
  376. }
  377. /* doorbell bar mapping */
  378. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  379. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  380. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  381. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  382. if (adev->doorbell.num_doorbells == 0)
  383. return -EINVAL;
  384. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  385. adev->doorbell.num_doorbells *
  386. sizeof(u32));
  387. if (adev->doorbell.ptr == NULL)
  388. return -ENOMEM;
  389. return 0;
  390. }
  391. /**
  392. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  393. *
  394. * @adev: amdgpu_device pointer
  395. *
  396. * Tear down doorbell driver information (CIK)
  397. */
  398. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  399. {
  400. iounmap(adev->doorbell.ptr);
  401. adev->doorbell.ptr = NULL;
  402. }
  403. /**
  404. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  405. * setup amdkfd
  406. *
  407. * @adev: amdgpu_device pointer
  408. * @aperture_base: output returning doorbell aperture base physical address
  409. * @aperture_size: output returning doorbell aperture size in bytes
  410. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  411. *
  412. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  413. * takes doorbells required for its own rings and reports the setup to amdkfd.
  414. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  415. */
  416. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  417. phys_addr_t *aperture_base,
  418. size_t *aperture_size,
  419. size_t *start_offset)
  420. {
  421. /*
  422. * The first num_doorbells are used by amdgpu.
  423. * amdkfd takes whatever's left in the aperture.
  424. */
  425. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  426. *aperture_base = adev->doorbell.base;
  427. *aperture_size = adev->doorbell.size;
  428. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  429. } else {
  430. *aperture_base = 0;
  431. *aperture_size = 0;
  432. *start_offset = 0;
  433. }
  434. }
  435. /*
  436. * amdgpu_wb_*()
  437. * Writeback is the method by which the GPU updates special pages in memory
  438. * with the status of certain GPU events (fences, ring pointers,etc.).
  439. */
  440. /**
  441. * amdgpu_wb_fini - Disable Writeback and free memory
  442. *
  443. * @adev: amdgpu_device pointer
  444. *
  445. * Disables Writeback and frees the Writeback memory (all asics).
  446. * Used at driver shutdown.
  447. */
  448. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  449. {
  450. if (adev->wb.wb_obj) {
  451. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  452. &adev->wb.gpu_addr,
  453. (void **)&adev->wb.wb);
  454. adev->wb.wb_obj = NULL;
  455. }
  456. }
  457. /**
  458. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  459. *
  460. * @adev: amdgpu_device pointer
  461. *
  462. * Initializes writeback and allocates writeback memory (all asics).
  463. * Used at driver startup.
  464. * Returns 0 on success or an -error on failure.
  465. */
  466. static int amdgpu_wb_init(struct amdgpu_device *adev)
  467. {
  468. int r;
  469. if (adev->wb.wb_obj == NULL) {
  470. /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
  471. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
  472. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  473. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  474. (void **)&adev->wb.wb);
  475. if (r) {
  476. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  477. return r;
  478. }
  479. adev->wb.num_wb = AMDGPU_MAX_WB;
  480. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  481. /* clear wb memory */
  482. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  483. }
  484. return 0;
  485. }
  486. /**
  487. * amdgpu_wb_get - Allocate a wb entry
  488. *
  489. * @adev: amdgpu_device pointer
  490. * @wb: wb index
  491. *
  492. * Allocate a wb slot for use by the driver (all asics).
  493. * Returns 0 on success or -EINVAL on failure.
  494. */
  495. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  496. {
  497. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  498. if (offset < adev->wb.num_wb) {
  499. __set_bit(offset, adev->wb.used);
  500. *wb = offset * 8; /* convert to dw offset */
  501. return 0;
  502. } else {
  503. return -EINVAL;
  504. }
  505. }
  506. /**
  507. * amdgpu_wb_free - Free a wb entry
  508. *
  509. * @adev: amdgpu_device pointer
  510. * @wb: wb index
  511. *
  512. * Free a wb slot allocated for use by the driver (all asics)
  513. */
  514. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  515. {
  516. if (wb < adev->wb.num_wb)
  517. __clear_bit(wb, adev->wb.used);
  518. }
  519. /**
  520. * amdgpu_vram_location - try to find VRAM location
  521. * @adev: amdgpu device structure holding all necessary informations
  522. * @mc: memory controller structure holding memory informations
  523. * @base: base address at which to put VRAM
  524. *
  525. * Function will try to place VRAM at base address provided
  526. * as parameter (which is so far either PCI aperture address or
  527. * for IGP TOM base address).
  528. *
  529. * If there is not enough space to fit the unvisible VRAM in the 32bits
  530. * address space then we limit the VRAM size to the aperture.
  531. *
  532. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  533. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  534. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  535. * not IGP.
  536. *
  537. * Note: we use mc_vram_size as on some board we need to program the mc to
  538. * cover the whole aperture even if VRAM size is inferior to aperture size
  539. * Novell bug 204882 + along with lots of ubuntu ones
  540. *
  541. * Note: when limiting vram it's safe to overwritte real_vram_size because
  542. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  543. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  544. * ones)
  545. *
  546. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  547. * explicitly check for that though.
  548. *
  549. * FIXME: when reducing VRAM size align new size on power of 2.
  550. */
  551. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  552. {
  553. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  554. mc->vram_start = base;
  555. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  556. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  557. mc->real_vram_size = mc->aper_size;
  558. mc->mc_vram_size = mc->aper_size;
  559. }
  560. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  561. if (limit && limit < mc->real_vram_size)
  562. mc->real_vram_size = limit;
  563. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  564. mc->mc_vram_size >> 20, mc->vram_start,
  565. mc->vram_end, mc->real_vram_size >> 20);
  566. }
  567. /**
  568. * amdgpu_gart_location - try to find GTT location
  569. * @adev: amdgpu device structure holding all necessary informations
  570. * @mc: memory controller structure holding memory informations
  571. *
  572. * Function will place try to place GTT before or after VRAM.
  573. *
  574. * If GTT size is bigger than space left then we ajust GTT size.
  575. * Thus function will never fails.
  576. *
  577. * FIXME: when reducing GTT size align new size on power of 2.
  578. */
  579. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  580. {
  581. u64 size_af, size_bf;
  582. size_af = adev->mc.mc_mask - mc->vram_end;
  583. size_bf = mc->vram_start;
  584. if (size_bf > size_af) {
  585. if (mc->gart_size > size_bf) {
  586. dev_warn(adev->dev, "limiting GTT\n");
  587. mc->gart_size = size_bf;
  588. }
  589. mc->gart_start = 0;
  590. } else {
  591. if (mc->gart_size > size_af) {
  592. dev_warn(adev->dev, "limiting GTT\n");
  593. mc->gart_size = size_af;
  594. }
  595. mc->gart_start = mc->vram_end + 1;
  596. }
  597. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  598. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  599. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  600. }
  601. /*
  602. * GPU helpers function.
  603. */
  604. /**
  605. * amdgpu_need_post - check if the hw need post or not
  606. *
  607. * @adev: amdgpu_device pointer
  608. *
  609. * Check if the asic has been initialized (all asics) at driver startup
  610. * or post is needed if hw reset is performed.
  611. * Returns true if need or false if not.
  612. */
  613. bool amdgpu_need_post(struct amdgpu_device *adev)
  614. {
  615. uint32_t reg;
  616. if (adev->has_hw_reset) {
  617. adev->has_hw_reset = false;
  618. return true;
  619. }
  620. /* bios scratch used on CIK+ */
  621. if (adev->asic_type >= CHIP_BONAIRE)
  622. return amdgpu_atombios_scratch_need_asic_init(adev);
  623. /* check MEM_SIZE for older asics */
  624. reg = amdgpu_asic_get_config_memsize(adev);
  625. if ((reg != 0) && (reg != 0xffffffff))
  626. return false;
  627. return true;
  628. }
  629. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  630. {
  631. if (amdgpu_sriov_vf(adev))
  632. return false;
  633. if (amdgpu_passthrough(adev)) {
  634. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  635. * some old smc fw still need driver do vPost otherwise gpu hang, while
  636. * those smc fw version above 22.15 doesn't have this flaw, so we force
  637. * vpost executed for smc version below 22.15
  638. */
  639. if (adev->asic_type == CHIP_FIJI) {
  640. int err;
  641. uint32_t fw_ver;
  642. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  643. /* force vPost if error occured */
  644. if (err)
  645. return true;
  646. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  647. if (fw_ver < 0x00160e00)
  648. return true;
  649. }
  650. }
  651. return amdgpu_need_post(adev);
  652. }
  653. /**
  654. * amdgpu_dummy_page_init - init dummy page used by the driver
  655. *
  656. * @adev: amdgpu_device pointer
  657. *
  658. * Allocate the dummy page used by the driver (all asics).
  659. * This dummy page is used by the driver as a filler for gart entries
  660. * when pages are taken out of the GART
  661. * Returns 0 on sucess, -ENOMEM on failure.
  662. */
  663. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  664. {
  665. if (adev->dummy_page.page)
  666. return 0;
  667. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  668. if (adev->dummy_page.page == NULL)
  669. return -ENOMEM;
  670. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  671. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  672. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  673. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  674. __free_page(adev->dummy_page.page);
  675. adev->dummy_page.page = NULL;
  676. return -ENOMEM;
  677. }
  678. return 0;
  679. }
  680. /**
  681. * amdgpu_dummy_page_fini - free dummy page used by the driver
  682. *
  683. * @adev: amdgpu_device pointer
  684. *
  685. * Frees the dummy page used by the driver (all asics).
  686. */
  687. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  688. {
  689. if (adev->dummy_page.page == NULL)
  690. return;
  691. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  692. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  693. __free_page(adev->dummy_page.page);
  694. adev->dummy_page.page = NULL;
  695. }
  696. /* ATOM accessor methods */
  697. /*
  698. * ATOM is an interpreted byte code stored in tables in the vbios. The
  699. * driver registers callbacks to access registers and the interpreter
  700. * in the driver parses the tables and executes then to program specific
  701. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  702. * atombios.h, and atom.c
  703. */
  704. /**
  705. * cail_pll_read - read PLL register
  706. *
  707. * @info: atom card_info pointer
  708. * @reg: PLL register offset
  709. *
  710. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  711. * Returns the value of the PLL register.
  712. */
  713. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  714. {
  715. return 0;
  716. }
  717. /**
  718. * cail_pll_write - write PLL register
  719. *
  720. * @info: atom card_info pointer
  721. * @reg: PLL register offset
  722. * @val: value to write to the pll register
  723. *
  724. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  725. */
  726. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  727. {
  728. }
  729. /**
  730. * cail_mc_read - read MC (Memory Controller) register
  731. *
  732. * @info: atom card_info pointer
  733. * @reg: MC register offset
  734. *
  735. * Provides an MC register accessor for the atom interpreter (r4xx+).
  736. * Returns the value of the MC register.
  737. */
  738. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  739. {
  740. return 0;
  741. }
  742. /**
  743. * cail_mc_write - write MC (Memory Controller) register
  744. *
  745. * @info: atom card_info pointer
  746. * @reg: MC register offset
  747. * @val: value to write to the pll register
  748. *
  749. * Provides a MC register accessor for the atom interpreter (r4xx+).
  750. */
  751. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  752. {
  753. }
  754. /**
  755. * cail_reg_write - write MMIO register
  756. *
  757. * @info: atom card_info pointer
  758. * @reg: MMIO register offset
  759. * @val: value to write to the pll register
  760. *
  761. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  762. */
  763. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  764. {
  765. struct amdgpu_device *adev = info->dev->dev_private;
  766. WREG32(reg, val);
  767. }
  768. /**
  769. * cail_reg_read - read MMIO register
  770. *
  771. * @info: atom card_info pointer
  772. * @reg: MMIO register offset
  773. *
  774. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  775. * Returns the value of the MMIO register.
  776. */
  777. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  778. {
  779. struct amdgpu_device *adev = info->dev->dev_private;
  780. uint32_t r;
  781. r = RREG32(reg);
  782. return r;
  783. }
  784. /**
  785. * cail_ioreg_write - write IO register
  786. *
  787. * @info: atom card_info pointer
  788. * @reg: IO register offset
  789. * @val: value to write to the pll register
  790. *
  791. * Provides a IO register accessor for the atom interpreter (r4xx+).
  792. */
  793. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  794. {
  795. struct amdgpu_device *adev = info->dev->dev_private;
  796. WREG32_IO(reg, val);
  797. }
  798. /**
  799. * cail_ioreg_read - read IO register
  800. *
  801. * @info: atom card_info pointer
  802. * @reg: IO register offset
  803. *
  804. * Provides an IO register accessor for the atom interpreter (r4xx+).
  805. * Returns the value of the IO register.
  806. */
  807. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  808. {
  809. struct amdgpu_device *adev = info->dev->dev_private;
  810. uint32_t r;
  811. r = RREG32_IO(reg);
  812. return r;
  813. }
  814. static ssize_t amdgpu_atombios_get_vbios_version(struct device *dev,
  815. struct device_attribute *attr,
  816. char *buf)
  817. {
  818. struct drm_device *ddev = dev_get_drvdata(dev);
  819. struct amdgpu_device *adev = ddev->dev_private;
  820. struct atom_context *ctx = adev->mode_info.atom_context;
  821. return snprintf(buf, PAGE_SIZE, "%s\n", ctx->vbios_version);
  822. }
  823. static DEVICE_ATTR(vbios_version, 0444, amdgpu_atombios_get_vbios_version,
  824. NULL);
  825. /**
  826. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  827. *
  828. * @adev: amdgpu_device pointer
  829. *
  830. * Frees the driver info and register access callbacks for the ATOM
  831. * interpreter (r4xx+).
  832. * Called at driver shutdown.
  833. */
  834. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  835. {
  836. if (adev->mode_info.atom_context) {
  837. kfree(adev->mode_info.atom_context->scratch);
  838. kfree(adev->mode_info.atom_context->iio);
  839. }
  840. kfree(adev->mode_info.atom_context);
  841. adev->mode_info.atom_context = NULL;
  842. kfree(adev->mode_info.atom_card_info);
  843. adev->mode_info.atom_card_info = NULL;
  844. device_remove_file(adev->dev, &dev_attr_vbios_version);
  845. }
  846. /**
  847. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  848. *
  849. * @adev: amdgpu_device pointer
  850. *
  851. * Initializes the driver info and register access callbacks for the
  852. * ATOM interpreter (r4xx+).
  853. * Returns 0 on sucess, -ENOMEM on failure.
  854. * Called at driver startup.
  855. */
  856. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  857. {
  858. struct card_info *atom_card_info =
  859. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  860. int ret;
  861. if (!atom_card_info)
  862. return -ENOMEM;
  863. adev->mode_info.atom_card_info = atom_card_info;
  864. atom_card_info->dev = adev->ddev;
  865. atom_card_info->reg_read = cail_reg_read;
  866. atom_card_info->reg_write = cail_reg_write;
  867. /* needed for iio ops */
  868. if (adev->rio_mem) {
  869. atom_card_info->ioreg_read = cail_ioreg_read;
  870. atom_card_info->ioreg_write = cail_ioreg_write;
  871. } else {
  872. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  873. atom_card_info->ioreg_read = cail_reg_read;
  874. atom_card_info->ioreg_write = cail_reg_write;
  875. }
  876. atom_card_info->mc_read = cail_mc_read;
  877. atom_card_info->mc_write = cail_mc_write;
  878. atom_card_info->pll_read = cail_pll_read;
  879. atom_card_info->pll_write = cail_pll_write;
  880. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  881. if (!adev->mode_info.atom_context) {
  882. amdgpu_atombios_fini(adev);
  883. return -ENOMEM;
  884. }
  885. mutex_init(&adev->mode_info.atom_context->mutex);
  886. if (adev->is_atom_fw) {
  887. amdgpu_atomfirmware_scratch_regs_init(adev);
  888. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  889. } else {
  890. amdgpu_atombios_scratch_regs_init(adev);
  891. amdgpu_atombios_allocate_fb_scratch(adev);
  892. }
  893. ret = device_create_file(adev->dev, &dev_attr_vbios_version);
  894. if (ret) {
  895. DRM_ERROR("Failed to create device file for VBIOS version\n");
  896. return ret;
  897. }
  898. return 0;
  899. }
  900. /* if we get transitioned to only one device, take VGA back */
  901. /**
  902. * amdgpu_vga_set_decode - enable/disable vga decode
  903. *
  904. * @cookie: amdgpu_device pointer
  905. * @state: enable/disable vga decode
  906. *
  907. * Enable/disable vga decode (all asics).
  908. * Returns VGA resource flags.
  909. */
  910. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  911. {
  912. struct amdgpu_device *adev = cookie;
  913. amdgpu_asic_set_vga_state(adev, state);
  914. if (state)
  915. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  916. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  917. else
  918. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  919. }
  920. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  921. {
  922. /* defines number of bits in page table versus page directory,
  923. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  924. * page table and the remaining bits are in the page directory */
  925. if (amdgpu_vm_block_size == -1)
  926. return;
  927. if (amdgpu_vm_block_size < 9) {
  928. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  929. amdgpu_vm_block_size);
  930. goto def_value;
  931. }
  932. if (amdgpu_vm_block_size > 24 ||
  933. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  934. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  935. amdgpu_vm_block_size);
  936. goto def_value;
  937. }
  938. return;
  939. def_value:
  940. amdgpu_vm_block_size = -1;
  941. }
  942. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  943. {
  944. /* no need to check the default value */
  945. if (amdgpu_vm_size == -1)
  946. return;
  947. if (!is_power_of_2(amdgpu_vm_size)) {
  948. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  949. amdgpu_vm_size);
  950. goto def_value;
  951. }
  952. if (amdgpu_vm_size < 1) {
  953. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  954. amdgpu_vm_size);
  955. goto def_value;
  956. }
  957. /*
  958. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  959. */
  960. if (amdgpu_vm_size > 1024) {
  961. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  962. amdgpu_vm_size);
  963. goto def_value;
  964. }
  965. return;
  966. def_value:
  967. amdgpu_vm_size = -1;
  968. }
  969. /**
  970. * amdgpu_check_arguments - validate module params
  971. *
  972. * @adev: amdgpu_device pointer
  973. *
  974. * Validates certain module parameters and updates
  975. * the associated values used by the driver (all asics).
  976. */
  977. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  978. {
  979. if (amdgpu_sched_jobs < 4) {
  980. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  981. amdgpu_sched_jobs);
  982. amdgpu_sched_jobs = 4;
  983. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  984. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  985. amdgpu_sched_jobs);
  986. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  987. }
  988. if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
  989. /* gart size must be greater or equal to 32M */
  990. dev_warn(adev->dev, "gart size (%d) too small\n",
  991. amdgpu_gart_size);
  992. amdgpu_gart_size = -1;
  993. }
  994. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  995. /* gtt size must be greater or equal to 32M */
  996. dev_warn(adev->dev, "gtt size (%d) too small\n",
  997. amdgpu_gtt_size);
  998. amdgpu_gtt_size = -1;
  999. }
  1000. /* valid range is between 4 and 9 inclusive */
  1001. if (amdgpu_vm_fragment_size != -1 &&
  1002. (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
  1003. dev_warn(adev->dev, "valid range is between 4 and 9\n");
  1004. amdgpu_vm_fragment_size = -1;
  1005. }
  1006. amdgpu_check_vm_size(adev);
  1007. amdgpu_check_block_size(adev);
  1008. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1009. !is_power_of_2(amdgpu_vram_page_split))) {
  1010. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1011. amdgpu_vram_page_split);
  1012. amdgpu_vram_page_split = 1024;
  1013. }
  1014. }
  1015. /**
  1016. * amdgpu_switcheroo_set_state - set switcheroo state
  1017. *
  1018. * @pdev: pci dev pointer
  1019. * @state: vga_switcheroo state
  1020. *
  1021. * Callback for the switcheroo driver. Suspends or resumes the
  1022. * the asics before or after it is powered up using ACPI methods.
  1023. */
  1024. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1025. {
  1026. struct drm_device *dev = pci_get_drvdata(pdev);
  1027. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1028. return;
  1029. if (state == VGA_SWITCHEROO_ON) {
  1030. pr_info("amdgpu: switched on\n");
  1031. /* don't suspend or resume card normally */
  1032. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1033. amdgpu_device_resume(dev, true, true);
  1034. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1035. drm_kms_helper_poll_enable(dev);
  1036. } else {
  1037. pr_info("amdgpu: switched off\n");
  1038. drm_kms_helper_poll_disable(dev);
  1039. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1040. amdgpu_device_suspend(dev, true, true);
  1041. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1042. }
  1043. }
  1044. /**
  1045. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1046. *
  1047. * @pdev: pci dev pointer
  1048. *
  1049. * Callback for the switcheroo driver. Check of the switcheroo
  1050. * state can be changed.
  1051. * Returns true if the state can be changed, false if not.
  1052. */
  1053. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1054. {
  1055. struct drm_device *dev = pci_get_drvdata(pdev);
  1056. /*
  1057. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1058. * locking inversion with the driver load path. And the access here is
  1059. * completely racy anyway. So don't bother with locking for now.
  1060. */
  1061. return dev->open_count == 0;
  1062. }
  1063. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1064. .set_gpu_state = amdgpu_switcheroo_set_state,
  1065. .reprobe = NULL,
  1066. .can_switch = amdgpu_switcheroo_can_switch,
  1067. };
  1068. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1069. enum amd_ip_block_type block_type,
  1070. enum amd_clockgating_state state)
  1071. {
  1072. int i, r = 0;
  1073. for (i = 0; i < adev->num_ip_blocks; i++) {
  1074. if (!adev->ip_blocks[i].status.valid)
  1075. continue;
  1076. if (adev->ip_blocks[i].version->type != block_type)
  1077. continue;
  1078. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1079. continue;
  1080. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1081. (void *)adev, state);
  1082. if (r)
  1083. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1084. adev->ip_blocks[i].version->funcs->name, r);
  1085. }
  1086. return r;
  1087. }
  1088. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1089. enum amd_ip_block_type block_type,
  1090. enum amd_powergating_state state)
  1091. {
  1092. int i, r = 0;
  1093. for (i = 0; i < adev->num_ip_blocks; i++) {
  1094. if (!adev->ip_blocks[i].status.valid)
  1095. continue;
  1096. if (adev->ip_blocks[i].version->type != block_type)
  1097. continue;
  1098. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1099. continue;
  1100. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1101. (void *)adev, state);
  1102. if (r)
  1103. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1104. adev->ip_blocks[i].version->funcs->name, r);
  1105. }
  1106. return r;
  1107. }
  1108. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1109. {
  1110. int i;
  1111. for (i = 0; i < adev->num_ip_blocks; i++) {
  1112. if (!adev->ip_blocks[i].status.valid)
  1113. continue;
  1114. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1115. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1116. }
  1117. }
  1118. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1119. enum amd_ip_block_type block_type)
  1120. {
  1121. int i, r;
  1122. for (i = 0; i < adev->num_ip_blocks; i++) {
  1123. if (!adev->ip_blocks[i].status.valid)
  1124. continue;
  1125. if (adev->ip_blocks[i].version->type == block_type) {
  1126. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1127. if (r)
  1128. return r;
  1129. break;
  1130. }
  1131. }
  1132. return 0;
  1133. }
  1134. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1135. enum amd_ip_block_type block_type)
  1136. {
  1137. int i;
  1138. for (i = 0; i < adev->num_ip_blocks; i++) {
  1139. if (!adev->ip_blocks[i].status.valid)
  1140. continue;
  1141. if (adev->ip_blocks[i].version->type == block_type)
  1142. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1143. }
  1144. return true;
  1145. }
  1146. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1147. enum amd_ip_block_type type)
  1148. {
  1149. int i;
  1150. for (i = 0; i < adev->num_ip_blocks; i++)
  1151. if (adev->ip_blocks[i].version->type == type)
  1152. return &adev->ip_blocks[i];
  1153. return NULL;
  1154. }
  1155. /**
  1156. * amdgpu_ip_block_version_cmp
  1157. *
  1158. * @adev: amdgpu_device pointer
  1159. * @type: enum amd_ip_block_type
  1160. * @major: major version
  1161. * @minor: minor version
  1162. *
  1163. * return 0 if equal or greater
  1164. * return 1 if smaller or the ip_block doesn't exist
  1165. */
  1166. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1167. enum amd_ip_block_type type,
  1168. u32 major, u32 minor)
  1169. {
  1170. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1171. if (ip_block && ((ip_block->version->major > major) ||
  1172. ((ip_block->version->major == major) &&
  1173. (ip_block->version->minor >= minor))))
  1174. return 0;
  1175. return 1;
  1176. }
  1177. /**
  1178. * amdgpu_ip_block_add
  1179. *
  1180. * @adev: amdgpu_device pointer
  1181. * @ip_block_version: pointer to the IP to add
  1182. *
  1183. * Adds the IP block driver information to the collection of IPs
  1184. * on the asic.
  1185. */
  1186. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1187. const struct amdgpu_ip_block_version *ip_block_version)
  1188. {
  1189. if (!ip_block_version)
  1190. return -EINVAL;
  1191. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1192. ip_block_version->funcs->name);
  1193. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1194. return 0;
  1195. }
  1196. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1197. {
  1198. adev->enable_virtual_display = false;
  1199. if (amdgpu_virtual_display) {
  1200. struct drm_device *ddev = adev->ddev;
  1201. const char *pci_address_name = pci_name(ddev->pdev);
  1202. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1203. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1204. pciaddstr_tmp = pciaddstr;
  1205. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1206. pciaddname = strsep(&pciaddname_tmp, ",");
  1207. if (!strcmp("all", pciaddname)
  1208. || !strcmp(pci_address_name, pciaddname)) {
  1209. long num_crtc;
  1210. int res = -1;
  1211. adev->enable_virtual_display = true;
  1212. if (pciaddname_tmp)
  1213. res = kstrtol(pciaddname_tmp, 10,
  1214. &num_crtc);
  1215. if (!res) {
  1216. if (num_crtc < 1)
  1217. num_crtc = 1;
  1218. if (num_crtc > 6)
  1219. num_crtc = 6;
  1220. adev->mode_info.num_crtc = num_crtc;
  1221. } else {
  1222. adev->mode_info.num_crtc = 1;
  1223. }
  1224. break;
  1225. }
  1226. }
  1227. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1228. amdgpu_virtual_display, pci_address_name,
  1229. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1230. kfree(pciaddstr);
  1231. }
  1232. }
  1233. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1234. {
  1235. const char *chip_name;
  1236. char fw_name[30];
  1237. int err;
  1238. const struct gpu_info_firmware_header_v1_0 *hdr;
  1239. adev->firmware.gpu_info_fw = NULL;
  1240. switch (adev->asic_type) {
  1241. case CHIP_TOPAZ:
  1242. case CHIP_TONGA:
  1243. case CHIP_FIJI:
  1244. case CHIP_POLARIS11:
  1245. case CHIP_POLARIS10:
  1246. case CHIP_POLARIS12:
  1247. case CHIP_CARRIZO:
  1248. case CHIP_STONEY:
  1249. #ifdef CONFIG_DRM_AMDGPU_SI
  1250. case CHIP_VERDE:
  1251. case CHIP_TAHITI:
  1252. case CHIP_PITCAIRN:
  1253. case CHIP_OLAND:
  1254. case CHIP_HAINAN:
  1255. #endif
  1256. #ifdef CONFIG_DRM_AMDGPU_CIK
  1257. case CHIP_BONAIRE:
  1258. case CHIP_HAWAII:
  1259. case CHIP_KAVERI:
  1260. case CHIP_KABINI:
  1261. case CHIP_MULLINS:
  1262. #endif
  1263. default:
  1264. return 0;
  1265. case CHIP_VEGA10:
  1266. chip_name = "vega10";
  1267. break;
  1268. case CHIP_RAVEN:
  1269. chip_name = "raven";
  1270. break;
  1271. }
  1272. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1273. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1274. if (err) {
  1275. dev_err(adev->dev,
  1276. "Failed to load gpu_info firmware \"%s\"\n",
  1277. fw_name);
  1278. goto out;
  1279. }
  1280. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1281. if (err) {
  1282. dev_err(adev->dev,
  1283. "Failed to validate gpu_info firmware \"%s\"\n",
  1284. fw_name);
  1285. goto out;
  1286. }
  1287. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1288. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1289. switch (hdr->version_major) {
  1290. case 1:
  1291. {
  1292. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1293. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1294. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1295. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1296. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1297. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1298. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1299. adev->gfx.config.max_texture_channel_caches =
  1300. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1301. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1302. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1303. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1304. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1305. adev->gfx.config.double_offchip_lds_buf =
  1306. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1307. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1308. adev->gfx.cu_info.max_waves_per_simd =
  1309. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1310. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1311. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1312. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1313. break;
  1314. }
  1315. default:
  1316. dev_err(adev->dev,
  1317. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1318. err = -EINVAL;
  1319. goto out;
  1320. }
  1321. out:
  1322. return err;
  1323. }
  1324. static int amdgpu_early_init(struct amdgpu_device *adev)
  1325. {
  1326. int i, r;
  1327. amdgpu_device_enable_virtual_display(adev);
  1328. switch (adev->asic_type) {
  1329. case CHIP_TOPAZ:
  1330. case CHIP_TONGA:
  1331. case CHIP_FIJI:
  1332. case CHIP_POLARIS11:
  1333. case CHIP_POLARIS10:
  1334. case CHIP_POLARIS12:
  1335. case CHIP_CARRIZO:
  1336. case CHIP_STONEY:
  1337. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1338. adev->family = AMDGPU_FAMILY_CZ;
  1339. else
  1340. adev->family = AMDGPU_FAMILY_VI;
  1341. r = vi_set_ip_blocks(adev);
  1342. if (r)
  1343. return r;
  1344. break;
  1345. #ifdef CONFIG_DRM_AMDGPU_SI
  1346. case CHIP_VERDE:
  1347. case CHIP_TAHITI:
  1348. case CHIP_PITCAIRN:
  1349. case CHIP_OLAND:
  1350. case CHIP_HAINAN:
  1351. adev->family = AMDGPU_FAMILY_SI;
  1352. r = si_set_ip_blocks(adev);
  1353. if (r)
  1354. return r;
  1355. break;
  1356. #endif
  1357. #ifdef CONFIG_DRM_AMDGPU_CIK
  1358. case CHIP_BONAIRE:
  1359. case CHIP_HAWAII:
  1360. case CHIP_KAVERI:
  1361. case CHIP_KABINI:
  1362. case CHIP_MULLINS:
  1363. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1364. adev->family = AMDGPU_FAMILY_CI;
  1365. else
  1366. adev->family = AMDGPU_FAMILY_KV;
  1367. r = cik_set_ip_blocks(adev);
  1368. if (r)
  1369. return r;
  1370. break;
  1371. #endif
  1372. case CHIP_VEGA10:
  1373. case CHIP_RAVEN:
  1374. if (adev->asic_type == CHIP_RAVEN)
  1375. adev->family = AMDGPU_FAMILY_RV;
  1376. else
  1377. adev->family = AMDGPU_FAMILY_AI;
  1378. r = soc15_set_ip_blocks(adev);
  1379. if (r)
  1380. return r;
  1381. break;
  1382. default:
  1383. /* FIXME: not supported yet */
  1384. return -EINVAL;
  1385. }
  1386. r = amdgpu_device_parse_gpu_info_fw(adev);
  1387. if (r)
  1388. return r;
  1389. if (amdgpu_sriov_vf(adev)) {
  1390. r = amdgpu_virt_request_full_gpu(adev, true);
  1391. if (r)
  1392. return r;
  1393. }
  1394. for (i = 0; i < adev->num_ip_blocks; i++) {
  1395. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1396. DRM_ERROR("disabled ip block: %d <%s>\n",
  1397. i, adev->ip_blocks[i].version->funcs->name);
  1398. adev->ip_blocks[i].status.valid = false;
  1399. } else {
  1400. if (adev->ip_blocks[i].version->funcs->early_init) {
  1401. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1402. if (r == -ENOENT) {
  1403. adev->ip_blocks[i].status.valid = false;
  1404. } else if (r) {
  1405. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1406. adev->ip_blocks[i].version->funcs->name, r);
  1407. return r;
  1408. } else {
  1409. adev->ip_blocks[i].status.valid = true;
  1410. }
  1411. } else {
  1412. adev->ip_blocks[i].status.valid = true;
  1413. }
  1414. }
  1415. }
  1416. adev->cg_flags &= amdgpu_cg_mask;
  1417. adev->pg_flags &= amdgpu_pg_mask;
  1418. return 0;
  1419. }
  1420. static int amdgpu_init(struct amdgpu_device *adev)
  1421. {
  1422. int i, r;
  1423. for (i = 0; i < adev->num_ip_blocks; i++) {
  1424. if (!adev->ip_blocks[i].status.valid)
  1425. continue;
  1426. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1427. if (r) {
  1428. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1429. adev->ip_blocks[i].version->funcs->name, r);
  1430. return r;
  1431. }
  1432. adev->ip_blocks[i].status.sw = true;
  1433. /* need to do gmc hw init early so we can allocate gpu mem */
  1434. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1435. r = amdgpu_vram_scratch_init(adev);
  1436. if (r) {
  1437. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1438. return r;
  1439. }
  1440. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1441. if (r) {
  1442. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1443. return r;
  1444. }
  1445. r = amdgpu_wb_init(adev);
  1446. if (r) {
  1447. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1448. return r;
  1449. }
  1450. adev->ip_blocks[i].status.hw = true;
  1451. /* right after GMC hw init, we create CSA */
  1452. if (amdgpu_sriov_vf(adev)) {
  1453. r = amdgpu_allocate_static_csa(adev);
  1454. if (r) {
  1455. DRM_ERROR("allocate CSA failed %d\n", r);
  1456. return r;
  1457. }
  1458. }
  1459. }
  1460. }
  1461. for (i = 0; i < adev->num_ip_blocks; i++) {
  1462. if (!adev->ip_blocks[i].status.sw)
  1463. continue;
  1464. /* gmc hw init is done early */
  1465. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1466. continue;
  1467. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1468. if (r) {
  1469. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1470. adev->ip_blocks[i].version->funcs->name, r);
  1471. return r;
  1472. }
  1473. adev->ip_blocks[i].status.hw = true;
  1474. }
  1475. return 0;
  1476. }
  1477. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1478. {
  1479. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1480. }
  1481. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1482. {
  1483. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1484. AMDGPU_RESET_MAGIC_NUM);
  1485. }
  1486. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1487. {
  1488. int i = 0, r;
  1489. for (i = 0; i < adev->num_ip_blocks; i++) {
  1490. if (!adev->ip_blocks[i].status.valid)
  1491. continue;
  1492. /* skip CG for VCE/UVD, it's handled specially */
  1493. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1494. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1495. /* enable clockgating to save power */
  1496. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1497. AMD_CG_STATE_GATE);
  1498. if (r) {
  1499. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1500. adev->ip_blocks[i].version->funcs->name, r);
  1501. return r;
  1502. }
  1503. }
  1504. }
  1505. return 0;
  1506. }
  1507. static int amdgpu_late_init(struct amdgpu_device *adev)
  1508. {
  1509. int i = 0, r;
  1510. for (i = 0; i < adev->num_ip_blocks; i++) {
  1511. if (!adev->ip_blocks[i].status.valid)
  1512. continue;
  1513. if (adev->ip_blocks[i].version->funcs->late_init) {
  1514. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1515. if (r) {
  1516. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1517. adev->ip_blocks[i].version->funcs->name, r);
  1518. return r;
  1519. }
  1520. adev->ip_blocks[i].status.late_initialized = true;
  1521. }
  1522. }
  1523. mod_delayed_work(system_wq, &adev->late_init_work,
  1524. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1525. amdgpu_fill_reset_magic(adev);
  1526. return 0;
  1527. }
  1528. static int amdgpu_fini(struct amdgpu_device *adev)
  1529. {
  1530. int i, r;
  1531. /* need to disable SMC first */
  1532. for (i = 0; i < adev->num_ip_blocks; i++) {
  1533. if (!adev->ip_blocks[i].status.hw)
  1534. continue;
  1535. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1536. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1537. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1538. AMD_CG_STATE_UNGATE);
  1539. if (r) {
  1540. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1541. adev->ip_blocks[i].version->funcs->name, r);
  1542. return r;
  1543. }
  1544. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1545. /* XXX handle errors */
  1546. if (r) {
  1547. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1548. adev->ip_blocks[i].version->funcs->name, r);
  1549. }
  1550. adev->ip_blocks[i].status.hw = false;
  1551. break;
  1552. }
  1553. }
  1554. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1555. if (!adev->ip_blocks[i].status.hw)
  1556. continue;
  1557. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1558. amdgpu_wb_fini(adev);
  1559. amdgpu_vram_scratch_fini(adev);
  1560. }
  1561. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1562. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1563. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1564. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1565. AMD_CG_STATE_UNGATE);
  1566. if (r) {
  1567. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1568. adev->ip_blocks[i].version->funcs->name, r);
  1569. return r;
  1570. }
  1571. }
  1572. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1573. /* XXX handle errors */
  1574. if (r) {
  1575. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1576. adev->ip_blocks[i].version->funcs->name, r);
  1577. }
  1578. adev->ip_blocks[i].status.hw = false;
  1579. }
  1580. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1581. if (!adev->ip_blocks[i].status.sw)
  1582. continue;
  1583. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1584. /* XXX handle errors */
  1585. if (r) {
  1586. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1587. adev->ip_blocks[i].version->funcs->name, r);
  1588. }
  1589. adev->ip_blocks[i].status.sw = false;
  1590. adev->ip_blocks[i].status.valid = false;
  1591. }
  1592. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1593. if (!adev->ip_blocks[i].status.late_initialized)
  1594. continue;
  1595. if (adev->ip_blocks[i].version->funcs->late_fini)
  1596. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1597. adev->ip_blocks[i].status.late_initialized = false;
  1598. }
  1599. if (amdgpu_sriov_vf(adev)) {
  1600. amdgpu_bo_free_kernel(&adev->virt.csa_obj, &adev->virt.csa_vmid0_addr, NULL);
  1601. amdgpu_virt_release_full_gpu(adev, false);
  1602. }
  1603. return 0;
  1604. }
  1605. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1606. {
  1607. struct amdgpu_device *adev =
  1608. container_of(work, struct amdgpu_device, late_init_work.work);
  1609. amdgpu_late_set_cg_state(adev);
  1610. }
  1611. int amdgpu_suspend(struct amdgpu_device *adev)
  1612. {
  1613. int i, r;
  1614. if (amdgpu_sriov_vf(adev))
  1615. amdgpu_virt_request_full_gpu(adev, false);
  1616. /* ungate SMC block first */
  1617. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1618. AMD_CG_STATE_UNGATE);
  1619. if (r) {
  1620. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1621. }
  1622. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1623. if (!adev->ip_blocks[i].status.valid)
  1624. continue;
  1625. /* ungate blocks so that suspend can properly shut them down */
  1626. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1627. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1628. AMD_CG_STATE_UNGATE);
  1629. if (r) {
  1630. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1631. adev->ip_blocks[i].version->funcs->name, r);
  1632. }
  1633. }
  1634. /* XXX handle errors */
  1635. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1636. /* XXX handle errors */
  1637. if (r) {
  1638. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1639. adev->ip_blocks[i].version->funcs->name, r);
  1640. }
  1641. }
  1642. if (amdgpu_sriov_vf(adev))
  1643. amdgpu_virt_release_full_gpu(adev, false);
  1644. return 0;
  1645. }
  1646. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1647. {
  1648. int i, r;
  1649. static enum amd_ip_block_type ip_order[] = {
  1650. AMD_IP_BLOCK_TYPE_GMC,
  1651. AMD_IP_BLOCK_TYPE_COMMON,
  1652. AMD_IP_BLOCK_TYPE_IH,
  1653. };
  1654. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1655. int j;
  1656. struct amdgpu_ip_block *block;
  1657. for (j = 0; j < adev->num_ip_blocks; j++) {
  1658. block = &adev->ip_blocks[j];
  1659. if (block->version->type != ip_order[i] ||
  1660. !block->status.valid)
  1661. continue;
  1662. r = block->version->funcs->hw_init(adev);
  1663. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1664. }
  1665. }
  1666. return 0;
  1667. }
  1668. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1669. {
  1670. int i, r;
  1671. static enum amd_ip_block_type ip_order[] = {
  1672. AMD_IP_BLOCK_TYPE_SMC,
  1673. AMD_IP_BLOCK_TYPE_DCE,
  1674. AMD_IP_BLOCK_TYPE_GFX,
  1675. AMD_IP_BLOCK_TYPE_SDMA,
  1676. AMD_IP_BLOCK_TYPE_UVD,
  1677. AMD_IP_BLOCK_TYPE_VCE
  1678. };
  1679. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1680. int j;
  1681. struct amdgpu_ip_block *block;
  1682. for (j = 0; j < adev->num_ip_blocks; j++) {
  1683. block = &adev->ip_blocks[j];
  1684. if (block->version->type != ip_order[i] ||
  1685. !block->status.valid)
  1686. continue;
  1687. r = block->version->funcs->hw_init(adev);
  1688. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1689. }
  1690. }
  1691. return 0;
  1692. }
  1693. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1694. {
  1695. int i, r;
  1696. for (i = 0; i < adev->num_ip_blocks; i++) {
  1697. if (!adev->ip_blocks[i].status.valid)
  1698. continue;
  1699. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1700. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1701. adev->ip_blocks[i].version->type ==
  1702. AMD_IP_BLOCK_TYPE_IH) {
  1703. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1704. if (r) {
  1705. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1706. adev->ip_blocks[i].version->funcs->name, r);
  1707. return r;
  1708. }
  1709. }
  1710. }
  1711. return 0;
  1712. }
  1713. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1714. {
  1715. int i, r;
  1716. for (i = 0; i < adev->num_ip_blocks; i++) {
  1717. if (!adev->ip_blocks[i].status.valid)
  1718. continue;
  1719. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1720. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1721. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1722. continue;
  1723. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1724. if (r) {
  1725. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1726. adev->ip_blocks[i].version->funcs->name, r);
  1727. return r;
  1728. }
  1729. }
  1730. return 0;
  1731. }
  1732. static int amdgpu_resume(struct amdgpu_device *adev)
  1733. {
  1734. int r;
  1735. r = amdgpu_resume_phase1(adev);
  1736. if (r)
  1737. return r;
  1738. r = amdgpu_resume_phase2(adev);
  1739. return r;
  1740. }
  1741. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1742. {
  1743. if (adev->is_atom_fw) {
  1744. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1745. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1746. } else {
  1747. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1748. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1749. }
  1750. }
  1751. /**
  1752. * amdgpu_device_init - initialize the driver
  1753. *
  1754. * @adev: amdgpu_device pointer
  1755. * @pdev: drm dev pointer
  1756. * @pdev: pci dev pointer
  1757. * @flags: driver flags
  1758. *
  1759. * Initializes the driver info and hw (all asics).
  1760. * Returns 0 for success or an error on failure.
  1761. * Called at driver startup.
  1762. */
  1763. int amdgpu_device_init(struct amdgpu_device *adev,
  1764. struct drm_device *ddev,
  1765. struct pci_dev *pdev,
  1766. uint32_t flags)
  1767. {
  1768. int r, i;
  1769. bool runtime = false;
  1770. u32 max_MBps;
  1771. adev->shutdown = false;
  1772. adev->dev = &pdev->dev;
  1773. adev->ddev = ddev;
  1774. adev->pdev = pdev;
  1775. adev->flags = flags;
  1776. adev->asic_type = flags & AMD_ASIC_MASK;
  1777. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1778. adev->mc.gart_size = 512 * 1024 * 1024;
  1779. adev->accel_working = false;
  1780. adev->num_rings = 0;
  1781. adev->mman.buffer_funcs = NULL;
  1782. adev->mman.buffer_funcs_ring = NULL;
  1783. adev->vm_manager.vm_pte_funcs = NULL;
  1784. adev->vm_manager.vm_pte_num_rings = 0;
  1785. adev->gart.gart_funcs = NULL;
  1786. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1787. adev->smc_rreg = &amdgpu_invalid_rreg;
  1788. adev->smc_wreg = &amdgpu_invalid_wreg;
  1789. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1790. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1791. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1792. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1793. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1794. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1795. adev->didt_rreg = &amdgpu_invalid_rreg;
  1796. adev->didt_wreg = &amdgpu_invalid_wreg;
  1797. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1798. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1799. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1800. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1801. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1802. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1803. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1804. /* mutex initialization are all done here so we
  1805. * can recall function without having locking issues */
  1806. atomic_set(&adev->irq.ih.lock, 0);
  1807. mutex_init(&adev->firmware.mutex);
  1808. mutex_init(&adev->pm.mutex);
  1809. mutex_init(&adev->gfx.gpu_clock_mutex);
  1810. mutex_init(&adev->srbm_mutex);
  1811. mutex_init(&adev->grbm_idx_mutex);
  1812. mutex_init(&adev->mn_lock);
  1813. hash_init(adev->mn_hash);
  1814. amdgpu_check_arguments(adev);
  1815. spin_lock_init(&adev->mmio_idx_lock);
  1816. spin_lock_init(&adev->smc_idx_lock);
  1817. spin_lock_init(&adev->pcie_idx_lock);
  1818. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1819. spin_lock_init(&adev->didt_idx_lock);
  1820. spin_lock_init(&adev->gc_cac_idx_lock);
  1821. spin_lock_init(&adev->se_cac_idx_lock);
  1822. spin_lock_init(&adev->audio_endpt_idx_lock);
  1823. spin_lock_init(&adev->mm_stats.lock);
  1824. INIT_LIST_HEAD(&adev->shadow_list);
  1825. mutex_init(&adev->shadow_list_lock);
  1826. INIT_LIST_HEAD(&adev->gtt_list);
  1827. spin_lock_init(&adev->gtt_list_lock);
  1828. INIT_LIST_HEAD(&adev->ring_lru_list);
  1829. spin_lock_init(&adev->ring_lru_list_lock);
  1830. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1831. /* Registers mapping */
  1832. /* TODO: block userspace mapping of io register */
  1833. if (adev->asic_type >= CHIP_BONAIRE) {
  1834. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1835. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1836. } else {
  1837. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1838. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1839. }
  1840. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1841. if (adev->rmmio == NULL) {
  1842. return -ENOMEM;
  1843. }
  1844. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1845. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1846. /* doorbell bar mapping */
  1847. amdgpu_doorbell_init(adev);
  1848. /* io port mapping */
  1849. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1850. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1851. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1852. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1853. break;
  1854. }
  1855. }
  1856. if (adev->rio_mem == NULL)
  1857. DRM_INFO("PCI I/O BAR is not found.\n");
  1858. /* early init functions */
  1859. r = amdgpu_early_init(adev);
  1860. if (r)
  1861. return r;
  1862. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1863. /* this will fail for cards that aren't VGA class devices, just
  1864. * ignore it */
  1865. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1866. if (amdgpu_runtime_pm == 1)
  1867. runtime = true;
  1868. if (amdgpu_device_is_px(ddev))
  1869. runtime = true;
  1870. if (!pci_is_thunderbolt_attached(adev->pdev))
  1871. vga_switcheroo_register_client(adev->pdev,
  1872. &amdgpu_switcheroo_ops, runtime);
  1873. if (runtime)
  1874. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1875. /* Read BIOS */
  1876. if (!amdgpu_get_bios(adev)) {
  1877. r = -EINVAL;
  1878. goto failed;
  1879. }
  1880. r = amdgpu_atombios_init(adev);
  1881. if (r) {
  1882. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1883. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1884. goto failed;
  1885. }
  1886. /* detect if we are with an SRIOV vbios */
  1887. amdgpu_device_detect_sriov_bios(adev);
  1888. /* Post card if necessary */
  1889. if (amdgpu_vpost_needed(adev)) {
  1890. if (!adev->bios) {
  1891. dev_err(adev->dev, "no vBIOS found\n");
  1892. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1893. r = -EINVAL;
  1894. goto failed;
  1895. }
  1896. DRM_INFO("GPU posting now...\n");
  1897. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1898. if (r) {
  1899. dev_err(adev->dev, "gpu post error!\n");
  1900. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1901. goto failed;
  1902. }
  1903. } else {
  1904. DRM_INFO("GPU post is not needed\n");
  1905. }
  1906. if (adev->is_atom_fw) {
  1907. /* Initialize clocks */
  1908. r = amdgpu_atomfirmware_get_clock_info(adev);
  1909. if (r) {
  1910. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1911. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1912. goto failed;
  1913. }
  1914. } else {
  1915. /* Initialize clocks */
  1916. r = amdgpu_atombios_get_clock_info(adev);
  1917. if (r) {
  1918. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1919. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1920. goto failed;
  1921. }
  1922. /* init i2c buses */
  1923. amdgpu_atombios_i2c_init(adev);
  1924. }
  1925. /* Fence driver */
  1926. r = amdgpu_fence_driver_init(adev);
  1927. if (r) {
  1928. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1929. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1930. goto failed;
  1931. }
  1932. /* init the mode config */
  1933. drm_mode_config_init(adev->ddev);
  1934. r = amdgpu_init(adev);
  1935. if (r) {
  1936. dev_err(adev->dev, "amdgpu_init failed\n");
  1937. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1938. amdgpu_fini(adev);
  1939. goto failed;
  1940. }
  1941. adev->accel_working = true;
  1942. amdgpu_vm_check_compute_bug(adev);
  1943. /* Initialize the buffer migration limit. */
  1944. if (amdgpu_moverate >= 0)
  1945. max_MBps = amdgpu_moverate;
  1946. else
  1947. max_MBps = 8; /* Allow 8 MB/s. */
  1948. /* Get a log2 for easy divisions. */
  1949. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1950. r = amdgpu_ib_pool_init(adev);
  1951. if (r) {
  1952. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1953. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  1954. goto failed;
  1955. }
  1956. r = amdgpu_ib_ring_tests(adev);
  1957. if (r)
  1958. DRM_ERROR("ib ring test failed (%d).\n", r);
  1959. amdgpu_fbdev_init(adev);
  1960. r = amdgpu_gem_debugfs_init(adev);
  1961. if (r)
  1962. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1963. r = amdgpu_debugfs_regs_init(adev);
  1964. if (r)
  1965. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  1966. r = amdgpu_debugfs_test_ib_ring_init(adev);
  1967. if (r)
  1968. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  1969. r = amdgpu_debugfs_firmware_init(adev);
  1970. if (r)
  1971. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  1972. r = amdgpu_debugfs_vbios_dump_init(adev);
  1973. if (r)
  1974. DRM_ERROR("Creating vbios dump debugfs failed (%d).\n", r);
  1975. if ((amdgpu_testing & 1)) {
  1976. if (adev->accel_working)
  1977. amdgpu_test_moves(adev);
  1978. else
  1979. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  1980. }
  1981. if (amdgpu_benchmarking) {
  1982. if (adev->accel_working)
  1983. amdgpu_benchmark(adev, amdgpu_benchmarking);
  1984. else
  1985. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  1986. }
  1987. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  1988. * explicit gating rather than handling it automatically.
  1989. */
  1990. r = amdgpu_late_init(adev);
  1991. if (r) {
  1992. dev_err(adev->dev, "amdgpu_late_init failed\n");
  1993. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  1994. goto failed;
  1995. }
  1996. return 0;
  1997. failed:
  1998. amdgpu_vf_error_trans_all(adev);
  1999. if (runtime)
  2000. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2001. return r;
  2002. }
  2003. /**
  2004. * amdgpu_device_fini - tear down the driver
  2005. *
  2006. * @adev: amdgpu_device pointer
  2007. *
  2008. * Tear down the driver info (all asics).
  2009. * Called at driver shutdown.
  2010. */
  2011. void amdgpu_device_fini(struct amdgpu_device *adev)
  2012. {
  2013. int r;
  2014. DRM_INFO("amdgpu: finishing device.\n");
  2015. adev->shutdown = true;
  2016. if (adev->mode_info.mode_config_initialized)
  2017. drm_crtc_force_disable_all(adev->ddev);
  2018. /* evict vram memory */
  2019. amdgpu_bo_evict_vram(adev);
  2020. amdgpu_ib_pool_fini(adev);
  2021. amdgpu_fence_driver_fini(adev);
  2022. amdgpu_fbdev_fini(adev);
  2023. r = amdgpu_fini(adev);
  2024. if (adev->firmware.gpu_info_fw) {
  2025. release_firmware(adev->firmware.gpu_info_fw);
  2026. adev->firmware.gpu_info_fw = NULL;
  2027. }
  2028. adev->accel_working = false;
  2029. cancel_delayed_work_sync(&adev->late_init_work);
  2030. /* free i2c buses */
  2031. amdgpu_i2c_fini(adev);
  2032. amdgpu_atombios_fini(adev);
  2033. kfree(adev->bios);
  2034. adev->bios = NULL;
  2035. if (!pci_is_thunderbolt_attached(adev->pdev))
  2036. vga_switcheroo_unregister_client(adev->pdev);
  2037. if (adev->flags & AMD_IS_PX)
  2038. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2039. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2040. if (adev->rio_mem)
  2041. pci_iounmap(adev->pdev, adev->rio_mem);
  2042. adev->rio_mem = NULL;
  2043. iounmap(adev->rmmio);
  2044. adev->rmmio = NULL;
  2045. amdgpu_doorbell_fini(adev);
  2046. amdgpu_debugfs_regs_cleanup(adev);
  2047. }
  2048. /*
  2049. * Suspend & resume.
  2050. */
  2051. /**
  2052. * amdgpu_device_suspend - initiate device suspend
  2053. *
  2054. * @pdev: drm dev pointer
  2055. * @state: suspend state
  2056. *
  2057. * Puts the hw in the suspend state (all asics).
  2058. * Returns 0 for success or an error on failure.
  2059. * Called at driver suspend.
  2060. */
  2061. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2062. {
  2063. struct amdgpu_device *adev;
  2064. struct drm_crtc *crtc;
  2065. struct drm_connector *connector;
  2066. int r;
  2067. if (dev == NULL || dev->dev_private == NULL) {
  2068. return -ENODEV;
  2069. }
  2070. adev = dev->dev_private;
  2071. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2072. return 0;
  2073. drm_kms_helper_poll_disable(dev);
  2074. /* turn off display hw */
  2075. drm_modeset_lock_all(dev);
  2076. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2077. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2078. }
  2079. drm_modeset_unlock_all(dev);
  2080. amdgpu_amdkfd_suspend(adev);
  2081. /* unpin the front buffers and cursors */
  2082. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2083. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2084. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2085. struct amdgpu_bo *robj;
  2086. if (amdgpu_crtc->cursor_bo) {
  2087. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2088. r = amdgpu_bo_reserve(aobj, true);
  2089. if (r == 0) {
  2090. amdgpu_bo_unpin(aobj);
  2091. amdgpu_bo_unreserve(aobj);
  2092. }
  2093. }
  2094. if (rfb == NULL || rfb->obj == NULL) {
  2095. continue;
  2096. }
  2097. robj = gem_to_amdgpu_bo(rfb->obj);
  2098. /* don't unpin kernel fb objects */
  2099. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2100. r = amdgpu_bo_reserve(robj, true);
  2101. if (r == 0) {
  2102. amdgpu_bo_unpin(robj);
  2103. amdgpu_bo_unreserve(robj);
  2104. }
  2105. }
  2106. }
  2107. /* evict vram memory */
  2108. amdgpu_bo_evict_vram(adev);
  2109. amdgpu_fence_driver_suspend(adev);
  2110. r = amdgpu_suspend(adev);
  2111. /* evict remaining vram memory
  2112. * This second call to evict vram is to evict the gart page table
  2113. * using the CPU.
  2114. */
  2115. amdgpu_bo_evict_vram(adev);
  2116. amdgpu_atombios_scratch_regs_save(adev);
  2117. pci_save_state(dev->pdev);
  2118. if (suspend) {
  2119. /* Shut down the device */
  2120. pci_disable_device(dev->pdev);
  2121. pci_set_power_state(dev->pdev, PCI_D3hot);
  2122. } else {
  2123. r = amdgpu_asic_reset(adev);
  2124. if (r)
  2125. DRM_ERROR("amdgpu asic reset failed\n");
  2126. }
  2127. if (fbcon) {
  2128. console_lock();
  2129. amdgpu_fbdev_set_suspend(adev, 1);
  2130. console_unlock();
  2131. }
  2132. return 0;
  2133. }
  2134. /**
  2135. * amdgpu_device_resume - initiate device resume
  2136. *
  2137. * @pdev: drm dev pointer
  2138. *
  2139. * Bring the hw back to operating state (all asics).
  2140. * Returns 0 for success or an error on failure.
  2141. * Called at driver resume.
  2142. */
  2143. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2144. {
  2145. struct drm_connector *connector;
  2146. struct amdgpu_device *adev = dev->dev_private;
  2147. struct drm_crtc *crtc;
  2148. int r = 0;
  2149. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2150. return 0;
  2151. if (fbcon)
  2152. console_lock();
  2153. if (resume) {
  2154. pci_set_power_state(dev->pdev, PCI_D0);
  2155. pci_restore_state(dev->pdev);
  2156. r = pci_enable_device(dev->pdev);
  2157. if (r)
  2158. goto unlock;
  2159. }
  2160. amdgpu_atombios_scratch_regs_restore(adev);
  2161. /* post card */
  2162. if (amdgpu_need_post(adev)) {
  2163. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2164. if (r)
  2165. DRM_ERROR("amdgpu asic init failed\n");
  2166. }
  2167. r = amdgpu_resume(adev);
  2168. if (r) {
  2169. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2170. goto unlock;
  2171. }
  2172. amdgpu_fence_driver_resume(adev);
  2173. if (resume) {
  2174. r = amdgpu_ib_ring_tests(adev);
  2175. if (r)
  2176. DRM_ERROR("ib ring test failed (%d).\n", r);
  2177. }
  2178. r = amdgpu_late_init(adev);
  2179. if (r)
  2180. goto unlock;
  2181. /* pin cursors */
  2182. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2183. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2184. if (amdgpu_crtc->cursor_bo) {
  2185. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2186. r = amdgpu_bo_reserve(aobj, true);
  2187. if (r == 0) {
  2188. r = amdgpu_bo_pin(aobj,
  2189. AMDGPU_GEM_DOMAIN_VRAM,
  2190. &amdgpu_crtc->cursor_addr);
  2191. if (r != 0)
  2192. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2193. amdgpu_bo_unreserve(aobj);
  2194. }
  2195. }
  2196. }
  2197. r = amdgpu_amdkfd_resume(adev);
  2198. if (r)
  2199. return r;
  2200. /* blat the mode back in */
  2201. if (fbcon) {
  2202. drm_helper_resume_force_mode(dev);
  2203. /* turn on display hw */
  2204. drm_modeset_lock_all(dev);
  2205. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2206. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2207. }
  2208. drm_modeset_unlock_all(dev);
  2209. }
  2210. drm_kms_helper_poll_enable(dev);
  2211. /*
  2212. * Most of the connector probing functions try to acquire runtime pm
  2213. * refs to ensure that the GPU is powered on when connector polling is
  2214. * performed. Since we're calling this from a runtime PM callback,
  2215. * trying to acquire rpm refs will cause us to deadlock.
  2216. *
  2217. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2218. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2219. */
  2220. #ifdef CONFIG_PM
  2221. dev->dev->power.disable_depth++;
  2222. #endif
  2223. drm_helper_hpd_irq_event(dev);
  2224. #ifdef CONFIG_PM
  2225. dev->dev->power.disable_depth--;
  2226. #endif
  2227. if (fbcon)
  2228. amdgpu_fbdev_set_suspend(adev, 0);
  2229. unlock:
  2230. if (fbcon)
  2231. console_unlock();
  2232. return r;
  2233. }
  2234. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2235. {
  2236. int i;
  2237. bool asic_hang = false;
  2238. for (i = 0; i < adev->num_ip_blocks; i++) {
  2239. if (!adev->ip_blocks[i].status.valid)
  2240. continue;
  2241. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2242. adev->ip_blocks[i].status.hang =
  2243. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2244. if (adev->ip_blocks[i].status.hang) {
  2245. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2246. asic_hang = true;
  2247. }
  2248. }
  2249. return asic_hang;
  2250. }
  2251. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2252. {
  2253. int i, r = 0;
  2254. for (i = 0; i < adev->num_ip_blocks; i++) {
  2255. if (!adev->ip_blocks[i].status.valid)
  2256. continue;
  2257. if (adev->ip_blocks[i].status.hang &&
  2258. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2259. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2260. if (r)
  2261. return r;
  2262. }
  2263. }
  2264. return 0;
  2265. }
  2266. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2267. {
  2268. int i;
  2269. for (i = 0; i < adev->num_ip_blocks; i++) {
  2270. if (!adev->ip_blocks[i].status.valid)
  2271. continue;
  2272. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2273. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2274. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2275. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
  2276. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
  2277. if (adev->ip_blocks[i].status.hang) {
  2278. DRM_INFO("Some block need full reset!\n");
  2279. return true;
  2280. }
  2281. }
  2282. }
  2283. return false;
  2284. }
  2285. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2286. {
  2287. int i, r = 0;
  2288. for (i = 0; i < adev->num_ip_blocks; i++) {
  2289. if (!adev->ip_blocks[i].status.valid)
  2290. continue;
  2291. if (adev->ip_blocks[i].status.hang &&
  2292. adev->ip_blocks[i].version->funcs->soft_reset) {
  2293. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2294. if (r)
  2295. return r;
  2296. }
  2297. }
  2298. return 0;
  2299. }
  2300. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2301. {
  2302. int i, r = 0;
  2303. for (i = 0; i < adev->num_ip_blocks; i++) {
  2304. if (!adev->ip_blocks[i].status.valid)
  2305. continue;
  2306. if (adev->ip_blocks[i].status.hang &&
  2307. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2308. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2309. if (r)
  2310. return r;
  2311. }
  2312. return 0;
  2313. }
  2314. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2315. {
  2316. if (adev->flags & AMD_IS_APU)
  2317. return false;
  2318. return amdgpu_lockup_timeout > 0 ? true : false;
  2319. }
  2320. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2321. struct amdgpu_ring *ring,
  2322. struct amdgpu_bo *bo,
  2323. struct dma_fence **fence)
  2324. {
  2325. uint32_t domain;
  2326. int r;
  2327. if (!bo->shadow)
  2328. return 0;
  2329. r = amdgpu_bo_reserve(bo, true);
  2330. if (r)
  2331. return r;
  2332. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2333. /* if bo has been evicted, then no need to recover */
  2334. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2335. r = amdgpu_bo_validate(bo->shadow);
  2336. if (r) {
  2337. DRM_ERROR("bo validate failed!\n");
  2338. goto err;
  2339. }
  2340. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2341. NULL, fence, true);
  2342. if (r) {
  2343. DRM_ERROR("recover page table failed!\n");
  2344. goto err;
  2345. }
  2346. }
  2347. err:
  2348. amdgpu_bo_unreserve(bo);
  2349. return r;
  2350. }
  2351. /**
  2352. * amdgpu_sriov_gpu_reset - reset the asic
  2353. *
  2354. * @adev: amdgpu device pointer
  2355. * @job: which job trigger hang
  2356. *
  2357. * Attempt the reset the GPU if it has hung (all asics).
  2358. * for SRIOV case.
  2359. * Returns 0 for success or an error on failure.
  2360. */
  2361. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2362. {
  2363. int i, j, r = 0;
  2364. int resched;
  2365. struct amdgpu_bo *bo, *tmp;
  2366. struct amdgpu_ring *ring;
  2367. struct dma_fence *fence = NULL, *next = NULL;
  2368. mutex_lock(&adev->virt.lock_reset);
  2369. atomic_inc(&adev->gpu_reset_counter);
  2370. adev->in_sriov_reset = true;
  2371. /* block TTM */
  2372. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2373. /* we start from the ring trigger GPU hang */
  2374. j = job ? job->ring->idx : 0;
  2375. /* block scheduler */
  2376. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2377. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2378. if (!ring || !ring->sched.thread)
  2379. continue;
  2380. kthread_park(ring->sched.thread);
  2381. if (job && j != i)
  2382. continue;
  2383. /* here give the last chance to check if job removed from mirror-list
  2384. * since we already pay some time on kthread_park */
  2385. if (job && list_empty(&job->base.node)) {
  2386. kthread_unpark(ring->sched.thread);
  2387. goto give_up_reset;
  2388. }
  2389. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2390. amd_sched_job_kickout(&job->base);
  2391. /* only do job_reset on the hang ring if @job not NULL */
  2392. amd_sched_hw_job_reset(&ring->sched);
  2393. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2394. amdgpu_fence_driver_force_completion_ring(ring);
  2395. }
  2396. /* request to take full control of GPU before re-initialization */
  2397. if (job)
  2398. amdgpu_virt_reset_gpu(adev);
  2399. else
  2400. amdgpu_virt_request_full_gpu(adev, true);
  2401. /* Resume IP prior to SMC */
  2402. amdgpu_sriov_reinit_early(adev);
  2403. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2404. amdgpu_ttm_recover_gart(adev);
  2405. /* now we are okay to resume SMC/CP/SDMA */
  2406. amdgpu_sriov_reinit_late(adev);
  2407. amdgpu_irq_gpu_reset_resume_helper(adev);
  2408. if (amdgpu_ib_ring_tests(adev))
  2409. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2410. /* release full control of GPU after ib test */
  2411. amdgpu_virt_release_full_gpu(adev, true);
  2412. DRM_INFO("recover vram bo from shadow\n");
  2413. ring = adev->mman.buffer_funcs_ring;
  2414. mutex_lock(&adev->shadow_list_lock);
  2415. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2416. next = NULL;
  2417. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2418. if (fence) {
  2419. r = dma_fence_wait(fence, false);
  2420. if (r) {
  2421. WARN(r, "recovery from shadow isn't completed\n");
  2422. break;
  2423. }
  2424. }
  2425. dma_fence_put(fence);
  2426. fence = next;
  2427. }
  2428. mutex_unlock(&adev->shadow_list_lock);
  2429. if (fence) {
  2430. r = dma_fence_wait(fence, false);
  2431. if (r)
  2432. WARN(r, "recovery from shadow isn't completed\n");
  2433. }
  2434. dma_fence_put(fence);
  2435. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2436. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2437. if (!ring || !ring->sched.thread)
  2438. continue;
  2439. if (job && j != i) {
  2440. kthread_unpark(ring->sched.thread);
  2441. continue;
  2442. }
  2443. amd_sched_job_recovery(&ring->sched);
  2444. kthread_unpark(ring->sched.thread);
  2445. }
  2446. drm_helper_resume_force_mode(adev->ddev);
  2447. give_up_reset:
  2448. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2449. if (r) {
  2450. /* bad news, how to tell it to userspace ? */
  2451. dev_info(adev->dev, "GPU reset failed\n");
  2452. } else {
  2453. dev_info(adev->dev, "GPU reset successed!\n");
  2454. }
  2455. adev->in_sriov_reset = false;
  2456. mutex_unlock(&adev->virt.lock_reset);
  2457. return r;
  2458. }
  2459. /**
  2460. * amdgpu_gpu_reset - reset the asic
  2461. *
  2462. * @adev: amdgpu device pointer
  2463. *
  2464. * Attempt the reset the GPU if it has hung (all asics).
  2465. * Returns 0 for success or an error on failure.
  2466. */
  2467. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2468. {
  2469. int i, r;
  2470. int resched;
  2471. bool need_full_reset, vram_lost = false;
  2472. if (!amdgpu_check_soft_reset(adev)) {
  2473. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2474. return 0;
  2475. }
  2476. atomic_inc(&adev->gpu_reset_counter);
  2477. /* block TTM */
  2478. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2479. /* block scheduler */
  2480. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2481. struct amdgpu_ring *ring = adev->rings[i];
  2482. if (!ring || !ring->sched.thread)
  2483. continue;
  2484. kthread_park(ring->sched.thread);
  2485. amd_sched_hw_job_reset(&ring->sched);
  2486. }
  2487. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2488. amdgpu_fence_driver_force_completion(adev);
  2489. need_full_reset = amdgpu_need_full_reset(adev);
  2490. if (!need_full_reset) {
  2491. amdgpu_pre_soft_reset(adev);
  2492. r = amdgpu_soft_reset(adev);
  2493. amdgpu_post_soft_reset(adev);
  2494. if (r || amdgpu_check_soft_reset(adev)) {
  2495. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2496. need_full_reset = true;
  2497. }
  2498. }
  2499. if (need_full_reset) {
  2500. r = amdgpu_suspend(adev);
  2501. retry:
  2502. amdgpu_atombios_scratch_regs_save(adev);
  2503. r = amdgpu_asic_reset(adev);
  2504. amdgpu_atombios_scratch_regs_restore(adev);
  2505. /* post card */
  2506. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2507. if (!r) {
  2508. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2509. r = amdgpu_resume_phase1(adev);
  2510. if (r)
  2511. goto out;
  2512. vram_lost = amdgpu_check_vram_lost(adev);
  2513. if (vram_lost) {
  2514. DRM_ERROR("VRAM is lost!\n");
  2515. atomic_inc(&adev->vram_lost_counter);
  2516. }
  2517. r = amdgpu_ttm_recover_gart(adev);
  2518. if (r)
  2519. goto out;
  2520. r = amdgpu_resume_phase2(adev);
  2521. if (r)
  2522. goto out;
  2523. if (vram_lost)
  2524. amdgpu_fill_reset_magic(adev);
  2525. }
  2526. }
  2527. out:
  2528. if (!r) {
  2529. amdgpu_irq_gpu_reset_resume_helper(adev);
  2530. r = amdgpu_ib_ring_tests(adev);
  2531. if (r) {
  2532. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2533. r = amdgpu_suspend(adev);
  2534. need_full_reset = true;
  2535. goto retry;
  2536. }
  2537. /**
  2538. * recovery vm page tables, since we cannot depend on VRAM is
  2539. * consistent after gpu full reset.
  2540. */
  2541. if (need_full_reset && amdgpu_need_backup(adev)) {
  2542. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2543. struct amdgpu_bo *bo, *tmp;
  2544. struct dma_fence *fence = NULL, *next = NULL;
  2545. DRM_INFO("recover vram bo from shadow\n");
  2546. mutex_lock(&adev->shadow_list_lock);
  2547. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2548. next = NULL;
  2549. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2550. if (fence) {
  2551. r = dma_fence_wait(fence, false);
  2552. if (r) {
  2553. WARN(r, "recovery from shadow isn't completed\n");
  2554. break;
  2555. }
  2556. }
  2557. dma_fence_put(fence);
  2558. fence = next;
  2559. }
  2560. mutex_unlock(&adev->shadow_list_lock);
  2561. if (fence) {
  2562. r = dma_fence_wait(fence, false);
  2563. if (r)
  2564. WARN(r, "recovery from shadow isn't completed\n");
  2565. }
  2566. dma_fence_put(fence);
  2567. }
  2568. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2569. struct amdgpu_ring *ring = adev->rings[i];
  2570. if (!ring || !ring->sched.thread)
  2571. continue;
  2572. amd_sched_job_recovery(&ring->sched);
  2573. kthread_unpark(ring->sched.thread);
  2574. }
  2575. } else {
  2576. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2577. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2578. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2579. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2580. kthread_unpark(adev->rings[i]->sched.thread);
  2581. }
  2582. }
  2583. }
  2584. drm_helper_resume_force_mode(adev->ddev);
  2585. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2586. if (r) {
  2587. /* bad news, how to tell it to userspace ? */
  2588. dev_info(adev->dev, "GPU reset failed\n");
  2589. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2590. }
  2591. else {
  2592. dev_info(adev->dev, "GPU reset successed!\n");
  2593. }
  2594. amdgpu_vf_error_trans_all(adev);
  2595. return r;
  2596. }
  2597. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2598. {
  2599. u32 mask;
  2600. int ret;
  2601. if (amdgpu_pcie_gen_cap)
  2602. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2603. if (amdgpu_pcie_lane_cap)
  2604. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2605. /* covers APUs as well */
  2606. if (pci_is_root_bus(adev->pdev->bus)) {
  2607. if (adev->pm.pcie_gen_mask == 0)
  2608. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2609. if (adev->pm.pcie_mlw_mask == 0)
  2610. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2611. return;
  2612. }
  2613. if (adev->pm.pcie_gen_mask == 0) {
  2614. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2615. if (!ret) {
  2616. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2617. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2618. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2619. if (mask & DRM_PCIE_SPEED_25)
  2620. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2621. if (mask & DRM_PCIE_SPEED_50)
  2622. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2623. if (mask & DRM_PCIE_SPEED_80)
  2624. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2625. } else {
  2626. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2627. }
  2628. }
  2629. if (adev->pm.pcie_mlw_mask == 0) {
  2630. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2631. if (!ret) {
  2632. switch (mask) {
  2633. case 32:
  2634. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2635. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2636. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2637. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2638. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2639. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2640. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2641. break;
  2642. case 16:
  2643. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2644. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2645. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2646. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2647. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2648. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2649. break;
  2650. case 12:
  2651. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2652. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2653. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2654. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2655. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2656. break;
  2657. case 8:
  2658. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2659. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2660. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2661. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2662. break;
  2663. case 4:
  2664. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2665. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2666. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2667. break;
  2668. case 2:
  2669. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2670. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2671. break;
  2672. case 1:
  2673. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2674. break;
  2675. default:
  2676. break;
  2677. }
  2678. } else {
  2679. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2680. }
  2681. }
  2682. }
  2683. /*
  2684. * Debugfs
  2685. */
  2686. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2687. const struct drm_info_list *files,
  2688. unsigned nfiles)
  2689. {
  2690. unsigned i;
  2691. for (i = 0; i < adev->debugfs_count; i++) {
  2692. if (adev->debugfs[i].files == files) {
  2693. /* Already registered */
  2694. return 0;
  2695. }
  2696. }
  2697. i = adev->debugfs_count + 1;
  2698. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2699. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2700. DRM_ERROR("Report so we increase "
  2701. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2702. return -EINVAL;
  2703. }
  2704. adev->debugfs[adev->debugfs_count].files = files;
  2705. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2706. adev->debugfs_count = i;
  2707. #if defined(CONFIG_DEBUG_FS)
  2708. drm_debugfs_create_files(files, nfiles,
  2709. adev->ddev->primary->debugfs_root,
  2710. adev->ddev->primary);
  2711. #endif
  2712. return 0;
  2713. }
  2714. #if defined(CONFIG_DEBUG_FS)
  2715. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2716. size_t size, loff_t *pos)
  2717. {
  2718. struct amdgpu_device *adev = file_inode(f)->i_private;
  2719. ssize_t result = 0;
  2720. int r;
  2721. bool pm_pg_lock, use_bank;
  2722. unsigned instance_bank, sh_bank, se_bank;
  2723. if (size & 0x3 || *pos & 0x3)
  2724. return -EINVAL;
  2725. /* are we reading registers for which a PG lock is necessary? */
  2726. pm_pg_lock = (*pos >> 23) & 1;
  2727. if (*pos & (1ULL << 62)) {
  2728. se_bank = (*pos >> 24) & 0x3FF;
  2729. sh_bank = (*pos >> 34) & 0x3FF;
  2730. instance_bank = (*pos >> 44) & 0x3FF;
  2731. if (se_bank == 0x3FF)
  2732. se_bank = 0xFFFFFFFF;
  2733. if (sh_bank == 0x3FF)
  2734. sh_bank = 0xFFFFFFFF;
  2735. if (instance_bank == 0x3FF)
  2736. instance_bank = 0xFFFFFFFF;
  2737. use_bank = 1;
  2738. } else {
  2739. use_bank = 0;
  2740. }
  2741. *pos &= (1UL << 22) - 1;
  2742. if (use_bank) {
  2743. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2744. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2745. return -EINVAL;
  2746. mutex_lock(&adev->grbm_idx_mutex);
  2747. amdgpu_gfx_select_se_sh(adev, se_bank,
  2748. sh_bank, instance_bank);
  2749. }
  2750. if (pm_pg_lock)
  2751. mutex_lock(&adev->pm.mutex);
  2752. while (size) {
  2753. uint32_t value;
  2754. if (*pos > adev->rmmio_size)
  2755. goto end;
  2756. value = RREG32(*pos >> 2);
  2757. r = put_user(value, (uint32_t *)buf);
  2758. if (r) {
  2759. result = r;
  2760. goto end;
  2761. }
  2762. result += 4;
  2763. buf += 4;
  2764. *pos += 4;
  2765. size -= 4;
  2766. }
  2767. end:
  2768. if (use_bank) {
  2769. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2770. mutex_unlock(&adev->grbm_idx_mutex);
  2771. }
  2772. if (pm_pg_lock)
  2773. mutex_unlock(&adev->pm.mutex);
  2774. return result;
  2775. }
  2776. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2777. size_t size, loff_t *pos)
  2778. {
  2779. struct amdgpu_device *adev = file_inode(f)->i_private;
  2780. ssize_t result = 0;
  2781. int r;
  2782. bool pm_pg_lock, use_bank;
  2783. unsigned instance_bank, sh_bank, se_bank;
  2784. if (size & 0x3 || *pos & 0x3)
  2785. return -EINVAL;
  2786. /* are we reading registers for which a PG lock is necessary? */
  2787. pm_pg_lock = (*pos >> 23) & 1;
  2788. if (*pos & (1ULL << 62)) {
  2789. se_bank = (*pos >> 24) & 0x3FF;
  2790. sh_bank = (*pos >> 34) & 0x3FF;
  2791. instance_bank = (*pos >> 44) & 0x3FF;
  2792. if (se_bank == 0x3FF)
  2793. se_bank = 0xFFFFFFFF;
  2794. if (sh_bank == 0x3FF)
  2795. sh_bank = 0xFFFFFFFF;
  2796. if (instance_bank == 0x3FF)
  2797. instance_bank = 0xFFFFFFFF;
  2798. use_bank = 1;
  2799. } else {
  2800. use_bank = 0;
  2801. }
  2802. *pos &= (1UL << 22) - 1;
  2803. if (use_bank) {
  2804. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2805. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2806. return -EINVAL;
  2807. mutex_lock(&adev->grbm_idx_mutex);
  2808. amdgpu_gfx_select_se_sh(adev, se_bank,
  2809. sh_bank, instance_bank);
  2810. }
  2811. if (pm_pg_lock)
  2812. mutex_lock(&adev->pm.mutex);
  2813. while (size) {
  2814. uint32_t value;
  2815. if (*pos > adev->rmmio_size)
  2816. return result;
  2817. r = get_user(value, (uint32_t *)buf);
  2818. if (r)
  2819. return r;
  2820. WREG32(*pos >> 2, value);
  2821. result += 4;
  2822. buf += 4;
  2823. *pos += 4;
  2824. size -= 4;
  2825. }
  2826. if (use_bank) {
  2827. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2828. mutex_unlock(&adev->grbm_idx_mutex);
  2829. }
  2830. if (pm_pg_lock)
  2831. mutex_unlock(&adev->pm.mutex);
  2832. return result;
  2833. }
  2834. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2835. size_t size, loff_t *pos)
  2836. {
  2837. struct amdgpu_device *adev = file_inode(f)->i_private;
  2838. ssize_t result = 0;
  2839. int r;
  2840. if (size & 0x3 || *pos & 0x3)
  2841. return -EINVAL;
  2842. while (size) {
  2843. uint32_t value;
  2844. value = RREG32_PCIE(*pos >> 2);
  2845. r = put_user(value, (uint32_t *)buf);
  2846. if (r)
  2847. return r;
  2848. result += 4;
  2849. buf += 4;
  2850. *pos += 4;
  2851. size -= 4;
  2852. }
  2853. return result;
  2854. }
  2855. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2856. size_t size, loff_t *pos)
  2857. {
  2858. struct amdgpu_device *adev = file_inode(f)->i_private;
  2859. ssize_t result = 0;
  2860. int r;
  2861. if (size & 0x3 || *pos & 0x3)
  2862. return -EINVAL;
  2863. while (size) {
  2864. uint32_t value;
  2865. r = get_user(value, (uint32_t *)buf);
  2866. if (r)
  2867. return r;
  2868. WREG32_PCIE(*pos >> 2, value);
  2869. result += 4;
  2870. buf += 4;
  2871. *pos += 4;
  2872. size -= 4;
  2873. }
  2874. return result;
  2875. }
  2876. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2877. size_t size, loff_t *pos)
  2878. {
  2879. struct amdgpu_device *adev = file_inode(f)->i_private;
  2880. ssize_t result = 0;
  2881. int r;
  2882. if (size & 0x3 || *pos & 0x3)
  2883. return -EINVAL;
  2884. while (size) {
  2885. uint32_t value;
  2886. value = RREG32_DIDT(*pos >> 2);
  2887. r = put_user(value, (uint32_t *)buf);
  2888. if (r)
  2889. return r;
  2890. result += 4;
  2891. buf += 4;
  2892. *pos += 4;
  2893. size -= 4;
  2894. }
  2895. return result;
  2896. }
  2897. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2898. size_t size, loff_t *pos)
  2899. {
  2900. struct amdgpu_device *adev = file_inode(f)->i_private;
  2901. ssize_t result = 0;
  2902. int r;
  2903. if (size & 0x3 || *pos & 0x3)
  2904. return -EINVAL;
  2905. while (size) {
  2906. uint32_t value;
  2907. r = get_user(value, (uint32_t *)buf);
  2908. if (r)
  2909. return r;
  2910. WREG32_DIDT(*pos >> 2, value);
  2911. result += 4;
  2912. buf += 4;
  2913. *pos += 4;
  2914. size -= 4;
  2915. }
  2916. return result;
  2917. }
  2918. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2919. size_t size, loff_t *pos)
  2920. {
  2921. struct amdgpu_device *adev = file_inode(f)->i_private;
  2922. ssize_t result = 0;
  2923. int r;
  2924. if (size & 0x3 || *pos & 0x3)
  2925. return -EINVAL;
  2926. while (size) {
  2927. uint32_t value;
  2928. value = RREG32_SMC(*pos);
  2929. r = put_user(value, (uint32_t *)buf);
  2930. if (r)
  2931. return r;
  2932. result += 4;
  2933. buf += 4;
  2934. *pos += 4;
  2935. size -= 4;
  2936. }
  2937. return result;
  2938. }
  2939. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  2940. size_t size, loff_t *pos)
  2941. {
  2942. struct amdgpu_device *adev = file_inode(f)->i_private;
  2943. ssize_t result = 0;
  2944. int r;
  2945. if (size & 0x3 || *pos & 0x3)
  2946. return -EINVAL;
  2947. while (size) {
  2948. uint32_t value;
  2949. r = get_user(value, (uint32_t *)buf);
  2950. if (r)
  2951. return r;
  2952. WREG32_SMC(*pos, value);
  2953. result += 4;
  2954. buf += 4;
  2955. *pos += 4;
  2956. size -= 4;
  2957. }
  2958. return result;
  2959. }
  2960. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  2961. size_t size, loff_t *pos)
  2962. {
  2963. struct amdgpu_device *adev = file_inode(f)->i_private;
  2964. ssize_t result = 0;
  2965. int r;
  2966. uint32_t *config, no_regs = 0;
  2967. if (size & 0x3 || *pos & 0x3)
  2968. return -EINVAL;
  2969. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  2970. if (!config)
  2971. return -ENOMEM;
  2972. /* version, increment each time something is added */
  2973. config[no_regs++] = 3;
  2974. config[no_regs++] = adev->gfx.config.max_shader_engines;
  2975. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  2976. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  2977. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  2978. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  2979. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  2980. config[no_regs++] = adev->gfx.config.max_gprs;
  2981. config[no_regs++] = adev->gfx.config.max_gs_threads;
  2982. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  2983. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  2984. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  2985. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  2986. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  2987. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  2988. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  2989. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  2990. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  2991. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  2992. config[no_regs++] = adev->gfx.config.num_gpus;
  2993. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  2994. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  2995. config[no_regs++] = adev->gfx.config.gb_addr_config;
  2996. config[no_regs++] = adev->gfx.config.num_rbs;
  2997. /* rev==1 */
  2998. config[no_regs++] = adev->rev_id;
  2999. config[no_regs++] = adev->pg_flags;
  3000. config[no_regs++] = adev->cg_flags;
  3001. /* rev==2 */
  3002. config[no_regs++] = adev->family;
  3003. config[no_regs++] = adev->external_rev_id;
  3004. /* rev==3 */
  3005. config[no_regs++] = adev->pdev->device;
  3006. config[no_regs++] = adev->pdev->revision;
  3007. config[no_regs++] = adev->pdev->subsystem_device;
  3008. config[no_regs++] = adev->pdev->subsystem_vendor;
  3009. while (size && (*pos < no_regs * 4)) {
  3010. uint32_t value;
  3011. value = config[*pos >> 2];
  3012. r = put_user(value, (uint32_t *)buf);
  3013. if (r) {
  3014. kfree(config);
  3015. return r;
  3016. }
  3017. result += 4;
  3018. buf += 4;
  3019. *pos += 4;
  3020. size -= 4;
  3021. }
  3022. kfree(config);
  3023. return result;
  3024. }
  3025. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3026. size_t size, loff_t *pos)
  3027. {
  3028. struct amdgpu_device *adev = file_inode(f)->i_private;
  3029. int idx, x, outsize, r, valuesize;
  3030. uint32_t values[16];
  3031. if (size & 3 || *pos & 0x3)
  3032. return -EINVAL;
  3033. if (amdgpu_dpm == 0)
  3034. return -EINVAL;
  3035. /* convert offset to sensor number */
  3036. idx = *pos >> 2;
  3037. valuesize = sizeof(values);
  3038. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3039. r = amdgpu_dpm_read_sensor(adev, idx, &values[0], &valuesize);
  3040. else
  3041. return -EINVAL;
  3042. if (size > valuesize)
  3043. return -EINVAL;
  3044. outsize = 0;
  3045. x = 0;
  3046. if (!r) {
  3047. while (size) {
  3048. r = put_user(values[x++], (int32_t *)buf);
  3049. buf += 4;
  3050. size -= 4;
  3051. outsize += 4;
  3052. }
  3053. }
  3054. return !r ? outsize : r;
  3055. }
  3056. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3057. size_t size, loff_t *pos)
  3058. {
  3059. struct amdgpu_device *adev = f->f_inode->i_private;
  3060. int r, x;
  3061. ssize_t result=0;
  3062. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3063. if (size & 3 || *pos & 3)
  3064. return -EINVAL;
  3065. /* decode offset */
  3066. offset = (*pos & 0x7F);
  3067. se = ((*pos >> 7) & 0xFF);
  3068. sh = ((*pos >> 15) & 0xFF);
  3069. cu = ((*pos >> 23) & 0xFF);
  3070. wave = ((*pos >> 31) & 0xFF);
  3071. simd = ((*pos >> 37) & 0xFF);
  3072. /* switch to the specific se/sh/cu */
  3073. mutex_lock(&adev->grbm_idx_mutex);
  3074. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3075. x = 0;
  3076. if (adev->gfx.funcs->read_wave_data)
  3077. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3078. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3079. mutex_unlock(&adev->grbm_idx_mutex);
  3080. if (!x)
  3081. return -EINVAL;
  3082. while (size && (offset < x * 4)) {
  3083. uint32_t value;
  3084. value = data[offset >> 2];
  3085. r = put_user(value, (uint32_t *)buf);
  3086. if (r)
  3087. return r;
  3088. result += 4;
  3089. buf += 4;
  3090. offset += 4;
  3091. size -= 4;
  3092. }
  3093. return result;
  3094. }
  3095. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3096. size_t size, loff_t *pos)
  3097. {
  3098. struct amdgpu_device *adev = f->f_inode->i_private;
  3099. int r;
  3100. ssize_t result = 0;
  3101. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3102. if (size & 3 || *pos & 3)
  3103. return -EINVAL;
  3104. /* decode offset */
  3105. offset = (*pos & 0xFFF); /* in dwords */
  3106. se = ((*pos >> 12) & 0xFF);
  3107. sh = ((*pos >> 20) & 0xFF);
  3108. cu = ((*pos >> 28) & 0xFF);
  3109. wave = ((*pos >> 36) & 0xFF);
  3110. simd = ((*pos >> 44) & 0xFF);
  3111. thread = ((*pos >> 52) & 0xFF);
  3112. bank = ((*pos >> 60) & 1);
  3113. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3114. if (!data)
  3115. return -ENOMEM;
  3116. /* switch to the specific se/sh/cu */
  3117. mutex_lock(&adev->grbm_idx_mutex);
  3118. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3119. if (bank == 0) {
  3120. if (adev->gfx.funcs->read_wave_vgprs)
  3121. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3122. } else {
  3123. if (adev->gfx.funcs->read_wave_sgprs)
  3124. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3125. }
  3126. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3127. mutex_unlock(&adev->grbm_idx_mutex);
  3128. while (size) {
  3129. uint32_t value;
  3130. value = data[offset++];
  3131. r = put_user(value, (uint32_t *)buf);
  3132. if (r) {
  3133. result = r;
  3134. goto err;
  3135. }
  3136. result += 4;
  3137. buf += 4;
  3138. size -= 4;
  3139. }
  3140. err:
  3141. kfree(data);
  3142. return result;
  3143. }
  3144. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3145. .owner = THIS_MODULE,
  3146. .read = amdgpu_debugfs_regs_read,
  3147. .write = amdgpu_debugfs_regs_write,
  3148. .llseek = default_llseek
  3149. };
  3150. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3151. .owner = THIS_MODULE,
  3152. .read = amdgpu_debugfs_regs_didt_read,
  3153. .write = amdgpu_debugfs_regs_didt_write,
  3154. .llseek = default_llseek
  3155. };
  3156. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3157. .owner = THIS_MODULE,
  3158. .read = amdgpu_debugfs_regs_pcie_read,
  3159. .write = amdgpu_debugfs_regs_pcie_write,
  3160. .llseek = default_llseek
  3161. };
  3162. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3163. .owner = THIS_MODULE,
  3164. .read = amdgpu_debugfs_regs_smc_read,
  3165. .write = amdgpu_debugfs_regs_smc_write,
  3166. .llseek = default_llseek
  3167. };
  3168. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3169. .owner = THIS_MODULE,
  3170. .read = amdgpu_debugfs_gca_config_read,
  3171. .llseek = default_llseek
  3172. };
  3173. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3174. .owner = THIS_MODULE,
  3175. .read = amdgpu_debugfs_sensor_read,
  3176. .llseek = default_llseek
  3177. };
  3178. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3179. .owner = THIS_MODULE,
  3180. .read = amdgpu_debugfs_wave_read,
  3181. .llseek = default_llseek
  3182. };
  3183. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3184. .owner = THIS_MODULE,
  3185. .read = amdgpu_debugfs_gpr_read,
  3186. .llseek = default_llseek
  3187. };
  3188. static const struct file_operations *debugfs_regs[] = {
  3189. &amdgpu_debugfs_regs_fops,
  3190. &amdgpu_debugfs_regs_didt_fops,
  3191. &amdgpu_debugfs_regs_pcie_fops,
  3192. &amdgpu_debugfs_regs_smc_fops,
  3193. &amdgpu_debugfs_gca_config_fops,
  3194. &amdgpu_debugfs_sensors_fops,
  3195. &amdgpu_debugfs_wave_fops,
  3196. &amdgpu_debugfs_gpr_fops,
  3197. };
  3198. static const char *debugfs_regs_names[] = {
  3199. "amdgpu_regs",
  3200. "amdgpu_regs_didt",
  3201. "amdgpu_regs_pcie",
  3202. "amdgpu_regs_smc",
  3203. "amdgpu_gca_config",
  3204. "amdgpu_sensors",
  3205. "amdgpu_wave",
  3206. "amdgpu_gpr",
  3207. };
  3208. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3209. {
  3210. struct drm_minor *minor = adev->ddev->primary;
  3211. struct dentry *ent, *root = minor->debugfs_root;
  3212. unsigned i, j;
  3213. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3214. ent = debugfs_create_file(debugfs_regs_names[i],
  3215. S_IFREG | S_IRUGO, root,
  3216. adev, debugfs_regs[i]);
  3217. if (IS_ERR(ent)) {
  3218. for (j = 0; j < i; j++) {
  3219. debugfs_remove(adev->debugfs_regs[i]);
  3220. adev->debugfs_regs[i] = NULL;
  3221. }
  3222. return PTR_ERR(ent);
  3223. }
  3224. if (!i)
  3225. i_size_write(ent->d_inode, adev->rmmio_size);
  3226. adev->debugfs_regs[i] = ent;
  3227. }
  3228. return 0;
  3229. }
  3230. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3231. {
  3232. unsigned i;
  3233. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3234. if (adev->debugfs_regs[i]) {
  3235. debugfs_remove(adev->debugfs_regs[i]);
  3236. adev->debugfs_regs[i] = NULL;
  3237. }
  3238. }
  3239. }
  3240. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3241. {
  3242. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3243. struct drm_device *dev = node->minor->dev;
  3244. struct amdgpu_device *adev = dev->dev_private;
  3245. int r = 0, i;
  3246. /* hold on the scheduler */
  3247. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3248. struct amdgpu_ring *ring = adev->rings[i];
  3249. if (!ring || !ring->sched.thread)
  3250. continue;
  3251. kthread_park(ring->sched.thread);
  3252. }
  3253. seq_printf(m, "run ib test:\n");
  3254. r = amdgpu_ib_ring_tests(adev);
  3255. if (r)
  3256. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3257. else
  3258. seq_printf(m, "ib ring tests passed.\n");
  3259. /* go on the scheduler */
  3260. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3261. struct amdgpu_ring *ring = adev->rings[i];
  3262. if (!ring || !ring->sched.thread)
  3263. continue;
  3264. kthread_unpark(ring->sched.thread);
  3265. }
  3266. return 0;
  3267. }
  3268. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3269. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3270. };
  3271. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3272. {
  3273. return amdgpu_debugfs_add_files(adev,
  3274. amdgpu_debugfs_test_ib_ring_list, 1);
  3275. }
  3276. int amdgpu_debugfs_init(struct drm_minor *minor)
  3277. {
  3278. return 0;
  3279. }
  3280. static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
  3281. {
  3282. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3283. struct drm_device *dev = node->minor->dev;
  3284. struct amdgpu_device *adev = dev->dev_private;
  3285. seq_write(m, adev->bios, adev->bios_size);
  3286. return 0;
  3287. }
  3288. static const struct drm_info_list amdgpu_vbios_dump_list[] = {
  3289. {"amdgpu_vbios",
  3290. amdgpu_debugfs_get_vbios_dump,
  3291. 0, NULL},
  3292. };
  3293. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3294. {
  3295. return amdgpu_debugfs_add_files(adev,
  3296. amdgpu_vbios_dump_list, 1);
  3297. }
  3298. #else
  3299. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3300. {
  3301. return 0;
  3302. }
  3303. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3304. {
  3305. return 0;
  3306. }
  3307. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3308. {
  3309. return 0;
  3310. }
  3311. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3312. #endif