amdgpu_ttm.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/iommu.h>
  46. #include "amdgpu.h"
  47. #include "amdgpu_object.h"
  48. #include "amdgpu_trace.h"
  49. #include "amdgpu_amdkfd.h"
  50. #include "bif/bif_4_1_d.h"
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  53. struct ttm_mem_reg *mem, unsigned num_pages,
  54. uint64_t offset, unsigned window,
  55. struct amdgpu_ring *ring,
  56. uint64_t *addr);
  57. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  58. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  59. /*
  60. * Global memory.
  61. */
  62. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  63. {
  64. return ttm_mem_global_init(ref->object);
  65. }
  66. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  67. {
  68. ttm_mem_global_release(ref->object);
  69. }
  70. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  71. {
  72. struct drm_global_reference *global_ref;
  73. struct amdgpu_ring *ring;
  74. struct drm_sched_rq *rq;
  75. int r;
  76. adev->mman.mem_global_referenced = false;
  77. global_ref = &adev->mman.mem_global_ref;
  78. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  79. global_ref->size = sizeof(struct ttm_mem_global);
  80. global_ref->init = &amdgpu_ttm_mem_global_init;
  81. global_ref->release = &amdgpu_ttm_mem_global_release;
  82. r = drm_global_item_ref(global_ref);
  83. if (r) {
  84. DRM_ERROR("Failed setting up TTM memory accounting "
  85. "subsystem.\n");
  86. goto error_mem;
  87. }
  88. adev->mman.bo_global_ref.mem_glob =
  89. adev->mman.mem_global_ref.object;
  90. global_ref = &adev->mman.bo_global_ref.ref;
  91. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  92. global_ref->size = sizeof(struct ttm_bo_global);
  93. global_ref->init = &ttm_bo_global_init;
  94. global_ref->release = &ttm_bo_global_release;
  95. r = drm_global_item_ref(global_ref);
  96. if (r) {
  97. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  98. goto error_bo;
  99. }
  100. mutex_init(&adev->mman.gtt_window_lock);
  101. ring = adev->mman.buffer_funcs_ring;
  102. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
  103. r = drm_sched_entity_init(&ring->sched, &adev->mman.entity,
  104. rq, amdgpu_sched_jobs, NULL);
  105. if (r) {
  106. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  107. goto error_entity;
  108. }
  109. adev->mman.mem_global_referenced = true;
  110. return 0;
  111. error_entity:
  112. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  113. error_bo:
  114. drm_global_item_unref(&adev->mman.mem_global_ref);
  115. error_mem:
  116. return r;
  117. }
  118. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  119. {
  120. if (adev->mman.mem_global_referenced) {
  121. drm_sched_entity_fini(adev->mman.entity.sched,
  122. &adev->mman.entity);
  123. mutex_destroy(&adev->mman.gtt_window_lock);
  124. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  125. drm_global_item_unref(&adev->mman.mem_global_ref);
  126. adev->mman.mem_global_referenced = false;
  127. }
  128. }
  129. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  130. {
  131. return 0;
  132. }
  133. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  134. struct ttm_mem_type_manager *man)
  135. {
  136. struct amdgpu_device *adev;
  137. adev = amdgpu_ttm_adev(bdev);
  138. switch (type) {
  139. case TTM_PL_SYSTEM:
  140. /* System memory */
  141. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  142. man->available_caching = TTM_PL_MASK_CACHING;
  143. man->default_caching = TTM_PL_FLAG_CACHED;
  144. break;
  145. case TTM_PL_TT:
  146. man->func = &amdgpu_gtt_mgr_func;
  147. man->gpu_offset = adev->gmc.gart_start;
  148. man->available_caching = TTM_PL_MASK_CACHING;
  149. man->default_caching = TTM_PL_FLAG_CACHED;
  150. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  151. break;
  152. case TTM_PL_VRAM:
  153. /* "On-card" video ram */
  154. man->func = &amdgpu_vram_mgr_func;
  155. man->gpu_offset = adev->gmc.vram_start;
  156. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  157. TTM_MEMTYPE_FLAG_MAPPABLE;
  158. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  159. man->default_caching = TTM_PL_FLAG_WC;
  160. break;
  161. case AMDGPU_PL_GDS:
  162. case AMDGPU_PL_GWS:
  163. case AMDGPU_PL_OA:
  164. /* On-chip GDS memory*/
  165. man->func = &ttm_bo_manager_func;
  166. man->gpu_offset = 0;
  167. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  168. man->available_caching = TTM_PL_FLAG_UNCACHED;
  169. man->default_caching = TTM_PL_FLAG_UNCACHED;
  170. break;
  171. default:
  172. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  173. return -EINVAL;
  174. }
  175. return 0;
  176. }
  177. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  178. struct ttm_placement *placement)
  179. {
  180. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  181. struct amdgpu_bo *abo;
  182. static const struct ttm_place placements = {
  183. .fpfn = 0,
  184. .lpfn = 0,
  185. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  186. };
  187. if (bo->type == ttm_bo_type_sg) {
  188. placement->num_placement = 0;
  189. placement->num_busy_placement = 0;
  190. return;
  191. }
  192. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  193. placement->placement = &placements;
  194. placement->busy_placement = &placements;
  195. placement->num_placement = 1;
  196. placement->num_busy_placement = 1;
  197. return;
  198. }
  199. abo = ttm_to_amdgpu_bo(bo);
  200. switch (bo->mem.mem_type) {
  201. case TTM_PL_VRAM:
  202. if (!adev->mman.buffer_funcs_enabled) {
  203. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  204. } else if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
  205. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  206. amdgpu_bo_in_cpu_visible_vram(abo)) {
  207. /* Try evicting to the CPU inaccessible part of VRAM
  208. * first, but only set GTT as busy placement, so this
  209. * BO will be evicted to GTT rather than causing other
  210. * BOs to be evicted from VRAM
  211. */
  212. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  213. AMDGPU_GEM_DOMAIN_GTT);
  214. abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  215. abo->placements[0].lpfn = 0;
  216. abo->placement.busy_placement = &abo->placements[1];
  217. abo->placement.num_busy_placement = 1;
  218. } else {
  219. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  220. }
  221. break;
  222. case TTM_PL_TT:
  223. default:
  224. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  225. }
  226. *placement = abo->placement;
  227. }
  228. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  229. {
  230. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  231. /*
  232. * Don't verify access for KFD BOs. They don't have a GEM
  233. * object associated with them.
  234. */
  235. if (abo->kfd_bo)
  236. return 0;
  237. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  238. return -EPERM;
  239. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  240. filp->private_data);
  241. }
  242. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  243. struct ttm_mem_reg *new_mem)
  244. {
  245. struct ttm_mem_reg *old_mem = &bo->mem;
  246. BUG_ON(old_mem->mm_node != NULL);
  247. *old_mem = *new_mem;
  248. new_mem->mm_node = NULL;
  249. }
  250. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  251. struct drm_mm_node *mm_node,
  252. struct ttm_mem_reg *mem)
  253. {
  254. uint64_t addr = 0;
  255. if (mem->mem_type != TTM_PL_TT || amdgpu_gtt_mgr_has_gart_addr(mem)) {
  256. addr = mm_node->start << PAGE_SHIFT;
  257. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  258. }
  259. return addr;
  260. }
  261. /**
  262. * amdgpu_find_mm_node - Helper function finds the drm_mm_node
  263. * corresponding to @offset. It also modifies the offset to be
  264. * within the drm_mm_node returned
  265. */
  266. static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
  267. unsigned long *offset)
  268. {
  269. struct drm_mm_node *mm_node = mem->mm_node;
  270. while (*offset >= (mm_node->size << PAGE_SHIFT)) {
  271. *offset -= (mm_node->size << PAGE_SHIFT);
  272. ++mm_node;
  273. }
  274. return mm_node;
  275. }
  276. /**
  277. * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
  278. *
  279. * The function copies @size bytes from {src->mem + src->offset} to
  280. * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
  281. * move and different for a BO to BO copy.
  282. *
  283. * @f: Returns the last fence if multiple jobs are submitted.
  284. */
  285. int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
  286. struct amdgpu_copy_mem *src,
  287. struct amdgpu_copy_mem *dst,
  288. uint64_t size,
  289. struct reservation_object *resv,
  290. struct dma_fence **f)
  291. {
  292. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  293. struct drm_mm_node *src_mm, *dst_mm;
  294. uint64_t src_node_start, dst_node_start, src_node_size,
  295. dst_node_size, src_page_offset, dst_page_offset;
  296. struct dma_fence *fence = NULL;
  297. int r = 0;
  298. const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
  299. AMDGPU_GPU_PAGE_SIZE);
  300. if (!adev->mman.buffer_funcs_enabled) {
  301. DRM_ERROR("Trying to move memory with ring turned off.\n");
  302. return -EINVAL;
  303. }
  304. src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
  305. src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
  306. src->offset;
  307. src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
  308. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  309. dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
  310. dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
  311. dst->offset;
  312. dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
  313. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  314. mutex_lock(&adev->mman.gtt_window_lock);
  315. while (size) {
  316. unsigned long cur_size;
  317. uint64_t from = src_node_start, to = dst_node_start;
  318. struct dma_fence *next;
  319. /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
  320. * begins at an offset, then adjust the size accordingly
  321. */
  322. cur_size = min3(min(src_node_size, dst_node_size), size,
  323. GTT_MAX_BYTES);
  324. if (cur_size + src_page_offset > GTT_MAX_BYTES ||
  325. cur_size + dst_page_offset > GTT_MAX_BYTES)
  326. cur_size -= max(src_page_offset, dst_page_offset);
  327. /* Map only what needs to be accessed. Map src to window 0 and
  328. * dst to window 1
  329. */
  330. if (src->mem->mem_type == TTM_PL_TT &&
  331. !amdgpu_gtt_mgr_has_gart_addr(src->mem)) {
  332. r = amdgpu_map_buffer(src->bo, src->mem,
  333. PFN_UP(cur_size + src_page_offset),
  334. src_node_start, 0, ring,
  335. &from);
  336. if (r)
  337. goto error;
  338. /* Adjust the offset because amdgpu_map_buffer returns
  339. * start of mapped page
  340. */
  341. from += src_page_offset;
  342. }
  343. if (dst->mem->mem_type == TTM_PL_TT &&
  344. !amdgpu_gtt_mgr_has_gart_addr(dst->mem)) {
  345. r = amdgpu_map_buffer(dst->bo, dst->mem,
  346. PFN_UP(cur_size + dst_page_offset),
  347. dst_node_start, 1, ring,
  348. &to);
  349. if (r)
  350. goto error;
  351. to += dst_page_offset;
  352. }
  353. r = amdgpu_copy_buffer(ring, from, to, cur_size,
  354. resv, &next, false, true);
  355. if (r)
  356. goto error;
  357. dma_fence_put(fence);
  358. fence = next;
  359. size -= cur_size;
  360. if (!size)
  361. break;
  362. src_node_size -= cur_size;
  363. if (!src_node_size) {
  364. src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
  365. src->mem);
  366. src_node_size = (src_mm->size << PAGE_SHIFT);
  367. } else {
  368. src_node_start += cur_size;
  369. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  370. }
  371. dst_node_size -= cur_size;
  372. if (!dst_node_size) {
  373. dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
  374. dst->mem);
  375. dst_node_size = (dst_mm->size << PAGE_SHIFT);
  376. } else {
  377. dst_node_start += cur_size;
  378. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  379. }
  380. }
  381. error:
  382. mutex_unlock(&adev->mman.gtt_window_lock);
  383. if (f)
  384. *f = dma_fence_get(fence);
  385. dma_fence_put(fence);
  386. return r;
  387. }
  388. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  389. bool evict, bool no_wait_gpu,
  390. struct ttm_mem_reg *new_mem,
  391. struct ttm_mem_reg *old_mem)
  392. {
  393. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  394. struct amdgpu_copy_mem src, dst;
  395. struct dma_fence *fence = NULL;
  396. int r;
  397. src.bo = bo;
  398. dst.bo = bo;
  399. src.mem = old_mem;
  400. dst.mem = new_mem;
  401. src.offset = 0;
  402. dst.offset = 0;
  403. r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
  404. new_mem->num_pages << PAGE_SHIFT,
  405. bo->resv, &fence);
  406. if (r)
  407. goto error;
  408. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  409. dma_fence_put(fence);
  410. return r;
  411. error:
  412. if (fence)
  413. dma_fence_wait(fence, false);
  414. dma_fence_put(fence);
  415. return r;
  416. }
  417. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
  418. struct ttm_operation_ctx *ctx,
  419. struct ttm_mem_reg *new_mem)
  420. {
  421. struct amdgpu_device *adev;
  422. struct ttm_mem_reg *old_mem = &bo->mem;
  423. struct ttm_mem_reg tmp_mem;
  424. struct ttm_place placements;
  425. struct ttm_placement placement;
  426. int r;
  427. adev = amdgpu_ttm_adev(bo->bdev);
  428. tmp_mem = *new_mem;
  429. tmp_mem.mm_node = NULL;
  430. placement.num_placement = 1;
  431. placement.placement = &placements;
  432. placement.num_busy_placement = 1;
  433. placement.busy_placement = &placements;
  434. placements.fpfn = 0;
  435. placements.lpfn = 0;
  436. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  437. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  438. if (unlikely(r)) {
  439. return r;
  440. }
  441. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  442. if (unlikely(r)) {
  443. goto out_cleanup;
  444. }
  445. r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
  446. if (unlikely(r)) {
  447. goto out_cleanup;
  448. }
  449. r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, &tmp_mem, old_mem);
  450. if (unlikely(r)) {
  451. goto out_cleanup;
  452. }
  453. r = ttm_bo_move_ttm(bo, ctx, new_mem);
  454. out_cleanup:
  455. ttm_bo_mem_put(bo, &tmp_mem);
  456. return r;
  457. }
  458. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
  459. struct ttm_operation_ctx *ctx,
  460. struct ttm_mem_reg *new_mem)
  461. {
  462. struct amdgpu_device *adev;
  463. struct ttm_mem_reg *old_mem = &bo->mem;
  464. struct ttm_mem_reg tmp_mem;
  465. struct ttm_placement placement;
  466. struct ttm_place placements;
  467. int r;
  468. adev = amdgpu_ttm_adev(bo->bdev);
  469. tmp_mem = *new_mem;
  470. tmp_mem.mm_node = NULL;
  471. placement.num_placement = 1;
  472. placement.placement = &placements;
  473. placement.num_busy_placement = 1;
  474. placement.busy_placement = &placements;
  475. placements.fpfn = 0;
  476. placements.lpfn = 0;
  477. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  478. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  479. if (unlikely(r)) {
  480. return r;
  481. }
  482. r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
  483. if (unlikely(r)) {
  484. goto out_cleanup;
  485. }
  486. r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, new_mem, old_mem);
  487. if (unlikely(r)) {
  488. goto out_cleanup;
  489. }
  490. out_cleanup:
  491. ttm_bo_mem_put(bo, &tmp_mem);
  492. return r;
  493. }
  494. static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
  495. struct ttm_operation_ctx *ctx,
  496. struct ttm_mem_reg *new_mem)
  497. {
  498. struct amdgpu_device *adev;
  499. struct amdgpu_bo *abo;
  500. struct ttm_mem_reg *old_mem = &bo->mem;
  501. int r;
  502. /* Can't move a pinned BO */
  503. abo = ttm_to_amdgpu_bo(bo);
  504. if (WARN_ON_ONCE(abo->pin_count > 0))
  505. return -EINVAL;
  506. adev = amdgpu_ttm_adev(bo->bdev);
  507. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  508. amdgpu_move_null(bo, new_mem);
  509. return 0;
  510. }
  511. if ((old_mem->mem_type == TTM_PL_TT &&
  512. new_mem->mem_type == TTM_PL_SYSTEM) ||
  513. (old_mem->mem_type == TTM_PL_SYSTEM &&
  514. new_mem->mem_type == TTM_PL_TT)) {
  515. /* bind is enough */
  516. amdgpu_move_null(bo, new_mem);
  517. return 0;
  518. }
  519. if (!adev->mman.buffer_funcs_enabled)
  520. goto memcpy;
  521. if (old_mem->mem_type == TTM_PL_VRAM &&
  522. new_mem->mem_type == TTM_PL_SYSTEM) {
  523. r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
  524. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  525. new_mem->mem_type == TTM_PL_VRAM) {
  526. r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
  527. } else {
  528. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
  529. new_mem, old_mem);
  530. }
  531. if (r) {
  532. memcpy:
  533. r = ttm_bo_move_memcpy(bo, ctx, new_mem);
  534. if (r) {
  535. return r;
  536. }
  537. }
  538. if (bo->type == ttm_bo_type_device &&
  539. new_mem->mem_type == TTM_PL_VRAM &&
  540. old_mem->mem_type != TTM_PL_VRAM) {
  541. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  542. * accesses the BO after it's moved.
  543. */
  544. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  545. }
  546. /* update statistics */
  547. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  548. return 0;
  549. }
  550. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  551. {
  552. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  553. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  554. struct drm_mm_node *mm_node = mem->mm_node;
  555. mem->bus.addr = NULL;
  556. mem->bus.offset = 0;
  557. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  558. mem->bus.base = 0;
  559. mem->bus.is_iomem = false;
  560. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  561. return -EINVAL;
  562. switch (mem->mem_type) {
  563. case TTM_PL_SYSTEM:
  564. /* system memory */
  565. return 0;
  566. case TTM_PL_TT:
  567. break;
  568. case TTM_PL_VRAM:
  569. mem->bus.offset = mem->start << PAGE_SHIFT;
  570. /* check if it's visible */
  571. if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
  572. return -EINVAL;
  573. /* Only physically contiguous buffers apply. In a contiguous
  574. * buffer, size of the first mm_node would match the number of
  575. * pages in ttm_mem_reg.
  576. */
  577. if (adev->mman.aper_base_kaddr &&
  578. (mm_node->size == mem->num_pages))
  579. mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
  580. mem->bus.offset;
  581. mem->bus.base = adev->gmc.aper_base;
  582. mem->bus.is_iomem = true;
  583. break;
  584. default:
  585. return -EINVAL;
  586. }
  587. return 0;
  588. }
  589. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  590. {
  591. }
  592. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  593. unsigned long page_offset)
  594. {
  595. struct drm_mm_node *mm;
  596. unsigned long offset = (page_offset << PAGE_SHIFT);
  597. mm = amdgpu_find_mm_node(&bo->mem, &offset);
  598. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
  599. (offset >> PAGE_SHIFT);
  600. }
  601. /*
  602. * TTM backend functions.
  603. */
  604. struct amdgpu_ttm_gup_task_list {
  605. struct list_head list;
  606. struct task_struct *task;
  607. };
  608. struct amdgpu_ttm_tt {
  609. struct ttm_dma_tt ttm;
  610. u64 offset;
  611. uint64_t userptr;
  612. struct mm_struct *usermm;
  613. uint32_t userflags;
  614. spinlock_t guptasklock;
  615. struct list_head guptasks;
  616. atomic_t mmu_invalidations;
  617. uint32_t last_set_pages;
  618. };
  619. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  620. {
  621. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  622. unsigned int flags = 0;
  623. unsigned pinned = 0;
  624. int r;
  625. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  626. flags |= FOLL_WRITE;
  627. down_read(&current->mm->mmap_sem);
  628. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  629. /* check that we only use anonymous memory
  630. to prevent problems with writeback */
  631. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  632. struct vm_area_struct *vma;
  633. vma = find_vma(gtt->usermm, gtt->userptr);
  634. if (!vma || vma->vm_file || vma->vm_end < end) {
  635. up_read(&current->mm->mmap_sem);
  636. return -EPERM;
  637. }
  638. }
  639. do {
  640. unsigned num_pages = ttm->num_pages - pinned;
  641. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  642. struct page **p = pages + pinned;
  643. struct amdgpu_ttm_gup_task_list guptask;
  644. guptask.task = current;
  645. spin_lock(&gtt->guptasklock);
  646. list_add(&guptask.list, &gtt->guptasks);
  647. spin_unlock(&gtt->guptasklock);
  648. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  649. spin_lock(&gtt->guptasklock);
  650. list_del(&guptask.list);
  651. spin_unlock(&gtt->guptasklock);
  652. if (r < 0)
  653. goto release_pages;
  654. pinned += r;
  655. } while (pinned < ttm->num_pages);
  656. up_read(&current->mm->mmap_sem);
  657. return 0;
  658. release_pages:
  659. release_pages(pages, pinned);
  660. up_read(&current->mm->mmap_sem);
  661. return r;
  662. }
  663. void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
  664. {
  665. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  666. unsigned i;
  667. gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
  668. for (i = 0; i < ttm->num_pages; ++i) {
  669. if (ttm->pages[i])
  670. put_page(ttm->pages[i]);
  671. ttm->pages[i] = pages ? pages[i] : NULL;
  672. }
  673. }
  674. void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
  675. {
  676. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  677. unsigned i;
  678. for (i = 0; i < ttm->num_pages; ++i) {
  679. struct page *page = ttm->pages[i];
  680. if (!page)
  681. continue;
  682. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  683. set_page_dirty(page);
  684. mark_page_accessed(page);
  685. }
  686. }
  687. /* prepare the sg table with the user pages */
  688. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  689. {
  690. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  691. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  692. unsigned nents;
  693. int r;
  694. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  695. enum dma_data_direction direction = write ?
  696. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  697. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  698. ttm->num_pages << PAGE_SHIFT,
  699. GFP_KERNEL);
  700. if (r)
  701. goto release_sg;
  702. r = -ENOMEM;
  703. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  704. if (nents != ttm->sg->nents)
  705. goto release_sg;
  706. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  707. gtt->ttm.dma_address, ttm->num_pages);
  708. return 0;
  709. release_sg:
  710. kfree(ttm->sg);
  711. return r;
  712. }
  713. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  714. {
  715. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  716. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  717. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  718. enum dma_data_direction direction = write ?
  719. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  720. /* double check that we don't free the table twice */
  721. if (!ttm->sg->sgl)
  722. return;
  723. /* free the sg table and pages again */
  724. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  725. amdgpu_ttm_tt_mark_user_pages(ttm);
  726. sg_free_table(ttm->sg);
  727. }
  728. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  729. struct ttm_mem_reg *bo_mem)
  730. {
  731. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  732. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  733. uint64_t flags;
  734. int r = 0;
  735. if (gtt->userptr) {
  736. r = amdgpu_ttm_tt_pin_userptr(ttm);
  737. if (r) {
  738. DRM_ERROR("failed to pin userptr\n");
  739. return r;
  740. }
  741. }
  742. if (!ttm->num_pages) {
  743. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  744. ttm->num_pages, bo_mem, ttm);
  745. }
  746. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  747. bo_mem->mem_type == AMDGPU_PL_GWS ||
  748. bo_mem->mem_type == AMDGPU_PL_OA)
  749. return -EINVAL;
  750. if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
  751. gtt->offset = AMDGPU_BO_INVALID_OFFSET;
  752. return 0;
  753. }
  754. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
  755. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  756. r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
  757. ttm->pages, gtt->ttm.dma_address, flags);
  758. if (r)
  759. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  760. ttm->num_pages, gtt->offset);
  761. return r;
  762. }
  763. int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
  764. {
  765. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  766. struct ttm_operation_ctx ctx = { false, false };
  767. struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
  768. struct ttm_mem_reg tmp;
  769. struct ttm_placement placement;
  770. struct ttm_place placements;
  771. uint64_t flags;
  772. int r;
  773. if (bo->mem.mem_type != TTM_PL_TT ||
  774. amdgpu_gtt_mgr_has_gart_addr(&bo->mem))
  775. return 0;
  776. tmp = bo->mem;
  777. tmp.mm_node = NULL;
  778. placement.num_placement = 1;
  779. placement.placement = &placements;
  780. placement.num_busy_placement = 1;
  781. placement.busy_placement = &placements;
  782. placements.fpfn = 0;
  783. placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
  784. placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
  785. TTM_PL_FLAG_TT;
  786. r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
  787. if (unlikely(r))
  788. return r;
  789. flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
  790. gtt->offset = (u64)tmp.start << PAGE_SHIFT;
  791. r = amdgpu_gart_bind(adev, gtt->offset, bo->ttm->num_pages,
  792. bo->ttm->pages, gtt->ttm.dma_address, flags);
  793. if (unlikely(r)) {
  794. ttm_bo_mem_put(bo, &tmp);
  795. return r;
  796. }
  797. ttm_bo_mem_put(bo, &bo->mem);
  798. bo->mem = tmp;
  799. bo->offset = (bo->mem.start << PAGE_SHIFT) +
  800. bo->bdev->man[bo->mem.mem_type].gpu_offset;
  801. return 0;
  802. }
  803. int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
  804. {
  805. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  806. struct amdgpu_ttm_tt *gtt = (void *)tbo->ttm;
  807. uint64_t flags;
  808. int r;
  809. if (!gtt)
  810. return 0;
  811. flags = amdgpu_ttm_tt_pte_flags(adev, &gtt->ttm.ttm, &tbo->mem);
  812. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  813. gtt->ttm.ttm.pages, gtt->ttm.dma_address, flags);
  814. if (r)
  815. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  816. gtt->ttm.ttm.num_pages, gtt->offset);
  817. return r;
  818. }
  819. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  820. {
  821. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  822. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  823. int r;
  824. if (gtt->userptr)
  825. amdgpu_ttm_tt_unpin_userptr(ttm);
  826. if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
  827. return 0;
  828. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  829. r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
  830. if (r)
  831. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  832. gtt->ttm.ttm.num_pages, gtt->offset);
  833. return r;
  834. }
  835. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  836. {
  837. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  838. ttm_dma_tt_fini(&gtt->ttm);
  839. kfree(gtt);
  840. }
  841. static struct ttm_backend_func amdgpu_backend_func = {
  842. .bind = &amdgpu_ttm_backend_bind,
  843. .unbind = &amdgpu_ttm_backend_unbind,
  844. .destroy = &amdgpu_ttm_backend_destroy,
  845. };
  846. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
  847. uint32_t page_flags)
  848. {
  849. struct amdgpu_device *adev;
  850. struct amdgpu_ttm_tt *gtt;
  851. adev = amdgpu_ttm_adev(bo->bdev);
  852. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  853. if (gtt == NULL) {
  854. return NULL;
  855. }
  856. gtt->ttm.ttm.func = &amdgpu_backend_func;
  857. if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags)) {
  858. kfree(gtt);
  859. return NULL;
  860. }
  861. return &gtt->ttm.ttm;
  862. }
  863. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
  864. struct ttm_operation_ctx *ctx)
  865. {
  866. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  867. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  868. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  869. if (gtt && gtt->userptr) {
  870. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  871. if (!ttm->sg)
  872. return -ENOMEM;
  873. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  874. ttm->state = tt_unbound;
  875. return 0;
  876. }
  877. if (slave && ttm->sg) {
  878. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  879. gtt->ttm.dma_address,
  880. ttm->num_pages);
  881. ttm->state = tt_unbound;
  882. return 0;
  883. }
  884. #ifdef CONFIG_SWIOTLB
  885. if (adev->need_swiotlb && swiotlb_nr_tbl()) {
  886. return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
  887. }
  888. #endif
  889. return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
  890. }
  891. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  892. {
  893. struct amdgpu_device *adev;
  894. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  895. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  896. if (gtt && gtt->userptr) {
  897. amdgpu_ttm_tt_set_user_pages(ttm, NULL);
  898. kfree(ttm->sg);
  899. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  900. return;
  901. }
  902. if (slave)
  903. return;
  904. adev = amdgpu_ttm_adev(ttm->bdev);
  905. #ifdef CONFIG_SWIOTLB
  906. if (adev->need_swiotlb && swiotlb_nr_tbl()) {
  907. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  908. return;
  909. }
  910. #endif
  911. ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
  912. }
  913. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  914. uint32_t flags)
  915. {
  916. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  917. if (gtt == NULL)
  918. return -EINVAL;
  919. gtt->userptr = addr;
  920. gtt->usermm = current->mm;
  921. gtt->userflags = flags;
  922. spin_lock_init(&gtt->guptasklock);
  923. INIT_LIST_HEAD(&gtt->guptasks);
  924. atomic_set(&gtt->mmu_invalidations, 0);
  925. gtt->last_set_pages = 0;
  926. return 0;
  927. }
  928. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  929. {
  930. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  931. if (gtt == NULL)
  932. return NULL;
  933. return gtt->usermm;
  934. }
  935. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  936. unsigned long end)
  937. {
  938. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  939. struct amdgpu_ttm_gup_task_list *entry;
  940. unsigned long size;
  941. if (gtt == NULL || !gtt->userptr)
  942. return false;
  943. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  944. if (gtt->userptr > end || gtt->userptr + size <= start)
  945. return false;
  946. spin_lock(&gtt->guptasklock);
  947. list_for_each_entry(entry, &gtt->guptasks, list) {
  948. if (entry->task == current) {
  949. spin_unlock(&gtt->guptasklock);
  950. return false;
  951. }
  952. }
  953. spin_unlock(&gtt->guptasklock);
  954. atomic_inc(&gtt->mmu_invalidations);
  955. return true;
  956. }
  957. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  958. int *last_invalidated)
  959. {
  960. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  961. int prev_invalidated = *last_invalidated;
  962. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  963. return prev_invalidated != *last_invalidated;
  964. }
  965. bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
  966. {
  967. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  968. if (gtt == NULL || !gtt->userptr)
  969. return false;
  970. return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
  971. }
  972. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  973. {
  974. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  975. if (gtt == NULL)
  976. return false;
  977. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  978. }
  979. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  980. struct ttm_mem_reg *mem)
  981. {
  982. uint64_t flags = 0;
  983. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  984. flags |= AMDGPU_PTE_VALID;
  985. if (mem && mem->mem_type == TTM_PL_TT) {
  986. flags |= AMDGPU_PTE_SYSTEM;
  987. if (ttm->caching_state == tt_cached)
  988. flags |= AMDGPU_PTE_SNOOPED;
  989. }
  990. flags |= adev->gart.gart_pte_flags;
  991. flags |= AMDGPU_PTE_READABLE;
  992. if (!amdgpu_ttm_tt_is_readonly(ttm))
  993. flags |= AMDGPU_PTE_WRITEABLE;
  994. return flags;
  995. }
  996. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  997. const struct ttm_place *place)
  998. {
  999. unsigned long num_pages = bo->mem.num_pages;
  1000. struct drm_mm_node *node = bo->mem.mm_node;
  1001. struct reservation_object_list *flist;
  1002. struct dma_fence *f;
  1003. int i;
  1004. /* If bo is a KFD BO, check if the bo belongs to the current process.
  1005. * If true, then return false as any KFD process needs all its BOs to
  1006. * be resident to run successfully
  1007. */
  1008. flist = reservation_object_get_list(bo->resv);
  1009. if (flist) {
  1010. for (i = 0; i < flist->shared_count; ++i) {
  1011. f = rcu_dereference_protected(flist->shared[i],
  1012. reservation_object_held(bo->resv));
  1013. if (amdkfd_fence_check_mm(f, current->mm))
  1014. return false;
  1015. }
  1016. }
  1017. switch (bo->mem.mem_type) {
  1018. case TTM_PL_TT:
  1019. return true;
  1020. case TTM_PL_VRAM:
  1021. /* Check each drm MM node individually */
  1022. while (num_pages) {
  1023. if (place->fpfn < (node->start + node->size) &&
  1024. !(place->lpfn && place->lpfn <= node->start))
  1025. return true;
  1026. num_pages -= node->size;
  1027. ++node;
  1028. }
  1029. return false;
  1030. default:
  1031. break;
  1032. }
  1033. return ttm_bo_eviction_valuable(bo, place);
  1034. }
  1035. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  1036. unsigned long offset,
  1037. void *buf, int len, int write)
  1038. {
  1039. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  1040. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  1041. struct drm_mm_node *nodes;
  1042. uint32_t value = 0;
  1043. int ret = 0;
  1044. uint64_t pos;
  1045. unsigned long flags;
  1046. if (bo->mem.mem_type != TTM_PL_VRAM)
  1047. return -EIO;
  1048. nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
  1049. pos = (nodes->start << PAGE_SHIFT) + offset;
  1050. while (len && pos < adev->gmc.mc_vram_size) {
  1051. uint64_t aligned_pos = pos & ~(uint64_t)3;
  1052. uint32_t bytes = 4 - (pos & 3);
  1053. uint32_t shift = (pos & 3) * 8;
  1054. uint32_t mask = 0xffffffff << shift;
  1055. if (len < bytes) {
  1056. mask &= 0xffffffff >> (bytes - len) * 8;
  1057. bytes = len;
  1058. }
  1059. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1060. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  1061. WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
  1062. if (!write || mask != 0xffffffff)
  1063. value = RREG32_NO_KIQ(mmMM_DATA);
  1064. if (write) {
  1065. value &= ~mask;
  1066. value |= (*(uint32_t *)buf << shift) & mask;
  1067. WREG32_NO_KIQ(mmMM_DATA, value);
  1068. }
  1069. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1070. if (!write) {
  1071. value = (value & mask) >> shift;
  1072. memcpy(buf, &value, bytes);
  1073. }
  1074. ret += bytes;
  1075. buf = (uint8_t *)buf + bytes;
  1076. pos += bytes;
  1077. len -= bytes;
  1078. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1079. ++nodes;
  1080. pos = (nodes->start << PAGE_SHIFT);
  1081. }
  1082. }
  1083. return ret;
  1084. }
  1085. static struct ttm_bo_driver amdgpu_bo_driver = {
  1086. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1087. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1088. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1089. .invalidate_caches = &amdgpu_invalidate_caches,
  1090. .init_mem_type = &amdgpu_init_mem_type,
  1091. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1092. .evict_flags = &amdgpu_evict_flags,
  1093. .move = &amdgpu_bo_move,
  1094. .verify_access = &amdgpu_verify_access,
  1095. .move_notify = &amdgpu_bo_move_notify,
  1096. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1097. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1098. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1099. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1100. .access_memory = &amdgpu_ttm_access_memory
  1101. };
  1102. /*
  1103. * Firmware Reservation functions
  1104. */
  1105. /**
  1106. * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
  1107. *
  1108. * @adev: amdgpu_device pointer
  1109. *
  1110. * free fw reserved vram if it has been reserved.
  1111. */
  1112. static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
  1113. {
  1114. amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
  1115. NULL, &adev->fw_vram_usage.va);
  1116. }
  1117. /**
  1118. * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
  1119. *
  1120. * @adev: amdgpu_device pointer
  1121. *
  1122. * create bo vram reservation from fw.
  1123. */
  1124. static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
  1125. {
  1126. struct ttm_operation_ctx ctx = { false, false };
  1127. struct amdgpu_bo_param bp;
  1128. int r = 0;
  1129. int i;
  1130. u64 vram_size = adev->gmc.visible_vram_size;
  1131. u64 offset = adev->fw_vram_usage.start_offset;
  1132. u64 size = adev->fw_vram_usage.size;
  1133. struct amdgpu_bo *bo;
  1134. memset(&bp, 0, sizeof(bp));
  1135. bp.size = adev->fw_vram_usage.size;
  1136. bp.byte_align = PAGE_SIZE;
  1137. bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
  1138. bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1139. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  1140. bp.type = ttm_bo_type_kernel;
  1141. bp.resv = NULL;
  1142. adev->fw_vram_usage.va = NULL;
  1143. adev->fw_vram_usage.reserved_bo = NULL;
  1144. if (adev->fw_vram_usage.size > 0 &&
  1145. adev->fw_vram_usage.size <= vram_size) {
  1146. r = amdgpu_bo_create(adev, &bp,
  1147. &adev->fw_vram_usage.reserved_bo);
  1148. if (r)
  1149. goto error_create;
  1150. r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
  1151. if (r)
  1152. goto error_reserve;
  1153. /* remove the original mem node and create a new one at the
  1154. * request position
  1155. */
  1156. bo = adev->fw_vram_usage.reserved_bo;
  1157. offset = ALIGN(offset, PAGE_SIZE);
  1158. for (i = 0; i < bo->placement.num_placement; ++i) {
  1159. bo->placements[i].fpfn = offset >> PAGE_SHIFT;
  1160. bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
  1161. }
  1162. ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
  1163. r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
  1164. &bo->tbo.mem, &ctx);
  1165. if (r)
  1166. goto error_pin;
  1167. r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
  1168. AMDGPU_GEM_DOMAIN_VRAM,
  1169. adev->fw_vram_usage.start_offset,
  1170. (adev->fw_vram_usage.start_offset +
  1171. adev->fw_vram_usage.size), NULL);
  1172. if (r)
  1173. goto error_pin;
  1174. r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
  1175. &adev->fw_vram_usage.va);
  1176. if (r)
  1177. goto error_kmap;
  1178. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  1179. }
  1180. return r;
  1181. error_kmap:
  1182. amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
  1183. error_pin:
  1184. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  1185. error_reserve:
  1186. amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
  1187. error_create:
  1188. adev->fw_vram_usage.va = NULL;
  1189. adev->fw_vram_usage.reserved_bo = NULL;
  1190. return r;
  1191. }
  1192. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1193. {
  1194. uint64_t gtt_size;
  1195. int r;
  1196. u64 vis_vram_limit;
  1197. r = amdgpu_ttm_global_init(adev);
  1198. if (r) {
  1199. return r;
  1200. }
  1201. /* No others user of address space so set it to 0 */
  1202. r = ttm_bo_device_init(&adev->mman.bdev,
  1203. adev->mman.bo_global_ref.ref.object,
  1204. &amdgpu_bo_driver,
  1205. adev->ddev->anon_inode->i_mapping,
  1206. DRM_FILE_PAGE_OFFSET,
  1207. adev->need_dma32);
  1208. if (r) {
  1209. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1210. return r;
  1211. }
  1212. adev->mman.initialized = true;
  1213. /* We opt to avoid OOM on system pages allocations */
  1214. adev->mman.bdev.no_retry = true;
  1215. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1216. adev->gmc.real_vram_size >> PAGE_SHIFT);
  1217. if (r) {
  1218. DRM_ERROR("Failed initializing VRAM heap.\n");
  1219. return r;
  1220. }
  1221. /* Reduce size of CPU-visible VRAM if requested */
  1222. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1223. if (amdgpu_vis_vram_limit > 0 &&
  1224. vis_vram_limit <= adev->gmc.visible_vram_size)
  1225. adev->gmc.visible_vram_size = vis_vram_limit;
  1226. /* Change the size here instead of the init above so only lpfn is affected */
  1227. amdgpu_ttm_set_buffer_funcs_status(adev, false);
  1228. #ifdef CONFIG_64BIT
  1229. adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
  1230. adev->gmc.visible_vram_size);
  1231. #endif
  1232. /*
  1233. *The reserved vram for firmware must be pinned to the specified
  1234. *place on the VRAM, so reserve it early.
  1235. */
  1236. r = amdgpu_ttm_fw_reserve_vram_init(adev);
  1237. if (r) {
  1238. return r;
  1239. }
  1240. if (adev->gmc.stolen_size) {
  1241. r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
  1242. AMDGPU_GEM_DOMAIN_VRAM,
  1243. &adev->stolen_vga_memory,
  1244. NULL, NULL);
  1245. if (r)
  1246. return r;
  1247. }
  1248. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1249. (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
  1250. if (amdgpu_gtt_size == -1) {
  1251. struct sysinfo si;
  1252. si_meminfo(&si);
  1253. gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1254. adev->gmc.mc_vram_size),
  1255. ((uint64_t)si.totalram * si.mem_unit * 3/4));
  1256. }
  1257. else
  1258. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1259. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1260. if (r) {
  1261. DRM_ERROR("Failed initializing GTT heap.\n");
  1262. return r;
  1263. }
  1264. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1265. (unsigned)(gtt_size / (1024 * 1024)));
  1266. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1267. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1268. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1269. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1270. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1271. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1272. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1273. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1274. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1275. /* GDS Memory */
  1276. if (adev->gds.mem.total_size) {
  1277. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1278. adev->gds.mem.total_size >> PAGE_SHIFT);
  1279. if (r) {
  1280. DRM_ERROR("Failed initializing GDS heap.\n");
  1281. return r;
  1282. }
  1283. }
  1284. /* GWS */
  1285. if (adev->gds.gws.total_size) {
  1286. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1287. adev->gds.gws.total_size >> PAGE_SHIFT);
  1288. if (r) {
  1289. DRM_ERROR("Failed initializing gws heap.\n");
  1290. return r;
  1291. }
  1292. }
  1293. /* OA */
  1294. if (adev->gds.oa.total_size) {
  1295. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1296. adev->gds.oa.total_size >> PAGE_SHIFT);
  1297. if (r) {
  1298. DRM_ERROR("Failed initializing oa heap.\n");
  1299. return r;
  1300. }
  1301. }
  1302. r = amdgpu_ttm_debugfs_init(adev);
  1303. if (r) {
  1304. DRM_ERROR("Failed to init debugfs\n");
  1305. return r;
  1306. }
  1307. return 0;
  1308. }
  1309. void amdgpu_ttm_late_init(struct amdgpu_device *adev)
  1310. {
  1311. amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
  1312. }
  1313. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1314. {
  1315. if (!adev->mman.initialized)
  1316. return;
  1317. amdgpu_ttm_debugfs_fini(adev);
  1318. amdgpu_ttm_fw_reserve_vram_fini(adev);
  1319. if (adev->mman.aper_base_kaddr)
  1320. iounmap(adev->mman.aper_base_kaddr);
  1321. adev->mman.aper_base_kaddr = NULL;
  1322. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1323. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1324. if (adev->gds.mem.total_size)
  1325. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1326. if (adev->gds.gws.total_size)
  1327. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1328. if (adev->gds.oa.total_size)
  1329. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1330. ttm_bo_device_release(&adev->mman.bdev);
  1331. amdgpu_ttm_global_fini(adev);
  1332. adev->mman.initialized = false;
  1333. DRM_INFO("amdgpu: ttm finalized\n");
  1334. }
  1335. /**
  1336. * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
  1337. *
  1338. * @adev: amdgpu_device pointer
  1339. * @enable: true when we can use buffer functions.
  1340. *
  1341. * Enable/disable use of buffer functions during suspend/resume. This should
  1342. * only be called at bootup or when userspace isn't running.
  1343. */
  1344. void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
  1345. {
  1346. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1347. uint64_t size;
  1348. if (!adev->mman.initialized || adev->in_gpu_reset)
  1349. return;
  1350. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1351. if (enable)
  1352. size = adev->gmc.real_vram_size;
  1353. else
  1354. size = adev->gmc.visible_vram_size;
  1355. man->size = size >> PAGE_SHIFT;
  1356. adev->mman.buffer_funcs_enabled = enable;
  1357. }
  1358. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1359. {
  1360. struct drm_file *file_priv;
  1361. struct amdgpu_device *adev;
  1362. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1363. return -EINVAL;
  1364. file_priv = filp->private_data;
  1365. adev = file_priv->minor->dev->dev_private;
  1366. if (adev == NULL)
  1367. return -EINVAL;
  1368. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1369. }
  1370. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1371. struct ttm_mem_reg *mem, unsigned num_pages,
  1372. uint64_t offset, unsigned window,
  1373. struct amdgpu_ring *ring,
  1374. uint64_t *addr)
  1375. {
  1376. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1377. struct amdgpu_device *adev = ring->adev;
  1378. struct ttm_tt *ttm = bo->ttm;
  1379. struct amdgpu_job *job;
  1380. unsigned num_dw, num_bytes;
  1381. dma_addr_t *dma_address;
  1382. struct dma_fence *fence;
  1383. uint64_t src_addr, dst_addr;
  1384. uint64_t flags;
  1385. int r;
  1386. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1387. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1388. *addr = adev->gmc.gart_start;
  1389. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1390. AMDGPU_GPU_PAGE_SIZE;
  1391. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1392. while (num_dw & 0x7)
  1393. num_dw++;
  1394. num_bytes = num_pages * 8;
  1395. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1396. if (r)
  1397. return r;
  1398. src_addr = num_dw * 4;
  1399. src_addr += job->ibs[0].gpu_addr;
  1400. dst_addr = adev->gart.table_addr;
  1401. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1402. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1403. dst_addr, num_bytes);
  1404. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1405. WARN_ON(job->ibs[0].length_dw > num_dw);
  1406. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1407. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1408. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1409. &job->ibs[0].ptr[num_dw]);
  1410. if (r)
  1411. goto error_free;
  1412. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1413. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1414. if (r)
  1415. goto error_free;
  1416. dma_fence_put(fence);
  1417. return r;
  1418. error_free:
  1419. amdgpu_job_free(job);
  1420. return r;
  1421. }
  1422. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1423. uint64_t dst_offset, uint32_t byte_count,
  1424. struct reservation_object *resv,
  1425. struct dma_fence **fence, bool direct_submit,
  1426. bool vm_needs_flush)
  1427. {
  1428. struct amdgpu_device *adev = ring->adev;
  1429. struct amdgpu_job *job;
  1430. uint32_t max_bytes;
  1431. unsigned num_loops, num_dw;
  1432. unsigned i;
  1433. int r;
  1434. if (direct_submit && !ring->ready) {
  1435. DRM_ERROR("Trying to move memory with ring turned off.\n");
  1436. return -EINVAL;
  1437. }
  1438. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1439. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1440. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1441. /* for IB padding */
  1442. while (num_dw & 0x7)
  1443. num_dw++;
  1444. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1445. if (r)
  1446. return r;
  1447. job->vm_needs_flush = vm_needs_flush;
  1448. if (resv) {
  1449. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1450. AMDGPU_FENCE_OWNER_UNDEFINED,
  1451. false);
  1452. if (r) {
  1453. DRM_ERROR("sync failed (%d).\n", r);
  1454. goto error_free;
  1455. }
  1456. }
  1457. for (i = 0; i < num_loops; i++) {
  1458. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1459. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1460. dst_offset, cur_size_in_bytes);
  1461. src_offset += cur_size_in_bytes;
  1462. dst_offset += cur_size_in_bytes;
  1463. byte_count -= cur_size_in_bytes;
  1464. }
  1465. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1466. WARN_ON(job->ibs[0].length_dw > num_dw);
  1467. if (direct_submit) {
  1468. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1469. NULL, fence);
  1470. job->fence = dma_fence_get(*fence);
  1471. if (r)
  1472. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1473. amdgpu_job_free(job);
  1474. } else {
  1475. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1476. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1477. if (r)
  1478. goto error_free;
  1479. }
  1480. return r;
  1481. error_free:
  1482. amdgpu_job_free(job);
  1483. return r;
  1484. }
  1485. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1486. uint32_t src_data,
  1487. struct reservation_object *resv,
  1488. struct dma_fence **fence)
  1489. {
  1490. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1491. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1492. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1493. struct drm_mm_node *mm_node;
  1494. unsigned long num_pages;
  1495. unsigned int num_loops, num_dw;
  1496. struct amdgpu_job *job;
  1497. int r;
  1498. if (!adev->mman.buffer_funcs_enabled) {
  1499. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1500. return -EINVAL;
  1501. }
  1502. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1503. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  1504. if (r)
  1505. return r;
  1506. }
  1507. num_pages = bo->tbo.num_pages;
  1508. mm_node = bo->tbo.mem.mm_node;
  1509. num_loops = 0;
  1510. while (num_pages) {
  1511. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1512. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1513. num_pages -= mm_node->size;
  1514. ++mm_node;
  1515. }
  1516. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1517. /* for IB padding */
  1518. num_dw += 64;
  1519. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1520. if (r)
  1521. return r;
  1522. if (resv) {
  1523. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1524. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  1525. if (r) {
  1526. DRM_ERROR("sync failed (%d).\n", r);
  1527. goto error_free;
  1528. }
  1529. }
  1530. num_pages = bo->tbo.num_pages;
  1531. mm_node = bo->tbo.mem.mm_node;
  1532. while (num_pages) {
  1533. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1534. uint64_t dst_addr;
  1535. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1536. while (byte_count) {
  1537. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1538. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1539. dst_addr, cur_size_in_bytes);
  1540. dst_addr += cur_size_in_bytes;
  1541. byte_count -= cur_size_in_bytes;
  1542. }
  1543. num_pages -= mm_node->size;
  1544. ++mm_node;
  1545. }
  1546. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1547. WARN_ON(job->ibs[0].length_dw > num_dw);
  1548. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1549. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1550. if (r)
  1551. goto error_free;
  1552. return 0;
  1553. error_free:
  1554. amdgpu_job_free(job);
  1555. return r;
  1556. }
  1557. #if defined(CONFIG_DEBUG_FS)
  1558. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1559. {
  1560. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1561. unsigned ttm_pl = *(int *)node->info_ent->data;
  1562. struct drm_device *dev = node->minor->dev;
  1563. struct amdgpu_device *adev = dev->dev_private;
  1564. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1565. struct drm_printer p = drm_seq_file_printer(m);
  1566. man->func->debug(man, &p);
  1567. return 0;
  1568. }
  1569. static int ttm_pl_vram = TTM_PL_VRAM;
  1570. static int ttm_pl_tt = TTM_PL_TT;
  1571. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1572. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1573. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1574. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1575. #ifdef CONFIG_SWIOTLB
  1576. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1577. #endif
  1578. };
  1579. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1580. size_t size, loff_t *pos)
  1581. {
  1582. struct amdgpu_device *adev = file_inode(f)->i_private;
  1583. ssize_t result = 0;
  1584. int r;
  1585. if (size & 0x3 || *pos & 0x3)
  1586. return -EINVAL;
  1587. if (*pos >= adev->gmc.mc_vram_size)
  1588. return -ENXIO;
  1589. while (size) {
  1590. unsigned long flags;
  1591. uint32_t value;
  1592. if (*pos >= adev->gmc.mc_vram_size)
  1593. return result;
  1594. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1595. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1596. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1597. value = RREG32_NO_KIQ(mmMM_DATA);
  1598. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1599. r = put_user(value, (uint32_t *)buf);
  1600. if (r)
  1601. return r;
  1602. result += 4;
  1603. buf += 4;
  1604. *pos += 4;
  1605. size -= 4;
  1606. }
  1607. return result;
  1608. }
  1609. static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
  1610. size_t size, loff_t *pos)
  1611. {
  1612. struct amdgpu_device *adev = file_inode(f)->i_private;
  1613. ssize_t result = 0;
  1614. int r;
  1615. if (size & 0x3 || *pos & 0x3)
  1616. return -EINVAL;
  1617. if (*pos >= adev->gmc.mc_vram_size)
  1618. return -ENXIO;
  1619. while (size) {
  1620. unsigned long flags;
  1621. uint32_t value;
  1622. if (*pos >= adev->gmc.mc_vram_size)
  1623. return result;
  1624. r = get_user(value, (uint32_t *)buf);
  1625. if (r)
  1626. return r;
  1627. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1628. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1629. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1630. WREG32_NO_KIQ(mmMM_DATA, value);
  1631. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1632. result += 4;
  1633. buf += 4;
  1634. *pos += 4;
  1635. size -= 4;
  1636. }
  1637. return result;
  1638. }
  1639. static const struct file_operations amdgpu_ttm_vram_fops = {
  1640. .owner = THIS_MODULE,
  1641. .read = amdgpu_ttm_vram_read,
  1642. .write = amdgpu_ttm_vram_write,
  1643. .llseek = default_llseek,
  1644. };
  1645. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1646. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1647. size_t size, loff_t *pos)
  1648. {
  1649. struct amdgpu_device *adev = file_inode(f)->i_private;
  1650. ssize_t result = 0;
  1651. int r;
  1652. while (size) {
  1653. loff_t p = *pos / PAGE_SIZE;
  1654. unsigned off = *pos & ~PAGE_MASK;
  1655. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1656. struct page *page;
  1657. void *ptr;
  1658. if (p >= adev->gart.num_cpu_pages)
  1659. return result;
  1660. page = adev->gart.pages[p];
  1661. if (page) {
  1662. ptr = kmap(page);
  1663. ptr += off;
  1664. r = copy_to_user(buf, ptr, cur_size);
  1665. kunmap(adev->gart.pages[p]);
  1666. } else
  1667. r = clear_user(buf, cur_size);
  1668. if (r)
  1669. return -EFAULT;
  1670. result += cur_size;
  1671. buf += cur_size;
  1672. *pos += cur_size;
  1673. size -= cur_size;
  1674. }
  1675. return result;
  1676. }
  1677. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1678. .owner = THIS_MODULE,
  1679. .read = amdgpu_ttm_gtt_read,
  1680. .llseek = default_llseek
  1681. };
  1682. #endif
  1683. static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
  1684. size_t size, loff_t *pos)
  1685. {
  1686. struct amdgpu_device *adev = file_inode(f)->i_private;
  1687. struct iommu_domain *dom;
  1688. ssize_t result = 0;
  1689. int r;
  1690. dom = iommu_get_domain_for_dev(adev->dev);
  1691. while (size) {
  1692. phys_addr_t addr = *pos & PAGE_MASK;
  1693. loff_t off = *pos & ~PAGE_MASK;
  1694. size_t bytes = PAGE_SIZE - off;
  1695. unsigned long pfn;
  1696. struct page *p;
  1697. void *ptr;
  1698. bytes = bytes < size ? bytes : size;
  1699. addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
  1700. pfn = addr >> PAGE_SHIFT;
  1701. if (!pfn_valid(pfn))
  1702. return -EPERM;
  1703. p = pfn_to_page(pfn);
  1704. if (p->mapping != adev->mman.bdev.dev_mapping)
  1705. return -EPERM;
  1706. ptr = kmap(p);
  1707. r = copy_to_user(buf, ptr + off, bytes);
  1708. kunmap(p);
  1709. if (r)
  1710. return -EFAULT;
  1711. size -= bytes;
  1712. *pos += bytes;
  1713. result += bytes;
  1714. }
  1715. return result;
  1716. }
  1717. static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
  1718. size_t size, loff_t *pos)
  1719. {
  1720. struct amdgpu_device *adev = file_inode(f)->i_private;
  1721. struct iommu_domain *dom;
  1722. ssize_t result = 0;
  1723. int r;
  1724. dom = iommu_get_domain_for_dev(adev->dev);
  1725. while (size) {
  1726. phys_addr_t addr = *pos & PAGE_MASK;
  1727. loff_t off = *pos & ~PAGE_MASK;
  1728. size_t bytes = PAGE_SIZE - off;
  1729. unsigned long pfn;
  1730. struct page *p;
  1731. void *ptr;
  1732. bytes = bytes < size ? bytes : size;
  1733. addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
  1734. pfn = addr >> PAGE_SHIFT;
  1735. if (!pfn_valid(pfn))
  1736. return -EPERM;
  1737. p = pfn_to_page(pfn);
  1738. if (p->mapping != adev->mman.bdev.dev_mapping)
  1739. return -EPERM;
  1740. ptr = kmap(p);
  1741. r = copy_from_user(ptr + off, buf, bytes);
  1742. kunmap(p);
  1743. if (r)
  1744. return -EFAULT;
  1745. size -= bytes;
  1746. *pos += bytes;
  1747. result += bytes;
  1748. }
  1749. return result;
  1750. }
  1751. static const struct file_operations amdgpu_ttm_iomem_fops = {
  1752. .owner = THIS_MODULE,
  1753. .read = amdgpu_iomem_read,
  1754. .write = amdgpu_iomem_write,
  1755. .llseek = default_llseek
  1756. };
  1757. static const struct {
  1758. char *name;
  1759. const struct file_operations *fops;
  1760. int domain;
  1761. } ttm_debugfs_entries[] = {
  1762. { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
  1763. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1764. { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
  1765. #endif
  1766. { "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
  1767. };
  1768. #endif
  1769. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1770. {
  1771. #if defined(CONFIG_DEBUG_FS)
  1772. unsigned count;
  1773. struct drm_minor *minor = adev->ddev->primary;
  1774. struct dentry *ent, *root = minor->debugfs_root;
  1775. for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
  1776. ent = debugfs_create_file(
  1777. ttm_debugfs_entries[count].name,
  1778. S_IFREG | S_IRUGO, root,
  1779. adev,
  1780. ttm_debugfs_entries[count].fops);
  1781. if (IS_ERR(ent))
  1782. return PTR_ERR(ent);
  1783. if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
  1784. i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
  1785. else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
  1786. i_size_write(ent->d_inode, adev->gmc.gart_size);
  1787. adev->mman.debugfs_entries[count] = ent;
  1788. }
  1789. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1790. #ifdef CONFIG_SWIOTLB
  1791. if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
  1792. --count;
  1793. #endif
  1794. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1795. #else
  1796. return 0;
  1797. #endif
  1798. }
  1799. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1800. {
  1801. #if defined(CONFIG_DEBUG_FS)
  1802. unsigned i;
  1803. for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
  1804. debugfs_remove(adev->mman.debugfs_entries[i]);
  1805. #endif
  1806. }