amdgpu_object.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_OBJECT_H__
  29. #define __AMDGPU_OBJECT_H__
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #define AMDGPU_BO_INVALID_OFFSET LONG_MAX
  33. struct amdgpu_bo_param {
  34. unsigned long size;
  35. int byte_align;
  36. u32 domain;
  37. u64 flags;
  38. enum ttm_bo_type type;
  39. struct reservation_object *resv;
  40. };
  41. /* bo virtual addresses in a vm */
  42. struct amdgpu_bo_va_mapping {
  43. struct amdgpu_bo_va *bo_va;
  44. struct list_head list;
  45. struct rb_node rb;
  46. uint64_t start;
  47. uint64_t last;
  48. uint64_t __subtree_last;
  49. uint64_t offset;
  50. uint64_t flags;
  51. };
  52. /* User space allocated BO in a VM */
  53. struct amdgpu_bo_va {
  54. struct amdgpu_vm_bo_base base;
  55. /* protected by bo being reserved */
  56. unsigned ref_count;
  57. /* all other members protected by the VM PD being reserved */
  58. struct dma_fence *last_pt_update;
  59. /* mappings for this bo_va */
  60. struct list_head invalids;
  61. struct list_head valids;
  62. /* If the mappings are cleared or filled */
  63. bool cleared;
  64. };
  65. struct amdgpu_bo {
  66. /* Protected by tbo.reserved */
  67. u32 preferred_domains;
  68. u32 allowed_domains;
  69. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  70. struct ttm_placement placement;
  71. struct ttm_buffer_object tbo;
  72. struct ttm_bo_kmap_obj kmap;
  73. u64 flags;
  74. unsigned pin_count;
  75. u64 tiling_flags;
  76. u64 metadata_flags;
  77. void *metadata;
  78. u32 metadata_size;
  79. unsigned prime_shared_count;
  80. /* list of all virtual address to which this bo is associated to */
  81. struct list_head va;
  82. /* Constant after initialization */
  83. struct drm_gem_object gem_base;
  84. struct amdgpu_bo *parent;
  85. struct amdgpu_bo *shadow;
  86. struct ttm_bo_kmap_obj dma_buf_vmap;
  87. struct amdgpu_mn *mn;
  88. union {
  89. struct list_head mn_list;
  90. struct list_head shadow_list;
  91. };
  92. struct kgd_mem *kfd_bo;
  93. };
  94. static inline struct amdgpu_bo *ttm_to_amdgpu_bo(struct ttm_buffer_object *tbo)
  95. {
  96. return container_of(tbo, struct amdgpu_bo, tbo);
  97. }
  98. /**
  99. * amdgpu_mem_type_to_domain - return domain corresponding to mem_type
  100. * @mem_type: ttm memory type
  101. *
  102. * Returns corresponding domain of the ttm mem_type
  103. */
  104. static inline unsigned amdgpu_mem_type_to_domain(u32 mem_type)
  105. {
  106. switch (mem_type) {
  107. case TTM_PL_VRAM:
  108. return AMDGPU_GEM_DOMAIN_VRAM;
  109. case TTM_PL_TT:
  110. return AMDGPU_GEM_DOMAIN_GTT;
  111. case TTM_PL_SYSTEM:
  112. return AMDGPU_GEM_DOMAIN_CPU;
  113. case AMDGPU_PL_GDS:
  114. return AMDGPU_GEM_DOMAIN_GDS;
  115. case AMDGPU_PL_GWS:
  116. return AMDGPU_GEM_DOMAIN_GWS;
  117. case AMDGPU_PL_OA:
  118. return AMDGPU_GEM_DOMAIN_OA;
  119. default:
  120. break;
  121. }
  122. return 0;
  123. }
  124. /**
  125. * amdgpu_bo_reserve - reserve bo
  126. * @bo: bo structure
  127. * @no_intr: don't return -ERESTARTSYS on pending signal
  128. *
  129. * Returns:
  130. * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
  131. * a signal. Release all buffer reservations and return to user-space.
  132. */
  133. static inline int amdgpu_bo_reserve(struct amdgpu_bo *bo, bool no_intr)
  134. {
  135. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  136. int r;
  137. r = ttm_bo_reserve(&bo->tbo, !no_intr, false, NULL);
  138. if (unlikely(r != 0)) {
  139. if (r != -ERESTARTSYS)
  140. dev_err(adev->dev, "%p reserve failed\n", bo);
  141. return r;
  142. }
  143. return 0;
  144. }
  145. static inline void amdgpu_bo_unreserve(struct amdgpu_bo *bo)
  146. {
  147. ttm_bo_unreserve(&bo->tbo);
  148. }
  149. static inline unsigned long amdgpu_bo_size(struct amdgpu_bo *bo)
  150. {
  151. return bo->tbo.num_pages << PAGE_SHIFT;
  152. }
  153. static inline unsigned amdgpu_bo_ngpu_pages(struct amdgpu_bo *bo)
  154. {
  155. return (bo->tbo.num_pages << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
  156. }
  157. static inline unsigned amdgpu_bo_gpu_page_alignment(struct amdgpu_bo *bo)
  158. {
  159. return (bo->tbo.mem.page_alignment << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
  160. }
  161. /**
  162. * amdgpu_bo_mmap_offset - return mmap offset of bo
  163. * @bo: amdgpu object for which we query the offset
  164. *
  165. * Returns mmap offset of the object.
  166. */
  167. static inline u64 amdgpu_bo_mmap_offset(struct amdgpu_bo *bo)
  168. {
  169. return drm_vma_node_offset_addr(&bo->tbo.vma_node);
  170. }
  171. /**
  172. * amdgpu_bo_gpu_accessible - return whether the bo is currently in memory that
  173. * is accessible to the GPU.
  174. */
  175. static inline bool amdgpu_bo_gpu_accessible(struct amdgpu_bo *bo)
  176. {
  177. switch (bo->tbo.mem.mem_type) {
  178. case TTM_PL_TT: return amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem);
  179. case TTM_PL_VRAM: return true;
  180. default: return false;
  181. }
  182. }
  183. /**
  184. * amdgpu_bo_in_cpu_visible_vram - check if BO is (partly) in visible VRAM
  185. */
  186. static inline bool amdgpu_bo_in_cpu_visible_vram(struct amdgpu_bo *bo)
  187. {
  188. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  189. unsigned fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  190. struct drm_mm_node *node = bo->tbo.mem.mm_node;
  191. unsigned long pages_left;
  192. if (bo->tbo.mem.mem_type != TTM_PL_VRAM)
  193. return false;
  194. for (pages_left = bo->tbo.mem.num_pages; pages_left;
  195. pages_left -= node->size, node++)
  196. if (node->start < fpfn)
  197. return true;
  198. return false;
  199. }
  200. /**
  201. * amdgpu_bo_explicit_sync - return whether the bo is explicitly synced
  202. */
  203. static inline bool amdgpu_bo_explicit_sync(struct amdgpu_bo *bo)
  204. {
  205. return bo->flags & AMDGPU_GEM_CREATE_EXPLICIT_SYNC;
  206. }
  207. int amdgpu_bo_create(struct amdgpu_device *adev,
  208. struct amdgpu_bo_param *bp,
  209. struct amdgpu_bo **bo_ptr);
  210. int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
  211. unsigned long size, int align,
  212. u32 domain, struct amdgpu_bo **bo_ptr,
  213. u64 *gpu_addr, void **cpu_addr);
  214. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  215. unsigned long size, int align,
  216. u32 domain, struct amdgpu_bo **bo_ptr,
  217. u64 *gpu_addr, void **cpu_addr);
  218. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  219. void **cpu_addr);
  220. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr);
  221. void *amdgpu_bo_kptr(struct amdgpu_bo *bo);
  222. void amdgpu_bo_kunmap(struct amdgpu_bo *bo);
  223. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo);
  224. void amdgpu_bo_unref(struct amdgpu_bo **bo);
  225. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr);
  226. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  227. u64 min_offset, u64 max_offset,
  228. u64 *gpu_addr);
  229. int amdgpu_bo_unpin(struct amdgpu_bo *bo);
  230. int amdgpu_bo_evict_vram(struct amdgpu_device *adev);
  231. int amdgpu_bo_init(struct amdgpu_device *adev);
  232. int amdgpu_bo_late_init(struct amdgpu_device *adev);
  233. void amdgpu_bo_fini(struct amdgpu_device *adev);
  234. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  235. struct vm_area_struct *vma);
  236. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags);
  237. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags);
  238. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  239. uint32_t metadata_size, uint64_t flags);
  240. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  241. size_t buffer_size, uint32_t *metadata_size,
  242. uint64_t *flags);
  243. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  244. bool evict,
  245. struct ttm_mem_reg *new_mem);
  246. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
  247. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  248. bool shared);
  249. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo);
  250. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  251. struct amdgpu_ring *ring,
  252. struct amdgpu_bo *bo,
  253. struct reservation_object *resv,
  254. struct dma_fence **fence, bool direct);
  255. int amdgpu_bo_validate(struct amdgpu_bo *bo);
  256. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  257. struct amdgpu_ring *ring,
  258. struct amdgpu_bo *bo,
  259. struct reservation_object *resv,
  260. struct dma_fence **fence,
  261. bool direct);
  262. /*
  263. * sub allocation
  264. */
  265. static inline uint64_t amdgpu_sa_bo_gpu_addr(struct amdgpu_sa_bo *sa_bo)
  266. {
  267. return sa_bo->manager->gpu_addr + sa_bo->soffset;
  268. }
  269. static inline void * amdgpu_sa_bo_cpu_addr(struct amdgpu_sa_bo *sa_bo)
  270. {
  271. return sa_bo->manager->cpu_ptr + sa_bo->soffset;
  272. }
  273. int amdgpu_sa_bo_manager_init(struct amdgpu_device *adev,
  274. struct amdgpu_sa_manager *sa_manager,
  275. unsigned size, u32 align, u32 domain);
  276. void amdgpu_sa_bo_manager_fini(struct amdgpu_device *adev,
  277. struct amdgpu_sa_manager *sa_manager);
  278. int amdgpu_sa_bo_manager_start(struct amdgpu_device *adev,
  279. struct amdgpu_sa_manager *sa_manager);
  280. int amdgpu_sa_bo_new(struct amdgpu_sa_manager *sa_manager,
  281. struct amdgpu_sa_bo **sa_bo,
  282. unsigned size, unsigned align);
  283. void amdgpu_sa_bo_free(struct amdgpu_device *adev,
  284. struct amdgpu_sa_bo **sa_bo,
  285. struct dma_fence *fence);
  286. #if defined(CONFIG_DEBUG_FS)
  287. void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,
  288. struct seq_file *m);
  289. #endif
  290. #endif