amdgpu_object.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. #include "amdgpu_amdkfd.h"
  40. static bool amdgpu_need_backup(struct amdgpu_device *adev)
  41. {
  42. if (adev->flags & AMD_IS_APU)
  43. return false;
  44. if (amdgpu_gpu_recovery == 0 ||
  45. (amdgpu_gpu_recovery == -1 && !amdgpu_sriov_vf(adev)))
  46. return false;
  47. return true;
  48. }
  49. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  50. {
  51. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  52. struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
  53. if (bo->kfd_bo)
  54. amdgpu_amdkfd_unreserve_system_memory_limit(bo);
  55. amdgpu_bo_kunmap(bo);
  56. if (bo->gem_base.import_attach)
  57. drm_prime_gem_destroy(&bo->gem_base, bo->tbo.sg);
  58. drm_gem_object_release(&bo->gem_base);
  59. amdgpu_bo_unref(&bo->parent);
  60. if (!list_empty(&bo->shadow_list)) {
  61. mutex_lock(&adev->shadow_list_lock);
  62. list_del_init(&bo->shadow_list);
  63. mutex_unlock(&adev->shadow_list_lock);
  64. }
  65. kfree(bo->metadata);
  66. kfree(bo);
  67. }
  68. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  69. {
  70. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  71. return true;
  72. return false;
  73. }
  74. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
  75. {
  76. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  77. struct ttm_placement *placement = &abo->placement;
  78. struct ttm_place *places = abo->placements;
  79. u64 flags = abo->flags;
  80. u32 c = 0;
  81. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  82. unsigned visible_pfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  83. places[c].fpfn = 0;
  84. places[c].lpfn = 0;
  85. places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  86. TTM_PL_FLAG_VRAM;
  87. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
  88. places[c].lpfn = visible_pfn;
  89. else
  90. places[c].flags |= TTM_PL_FLAG_TOPDOWN;
  91. if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
  92. places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
  93. c++;
  94. }
  95. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  96. places[c].fpfn = 0;
  97. if (flags & AMDGPU_GEM_CREATE_SHADOW)
  98. places[c].lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
  99. else
  100. places[c].lpfn = 0;
  101. places[c].flags = TTM_PL_FLAG_TT;
  102. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  103. places[c].flags |= TTM_PL_FLAG_WC |
  104. TTM_PL_FLAG_UNCACHED;
  105. else
  106. places[c].flags |= TTM_PL_FLAG_CACHED;
  107. c++;
  108. }
  109. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  110. places[c].fpfn = 0;
  111. places[c].lpfn = 0;
  112. places[c].flags = TTM_PL_FLAG_SYSTEM;
  113. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  114. places[c].flags |= TTM_PL_FLAG_WC |
  115. TTM_PL_FLAG_UNCACHED;
  116. else
  117. places[c].flags |= TTM_PL_FLAG_CACHED;
  118. c++;
  119. }
  120. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  121. places[c].fpfn = 0;
  122. places[c].lpfn = 0;
  123. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
  124. c++;
  125. }
  126. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  127. places[c].fpfn = 0;
  128. places[c].lpfn = 0;
  129. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
  130. c++;
  131. }
  132. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  133. places[c].fpfn = 0;
  134. places[c].lpfn = 0;
  135. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
  136. c++;
  137. }
  138. if (!c) {
  139. places[c].fpfn = 0;
  140. places[c].lpfn = 0;
  141. places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  142. c++;
  143. }
  144. placement->num_placement = c;
  145. placement->placement = places;
  146. placement->num_busy_placement = c;
  147. placement->busy_placement = places;
  148. }
  149. /**
  150. * amdgpu_bo_create_reserved - create reserved BO for kernel use
  151. *
  152. * @adev: amdgpu device object
  153. * @size: size for the new BO
  154. * @align: alignment for the new BO
  155. * @domain: where to place it
  156. * @bo_ptr: used to initialize BOs in structures
  157. * @gpu_addr: GPU addr of the pinned BO
  158. * @cpu_addr: optional CPU address mapping
  159. *
  160. * Allocates and pins a BO for kernel internal use, and returns it still
  161. * reserved.
  162. *
  163. * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
  164. *
  165. * Returns 0 on success, negative error code otherwise.
  166. */
  167. int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
  168. unsigned long size, int align,
  169. u32 domain, struct amdgpu_bo **bo_ptr,
  170. u64 *gpu_addr, void **cpu_addr)
  171. {
  172. struct amdgpu_bo_param bp;
  173. bool free = false;
  174. int r;
  175. memset(&bp, 0, sizeof(bp));
  176. bp.size = size;
  177. bp.byte_align = align;
  178. bp.domain = domain;
  179. bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  180. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  181. bp.type = ttm_bo_type_kernel;
  182. bp.resv = NULL;
  183. if (!*bo_ptr) {
  184. r = amdgpu_bo_create(adev, &bp, bo_ptr);
  185. if (r) {
  186. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
  187. r);
  188. return r;
  189. }
  190. free = true;
  191. }
  192. r = amdgpu_bo_reserve(*bo_ptr, false);
  193. if (r) {
  194. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  195. goto error_free;
  196. }
  197. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  198. if (r) {
  199. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  200. goto error_unreserve;
  201. }
  202. if (cpu_addr) {
  203. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  204. if (r) {
  205. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  206. goto error_unreserve;
  207. }
  208. }
  209. return 0;
  210. error_unreserve:
  211. amdgpu_bo_unreserve(*bo_ptr);
  212. error_free:
  213. if (free)
  214. amdgpu_bo_unref(bo_ptr);
  215. return r;
  216. }
  217. /**
  218. * amdgpu_bo_create_kernel - create BO for kernel use
  219. *
  220. * @adev: amdgpu device object
  221. * @size: size for the new BO
  222. * @align: alignment for the new BO
  223. * @domain: where to place it
  224. * @bo_ptr: used to initialize BOs in structures
  225. * @gpu_addr: GPU addr of the pinned BO
  226. * @cpu_addr: optional CPU address mapping
  227. *
  228. * Allocates and pins a BO for kernel internal use.
  229. *
  230. * Note: For bo_ptr new BO is only created if bo_ptr points to NULL.
  231. *
  232. * Returns 0 on success, negative error code otherwise.
  233. */
  234. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  235. unsigned long size, int align,
  236. u32 domain, struct amdgpu_bo **bo_ptr,
  237. u64 *gpu_addr, void **cpu_addr)
  238. {
  239. int r;
  240. r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
  241. gpu_addr, cpu_addr);
  242. if (r)
  243. return r;
  244. amdgpu_bo_unreserve(*bo_ptr);
  245. return 0;
  246. }
  247. /**
  248. * amdgpu_bo_free_kernel - free BO for kernel use
  249. *
  250. * @bo: amdgpu BO to free
  251. *
  252. * unmaps and unpin a BO for kernel internal use.
  253. */
  254. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  255. void **cpu_addr)
  256. {
  257. if (*bo == NULL)
  258. return;
  259. if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
  260. if (cpu_addr)
  261. amdgpu_bo_kunmap(*bo);
  262. amdgpu_bo_unpin(*bo);
  263. amdgpu_bo_unreserve(*bo);
  264. }
  265. amdgpu_bo_unref(bo);
  266. if (gpu_addr)
  267. *gpu_addr = 0;
  268. if (cpu_addr)
  269. *cpu_addr = NULL;
  270. }
  271. /* Validate bo size is bit bigger then the request domain */
  272. static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
  273. unsigned long size, u32 domain)
  274. {
  275. struct ttm_mem_type_manager *man = NULL;
  276. /*
  277. * If GTT is part of requested domains the check must succeed to
  278. * allow fall back to GTT
  279. */
  280. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  281. man = &adev->mman.bdev.man[TTM_PL_TT];
  282. if (size < (man->size << PAGE_SHIFT))
  283. return true;
  284. else
  285. goto fail;
  286. }
  287. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  288. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  289. if (size < (man->size << PAGE_SHIFT))
  290. return true;
  291. else
  292. goto fail;
  293. }
  294. /* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
  295. return true;
  296. fail:
  297. DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
  298. man->size << PAGE_SHIFT);
  299. return false;
  300. }
  301. static int amdgpu_bo_do_create(struct amdgpu_device *adev,
  302. struct amdgpu_bo_param *bp,
  303. struct amdgpu_bo **bo_ptr)
  304. {
  305. struct ttm_operation_ctx ctx = {
  306. .interruptible = (bp->type != ttm_bo_type_kernel),
  307. .no_wait_gpu = false,
  308. .resv = bp->resv,
  309. .flags = TTM_OPT_FLAG_ALLOW_RES_EVICT
  310. };
  311. struct amdgpu_bo *bo;
  312. unsigned long page_align, size = bp->size;
  313. size_t acc_size;
  314. int r;
  315. page_align = roundup(bp->byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  316. size = ALIGN(size, PAGE_SIZE);
  317. if (!amdgpu_bo_validate_size(adev, size, bp->domain))
  318. return -ENOMEM;
  319. *bo_ptr = NULL;
  320. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  321. sizeof(struct amdgpu_bo));
  322. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  323. if (bo == NULL)
  324. return -ENOMEM;
  325. drm_gem_private_object_init(adev->ddev, &bo->gem_base, size);
  326. INIT_LIST_HEAD(&bo->shadow_list);
  327. INIT_LIST_HEAD(&bo->va);
  328. bo->preferred_domains = bp->domain & (AMDGPU_GEM_DOMAIN_VRAM |
  329. AMDGPU_GEM_DOMAIN_GTT |
  330. AMDGPU_GEM_DOMAIN_CPU |
  331. AMDGPU_GEM_DOMAIN_GDS |
  332. AMDGPU_GEM_DOMAIN_GWS |
  333. AMDGPU_GEM_DOMAIN_OA);
  334. bo->allowed_domains = bo->preferred_domains;
  335. if (bp->type != ttm_bo_type_kernel &&
  336. bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  337. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  338. bo->flags = bp->flags;
  339. #ifdef CONFIG_X86_32
  340. /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
  341. * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
  342. */
  343. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  344. #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
  345. /* Don't try to enable write-combining when it can't work, or things
  346. * may be slow
  347. * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
  348. */
  349. #ifndef CONFIG_COMPILE_TEST
  350. #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
  351. thanks to write-combining
  352. #endif
  353. if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  354. DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
  355. "better performance thanks to write-combining\n");
  356. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  357. #else
  358. /* For architectures that don't support WC memory,
  359. * mask out the WC flag from the BO
  360. */
  361. if (!drm_arch_can_wc_memory())
  362. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  363. #endif
  364. bo->tbo.bdev = &adev->mman.bdev;
  365. amdgpu_ttm_placement_from_domain(bo, bp->domain);
  366. r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, bp->type,
  367. &bo->placement, page_align, &ctx, acc_size,
  368. NULL, bp->resv, &amdgpu_ttm_bo_destroy);
  369. if (unlikely(r != 0))
  370. return r;
  371. if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
  372. bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  373. bo->tbo.mem.start < adev->gmc.visible_vram_size >> PAGE_SHIFT)
  374. amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
  375. ctx.bytes_moved);
  376. else
  377. amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
  378. if (bp->type == ttm_bo_type_kernel)
  379. bo->tbo.priority = 1;
  380. if (bp->flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  381. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  382. struct dma_fence *fence;
  383. r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
  384. if (unlikely(r))
  385. goto fail_unreserve;
  386. amdgpu_bo_fence(bo, fence, false);
  387. dma_fence_put(bo->tbo.moving);
  388. bo->tbo.moving = dma_fence_get(fence);
  389. dma_fence_put(fence);
  390. }
  391. if (!bp->resv)
  392. amdgpu_bo_unreserve(bo);
  393. *bo_ptr = bo;
  394. trace_amdgpu_bo_create(bo);
  395. /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
  396. if (bp->type == ttm_bo_type_device)
  397. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  398. return 0;
  399. fail_unreserve:
  400. if (!bp->resv)
  401. ww_mutex_unlock(&bo->tbo.resv->lock);
  402. amdgpu_bo_unref(&bo);
  403. return r;
  404. }
  405. static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
  406. unsigned long size, int byte_align,
  407. struct amdgpu_bo *bo)
  408. {
  409. struct amdgpu_bo_param bp;
  410. int r;
  411. if (bo->shadow)
  412. return 0;
  413. memset(&bp, 0, sizeof(bp));
  414. bp.size = size;
  415. bp.byte_align = byte_align;
  416. bp.domain = AMDGPU_GEM_DOMAIN_GTT;
  417. bp.flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  418. AMDGPU_GEM_CREATE_SHADOW;
  419. bp.type = ttm_bo_type_kernel;
  420. bp.resv = bo->tbo.resv;
  421. r = amdgpu_bo_do_create(adev, &bp, &bo->shadow);
  422. if (!r) {
  423. bo->shadow->parent = amdgpu_bo_ref(bo);
  424. mutex_lock(&adev->shadow_list_lock);
  425. list_add_tail(&bo->shadow_list, &adev->shadow_list);
  426. mutex_unlock(&adev->shadow_list_lock);
  427. }
  428. return r;
  429. }
  430. int amdgpu_bo_create(struct amdgpu_device *adev,
  431. struct amdgpu_bo_param *bp,
  432. struct amdgpu_bo **bo_ptr)
  433. {
  434. u64 flags = bp->flags;
  435. int r;
  436. bp->flags = bp->flags & ~AMDGPU_GEM_CREATE_SHADOW;
  437. r = amdgpu_bo_do_create(adev, bp, bo_ptr);
  438. if (r)
  439. return r;
  440. if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
  441. if (!bp->resv)
  442. WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
  443. NULL));
  444. r = amdgpu_bo_create_shadow(adev, bp->size, bp->byte_align, (*bo_ptr));
  445. if (!bp->resv)
  446. reservation_object_unlock((*bo_ptr)->tbo.resv);
  447. if (r)
  448. amdgpu_bo_unref(bo_ptr);
  449. }
  450. return r;
  451. }
  452. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  453. struct amdgpu_ring *ring,
  454. struct amdgpu_bo *bo,
  455. struct reservation_object *resv,
  456. struct dma_fence **fence,
  457. bool direct)
  458. {
  459. struct amdgpu_bo *shadow = bo->shadow;
  460. uint64_t bo_addr, shadow_addr;
  461. int r;
  462. if (!shadow)
  463. return -EINVAL;
  464. bo_addr = amdgpu_bo_gpu_offset(bo);
  465. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  466. r = reservation_object_reserve_shared(bo->tbo.resv);
  467. if (r)
  468. goto err;
  469. r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
  470. amdgpu_bo_size(bo), resv, fence,
  471. direct, false);
  472. if (!r)
  473. amdgpu_bo_fence(bo, *fence, true);
  474. err:
  475. return r;
  476. }
  477. int amdgpu_bo_validate(struct amdgpu_bo *bo)
  478. {
  479. struct ttm_operation_ctx ctx = { false, false };
  480. uint32_t domain;
  481. int r;
  482. if (bo->pin_count)
  483. return 0;
  484. domain = bo->preferred_domains;
  485. retry:
  486. amdgpu_ttm_placement_from_domain(bo, domain);
  487. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  488. if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
  489. domain = bo->allowed_domains;
  490. goto retry;
  491. }
  492. return r;
  493. }
  494. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  495. struct amdgpu_ring *ring,
  496. struct amdgpu_bo *bo,
  497. struct reservation_object *resv,
  498. struct dma_fence **fence,
  499. bool direct)
  500. {
  501. struct amdgpu_bo *shadow = bo->shadow;
  502. uint64_t bo_addr, shadow_addr;
  503. int r;
  504. if (!shadow)
  505. return -EINVAL;
  506. bo_addr = amdgpu_bo_gpu_offset(bo);
  507. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  508. r = reservation_object_reserve_shared(bo->tbo.resv);
  509. if (r)
  510. goto err;
  511. r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
  512. amdgpu_bo_size(bo), resv, fence,
  513. direct, false);
  514. if (!r)
  515. amdgpu_bo_fence(bo, *fence, true);
  516. err:
  517. return r;
  518. }
  519. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  520. {
  521. void *kptr;
  522. long r;
  523. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  524. return -EPERM;
  525. kptr = amdgpu_bo_kptr(bo);
  526. if (kptr) {
  527. if (ptr)
  528. *ptr = kptr;
  529. return 0;
  530. }
  531. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  532. MAX_SCHEDULE_TIMEOUT);
  533. if (r < 0)
  534. return r;
  535. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  536. if (r)
  537. return r;
  538. if (ptr)
  539. *ptr = amdgpu_bo_kptr(bo);
  540. return 0;
  541. }
  542. void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
  543. {
  544. bool is_iomem;
  545. return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  546. }
  547. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  548. {
  549. if (bo->kmap.bo)
  550. ttm_bo_kunmap(&bo->kmap);
  551. }
  552. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  553. {
  554. if (bo == NULL)
  555. return NULL;
  556. ttm_bo_reference(&bo->tbo);
  557. return bo;
  558. }
  559. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  560. {
  561. struct ttm_buffer_object *tbo;
  562. if ((*bo) == NULL)
  563. return;
  564. tbo = &((*bo)->tbo);
  565. ttm_bo_unref(&tbo);
  566. if (tbo == NULL)
  567. *bo = NULL;
  568. }
  569. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  570. u64 min_offset, u64 max_offset,
  571. u64 *gpu_addr)
  572. {
  573. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  574. struct ttm_operation_ctx ctx = { false, false };
  575. int r, i;
  576. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  577. return -EPERM;
  578. if (WARN_ON_ONCE(min_offset > max_offset))
  579. return -EINVAL;
  580. /* A shared bo cannot be migrated to VRAM */
  581. if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
  582. return -EINVAL;
  583. if (bo->pin_count) {
  584. uint32_t mem_type = bo->tbo.mem.mem_type;
  585. if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
  586. return -EINVAL;
  587. bo->pin_count++;
  588. if (gpu_addr)
  589. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  590. if (max_offset != 0) {
  591. u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
  592. WARN_ON_ONCE(max_offset <
  593. (amdgpu_bo_gpu_offset(bo) - domain_start));
  594. }
  595. return 0;
  596. }
  597. bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  598. /* force to pin into visible video ram */
  599. if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
  600. bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  601. amdgpu_ttm_placement_from_domain(bo, domain);
  602. for (i = 0; i < bo->placement.num_placement; i++) {
  603. unsigned fpfn, lpfn;
  604. fpfn = min_offset >> PAGE_SHIFT;
  605. lpfn = max_offset >> PAGE_SHIFT;
  606. if (fpfn > bo->placements[i].fpfn)
  607. bo->placements[i].fpfn = fpfn;
  608. if (!bo->placements[i].lpfn ||
  609. (lpfn && lpfn < bo->placements[i].lpfn))
  610. bo->placements[i].lpfn = lpfn;
  611. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  612. }
  613. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  614. if (unlikely(r)) {
  615. dev_err(adev->dev, "%p pin failed\n", bo);
  616. goto error;
  617. }
  618. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  619. if (unlikely(r)) {
  620. dev_err(adev->dev, "%p bind failed\n", bo);
  621. goto error;
  622. }
  623. bo->pin_count = 1;
  624. if (gpu_addr != NULL)
  625. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  626. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  627. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  628. adev->vram_pin_size += amdgpu_bo_size(bo);
  629. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  630. adev->invisible_pin_size += amdgpu_bo_size(bo);
  631. } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
  632. adev->gart_pin_size += amdgpu_bo_size(bo);
  633. }
  634. error:
  635. return r;
  636. }
  637. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  638. {
  639. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  640. }
  641. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  642. {
  643. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  644. struct ttm_operation_ctx ctx = { false, false };
  645. int r, i;
  646. if (!bo->pin_count) {
  647. dev_warn(adev->dev, "%p unpin not necessary\n", bo);
  648. return 0;
  649. }
  650. bo->pin_count--;
  651. if (bo->pin_count)
  652. return 0;
  653. for (i = 0; i < bo->placement.num_placement; i++) {
  654. bo->placements[i].lpfn = 0;
  655. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  656. }
  657. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  658. if (unlikely(r)) {
  659. dev_err(adev->dev, "%p validate failed for unpin\n", bo);
  660. goto error;
  661. }
  662. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  663. adev->vram_pin_size -= amdgpu_bo_size(bo);
  664. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  665. adev->invisible_pin_size -= amdgpu_bo_size(bo);
  666. } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  667. adev->gart_pin_size -= amdgpu_bo_size(bo);
  668. }
  669. error:
  670. return r;
  671. }
  672. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  673. {
  674. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  675. if (0 && (adev->flags & AMD_IS_APU)) {
  676. /* Useless to evict on IGP chips */
  677. return 0;
  678. }
  679. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  680. }
  681. static const char *amdgpu_vram_names[] = {
  682. "UNKNOWN",
  683. "GDDR1",
  684. "DDR2",
  685. "GDDR3",
  686. "GDDR4",
  687. "GDDR5",
  688. "HBM",
  689. "DDR3",
  690. "DDR4",
  691. };
  692. int amdgpu_bo_init(struct amdgpu_device *adev)
  693. {
  694. /* reserve PAT memory space to WC for VRAM */
  695. arch_io_reserve_memtype_wc(adev->gmc.aper_base,
  696. adev->gmc.aper_size);
  697. /* Add an MTRR for the VRAM */
  698. adev->gmc.vram_mtrr = arch_phys_wc_add(adev->gmc.aper_base,
  699. adev->gmc.aper_size);
  700. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  701. adev->gmc.mc_vram_size >> 20,
  702. (unsigned long long)adev->gmc.aper_size >> 20);
  703. DRM_INFO("RAM width %dbits %s\n",
  704. adev->gmc.vram_width, amdgpu_vram_names[adev->gmc.vram_type]);
  705. return amdgpu_ttm_init(adev);
  706. }
  707. int amdgpu_bo_late_init(struct amdgpu_device *adev)
  708. {
  709. amdgpu_ttm_late_init(adev);
  710. return 0;
  711. }
  712. void amdgpu_bo_fini(struct amdgpu_device *adev)
  713. {
  714. amdgpu_ttm_fini(adev);
  715. arch_phys_wc_del(adev->gmc.vram_mtrr);
  716. arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
  717. }
  718. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  719. struct vm_area_struct *vma)
  720. {
  721. return ttm_fbdev_mmap(vma, &bo->tbo);
  722. }
  723. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  724. {
  725. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  726. if (adev->family <= AMDGPU_FAMILY_CZ &&
  727. AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  728. return -EINVAL;
  729. bo->tiling_flags = tiling_flags;
  730. return 0;
  731. }
  732. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  733. {
  734. lockdep_assert_held(&bo->tbo.resv->lock.base);
  735. if (tiling_flags)
  736. *tiling_flags = bo->tiling_flags;
  737. }
  738. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  739. uint32_t metadata_size, uint64_t flags)
  740. {
  741. void *buffer;
  742. if (!metadata_size) {
  743. if (bo->metadata_size) {
  744. kfree(bo->metadata);
  745. bo->metadata = NULL;
  746. bo->metadata_size = 0;
  747. }
  748. return 0;
  749. }
  750. if (metadata == NULL)
  751. return -EINVAL;
  752. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  753. if (buffer == NULL)
  754. return -ENOMEM;
  755. kfree(bo->metadata);
  756. bo->metadata_flags = flags;
  757. bo->metadata = buffer;
  758. bo->metadata_size = metadata_size;
  759. return 0;
  760. }
  761. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  762. size_t buffer_size, uint32_t *metadata_size,
  763. uint64_t *flags)
  764. {
  765. if (!buffer && !metadata_size)
  766. return -EINVAL;
  767. if (buffer) {
  768. if (buffer_size < bo->metadata_size)
  769. return -EINVAL;
  770. if (bo->metadata_size)
  771. memcpy(buffer, bo->metadata, bo->metadata_size);
  772. }
  773. if (metadata_size)
  774. *metadata_size = bo->metadata_size;
  775. if (flags)
  776. *flags = bo->metadata_flags;
  777. return 0;
  778. }
  779. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  780. bool evict,
  781. struct ttm_mem_reg *new_mem)
  782. {
  783. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  784. struct amdgpu_bo *abo;
  785. struct ttm_mem_reg *old_mem = &bo->mem;
  786. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  787. return;
  788. abo = ttm_to_amdgpu_bo(bo);
  789. amdgpu_vm_bo_invalidate(adev, abo, evict);
  790. amdgpu_bo_kunmap(abo);
  791. /* remember the eviction */
  792. if (evict)
  793. atomic64_inc(&adev->num_evictions);
  794. /* update statistics */
  795. if (!new_mem)
  796. return;
  797. /* move_notify is called before move happens */
  798. trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
  799. }
  800. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  801. {
  802. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  803. struct ttm_operation_ctx ctx = { false, false };
  804. struct amdgpu_bo *abo;
  805. unsigned long offset, size;
  806. int r;
  807. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  808. return 0;
  809. abo = ttm_to_amdgpu_bo(bo);
  810. /* Remember that this BO was accessed by the CPU */
  811. abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  812. if (bo->mem.mem_type != TTM_PL_VRAM)
  813. return 0;
  814. size = bo->mem.num_pages << PAGE_SHIFT;
  815. offset = bo->mem.start << PAGE_SHIFT;
  816. if ((offset + size) <= adev->gmc.visible_vram_size)
  817. return 0;
  818. /* Can't move a pinned BO to visible VRAM */
  819. if (abo->pin_count > 0)
  820. return -EINVAL;
  821. /* hurrah the memory is not visible ! */
  822. atomic64_inc(&adev->num_vram_cpu_page_faults);
  823. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  824. AMDGPU_GEM_DOMAIN_GTT);
  825. /* Avoid costly evictions; only set GTT as a busy placement */
  826. abo->placement.num_busy_placement = 1;
  827. abo->placement.busy_placement = &abo->placements[1];
  828. r = ttm_bo_validate(bo, &abo->placement, &ctx);
  829. if (unlikely(r != 0))
  830. return r;
  831. offset = bo->mem.start << PAGE_SHIFT;
  832. /* this should never happen */
  833. if (bo->mem.mem_type == TTM_PL_VRAM &&
  834. (offset + size) > adev->gmc.visible_vram_size)
  835. return -EINVAL;
  836. return 0;
  837. }
  838. /**
  839. * amdgpu_bo_fence - add fence to buffer object
  840. *
  841. * @bo: buffer object in question
  842. * @fence: fence to add
  843. * @shared: true if fence should be added shared
  844. *
  845. */
  846. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  847. bool shared)
  848. {
  849. struct reservation_object *resv = bo->tbo.resv;
  850. if (shared)
  851. reservation_object_add_shared_fence(resv, fence);
  852. else
  853. reservation_object_add_excl_fence(resv, fence);
  854. }
  855. /**
  856. * amdgpu_bo_gpu_offset - return GPU offset of bo
  857. * @bo: amdgpu object for which we query the offset
  858. *
  859. * Returns current GPU offset of the object.
  860. *
  861. * Note: object should either be pinned or reserved when calling this
  862. * function, it might be useful to add check for this for debugging.
  863. */
  864. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  865. {
  866. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  867. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
  868. !amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem));
  869. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  870. !bo->pin_count);
  871. WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
  872. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  873. !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
  874. return bo->tbo.offset;
  875. }